cclock3xxx_data.c 103 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595
  1. /*
  2. * OMAP3 clock data
  3. *
  4. * Copyright (C) 2007-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2011 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * Updated to COMMON clk data format by Rajendra Nayak <rnayak@ti.com>
  9. * With many device clock fixes by Kevin Hilman and Jouni Högander
  10. * DPLL bypass clock support added by Roman Tereshonkov
  11. *
  12. */
  13. /*
  14. * Virtual clocks are introduced as convenient tools.
  15. * They are sources for other clocks and not supposed
  16. * to be requested from drivers directly.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/clk.h>
  20. #include <linux/clk-private.h>
  21. #include <linux/list.h>
  22. #include <linux/io.h>
  23. #include "soc.h"
  24. #include "iomap.h"
  25. #include "clock.h"
  26. #include "clock3xxx.h"
  27. #include "clock34xx.h"
  28. #include "clock36xx.h"
  29. #include "clock3517.h"
  30. #include "cm3xxx.h"
  31. #include "cm-regbits-34xx.h"
  32. #include "prm3xxx.h"
  33. #include "prm-regbits-34xx.h"
  34. #include "control.h"
  35. /*
  36. * clocks
  37. */
  38. #define OMAP_CM_REGADDR OMAP34XX_CM_REGADDR
  39. /* Maximum DPLL multiplier, divider values for OMAP3 */
  40. #define OMAP3_MAX_DPLL_MULT 2047
  41. #define OMAP3630_MAX_JTYPE_DPLL_MULT 4095
  42. #define OMAP3_MAX_DPLL_DIV 128
  43. DEFINE_CLK_FIXED_RATE(dummy_apb_pclk, CLK_IS_ROOT, 0x0, 0x0);
  44. DEFINE_CLK_FIXED_RATE(mcbsp_clks, CLK_IS_ROOT, 0x0, 0x0);
  45. DEFINE_CLK_FIXED_RATE(omap_32k_fck, CLK_IS_ROOT, 32768, 0x0);
  46. DEFINE_CLK_FIXED_RATE(pclk_ck, CLK_IS_ROOT, 27000000, 0x0);
  47. DEFINE_CLK_FIXED_RATE(rmii_ck, CLK_IS_ROOT, 50000000, 0x0);
  48. DEFINE_CLK_FIXED_RATE(secure_32k_fck, CLK_IS_ROOT, 32768, 0x0);
  49. DEFINE_CLK_FIXED_RATE(sys_altclk, CLK_IS_ROOT, 0x0, 0x0);
  50. DEFINE_CLK_FIXED_RATE(virt_12m_ck, CLK_IS_ROOT, 12000000, 0x0);
  51. DEFINE_CLK_FIXED_RATE(virt_13m_ck, CLK_IS_ROOT, 13000000, 0x0);
  52. DEFINE_CLK_FIXED_RATE(virt_16_8m_ck, CLK_IS_ROOT, 16800000, 0x0);
  53. DEFINE_CLK_FIXED_RATE(virt_19200000_ck, CLK_IS_ROOT, 19200000, 0x0);
  54. DEFINE_CLK_FIXED_RATE(virt_26000000_ck, CLK_IS_ROOT, 26000000, 0x0);
  55. DEFINE_CLK_FIXED_RATE(virt_38_4m_ck, CLK_IS_ROOT, 38400000, 0x0);
  56. static const char *osc_sys_ck_parent_names[] = {
  57. "virt_12m_ck", "virt_13m_ck", "virt_19200000_ck", "virt_26000000_ck",
  58. "virt_38_4m_ck", "virt_16_8m_ck",
  59. };
  60. DEFINE_CLK_MUX(osc_sys_ck, osc_sys_ck_parent_names, NULL, 0x0,
  61. OMAP3430_PRM_CLKSEL, OMAP3430_SYS_CLKIN_SEL_SHIFT,
  62. OMAP3430_SYS_CLKIN_SEL_WIDTH, 0x0, NULL);
  63. DEFINE_CLK_DIVIDER(sys_ck, "osc_sys_ck", &osc_sys_ck, 0x0,
  64. OMAP3430_PRM_CLKSRC_CTRL, OMAP_SYSCLKDIV_SHIFT,
  65. OMAP_SYSCLKDIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
  66. static struct dpll_data dpll3_dd = {
  67. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  68. .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
  69. .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
  70. .clk_bypass = &sys_ck,
  71. .clk_ref = &sys_ck,
  72. .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
  73. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  74. .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
  75. .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
  76. .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
  77. .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
  78. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  79. .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
  80. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  81. .idlest_mask = OMAP3430_ST_CORE_CLK_MASK,
  82. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  83. .min_divider = 1,
  84. .max_divider = OMAP3_MAX_DPLL_DIV,
  85. };
  86. static struct clk dpll3_ck;
  87. static const char *dpll3_ck_parent_names[] = {
  88. "sys_ck",
  89. };
  90. static const struct clk_ops dpll3_ck_ops = {
  91. .init = &omap2_init_clk_clkdm,
  92. .get_parent = &omap2_init_dpll_parent,
  93. .recalc_rate = &omap3_dpll_recalc,
  94. .round_rate = &omap2_dpll_round_rate,
  95. };
  96. static struct clk_hw_omap dpll3_ck_hw = {
  97. .hw = {
  98. .clk = &dpll3_ck,
  99. },
  100. .ops = &clkhwops_omap3_dpll,
  101. .dpll_data = &dpll3_dd,
  102. .clkdm_name = "dpll3_clkdm",
  103. };
  104. DEFINE_STRUCT_CLK(dpll3_ck, dpll3_ck_parent_names, dpll3_ck_ops);
  105. DEFINE_CLK_DIVIDER(dpll3_m2_ck, "dpll3_ck", &dpll3_ck, 0x0,
  106. OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  107. OMAP3430_CORE_DPLL_CLKOUT_DIV_SHIFT,
  108. OMAP3430_CORE_DPLL_CLKOUT_DIV_WIDTH,
  109. CLK_DIVIDER_ONE_BASED, NULL);
  110. static struct clk core_ck;
  111. static const char *core_ck_parent_names[] = {
  112. "dpll3_m2_ck",
  113. };
  114. static const struct clk_ops core_ck_ops = {};
  115. DEFINE_STRUCT_CLK_HW_OMAP(core_ck, NULL);
  116. DEFINE_STRUCT_CLK(core_ck, core_ck_parent_names, core_ck_ops);
  117. DEFINE_CLK_DIVIDER(l3_ick, "core_ck", &core_ck, 0x0,
  118. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  119. OMAP3430_CLKSEL_L3_SHIFT, OMAP3430_CLKSEL_L3_WIDTH,
  120. CLK_DIVIDER_ONE_BASED, NULL);
  121. DEFINE_CLK_DIVIDER(l4_ick, "l3_ick", &l3_ick, 0x0,
  122. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  123. OMAP3430_CLKSEL_L4_SHIFT, OMAP3430_CLKSEL_L4_WIDTH,
  124. CLK_DIVIDER_ONE_BASED, NULL);
  125. static struct clk security_l4_ick2;
  126. static const char *security_l4_ick2_parent_names[] = {
  127. "l4_ick",
  128. };
  129. DEFINE_STRUCT_CLK_HW_OMAP(security_l4_ick2, NULL);
  130. DEFINE_STRUCT_CLK(security_l4_ick2, security_l4_ick2_parent_names, core_ck_ops);
  131. static struct clk aes1_ick;
  132. static const char *aes1_ick_parent_names[] = {
  133. "security_l4_ick2",
  134. };
  135. static const struct clk_ops aes1_ick_ops = {
  136. .enable = &omap2_dflt_clk_enable,
  137. .disable = &omap2_dflt_clk_disable,
  138. .is_enabled = &omap2_dflt_clk_is_enabled,
  139. };
  140. static struct clk_hw_omap aes1_ick_hw = {
  141. .hw = {
  142. .clk = &aes1_ick,
  143. },
  144. .ops = &clkhwops_iclk_wait,
  145. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  146. .enable_bit = OMAP3430_EN_AES1_SHIFT,
  147. };
  148. DEFINE_STRUCT_CLK(aes1_ick, aes1_ick_parent_names, aes1_ick_ops);
  149. static struct clk core_l4_ick;
  150. static const struct clk_ops core_l4_ick_ops = {
  151. .init = &omap2_init_clk_clkdm,
  152. };
  153. DEFINE_STRUCT_CLK_HW_OMAP(core_l4_ick, "core_l4_clkdm");
  154. DEFINE_STRUCT_CLK(core_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
  155. static struct clk aes2_ick;
  156. static const char *aes2_ick_parent_names[] = {
  157. "core_l4_ick",
  158. };
  159. static const struct clk_ops aes2_ick_ops = {
  160. .init = &omap2_init_clk_clkdm,
  161. .enable = &omap2_dflt_clk_enable,
  162. .disable = &omap2_dflt_clk_disable,
  163. .is_enabled = &omap2_dflt_clk_is_enabled,
  164. };
  165. static struct clk_hw_omap aes2_ick_hw = {
  166. .hw = {
  167. .clk = &aes2_ick,
  168. },
  169. .ops = &clkhwops_iclk_wait,
  170. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  171. .enable_bit = OMAP3430_EN_AES2_SHIFT,
  172. .clkdm_name = "core_l4_clkdm",
  173. };
  174. DEFINE_STRUCT_CLK(aes2_ick, aes2_ick_parent_names, aes2_ick_ops);
  175. static struct clk dpll1_fck;
  176. static struct dpll_data dpll1_dd = {
  177. .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  178. .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
  179. .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
  180. .clk_bypass = &dpll1_fck,
  181. .clk_ref = &sys_ck,
  182. .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
  183. .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
  184. .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
  185. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  186. .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
  187. .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
  188. .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
  189. .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  190. .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
  191. .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  192. .idlest_mask = OMAP3430_ST_MPU_CLK_MASK,
  193. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  194. .min_divider = 1,
  195. .max_divider = OMAP3_MAX_DPLL_DIV,
  196. };
  197. static struct clk dpll1_ck;
  198. static const struct clk_ops dpll1_ck_ops = {
  199. .init = &omap2_init_clk_clkdm,
  200. .enable = &omap3_noncore_dpll_enable,
  201. .disable = &omap3_noncore_dpll_disable,
  202. .get_parent = &omap2_init_dpll_parent,
  203. .recalc_rate = &omap3_dpll_recalc,
  204. .set_rate = &omap3_noncore_dpll_set_rate,
  205. .round_rate = &omap2_dpll_round_rate,
  206. };
  207. static struct clk_hw_omap dpll1_ck_hw = {
  208. .hw = {
  209. .clk = &dpll1_ck,
  210. },
  211. .ops = &clkhwops_omap3_dpll,
  212. .dpll_data = &dpll1_dd,
  213. .clkdm_name = "dpll1_clkdm",
  214. };
  215. DEFINE_STRUCT_CLK(dpll1_ck, dpll3_ck_parent_names, dpll1_ck_ops);
  216. DEFINE_CLK_FIXED_FACTOR(dpll1_x2_ck, "dpll1_ck", &dpll1_ck, 0x0, 2, 1);
  217. DEFINE_CLK_DIVIDER(dpll1_x2m2_ck, "dpll1_x2_ck", &dpll1_x2_ck, 0x0,
  218. OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
  219. OMAP3430_MPU_DPLL_CLKOUT_DIV_SHIFT,
  220. OMAP3430_MPU_DPLL_CLKOUT_DIV_WIDTH,
  221. CLK_DIVIDER_ONE_BASED, NULL);
  222. static struct clk mpu_ck;
  223. static const char *mpu_ck_parent_names[] = {
  224. "dpll1_x2m2_ck",
  225. };
  226. DEFINE_STRUCT_CLK_HW_OMAP(mpu_ck, "mpu_clkdm");
  227. DEFINE_STRUCT_CLK(mpu_ck, mpu_ck_parent_names, core_l4_ick_ops);
  228. DEFINE_CLK_DIVIDER(arm_fck, "mpu_ck", &mpu_ck, 0x0,
  229. OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  230. OMAP3430_ST_MPU_CLK_SHIFT, OMAP3430_ST_MPU_CLK_WIDTH,
  231. 0x0, NULL);
  232. static struct clk cam_ick;
  233. static struct clk_hw_omap cam_ick_hw = {
  234. .hw = {
  235. .clk = &cam_ick,
  236. },
  237. .ops = &clkhwops_iclk,
  238. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  239. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  240. .clkdm_name = "cam_clkdm",
  241. };
  242. DEFINE_STRUCT_CLK(cam_ick, security_l4_ick2_parent_names, aes2_ick_ops);
  243. /* DPLL4 */
  244. /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
  245. /* Type: DPLL */
  246. static struct dpll_data dpll4_dd;
  247. static struct dpll_data dpll4_dd_34xx __initdata = {
  248. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  249. .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
  250. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  251. .clk_bypass = &sys_ck,
  252. .clk_ref = &sys_ck,
  253. .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
  254. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  255. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  256. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  257. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  258. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  259. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  260. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  261. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  262. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  263. .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  264. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  265. .min_divider = 1,
  266. .max_divider = OMAP3_MAX_DPLL_DIV,
  267. };
  268. static struct dpll_data dpll4_dd_3630 __initdata = {
  269. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  270. .mult_mask = OMAP3630_PERIPH_DPLL_MULT_MASK,
  271. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  272. .clk_bypass = &sys_ck,
  273. .clk_ref = &sys_ck,
  274. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  275. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  276. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  277. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  278. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  279. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  280. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  281. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  282. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  283. .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  284. .dco_mask = OMAP3630_PERIPH_DPLL_DCO_SEL_MASK,
  285. .sddiv_mask = OMAP3630_PERIPH_DPLL_SD_DIV_MASK,
  286. .max_multiplier = OMAP3630_MAX_JTYPE_DPLL_MULT,
  287. .min_divider = 1,
  288. .max_divider = OMAP3_MAX_DPLL_DIV,
  289. .flags = DPLL_J_TYPE
  290. };
  291. static struct clk dpll4_ck;
  292. static const struct clk_ops dpll4_ck_ops = {
  293. .init = &omap2_init_clk_clkdm,
  294. .enable = &omap3_noncore_dpll_enable,
  295. .disable = &omap3_noncore_dpll_disable,
  296. .get_parent = &omap2_init_dpll_parent,
  297. .recalc_rate = &omap3_dpll_recalc,
  298. .set_rate = &omap3_dpll4_set_rate,
  299. .round_rate = &omap2_dpll_round_rate,
  300. };
  301. static struct clk_hw_omap dpll4_ck_hw = {
  302. .hw = {
  303. .clk = &dpll4_ck,
  304. },
  305. .dpll_data = &dpll4_dd,
  306. .ops = &clkhwops_omap3_dpll,
  307. .clkdm_name = "dpll4_clkdm",
  308. };
  309. DEFINE_STRUCT_CLK(dpll4_ck, dpll3_ck_parent_names, dpll4_ck_ops);
  310. DEFINE_CLK_DIVIDER(dpll4_m5_ck, "dpll4_ck", &dpll4_ck, 0x0,
  311. OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
  312. OMAP3430_CLKSEL_CAM_SHIFT, OMAP3630_CLKSEL_CAM_WIDTH,
  313. CLK_DIVIDER_ONE_BASED, NULL);
  314. static struct clk dpll4_m5x2_ck;
  315. static const char *dpll4_m5x2_ck_parent_names[] = {
  316. "dpll4_m5_ck",
  317. };
  318. static const struct clk_ops dpll4_m5x2_ck_ops = {
  319. .init = &omap2_init_clk_clkdm,
  320. .enable = &omap2_dflt_clk_enable,
  321. .disable = &omap2_dflt_clk_disable,
  322. .is_enabled = &omap2_dflt_clk_is_enabled,
  323. .recalc_rate = &omap3_clkoutx2_recalc,
  324. };
  325. static const struct clk_ops dpll4_m5x2_ck_3630_ops = {
  326. .init = &omap2_init_clk_clkdm,
  327. .enable = &omap36xx_pwrdn_clk_enable_with_hsdiv_restore,
  328. .disable = &omap2_dflt_clk_disable,
  329. .recalc_rate = &omap3_clkoutx2_recalc,
  330. };
  331. static struct clk_hw_omap dpll4_m5x2_ck_hw = {
  332. .hw = {
  333. .clk = &dpll4_m5x2_ck,
  334. },
  335. .ops = &clkhwops_wait,
  336. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  337. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  338. .flags = INVERT_ENABLE,
  339. .clkdm_name = "dpll4_clkdm",
  340. };
  341. DEFINE_STRUCT_CLK(dpll4_m5x2_ck, dpll4_m5x2_ck_parent_names, dpll4_m5x2_ck_ops);
  342. static struct clk dpll4_m5x2_ck_3630 = {
  343. .name = "dpll4_m5x2_ck",
  344. .hw = &dpll4_m5x2_ck_hw.hw,
  345. .parent_names = dpll4_m5x2_ck_parent_names,
  346. .num_parents = ARRAY_SIZE(dpll4_m5x2_ck_parent_names),
  347. .ops = &dpll4_m5x2_ck_3630_ops,
  348. };
  349. static struct clk cam_mclk;
  350. static const char *cam_mclk_parent_names[] = {
  351. "dpll4_m5x2_ck",
  352. };
  353. static struct clk_hw_omap cam_mclk_hw = {
  354. .hw = {
  355. .clk = &cam_mclk,
  356. },
  357. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  358. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  359. .clkdm_name = "cam_clkdm",
  360. };
  361. DEFINE_STRUCT_CLK(cam_mclk, cam_mclk_parent_names, aes2_ick_ops);
  362. static const struct clksel_rate clkout2_src_core_rates[] = {
  363. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  364. { .div = 0 }
  365. };
  366. static const struct clksel_rate clkout2_src_sys_rates[] = {
  367. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  368. { .div = 0 }
  369. };
  370. static const struct clksel_rate clkout2_src_96m_rates[] = {
  371. { .div = 1, .val = 2, .flags = RATE_IN_3XXX },
  372. { .div = 0 }
  373. };
  374. DEFINE_CLK_DIVIDER(dpll4_m2_ck, "dpll4_ck", &dpll4_ck, 0x0,
  375. OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
  376. OMAP3430_DIV_96M_SHIFT, OMAP3630_DIV_96M_WIDTH,
  377. CLK_DIVIDER_ONE_BASED, NULL);
  378. static struct clk dpll4_m2x2_ck;
  379. static const char *dpll4_m2x2_ck_parent_names[] = {
  380. "dpll4_m2_ck",
  381. };
  382. static struct clk_hw_omap dpll4_m2x2_ck_hw = {
  383. .hw = {
  384. .clk = &dpll4_m2x2_ck,
  385. },
  386. .ops = &clkhwops_wait,
  387. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  388. .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
  389. .flags = INVERT_ENABLE,
  390. .clkdm_name = "dpll4_clkdm",
  391. };
  392. DEFINE_STRUCT_CLK(dpll4_m2x2_ck, dpll4_m2x2_ck_parent_names, dpll4_m5x2_ck_ops);
  393. static struct clk dpll4_m2x2_ck_3630 = {
  394. .name = "dpll4_m2x2_ck",
  395. .hw = &dpll4_m2x2_ck_hw.hw,
  396. .parent_names = dpll4_m2x2_ck_parent_names,
  397. .num_parents = ARRAY_SIZE(dpll4_m2x2_ck_parent_names),
  398. .ops = &dpll4_m5x2_ck_3630_ops,
  399. };
  400. static struct clk omap_96m_alwon_fck;
  401. static const char *omap_96m_alwon_fck_parent_names[] = {
  402. "dpll4_m2x2_ck",
  403. };
  404. DEFINE_STRUCT_CLK_HW_OMAP(omap_96m_alwon_fck, NULL);
  405. DEFINE_STRUCT_CLK(omap_96m_alwon_fck, omap_96m_alwon_fck_parent_names,
  406. core_ck_ops);
  407. static struct clk cm_96m_fck;
  408. static const char *cm_96m_fck_parent_names[] = {
  409. "omap_96m_alwon_fck",
  410. };
  411. DEFINE_STRUCT_CLK_HW_OMAP(cm_96m_fck, NULL);
  412. DEFINE_STRUCT_CLK(cm_96m_fck, cm_96m_fck_parent_names, core_ck_ops);
  413. static const struct clksel_rate clkout2_src_54m_rates[] = {
  414. { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
  415. { .div = 0 }
  416. };
  417. DEFINE_CLK_DIVIDER(dpll4_m3_ck, "dpll4_ck", &dpll4_ck, 0x0,
  418. OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  419. OMAP3430_CLKSEL_TV_SHIFT, OMAP3630_CLKSEL_TV_WIDTH,
  420. CLK_DIVIDER_ONE_BASED, NULL);
  421. static struct clk dpll4_m3x2_ck;
  422. static const char *dpll4_m3x2_ck_parent_names[] = {
  423. "dpll4_m3_ck",
  424. };
  425. static struct clk_hw_omap dpll4_m3x2_ck_hw = {
  426. .hw = {
  427. .clk = &dpll4_m3x2_ck,
  428. },
  429. .ops = &clkhwops_wait,
  430. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  431. .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
  432. .flags = INVERT_ENABLE,
  433. .clkdm_name = "dpll4_clkdm",
  434. };
  435. DEFINE_STRUCT_CLK(dpll4_m3x2_ck, dpll4_m3x2_ck_parent_names, dpll4_m5x2_ck_ops);
  436. static struct clk dpll4_m3x2_ck_3630 = {
  437. .name = "dpll4_m3x2_ck",
  438. .hw = &dpll4_m3x2_ck_hw.hw,
  439. .parent_names = dpll4_m3x2_ck_parent_names,
  440. .num_parents = ARRAY_SIZE(dpll4_m3x2_ck_parent_names),
  441. .ops = &dpll4_m5x2_ck_3630_ops,
  442. };
  443. static const char *omap_54m_fck_parent_names[] = {
  444. "dpll4_m3x2_ck", "sys_altclk",
  445. };
  446. DEFINE_CLK_MUX(omap_54m_fck, omap_54m_fck_parent_names, NULL, 0x0,
  447. OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), OMAP3430_SOURCE_54M_SHIFT,
  448. OMAP3430_SOURCE_54M_WIDTH, 0x0, NULL);
  449. static const struct clksel clkout2_src_clksel[] = {
  450. { .parent = &core_ck, .rates = clkout2_src_core_rates },
  451. { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
  452. { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
  453. { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
  454. { .parent = NULL },
  455. };
  456. static const char *clkout2_src_ck_parent_names[] = {
  457. "core_ck", "sys_ck", "cm_96m_fck", "omap_54m_fck",
  458. };
  459. static const struct clk_ops clkout2_src_ck_ops = {
  460. .init = &omap2_init_clk_clkdm,
  461. .enable = &omap2_dflt_clk_enable,
  462. .disable = &omap2_dflt_clk_disable,
  463. .is_enabled = &omap2_dflt_clk_is_enabled,
  464. .recalc_rate = &omap2_clksel_recalc,
  465. .get_parent = &omap2_clksel_find_parent_index,
  466. .set_parent = &omap2_clksel_set_parent,
  467. };
  468. DEFINE_CLK_OMAP_MUX_GATE(clkout2_src_ck, "core_clkdm",
  469. clkout2_src_clksel, OMAP3430_CM_CLKOUT_CTRL,
  470. OMAP3430_CLKOUT2SOURCE_MASK,
  471. OMAP3430_CM_CLKOUT_CTRL, OMAP3430_CLKOUT2_EN_SHIFT,
  472. NULL, clkout2_src_ck_parent_names, clkout2_src_ck_ops);
  473. static const struct clksel_rate omap_48m_cm96m_rates[] = {
  474. { .div = 2, .val = 0, .flags = RATE_IN_3XXX },
  475. { .div = 0 }
  476. };
  477. static const struct clksel_rate omap_48m_alt_rates[] = {
  478. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  479. { .div = 0 }
  480. };
  481. static const struct clksel omap_48m_clksel[] = {
  482. { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
  483. { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
  484. { .parent = NULL },
  485. };
  486. static const char *omap_48m_fck_parent_names[] = {
  487. "cm_96m_fck", "sys_altclk",
  488. };
  489. static struct clk omap_48m_fck;
  490. static const struct clk_ops omap_48m_fck_ops = {
  491. .recalc_rate = &omap2_clksel_recalc,
  492. .get_parent = &omap2_clksel_find_parent_index,
  493. .set_parent = &omap2_clksel_set_parent,
  494. };
  495. static struct clk_hw_omap omap_48m_fck_hw = {
  496. .hw = {
  497. .clk = &omap_48m_fck,
  498. },
  499. .clksel = omap_48m_clksel,
  500. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  501. .clksel_mask = OMAP3430_SOURCE_48M_MASK,
  502. };
  503. DEFINE_STRUCT_CLK(omap_48m_fck, omap_48m_fck_parent_names, omap_48m_fck_ops);
  504. DEFINE_CLK_FIXED_FACTOR(omap_12m_fck, "omap_48m_fck", &omap_48m_fck, 0x0, 1, 4);
  505. static struct clk core_12m_fck;
  506. static const char *core_12m_fck_parent_names[] = {
  507. "omap_12m_fck",
  508. };
  509. DEFINE_STRUCT_CLK_HW_OMAP(core_12m_fck, "core_l4_clkdm");
  510. DEFINE_STRUCT_CLK(core_12m_fck, core_12m_fck_parent_names, core_l4_ick_ops);
  511. static struct clk core_48m_fck;
  512. static const char *core_48m_fck_parent_names[] = {
  513. "omap_48m_fck",
  514. };
  515. DEFINE_STRUCT_CLK_HW_OMAP(core_48m_fck, "core_l4_clkdm");
  516. DEFINE_STRUCT_CLK(core_48m_fck, core_48m_fck_parent_names, core_l4_ick_ops);
  517. static const char *omap_96m_fck_parent_names[] = {
  518. "cm_96m_fck", "sys_ck",
  519. };
  520. DEFINE_CLK_MUX(omap_96m_fck, omap_96m_fck_parent_names, NULL, 0x0,
  521. OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  522. OMAP3430_SOURCE_96M_SHIFT, OMAP3430_SOURCE_96M_WIDTH, 0x0, NULL);
  523. static struct clk core_96m_fck;
  524. static const char *core_96m_fck_parent_names[] = {
  525. "omap_96m_fck",
  526. };
  527. DEFINE_STRUCT_CLK_HW_OMAP(core_96m_fck, "core_l4_clkdm");
  528. DEFINE_STRUCT_CLK(core_96m_fck, core_96m_fck_parent_names, core_l4_ick_ops);
  529. static struct clk core_l3_ick;
  530. static const char *core_l3_ick_parent_names[] = {
  531. "l3_ick",
  532. };
  533. DEFINE_STRUCT_CLK_HW_OMAP(core_l3_ick, "core_l3_clkdm");
  534. DEFINE_STRUCT_CLK(core_l3_ick, core_l3_ick_parent_names, core_l4_ick_ops);
  535. DEFINE_CLK_FIXED_FACTOR(dpll3_m2x2_ck, "dpll3_m2_ck", &dpll3_m2_ck, 0x0, 2, 1);
  536. static struct clk corex2_fck;
  537. static const char *corex2_fck_parent_names[] = {
  538. "dpll3_m2x2_ck",
  539. };
  540. DEFINE_STRUCT_CLK_HW_OMAP(corex2_fck, NULL);
  541. DEFINE_STRUCT_CLK(corex2_fck, corex2_fck_parent_names, core_ck_ops);
  542. static struct clk cpefuse_fck;
  543. static struct clk_hw_omap cpefuse_fck_hw = {
  544. .hw = {
  545. .clk = &cpefuse_fck,
  546. },
  547. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  548. .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
  549. .clkdm_name = "core_l4_clkdm",
  550. };
  551. DEFINE_STRUCT_CLK(cpefuse_fck, dpll3_ck_parent_names, aes2_ick_ops);
  552. static struct clk csi2_96m_fck;
  553. static const char *csi2_96m_fck_parent_names[] = {
  554. "core_96m_fck",
  555. };
  556. static struct clk_hw_omap csi2_96m_fck_hw = {
  557. .hw = {
  558. .clk = &csi2_96m_fck,
  559. },
  560. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  561. .enable_bit = OMAP3430_EN_CSI2_SHIFT,
  562. .clkdm_name = "cam_clkdm",
  563. };
  564. DEFINE_STRUCT_CLK(csi2_96m_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
  565. static struct clk d2d_26m_fck;
  566. static struct clk_hw_omap d2d_26m_fck_hw = {
  567. .hw = {
  568. .clk = &d2d_26m_fck,
  569. },
  570. .ops = &clkhwops_wait,
  571. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  572. .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
  573. .clkdm_name = "d2d_clkdm",
  574. };
  575. DEFINE_STRUCT_CLK(d2d_26m_fck, dpll3_ck_parent_names, aes2_ick_ops);
  576. static struct clk des1_ick;
  577. static struct clk_hw_omap des1_ick_hw = {
  578. .hw = {
  579. .clk = &des1_ick,
  580. },
  581. .ops = &clkhwops_iclk_wait,
  582. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  583. .enable_bit = OMAP3430_EN_DES1_SHIFT,
  584. };
  585. DEFINE_STRUCT_CLK(des1_ick, aes1_ick_parent_names, aes1_ick_ops);
  586. static struct clk des2_ick;
  587. static struct clk_hw_omap des2_ick_hw = {
  588. .hw = {
  589. .clk = &des2_ick,
  590. },
  591. .ops = &clkhwops_iclk_wait,
  592. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  593. .enable_bit = OMAP3430_EN_DES2_SHIFT,
  594. .clkdm_name = "core_l4_clkdm",
  595. };
  596. DEFINE_STRUCT_CLK(des2_ick, aes2_ick_parent_names, aes2_ick_ops);
  597. DEFINE_CLK_DIVIDER(dpll1_fck, "core_ck", &core_ck, 0x0,
  598. OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  599. OMAP3430_MPU_CLK_SRC_SHIFT, OMAP3430_MPU_CLK_SRC_WIDTH,
  600. CLK_DIVIDER_ONE_BASED, NULL);
  601. static struct clk dpll2_fck;
  602. static struct dpll_data dpll2_dd = {
  603. .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  604. .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
  605. .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
  606. .clk_bypass = &dpll2_fck,
  607. .clk_ref = &sys_ck,
  608. .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
  609. .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
  610. .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
  611. .modes = ((1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
  612. (1 << DPLL_LOW_POWER_BYPASS)),
  613. .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
  614. .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
  615. .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
  616. .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  617. .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
  618. .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
  619. .idlest_mask = OMAP3430_ST_IVA2_CLK_MASK,
  620. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  621. .min_divider = 1,
  622. .max_divider = OMAP3_MAX_DPLL_DIV,
  623. };
  624. static struct clk dpll2_ck;
  625. static struct clk_hw_omap dpll2_ck_hw = {
  626. .hw = {
  627. .clk = &dpll2_ck,
  628. },
  629. .ops = &clkhwops_omap3_dpll,
  630. .dpll_data = &dpll2_dd,
  631. .clkdm_name = "dpll2_clkdm",
  632. };
  633. DEFINE_STRUCT_CLK(dpll2_ck, dpll3_ck_parent_names, dpll1_ck_ops);
  634. DEFINE_CLK_DIVIDER(dpll2_fck, "core_ck", &core_ck, 0x0,
  635. OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  636. OMAP3430_IVA2_CLK_SRC_SHIFT, OMAP3430_IVA2_CLK_SRC_WIDTH,
  637. CLK_DIVIDER_ONE_BASED, NULL);
  638. DEFINE_CLK_DIVIDER(dpll2_m2_ck, "dpll2_ck", &dpll2_ck, 0x0,
  639. OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL2_PLL),
  640. OMAP3430_IVA2_DPLL_CLKOUT_DIV_SHIFT,
  641. OMAP3430_IVA2_DPLL_CLKOUT_DIV_WIDTH,
  642. CLK_DIVIDER_ONE_BASED, NULL);
  643. DEFINE_CLK_DIVIDER(dpll3_m3_ck, "dpll3_ck", &dpll3_ck, 0x0,
  644. OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  645. OMAP3430_DIV_DPLL3_SHIFT, OMAP3430_DIV_DPLL3_WIDTH,
  646. CLK_DIVIDER_ONE_BASED, NULL);
  647. static struct clk dpll3_m3x2_ck;
  648. static const char *dpll3_m3x2_ck_parent_names[] = {
  649. "dpll3_m3_ck",
  650. };
  651. static struct clk_hw_omap dpll3_m3x2_ck_hw = {
  652. .hw = {
  653. .clk = &dpll3_m3x2_ck,
  654. },
  655. .ops = &clkhwops_wait,
  656. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  657. .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
  658. .flags = INVERT_ENABLE,
  659. .clkdm_name = "dpll3_clkdm",
  660. };
  661. DEFINE_STRUCT_CLK(dpll3_m3x2_ck, dpll3_m3x2_ck_parent_names, dpll4_m5x2_ck_ops);
  662. static struct clk dpll3_m3x2_ck_3630 = {
  663. .name = "dpll3_m3x2_ck",
  664. .hw = &dpll3_m3x2_ck_hw.hw,
  665. .parent_names = dpll3_m3x2_ck_parent_names,
  666. .num_parents = ARRAY_SIZE(dpll3_m3x2_ck_parent_names),
  667. .ops = &dpll4_m5x2_ck_3630_ops,
  668. };
  669. DEFINE_CLK_FIXED_FACTOR(dpll3_x2_ck, "dpll3_ck", &dpll3_ck, 0x0, 2, 1);
  670. DEFINE_CLK_DIVIDER(dpll4_m4_ck, "dpll4_ck", &dpll4_ck, 0x0,
  671. OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  672. OMAP3430_CLKSEL_DSS1_SHIFT, OMAP3630_CLKSEL_DSS1_WIDTH,
  673. CLK_DIVIDER_ONE_BASED, NULL);
  674. static struct clk dpll4_m4x2_ck;
  675. static const char *dpll4_m4x2_ck_parent_names[] = {
  676. "dpll4_m4_ck",
  677. };
  678. static struct clk_hw_omap dpll4_m4x2_ck_hw = {
  679. .hw = {
  680. .clk = &dpll4_m4x2_ck,
  681. },
  682. .ops = &clkhwops_wait,
  683. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  684. .enable_bit = OMAP3430_PWRDN_DSS1_SHIFT,
  685. .flags = INVERT_ENABLE,
  686. .clkdm_name = "dpll4_clkdm",
  687. };
  688. DEFINE_STRUCT_CLK(dpll4_m4x2_ck, dpll4_m4x2_ck_parent_names, dpll4_m5x2_ck_ops);
  689. static struct clk dpll4_m4x2_ck_3630 = {
  690. .name = "dpll4_m4x2_ck",
  691. .hw = &dpll4_m4x2_ck_hw.hw,
  692. .parent_names = dpll4_m4x2_ck_parent_names,
  693. .num_parents = ARRAY_SIZE(dpll4_m4x2_ck_parent_names),
  694. .ops = &dpll4_m5x2_ck_3630_ops,
  695. };
  696. DEFINE_CLK_DIVIDER(dpll4_m6_ck, "dpll4_ck", &dpll4_ck, 0x0,
  697. OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  698. OMAP3430_DIV_DPLL4_SHIFT, OMAP3630_DIV_DPLL4_WIDTH,
  699. CLK_DIVIDER_ONE_BASED, NULL);
  700. static struct clk dpll4_m6x2_ck;
  701. static const char *dpll4_m6x2_ck_parent_names[] = {
  702. "dpll4_m6_ck",
  703. };
  704. static struct clk_hw_omap dpll4_m6x2_ck_hw = {
  705. .hw = {
  706. .clk = &dpll4_m6x2_ck,
  707. },
  708. .ops = &clkhwops_wait,
  709. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  710. .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
  711. .flags = INVERT_ENABLE,
  712. .clkdm_name = "dpll4_clkdm",
  713. };
  714. DEFINE_STRUCT_CLK(dpll4_m6x2_ck, dpll4_m6x2_ck_parent_names, dpll4_m5x2_ck_ops);
  715. static struct clk dpll4_m6x2_ck_3630 = {
  716. .name = "dpll4_m6x2_ck",
  717. .hw = &dpll4_m6x2_ck_hw.hw,
  718. .parent_names = dpll4_m6x2_ck_parent_names,
  719. .num_parents = ARRAY_SIZE(dpll4_m6x2_ck_parent_names),
  720. .ops = &dpll4_m5x2_ck_3630_ops,
  721. };
  722. DEFINE_CLK_FIXED_FACTOR(dpll4_x2_ck, "dpll4_ck", &dpll4_ck, 0x0, 2, 1);
  723. static struct dpll_data dpll5_dd = {
  724. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
  725. .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
  726. .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
  727. .clk_bypass = &sys_ck,
  728. .clk_ref = &sys_ck,
  729. .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
  730. .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
  731. .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
  732. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  733. .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
  734. .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
  735. .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
  736. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
  737. .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
  738. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  739. .idlest_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  740. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  741. .min_divider = 1,
  742. .max_divider = OMAP3_MAX_DPLL_DIV,
  743. };
  744. static struct clk dpll5_ck;
  745. static struct clk_hw_omap dpll5_ck_hw = {
  746. .hw = {
  747. .clk = &dpll5_ck,
  748. },
  749. .ops = &clkhwops_omap3_dpll,
  750. .dpll_data = &dpll5_dd,
  751. .clkdm_name = "dpll5_clkdm",
  752. };
  753. DEFINE_STRUCT_CLK(dpll5_ck, dpll3_ck_parent_names, dpll1_ck_ops);
  754. DEFINE_CLK_DIVIDER(dpll5_m2_ck, "dpll5_ck", &dpll5_ck, 0x0,
  755. OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
  756. OMAP3430ES2_DIV_120M_SHIFT, OMAP3430ES2_DIV_120M_WIDTH,
  757. CLK_DIVIDER_ONE_BASED, NULL);
  758. static struct clk dss1_alwon_fck_3430es1;
  759. static const char *dss1_alwon_fck_3430es1_parent_names[] = {
  760. "dpll4_m4x2_ck",
  761. };
  762. static struct clk_hw_omap dss1_alwon_fck_3430es1_hw = {
  763. .hw = {
  764. .clk = &dss1_alwon_fck_3430es1,
  765. },
  766. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  767. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  768. .clkdm_name = "dss_clkdm",
  769. };
  770. DEFINE_STRUCT_CLK(dss1_alwon_fck_3430es1, dss1_alwon_fck_3430es1_parent_names,
  771. aes2_ick_ops);
  772. static struct clk dss1_alwon_fck_3430es2;
  773. static struct clk_hw_omap dss1_alwon_fck_3430es2_hw = {
  774. .hw = {
  775. .clk = &dss1_alwon_fck_3430es2,
  776. },
  777. .ops = &clkhwops_omap3430es2_dss_usbhost_wait,
  778. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  779. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  780. .clkdm_name = "dss_clkdm",
  781. };
  782. DEFINE_STRUCT_CLK(dss1_alwon_fck_3430es2, dss1_alwon_fck_3430es1_parent_names,
  783. aes2_ick_ops);
  784. static struct clk dss2_alwon_fck;
  785. static struct clk_hw_omap dss2_alwon_fck_hw = {
  786. .hw = {
  787. .clk = &dss2_alwon_fck,
  788. },
  789. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  790. .enable_bit = OMAP3430_EN_DSS2_SHIFT,
  791. .clkdm_name = "dss_clkdm",
  792. };
  793. DEFINE_STRUCT_CLK(dss2_alwon_fck, dpll3_ck_parent_names, aes2_ick_ops);
  794. static struct clk dss_96m_fck;
  795. static struct clk_hw_omap dss_96m_fck_hw = {
  796. .hw = {
  797. .clk = &dss_96m_fck,
  798. },
  799. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  800. .enable_bit = OMAP3430_EN_TV_SHIFT,
  801. .clkdm_name = "dss_clkdm",
  802. };
  803. DEFINE_STRUCT_CLK(dss_96m_fck, core_96m_fck_parent_names, aes2_ick_ops);
  804. static struct clk dss_ick_3430es1;
  805. static struct clk_hw_omap dss_ick_3430es1_hw = {
  806. .hw = {
  807. .clk = &dss_ick_3430es1,
  808. },
  809. .ops = &clkhwops_iclk,
  810. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  811. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  812. .clkdm_name = "dss_clkdm",
  813. };
  814. DEFINE_STRUCT_CLK(dss_ick_3430es1, security_l4_ick2_parent_names, aes2_ick_ops);
  815. static struct clk dss_ick_3430es2;
  816. static struct clk_hw_omap dss_ick_3430es2_hw = {
  817. .hw = {
  818. .clk = &dss_ick_3430es2,
  819. },
  820. .ops = &clkhwops_omap3430es2_iclk_dss_usbhost_wait,
  821. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  822. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  823. .clkdm_name = "dss_clkdm",
  824. };
  825. DEFINE_STRUCT_CLK(dss_ick_3430es2, security_l4_ick2_parent_names, aes2_ick_ops);
  826. static struct clk dss_tv_fck;
  827. static const char *dss_tv_fck_parent_names[] = {
  828. "omap_54m_fck",
  829. };
  830. static struct clk_hw_omap dss_tv_fck_hw = {
  831. .hw = {
  832. .clk = &dss_tv_fck,
  833. },
  834. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  835. .enable_bit = OMAP3430_EN_TV_SHIFT,
  836. .clkdm_name = "dss_clkdm",
  837. };
  838. DEFINE_STRUCT_CLK(dss_tv_fck, dss_tv_fck_parent_names, aes2_ick_ops);
  839. static struct clk emac_fck;
  840. static const char *emac_fck_parent_names[] = {
  841. "rmii_ck",
  842. };
  843. static struct clk_hw_omap emac_fck_hw = {
  844. .hw = {
  845. .clk = &emac_fck,
  846. },
  847. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  848. .enable_bit = AM35XX_CPGMAC_FCLK_SHIFT,
  849. };
  850. DEFINE_STRUCT_CLK(emac_fck, emac_fck_parent_names, aes1_ick_ops);
  851. static struct clk ipss_ick;
  852. static const char *ipss_ick_parent_names[] = {
  853. "core_l3_ick",
  854. };
  855. static struct clk_hw_omap ipss_ick_hw = {
  856. .hw = {
  857. .clk = &ipss_ick,
  858. },
  859. .ops = &clkhwops_am35xx_ipss_wait,
  860. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  861. .enable_bit = AM35XX_EN_IPSS_SHIFT,
  862. .clkdm_name = "core_l3_clkdm",
  863. };
  864. DEFINE_STRUCT_CLK(ipss_ick, ipss_ick_parent_names, aes2_ick_ops);
  865. static struct clk emac_ick;
  866. static const char *emac_ick_parent_names[] = {
  867. "ipss_ick",
  868. };
  869. static struct clk_hw_omap emac_ick_hw = {
  870. .hw = {
  871. .clk = &emac_ick,
  872. },
  873. .ops = &clkhwops_am35xx_ipss_module_wait,
  874. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  875. .enable_bit = AM35XX_CPGMAC_VBUSP_CLK_SHIFT,
  876. .clkdm_name = "core_l3_clkdm",
  877. };
  878. DEFINE_STRUCT_CLK(emac_ick, emac_ick_parent_names, aes2_ick_ops);
  879. static struct clk emu_core_alwon_ck;
  880. static const char *emu_core_alwon_ck_parent_names[] = {
  881. "dpll3_m3x2_ck",
  882. };
  883. DEFINE_STRUCT_CLK_HW_OMAP(emu_core_alwon_ck, "dpll3_clkdm");
  884. DEFINE_STRUCT_CLK(emu_core_alwon_ck, emu_core_alwon_ck_parent_names,
  885. core_l4_ick_ops);
  886. static struct clk emu_mpu_alwon_ck;
  887. static const char *emu_mpu_alwon_ck_parent_names[] = {
  888. "mpu_ck",
  889. };
  890. DEFINE_STRUCT_CLK_HW_OMAP(emu_mpu_alwon_ck, NULL);
  891. DEFINE_STRUCT_CLK(emu_mpu_alwon_ck, emu_mpu_alwon_ck_parent_names, core_ck_ops);
  892. static struct clk emu_per_alwon_ck;
  893. static const char *emu_per_alwon_ck_parent_names[] = {
  894. "dpll4_m6x2_ck",
  895. };
  896. DEFINE_STRUCT_CLK_HW_OMAP(emu_per_alwon_ck, "dpll4_clkdm");
  897. DEFINE_STRUCT_CLK(emu_per_alwon_ck, emu_per_alwon_ck_parent_names,
  898. core_l4_ick_ops);
  899. static const char *emu_src_ck_parent_names[] = {
  900. "sys_ck", "emu_core_alwon_ck", "emu_per_alwon_ck", "emu_mpu_alwon_ck",
  901. };
  902. static const struct clksel_rate emu_src_sys_rates[] = {
  903. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  904. { .div = 0 },
  905. };
  906. static const struct clksel_rate emu_src_core_rates[] = {
  907. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  908. { .div = 0 },
  909. };
  910. static const struct clksel_rate emu_src_per_rates[] = {
  911. { .div = 1, .val = 2, .flags = RATE_IN_3XXX },
  912. { .div = 0 },
  913. };
  914. static const struct clksel_rate emu_src_mpu_rates[] = {
  915. { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
  916. { .div = 0 },
  917. };
  918. static const struct clksel emu_src_clksel[] = {
  919. { .parent = &sys_ck, .rates = emu_src_sys_rates },
  920. { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
  921. { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
  922. { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
  923. { .parent = NULL },
  924. };
  925. static const struct clk_ops emu_src_ck_ops = {
  926. .init = &omap2_init_clk_clkdm,
  927. .recalc_rate = &omap2_clksel_recalc,
  928. .get_parent = &omap2_clksel_find_parent_index,
  929. .set_parent = &omap2_clksel_set_parent,
  930. };
  931. static struct clk emu_src_ck;
  932. static struct clk_hw_omap emu_src_ck_hw = {
  933. .hw = {
  934. .clk = &emu_src_ck,
  935. },
  936. .clksel = emu_src_clksel,
  937. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  938. .clksel_mask = OMAP3430_MUX_CTRL_MASK,
  939. .clkdm_name = "emu_clkdm",
  940. };
  941. DEFINE_STRUCT_CLK(emu_src_ck, emu_src_ck_parent_names, emu_src_ck_ops);
  942. DEFINE_CLK_DIVIDER(atclk_fck, "emu_src_ck", &emu_src_ck, 0x0,
  943. OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  944. OMAP3430_CLKSEL_ATCLK_SHIFT, OMAP3430_CLKSEL_ATCLK_WIDTH,
  945. CLK_DIVIDER_ONE_BASED, NULL);
  946. static struct clk fac_ick;
  947. static struct clk_hw_omap fac_ick_hw = {
  948. .hw = {
  949. .clk = &fac_ick,
  950. },
  951. .ops = &clkhwops_iclk_wait,
  952. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  953. .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
  954. .clkdm_name = "core_l4_clkdm",
  955. };
  956. DEFINE_STRUCT_CLK(fac_ick, aes2_ick_parent_names, aes2_ick_ops);
  957. static struct clk fshostusb_fck;
  958. static const char *fshostusb_fck_parent_names[] = {
  959. "core_48m_fck",
  960. };
  961. static struct clk_hw_omap fshostusb_fck_hw = {
  962. .hw = {
  963. .clk = &fshostusb_fck,
  964. },
  965. .ops = &clkhwops_wait,
  966. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  967. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  968. .clkdm_name = "core_l4_clkdm",
  969. };
  970. DEFINE_STRUCT_CLK(fshostusb_fck, fshostusb_fck_parent_names, aes2_ick_ops);
  971. static struct clk gfx_l3_ck;
  972. static struct clk_hw_omap gfx_l3_ck_hw = {
  973. .hw = {
  974. .clk = &gfx_l3_ck,
  975. },
  976. .ops = &clkhwops_wait,
  977. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  978. .enable_bit = OMAP_EN_GFX_SHIFT,
  979. .clkdm_name = "gfx_3430es1_clkdm",
  980. };
  981. DEFINE_STRUCT_CLK(gfx_l3_ck, core_l3_ick_parent_names, aes1_ick_ops);
  982. DEFINE_CLK_DIVIDER(gfx_l3_fck, "l3_ick", &l3_ick, 0x0,
  983. OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  984. OMAP_CLKSEL_GFX_SHIFT, OMAP_CLKSEL_GFX_WIDTH,
  985. CLK_DIVIDER_ONE_BASED, NULL);
  986. static struct clk gfx_cg1_ck;
  987. static const char *gfx_cg1_ck_parent_names[] = {
  988. "gfx_l3_fck",
  989. };
  990. static struct clk_hw_omap gfx_cg1_ck_hw = {
  991. .hw = {
  992. .clk = &gfx_cg1_ck,
  993. },
  994. .ops = &clkhwops_wait,
  995. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  996. .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
  997. .clkdm_name = "gfx_3430es1_clkdm",
  998. };
  999. DEFINE_STRUCT_CLK(gfx_cg1_ck, gfx_cg1_ck_parent_names, aes2_ick_ops);
  1000. static struct clk gfx_cg2_ck;
  1001. static struct clk_hw_omap gfx_cg2_ck_hw = {
  1002. .hw = {
  1003. .clk = &gfx_cg2_ck,
  1004. },
  1005. .ops = &clkhwops_wait,
  1006. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1007. .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
  1008. .clkdm_name = "gfx_3430es1_clkdm",
  1009. };
  1010. DEFINE_STRUCT_CLK(gfx_cg2_ck, gfx_cg1_ck_parent_names, aes2_ick_ops);
  1011. static struct clk gfx_l3_ick;
  1012. static const char *gfx_l3_ick_parent_names[] = {
  1013. "gfx_l3_ck",
  1014. };
  1015. DEFINE_STRUCT_CLK_HW_OMAP(gfx_l3_ick, "gfx_3430es1_clkdm");
  1016. DEFINE_STRUCT_CLK(gfx_l3_ick, gfx_l3_ick_parent_names, core_l4_ick_ops);
  1017. static struct clk wkup_32k_fck;
  1018. static const char *wkup_32k_fck_parent_names[] = {
  1019. "omap_32k_fck",
  1020. };
  1021. DEFINE_STRUCT_CLK_HW_OMAP(wkup_32k_fck, "wkup_clkdm");
  1022. DEFINE_STRUCT_CLK(wkup_32k_fck, wkup_32k_fck_parent_names, core_l4_ick_ops);
  1023. static struct clk gpio1_dbck;
  1024. static const char *gpio1_dbck_parent_names[] = {
  1025. "wkup_32k_fck",
  1026. };
  1027. static struct clk_hw_omap gpio1_dbck_hw = {
  1028. .hw = {
  1029. .clk = &gpio1_dbck,
  1030. },
  1031. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1032. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  1033. .clkdm_name = "wkup_clkdm",
  1034. };
  1035. DEFINE_STRUCT_CLK(gpio1_dbck, gpio1_dbck_parent_names, aes2_ick_ops);
  1036. static struct clk wkup_l4_ick;
  1037. DEFINE_STRUCT_CLK_HW_OMAP(wkup_l4_ick, "wkup_clkdm");
  1038. DEFINE_STRUCT_CLK(wkup_l4_ick, dpll3_ck_parent_names, core_l4_ick_ops);
  1039. static struct clk gpio1_ick;
  1040. static const char *gpio1_ick_parent_names[] = {
  1041. "wkup_l4_ick",
  1042. };
  1043. static struct clk_hw_omap gpio1_ick_hw = {
  1044. .hw = {
  1045. .clk = &gpio1_ick,
  1046. },
  1047. .ops = &clkhwops_iclk_wait,
  1048. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1049. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  1050. .clkdm_name = "wkup_clkdm",
  1051. };
  1052. DEFINE_STRUCT_CLK(gpio1_ick, gpio1_ick_parent_names, aes2_ick_ops);
  1053. static struct clk per_32k_alwon_fck;
  1054. DEFINE_STRUCT_CLK_HW_OMAP(per_32k_alwon_fck, "per_clkdm");
  1055. DEFINE_STRUCT_CLK(per_32k_alwon_fck, wkup_32k_fck_parent_names,
  1056. core_l4_ick_ops);
  1057. static struct clk gpio2_dbck;
  1058. static const char *gpio2_dbck_parent_names[] = {
  1059. "per_32k_alwon_fck",
  1060. };
  1061. static struct clk_hw_omap gpio2_dbck_hw = {
  1062. .hw = {
  1063. .clk = &gpio2_dbck,
  1064. },
  1065. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1066. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  1067. .clkdm_name = "per_clkdm",
  1068. };
  1069. DEFINE_STRUCT_CLK(gpio2_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
  1070. static struct clk per_l4_ick;
  1071. DEFINE_STRUCT_CLK_HW_OMAP(per_l4_ick, "per_clkdm");
  1072. DEFINE_STRUCT_CLK(per_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
  1073. static struct clk gpio2_ick;
  1074. static const char *gpio2_ick_parent_names[] = {
  1075. "per_l4_ick",
  1076. };
  1077. static struct clk_hw_omap gpio2_ick_hw = {
  1078. .hw = {
  1079. .clk = &gpio2_ick,
  1080. },
  1081. .ops = &clkhwops_iclk_wait,
  1082. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1083. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  1084. .clkdm_name = "per_clkdm",
  1085. };
  1086. DEFINE_STRUCT_CLK(gpio2_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1087. static struct clk gpio3_dbck;
  1088. static struct clk_hw_omap gpio3_dbck_hw = {
  1089. .hw = {
  1090. .clk = &gpio3_dbck,
  1091. },
  1092. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1093. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  1094. .clkdm_name = "per_clkdm",
  1095. };
  1096. DEFINE_STRUCT_CLK(gpio3_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
  1097. static struct clk gpio3_ick;
  1098. static struct clk_hw_omap gpio3_ick_hw = {
  1099. .hw = {
  1100. .clk = &gpio3_ick,
  1101. },
  1102. .ops = &clkhwops_iclk_wait,
  1103. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1104. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  1105. .clkdm_name = "per_clkdm",
  1106. };
  1107. DEFINE_STRUCT_CLK(gpio3_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1108. static struct clk gpio4_dbck;
  1109. static struct clk_hw_omap gpio4_dbck_hw = {
  1110. .hw = {
  1111. .clk = &gpio4_dbck,
  1112. },
  1113. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1114. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  1115. .clkdm_name = "per_clkdm",
  1116. };
  1117. DEFINE_STRUCT_CLK(gpio4_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
  1118. static struct clk gpio4_ick;
  1119. static struct clk_hw_omap gpio4_ick_hw = {
  1120. .hw = {
  1121. .clk = &gpio4_ick,
  1122. },
  1123. .ops = &clkhwops_iclk_wait,
  1124. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1125. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  1126. .clkdm_name = "per_clkdm",
  1127. };
  1128. DEFINE_STRUCT_CLK(gpio4_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1129. static struct clk gpio5_dbck;
  1130. static struct clk_hw_omap gpio5_dbck_hw = {
  1131. .hw = {
  1132. .clk = &gpio5_dbck,
  1133. },
  1134. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1135. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  1136. .clkdm_name = "per_clkdm",
  1137. };
  1138. DEFINE_STRUCT_CLK(gpio5_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
  1139. static struct clk gpio5_ick;
  1140. static struct clk_hw_omap gpio5_ick_hw = {
  1141. .hw = {
  1142. .clk = &gpio5_ick,
  1143. },
  1144. .ops = &clkhwops_iclk_wait,
  1145. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1146. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  1147. .clkdm_name = "per_clkdm",
  1148. };
  1149. DEFINE_STRUCT_CLK(gpio5_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1150. static struct clk gpio6_dbck;
  1151. static struct clk_hw_omap gpio6_dbck_hw = {
  1152. .hw = {
  1153. .clk = &gpio6_dbck,
  1154. },
  1155. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1156. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  1157. .clkdm_name = "per_clkdm",
  1158. };
  1159. DEFINE_STRUCT_CLK(gpio6_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
  1160. static struct clk gpio6_ick;
  1161. static struct clk_hw_omap gpio6_ick_hw = {
  1162. .hw = {
  1163. .clk = &gpio6_ick,
  1164. },
  1165. .ops = &clkhwops_iclk_wait,
  1166. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1167. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  1168. .clkdm_name = "per_clkdm",
  1169. };
  1170. DEFINE_STRUCT_CLK(gpio6_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1171. static struct clk gpmc_fck;
  1172. static struct clk_hw_omap gpmc_fck_hw = {
  1173. .hw = {
  1174. .clk = &gpmc_fck,
  1175. },
  1176. .flags = ENABLE_ON_INIT,
  1177. .clkdm_name = "core_l3_clkdm",
  1178. };
  1179. DEFINE_STRUCT_CLK(gpmc_fck, ipss_ick_parent_names, core_l4_ick_ops);
  1180. static const struct clksel omap343x_gpt_clksel[] = {
  1181. { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
  1182. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1183. { .parent = NULL },
  1184. };
  1185. static const char *gpt10_fck_parent_names[] = {
  1186. "omap_32k_fck", "sys_ck",
  1187. };
  1188. DEFINE_CLK_OMAP_MUX_GATE(gpt10_fck, "core_l4_clkdm", omap343x_gpt_clksel,
  1189. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1190. OMAP3430_CLKSEL_GPT10_MASK,
  1191. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1192. OMAP3430_EN_GPT10_SHIFT, &clkhwops_wait,
  1193. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1194. static struct clk gpt10_ick;
  1195. static struct clk_hw_omap gpt10_ick_hw = {
  1196. .hw = {
  1197. .clk = &gpt10_ick,
  1198. },
  1199. .ops = &clkhwops_iclk_wait,
  1200. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1201. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1202. .clkdm_name = "core_l4_clkdm",
  1203. };
  1204. DEFINE_STRUCT_CLK(gpt10_ick, aes2_ick_parent_names, aes2_ick_ops);
  1205. DEFINE_CLK_OMAP_MUX_GATE(gpt11_fck, "core_l4_clkdm", omap343x_gpt_clksel,
  1206. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1207. OMAP3430_CLKSEL_GPT11_MASK,
  1208. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1209. OMAP3430_EN_GPT11_SHIFT, &clkhwops_wait,
  1210. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1211. static struct clk gpt11_ick;
  1212. static struct clk_hw_omap gpt11_ick_hw = {
  1213. .hw = {
  1214. .clk = &gpt11_ick,
  1215. },
  1216. .ops = &clkhwops_iclk_wait,
  1217. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1218. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1219. .clkdm_name = "core_l4_clkdm",
  1220. };
  1221. DEFINE_STRUCT_CLK(gpt11_ick, aes2_ick_parent_names, aes2_ick_ops);
  1222. static struct clk gpt12_fck;
  1223. static const char *gpt12_fck_parent_names[] = {
  1224. "secure_32k_fck",
  1225. };
  1226. DEFINE_STRUCT_CLK_HW_OMAP(gpt12_fck, "wkup_clkdm");
  1227. DEFINE_STRUCT_CLK(gpt12_fck, gpt12_fck_parent_names, core_l4_ick_ops);
  1228. static struct clk gpt12_ick;
  1229. static struct clk_hw_omap gpt12_ick_hw = {
  1230. .hw = {
  1231. .clk = &gpt12_ick,
  1232. },
  1233. .ops = &clkhwops_iclk_wait,
  1234. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1235. .enable_bit = OMAP3430_EN_GPT12_SHIFT,
  1236. .clkdm_name = "wkup_clkdm",
  1237. };
  1238. DEFINE_STRUCT_CLK(gpt12_ick, gpio1_ick_parent_names, aes2_ick_ops);
  1239. DEFINE_CLK_OMAP_MUX_GATE(gpt1_fck, "wkup_clkdm", omap343x_gpt_clksel,
  1240. OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1241. OMAP3430_CLKSEL_GPT1_MASK,
  1242. OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1243. OMAP3430_EN_GPT1_SHIFT, &clkhwops_wait,
  1244. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1245. static struct clk gpt1_ick;
  1246. static struct clk_hw_omap gpt1_ick_hw = {
  1247. .hw = {
  1248. .clk = &gpt1_ick,
  1249. },
  1250. .ops = &clkhwops_iclk_wait,
  1251. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1252. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  1253. .clkdm_name = "wkup_clkdm",
  1254. };
  1255. DEFINE_STRUCT_CLK(gpt1_ick, gpio1_ick_parent_names, aes2_ick_ops);
  1256. DEFINE_CLK_OMAP_MUX_GATE(gpt2_fck, "per_clkdm", omap343x_gpt_clksel,
  1257. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1258. OMAP3430_CLKSEL_GPT2_MASK,
  1259. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1260. OMAP3430_EN_GPT2_SHIFT, &clkhwops_wait,
  1261. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1262. static struct clk gpt2_ick;
  1263. static struct clk_hw_omap gpt2_ick_hw = {
  1264. .hw = {
  1265. .clk = &gpt2_ick,
  1266. },
  1267. .ops = &clkhwops_iclk_wait,
  1268. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1269. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  1270. .clkdm_name = "per_clkdm",
  1271. };
  1272. DEFINE_STRUCT_CLK(gpt2_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1273. DEFINE_CLK_OMAP_MUX_GATE(gpt3_fck, "per_clkdm", omap343x_gpt_clksel,
  1274. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1275. OMAP3430_CLKSEL_GPT3_MASK,
  1276. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1277. OMAP3430_EN_GPT3_SHIFT, &clkhwops_wait,
  1278. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1279. static struct clk gpt3_ick;
  1280. static struct clk_hw_omap gpt3_ick_hw = {
  1281. .hw = {
  1282. .clk = &gpt3_ick,
  1283. },
  1284. .ops = &clkhwops_iclk_wait,
  1285. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1286. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  1287. .clkdm_name = "per_clkdm",
  1288. };
  1289. DEFINE_STRUCT_CLK(gpt3_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1290. DEFINE_CLK_OMAP_MUX_GATE(gpt4_fck, "per_clkdm", omap343x_gpt_clksel,
  1291. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1292. OMAP3430_CLKSEL_GPT4_MASK,
  1293. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1294. OMAP3430_EN_GPT4_SHIFT, &clkhwops_wait,
  1295. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1296. static struct clk gpt4_ick;
  1297. static struct clk_hw_omap gpt4_ick_hw = {
  1298. .hw = {
  1299. .clk = &gpt4_ick,
  1300. },
  1301. .ops = &clkhwops_iclk_wait,
  1302. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1303. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  1304. .clkdm_name = "per_clkdm",
  1305. };
  1306. DEFINE_STRUCT_CLK(gpt4_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1307. DEFINE_CLK_OMAP_MUX_GATE(gpt5_fck, "per_clkdm", omap343x_gpt_clksel,
  1308. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1309. OMAP3430_CLKSEL_GPT5_MASK,
  1310. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1311. OMAP3430_EN_GPT5_SHIFT, &clkhwops_wait,
  1312. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1313. static struct clk gpt5_ick;
  1314. static struct clk_hw_omap gpt5_ick_hw = {
  1315. .hw = {
  1316. .clk = &gpt5_ick,
  1317. },
  1318. .ops = &clkhwops_iclk_wait,
  1319. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1320. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  1321. .clkdm_name = "per_clkdm",
  1322. };
  1323. DEFINE_STRUCT_CLK(gpt5_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1324. DEFINE_CLK_OMAP_MUX_GATE(gpt6_fck, "per_clkdm", omap343x_gpt_clksel,
  1325. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1326. OMAP3430_CLKSEL_GPT6_MASK,
  1327. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1328. OMAP3430_EN_GPT6_SHIFT, &clkhwops_wait,
  1329. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1330. static struct clk gpt6_ick;
  1331. static struct clk_hw_omap gpt6_ick_hw = {
  1332. .hw = {
  1333. .clk = &gpt6_ick,
  1334. },
  1335. .ops = &clkhwops_iclk_wait,
  1336. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1337. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  1338. .clkdm_name = "per_clkdm",
  1339. };
  1340. DEFINE_STRUCT_CLK(gpt6_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1341. DEFINE_CLK_OMAP_MUX_GATE(gpt7_fck, "per_clkdm", omap343x_gpt_clksel,
  1342. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1343. OMAP3430_CLKSEL_GPT7_MASK,
  1344. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1345. OMAP3430_EN_GPT7_SHIFT, &clkhwops_wait,
  1346. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1347. static struct clk gpt7_ick;
  1348. static struct clk_hw_omap gpt7_ick_hw = {
  1349. .hw = {
  1350. .clk = &gpt7_ick,
  1351. },
  1352. .ops = &clkhwops_iclk_wait,
  1353. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1354. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  1355. .clkdm_name = "per_clkdm",
  1356. };
  1357. DEFINE_STRUCT_CLK(gpt7_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1358. DEFINE_CLK_OMAP_MUX_GATE(gpt8_fck, "per_clkdm", omap343x_gpt_clksel,
  1359. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1360. OMAP3430_CLKSEL_GPT8_MASK,
  1361. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1362. OMAP3430_EN_GPT8_SHIFT, &clkhwops_wait,
  1363. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1364. static struct clk gpt8_ick;
  1365. static struct clk_hw_omap gpt8_ick_hw = {
  1366. .hw = {
  1367. .clk = &gpt8_ick,
  1368. },
  1369. .ops = &clkhwops_iclk_wait,
  1370. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1371. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  1372. .clkdm_name = "per_clkdm",
  1373. };
  1374. DEFINE_STRUCT_CLK(gpt8_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1375. DEFINE_CLK_OMAP_MUX_GATE(gpt9_fck, "per_clkdm", omap343x_gpt_clksel,
  1376. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1377. OMAP3430_CLKSEL_GPT9_MASK,
  1378. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1379. OMAP3430_EN_GPT9_SHIFT, &clkhwops_wait,
  1380. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1381. static struct clk gpt9_ick;
  1382. static struct clk_hw_omap gpt9_ick_hw = {
  1383. .hw = {
  1384. .clk = &gpt9_ick,
  1385. },
  1386. .ops = &clkhwops_iclk_wait,
  1387. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1388. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  1389. .clkdm_name = "per_clkdm",
  1390. };
  1391. DEFINE_STRUCT_CLK(gpt9_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1392. static struct clk hdq_fck;
  1393. static const char *hdq_fck_parent_names[] = {
  1394. "core_12m_fck",
  1395. };
  1396. static struct clk_hw_omap hdq_fck_hw = {
  1397. .hw = {
  1398. .clk = &hdq_fck,
  1399. },
  1400. .ops = &clkhwops_wait,
  1401. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1402. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1403. .clkdm_name = "core_l4_clkdm",
  1404. };
  1405. DEFINE_STRUCT_CLK(hdq_fck, hdq_fck_parent_names, aes2_ick_ops);
  1406. static struct clk hdq_ick;
  1407. static struct clk_hw_omap hdq_ick_hw = {
  1408. .hw = {
  1409. .clk = &hdq_ick,
  1410. },
  1411. .ops = &clkhwops_iclk_wait,
  1412. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1413. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1414. .clkdm_name = "core_l4_clkdm",
  1415. };
  1416. DEFINE_STRUCT_CLK(hdq_ick, aes2_ick_parent_names, aes2_ick_ops);
  1417. static struct clk hecc_ck;
  1418. static struct clk_hw_omap hecc_ck_hw = {
  1419. .hw = {
  1420. .clk = &hecc_ck,
  1421. },
  1422. .ops = &clkhwops_am35xx_ipss_module_wait,
  1423. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  1424. .enable_bit = AM35XX_HECC_VBUSP_CLK_SHIFT,
  1425. .clkdm_name = "core_l3_clkdm",
  1426. };
  1427. DEFINE_STRUCT_CLK(hecc_ck, dpll3_ck_parent_names, aes2_ick_ops);
  1428. static struct clk hsotgusb_fck_am35xx;
  1429. static struct clk_hw_omap hsotgusb_fck_am35xx_hw = {
  1430. .hw = {
  1431. .clk = &hsotgusb_fck_am35xx,
  1432. },
  1433. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  1434. .enable_bit = AM35XX_USBOTG_FCLK_SHIFT,
  1435. .clkdm_name = "core_l3_clkdm",
  1436. };
  1437. DEFINE_STRUCT_CLK(hsotgusb_fck_am35xx, dpll3_ck_parent_names, aes2_ick_ops);
  1438. static struct clk hsotgusb_ick_3430es1;
  1439. static struct clk_hw_omap hsotgusb_ick_3430es1_hw = {
  1440. .hw = {
  1441. .clk = &hsotgusb_ick_3430es1,
  1442. },
  1443. .ops = &clkhwops_iclk,
  1444. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1445. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1446. .clkdm_name = "core_l3_clkdm",
  1447. };
  1448. DEFINE_STRUCT_CLK(hsotgusb_ick_3430es1, ipss_ick_parent_names, aes2_ick_ops);
  1449. static struct clk hsotgusb_ick_3430es2;
  1450. static struct clk_hw_omap hsotgusb_ick_3430es2_hw = {
  1451. .hw = {
  1452. .clk = &hsotgusb_ick_3430es2,
  1453. },
  1454. .ops = &clkhwops_omap3430es2_iclk_hsotgusb_wait,
  1455. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1456. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1457. .clkdm_name = "core_l3_clkdm",
  1458. };
  1459. DEFINE_STRUCT_CLK(hsotgusb_ick_3430es2, ipss_ick_parent_names, aes2_ick_ops);
  1460. static struct clk hsotgusb_ick_am35xx;
  1461. static struct clk_hw_omap hsotgusb_ick_am35xx_hw = {
  1462. .hw = {
  1463. .clk = &hsotgusb_ick_am35xx,
  1464. },
  1465. .ops = &clkhwops_am35xx_ipss_module_wait,
  1466. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  1467. .enable_bit = AM35XX_USBOTG_VBUSP_CLK_SHIFT,
  1468. .clkdm_name = "core_l3_clkdm",
  1469. };
  1470. DEFINE_STRUCT_CLK(hsotgusb_ick_am35xx, emac_ick_parent_names, aes2_ick_ops);
  1471. static struct clk i2c1_fck;
  1472. static struct clk_hw_omap i2c1_fck_hw = {
  1473. .hw = {
  1474. .clk = &i2c1_fck,
  1475. },
  1476. .ops = &clkhwops_wait,
  1477. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1478. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1479. .clkdm_name = "core_l4_clkdm",
  1480. };
  1481. DEFINE_STRUCT_CLK(i2c1_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
  1482. static struct clk i2c1_ick;
  1483. static struct clk_hw_omap i2c1_ick_hw = {
  1484. .hw = {
  1485. .clk = &i2c1_ick,
  1486. },
  1487. .ops = &clkhwops_iclk_wait,
  1488. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1489. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1490. .clkdm_name = "core_l4_clkdm",
  1491. };
  1492. DEFINE_STRUCT_CLK(i2c1_ick, aes2_ick_parent_names, aes2_ick_ops);
  1493. static struct clk i2c2_fck;
  1494. static struct clk_hw_omap i2c2_fck_hw = {
  1495. .hw = {
  1496. .clk = &i2c2_fck,
  1497. },
  1498. .ops = &clkhwops_wait,
  1499. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1500. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1501. .clkdm_name = "core_l4_clkdm",
  1502. };
  1503. DEFINE_STRUCT_CLK(i2c2_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
  1504. static struct clk i2c2_ick;
  1505. static struct clk_hw_omap i2c2_ick_hw = {
  1506. .hw = {
  1507. .clk = &i2c2_ick,
  1508. },
  1509. .ops = &clkhwops_iclk_wait,
  1510. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1511. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1512. .clkdm_name = "core_l4_clkdm",
  1513. };
  1514. DEFINE_STRUCT_CLK(i2c2_ick, aes2_ick_parent_names, aes2_ick_ops);
  1515. static struct clk i2c3_fck;
  1516. static struct clk_hw_omap i2c3_fck_hw = {
  1517. .hw = {
  1518. .clk = &i2c3_fck,
  1519. },
  1520. .ops = &clkhwops_wait,
  1521. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1522. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1523. .clkdm_name = "core_l4_clkdm",
  1524. };
  1525. DEFINE_STRUCT_CLK(i2c3_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
  1526. static struct clk i2c3_ick;
  1527. static struct clk_hw_omap i2c3_ick_hw = {
  1528. .hw = {
  1529. .clk = &i2c3_ick,
  1530. },
  1531. .ops = &clkhwops_iclk_wait,
  1532. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1533. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1534. .clkdm_name = "core_l4_clkdm",
  1535. };
  1536. DEFINE_STRUCT_CLK(i2c3_ick, aes2_ick_parent_names, aes2_ick_ops);
  1537. static struct clk icr_ick;
  1538. static struct clk_hw_omap icr_ick_hw = {
  1539. .hw = {
  1540. .clk = &icr_ick,
  1541. },
  1542. .ops = &clkhwops_iclk_wait,
  1543. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1544. .enable_bit = OMAP3430_EN_ICR_SHIFT,
  1545. .clkdm_name = "core_l4_clkdm",
  1546. };
  1547. DEFINE_STRUCT_CLK(icr_ick, aes2_ick_parent_names, aes2_ick_ops);
  1548. static struct clk iva2_ck;
  1549. static const char *iva2_ck_parent_names[] = {
  1550. "dpll2_m2_ck",
  1551. };
  1552. static struct clk_hw_omap iva2_ck_hw = {
  1553. .hw = {
  1554. .clk = &iva2_ck,
  1555. },
  1556. .ops = &clkhwops_wait,
  1557. .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
  1558. .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
  1559. .clkdm_name = "iva2_clkdm",
  1560. };
  1561. DEFINE_STRUCT_CLK(iva2_ck, iva2_ck_parent_names, aes2_ick_ops);
  1562. static struct clk mad2d_ick;
  1563. static struct clk_hw_omap mad2d_ick_hw = {
  1564. .hw = {
  1565. .clk = &mad2d_ick,
  1566. },
  1567. .ops = &clkhwops_iclk_wait,
  1568. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1569. .enable_bit = OMAP3430_EN_MAD2D_SHIFT,
  1570. .clkdm_name = "d2d_clkdm",
  1571. };
  1572. DEFINE_STRUCT_CLK(mad2d_ick, core_l3_ick_parent_names, aes2_ick_ops);
  1573. static struct clk mailboxes_ick;
  1574. static struct clk_hw_omap mailboxes_ick_hw = {
  1575. .hw = {
  1576. .clk = &mailboxes_ick,
  1577. },
  1578. .ops = &clkhwops_iclk_wait,
  1579. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1580. .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  1581. .clkdm_name = "core_l4_clkdm",
  1582. };
  1583. DEFINE_STRUCT_CLK(mailboxes_ick, aes2_ick_parent_names, aes2_ick_ops);
  1584. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1585. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  1586. { .div = 0 }
  1587. };
  1588. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1589. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  1590. { .div = 0 }
  1591. };
  1592. static const struct clksel mcbsp_15_clksel[] = {
  1593. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  1594. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1595. { .parent = NULL },
  1596. };
  1597. static const char *mcbsp1_fck_parent_names[] = {
  1598. "core_96m_fck", "mcbsp_clks",
  1599. };
  1600. DEFINE_CLK_OMAP_MUX_GATE(mcbsp1_fck, "core_l4_clkdm", mcbsp_15_clksel,
  1601. OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1602. OMAP2_MCBSP1_CLKS_MASK,
  1603. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1604. OMAP3430_EN_MCBSP1_SHIFT, &clkhwops_wait,
  1605. mcbsp1_fck_parent_names, clkout2_src_ck_ops);
  1606. static struct clk mcbsp1_ick;
  1607. static struct clk_hw_omap mcbsp1_ick_hw = {
  1608. .hw = {
  1609. .clk = &mcbsp1_ick,
  1610. },
  1611. .ops = &clkhwops_iclk_wait,
  1612. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1613. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1614. .clkdm_name = "core_l4_clkdm",
  1615. };
  1616. DEFINE_STRUCT_CLK(mcbsp1_ick, aes2_ick_parent_names, aes2_ick_ops);
  1617. static struct clk per_96m_fck;
  1618. DEFINE_STRUCT_CLK_HW_OMAP(per_96m_fck, "per_clkdm");
  1619. DEFINE_STRUCT_CLK(per_96m_fck, cm_96m_fck_parent_names, core_l4_ick_ops);
  1620. static const struct clksel mcbsp_234_clksel[] = {
  1621. { .parent = &per_96m_fck, .rates = common_mcbsp_96m_rates },
  1622. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1623. { .parent = NULL },
  1624. };
  1625. static const char *mcbsp2_fck_parent_names[] = {
  1626. "per_96m_fck", "mcbsp_clks",
  1627. };
  1628. DEFINE_CLK_OMAP_MUX_GATE(mcbsp2_fck, "per_clkdm", mcbsp_234_clksel,
  1629. OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1630. OMAP2_MCBSP2_CLKS_MASK,
  1631. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1632. OMAP3430_EN_MCBSP2_SHIFT, &clkhwops_wait,
  1633. mcbsp2_fck_parent_names, clkout2_src_ck_ops);
  1634. static struct clk mcbsp2_ick;
  1635. static struct clk_hw_omap mcbsp2_ick_hw = {
  1636. .hw = {
  1637. .clk = &mcbsp2_ick,
  1638. },
  1639. .ops = &clkhwops_iclk_wait,
  1640. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1641. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  1642. .clkdm_name = "per_clkdm",
  1643. };
  1644. DEFINE_STRUCT_CLK(mcbsp2_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1645. DEFINE_CLK_OMAP_MUX_GATE(mcbsp3_fck, "per_clkdm", mcbsp_234_clksel,
  1646. OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1647. OMAP2_MCBSP3_CLKS_MASK,
  1648. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1649. OMAP3430_EN_MCBSP3_SHIFT, &clkhwops_wait,
  1650. mcbsp2_fck_parent_names, clkout2_src_ck_ops);
  1651. static struct clk mcbsp3_ick;
  1652. static struct clk_hw_omap mcbsp3_ick_hw = {
  1653. .hw = {
  1654. .clk = &mcbsp3_ick,
  1655. },
  1656. .ops = &clkhwops_iclk_wait,
  1657. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1658. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  1659. .clkdm_name = "per_clkdm",
  1660. };
  1661. DEFINE_STRUCT_CLK(mcbsp3_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1662. DEFINE_CLK_OMAP_MUX_GATE(mcbsp4_fck, "per_clkdm", mcbsp_234_clksel,
  1663. OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1664. OMAP2_MCBSP4_CLKS_MASK,
  1665. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1666. OMAP3430_EN_MCBSP4_SHIFT, &clkhwops_wait,
  1667. mcbsp2_fck_parent_names, clkout2_src_ck_ops);
  1668. static struct clk mcbsp4_ick;
  1669. static struct clk_hw_omap mcbsp4_ick_hw = {
  1670. .hw = {
  1671. .clk = &mcbsp4_ick,
  1672. },
  1673. .ops = &clkhwops_iclk_wait,
  1674. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1675. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  1676. .clkdm_name = "per_clkdm",
  1677. };
  1678. DEFINE_STRUCT_CLK(mcbsp4_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1679. DEFINE_CLK_OMAP_MUX_GATE(mcbsp5_fck, "core_l4_clkdm", mcbsp_15_clksel,
  1680. OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1681. OMAP2_MCBSP5_CLKS_MASK,
  1682. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1683. OMAP3430_EN_MCBSP5_SHIFT, &clkhwops_wait,
  1684. mcbsp1_fck_parent_names, clkout2_src_ck_ops);
  1685. static struct clk mcbsp5_ick;
  1686. static struct clk_hw_omap mcbsp5_ick_hw = {
  1687. .hw = {
  1688. .clk = &mcbsp5_ick,
  1689. },
  1690. .ops = &clkhwops_iclk_wait,
  1691. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1692. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1693. .clkdm_name = "core_l4_clkdm",
  1694. };
  1695. DEFINE_STRUCT_CLK(mcbsp5_ick, aes2_ick_parent_names, aes2_ick_ops);
  1696. static struct clk mcspi1_fck;
  1697. static struct clk_hw_omap mcspi1_fck_hw = {
  1698. .hw = {
  1699. .clk = &mcspi1_fck,
  1700. },
  1701. .ops = &clkhwops_wait,
  1702. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1703. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1704. .clkdm_name = "core_l4_clkdm",
  1705. };
  1706. DEFINE_STRUCT_CLK(mcspi1_fck, fshostusb_fck_parent_names, aes2_ick_ops);
  1707. static struct clk mcspi1_ick;
  1708. static struct clk_hw_omap mcspi1_ick_hw = {
  1709. .hw = {
  1710. .clk = &mcspi1_ick,
  1711. },
  1712. .ops = &clkhwops_iclk_wait,
  1713. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1714. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1715. .clkdm_name = "core_l4_clkdm",
  1716. };
  1717. DEFINE_STRUCT_CLK(mcspi1_ick, aes2_ick_parent_names, aes2_ick_ops);
  1718. static struct clk mcspi2_fck;
  1719. static struct clk_hw_omap mcspi2_fck_hw = {
  1720. .hw = {
  1721. .clk = &mcspi2_fck,
  1722. },
  1723. .ops = &clkhwops_wait,
  1724. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1725. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1726. .clkdm_name = "core_l4_clkdm",
  1727. };
  1728. DEFINE_STRUCT_CLK(mcspi2_fck, fshostusb_fck_parent_names, aes2_ick_ops);
  1729. static struct clk mcspi2_ick;
  1730. static struct clk_hw_omap mcspi2_ick_hw = {
  1731. .hw = {
  1732. .clk = &mcspi2_ick,
  1733. },
  1734. .ops = &clkhwops_iclk_wait,
  1735. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1736. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1737. .clkdm_name = "core_l4_clkdm",
  1738. };
  1739. DEFINE_STRUCT_CLK(mcspi2_ick, aes2_ick_parent_names, aes2_ick_ops);
  1740. static struct clk mcspi3_fck;
  1741. static struct clk_hw_omap mcspi3_fck_hw = {
  1742. .hw = {
  1743. .clk = &mcspi3_fck,
  1744. },
  1745. .ops = &clkhwops_wait,
  1746. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1747. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1748. .clkdm_name = "core_l4_clkdm",
  1749. };
  1750. DEFINE_STRUCT_CLK(mcspi3_fck, fshostusb_fck_parent_names, aes2_ick_ops);
  1751. static struct clk mcspi3_ick;
  1752. static struct clk_hw_omap mcspi3_ick_hw = {
  1753. .hw = {
  1754. .clk = &mcspi3_ick,
  1755. },
  1756. .ops = &clkhwops_iclk_wait,
  1757. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1758. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1759. .clkdm_name = "core_l4_clkdm",
  1760. };
  1761. DEFINE_STRUCT_CLK(mcspi3_ick, aes2_ick_parent_names, aes2_ick_ops);
  1762. static struct clk mcspi4_fck;
  1763. static struct clk_hw_omap mcspi4_fck_hw = {
  1764. .hw = {
  1765. .clk = &mcspi4_fck,
  1766. },
  1767. .ops = &clkhwops_wait,
  1768. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1769. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1770. .clkdm_name = "core_l4_clkdm",
  1771. };
  1772. DEFINE_STRUCT_CLK(mcspi4_fck, fshostusb_fck_parent_names, aes2_ick_ops);
  1773. static struct clk mcspi4_ick;
  1774. static struct clk_hw_omap mcspi4_ick_hw = {
  1775. .hw = {
  1776. .clk = &mcspi4_ick,
  1777. },
  1778. .ops = &clkhwops_iclk_wait,
  1779. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1780. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1781. .clkdm_name = "core_l4_clkdm",
  1782. };
  1783. DEFINE_STRUCT_CLK(mcspi4_ick, aes2_ick_parent_names, aes2_ick_ops);
  1784. static struct clk mmchs1_fck;
  1785. static struct clk_hw_omap mmchs1_fck_hw = {
  1786. .hw = {
  1787. .clk = &mmchs1_fck,
  1788. },
  1789. .ops = &clkhwops_wait,
  1790. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1791. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1792. .clkdm_name = "core_l4_clkdm",
  1793. };
  1794. DEFINE_STRUCT_CLK(mmchs1_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
  1795. static struct clk mmchs1_ick;
  1796. static struct clk_hw_omap mmchs1_ick_hw = {
  1797. .hw = {
  1798. .clk = &mmchs1_ick,
  1799. },
  1800. .ops = &clkhwops_iclk_wait,
  1801. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1802. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1803. .clkdm_name = "core_l4_clkdm",
  1804. };
  1805. DEFINE_STRUCT_CLK(mmchs1_ick, aes2_ick_parent_names, aes2_ick_ops);
  1806. static struct clk mmchs2_fck;
  1807. static struct clk_hw_omap mmchs2_fck_hw = {
  1808. .hw = {
  1809. .clk = &mmchs2_fck,
  1810. },
  1811. .ops = &clkhwops_wait,
  1812. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1813. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1814. .clkdm_name = "core_l4_clkdm",
  1815. };
  1816. DEFINE_STRUCT_CLK(mmchs2_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
  1817. static struct clk mmchs2_ick;
  1818. static struct clk_hw_omap mmchs2_ick_hw = {
  1819. .hw = {
  1820. .clk = &mmchs2_ick,
  1821. },
  1822. .ops = &clkhwops_iclk_wait,
  1823. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1824. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1825. .clkdm_name = "core_l4_clkdm",
  1826. };
  1827. DEFINE_STRUCT_CLK(mmchs2_ick, aes2_ick_parent_names, aes2_ick_ops);
  1828. static struct clk mmchs3_fck;
  1829. static struct clk_hw_omap mmchs3_fck_hw = {
  1830. .hw = {
  1831. .clk = &mmchs3_fck,
  1832. },
  1833. .ops = &clkhwops_wait,
  1834. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1835. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1836. .clkdm_name = "core_l4_clkdm",
  1837. };
  1838. DEFINE_STRUCT_CLK(mmchs3_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
  1839. static struct clk mmchs3_ick;
  1840. static struct clk_hw_omap mmchs3_ick_hw = {
  1841. .hw = {
  1842. .clk = &mmchs3_ick,
  1843. },
  1844. .ops = &clkhwops_iclk_wait,
  1845. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1846. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1847. .clkdm_name = "core_l4_clkdm",
  1848. };
  1849. DEFINE_STRUCT_CLK(mmchs3_ick, aes2_ick_parent_names, aes2_ick_ops);
  1850. static struct clk modem_fck;
  1851. static struct clk_hw_omap modem_fck_hw = {
  1852. .hw = {
  1853. .clk = &modem_fck,
  1854. },
  1855. .ops = &clkhwops_iclk_wait,
  1856. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1857. .enable_bit = OMAP3430_EN_MODEM_SHIFT,
  1858. .clkdm_name = "d2d_clkdm",
  1859. };
  1860. DEFINE_STRUCT_CLK(modem_fck, dpll3_ck_parent_names, aes2_ick_ops);
  1861. static struct clk mspro_fck;
  1862. static struct clk_hw_omap mspro_fck_hw = {
  1863. .hw = {
  1864. .clk = &mspro_fck,
  1865. },
  1866. .ops = &clkhwops_wait,
  1867. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1868. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1869. .clkdm_name = "core_l4_clkdm",
  1870. };
  1871. DEFINE_STRUCT_CLK(mspro_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
  1872. static struct clk mspro_ick;
  1873. static struct clk_hw_omap mspro_ick_hw = {
  1874. .hw = {
  1875. .clk = &mspro_ick,
  1876. },
  1877. .ops = &clkhwops_iclk_wait,
  1878. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1879. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1880. .clkdm_name = "core_l4_clkdm",
  1881. };
  1882. DEFINE_STRUCT_CLK(mspro_ick, aes2_ick_parent_names, aes2_ick_ops);
  1883. static struct clk omap_192m_alwon_fck;
  1884. DEFINE_STRUCT_CLK_HW_OMAP(omap_192m_alwon_fck, NULL);
  1885. DEFINE_STRUCT_CLK(omap_192m_alwon_fck, omap_96m_alwon_fck_parent_names,
  1886. core_ck_ops);
  1887. static struct clk omap_32ksync_ick;
  1888. static struct clk_hw_omap omap_32ksync_ick_hw = {
  1889. .hw = {
  1890. .clk = &omap_32ksync_ick,
  1891. },
  1892. .ops = &clkhwops_iclk_wait,
  1893. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1894. .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
  1895. .clkdm_name = "wkup_clkdm",
  1896. };
  1897. DEFINE_STRUCT_CLK(omap_32ksync_ick, gpio1_ick_parent_names, aes2_ick_ops);
  1898. static const struct clksel_rate omap_96m_alwon_fck_rates[] = {
  1899. { .div = 1, .val = 1, .flags = RATE_IN_36XX },
  1900. { .div = 2, .val = 2, .flags = RATE_IN_36XX },
  1901. { .div = 0 }
  1902. };
  1903. static const struct clksel omap_96m_alwon_fck_clksel[] = {
  1904. { .parent = &omap_192m_alwon_fck, .rates = omap_96m_alwon_fck_rates },
  1905. { .parent = NULL }
  1906. };
  1907. static struct clk omap_96m_alwon_fck_3630;
  1908. static const char *omap_96m_alwon_fck_3630_parent_names[] = {
  1909. "omap_192m_alwon_fck",
  1910. };
  1911. static const struct clk_ops omap_96m_alwon_fck_3630_ops = {
  1912. .set_rate = &omap2_clksel_set_rate,
  1913. .recalc_rate = &omap2_clksel_recalc,
  1914. .round_rate = &omap2_clksel_round_rate,
  1915. };
  1916. static struct clk_hw_omap omap_96m_alwon_fck_3630_hw = {
  1917. .hw = {
  1918. .clk = &omap_96m_alwon_fck_3630,
  1919. },
  1920. .clksel = omap_96m_alwon_fck_clksel,
  1921. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1922. .clksel_mask = OMAP3630_CLKSEL_96M_MASK,
  1923. };
  1924. static struct clk omap_96m_alwon_fck_3630 = {
  1925. .name = "omap_96m_alwon_fck",
  1926. .hw = &omap_96m_alwon_fck_3630_hw.hw,
  1927. .parent_names = omap_96m_alwon_fck_3630_parent_names,
  1928. .num_parents = ARRAY_SIZE(omap_96m_alwon_fck_3630_parent_names),
  1929. .ops = &omap_96m_alwon_fck_3630_ops,
  1930. };
  1931. static struct clk omapctrl_ick;
  1932. static struct clk_hw_omap omapctrl_ick_hw = {
  1933. .hw = {
  1934. .clk = &omapctrl_ick,
  1935. },
  1936. .ops = &clkhwops_iclk_wait,
  1937. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1938. .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
  1939. .flags = ENABLE_ON_INIT,
  1940. .clkdm_name = "core_l4_clkdm",
  1941. };
  1942. DEFINE_STRUCT_CLK(omapctrl_ick, aes2_ick_parent_names, aes2_ick_ops);
  1943. DEFINE_CLK_DIVIDER(pclk_fck, "emu_src_ck", &emu_src_ck, 0x0,
  1944. OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  1945. OMAP3430_CLKSEL_PCLK_SHIFT, OMAP3430_CLKSEL_PCLK_WIDTH,
  1946. CLK_DIVIDER_ONE_BASED, NULL);
  1947. DEFINE_CLK_DIVIDER(pclkx2_fck, "emu_src_ck", &emu_src_ck, 0x0,
  1948. OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  1949. OMAP3430_CLKSEL_PCLKX2_SHIFT, OMAP3430_CLKSEL_PCLKX2_WIDTH,
  1950. CLK_DIVIDER_ONE_BASED, NULL);
  1951. static struct clk per_48m_fck;
  1952. DEFINE_STRUCT_CLK_HW_OMAP(per_48m_fck, "per_clkdm");
  1953. DEFINE_STRUCT_CLK(per_48m_fck, core_48m_fck_parent_names, core_l4_ick_ops);
  1954. static struct clk security_l3_ick;
  1955. DEFINE_STRUCT_CLK_HW_OMAP(security_l3_ick, NULL);
  1956. DEFINE_STRUCT_CLK(security_l3_ick, core_l3_ick_parent_names, core_ck_ops);
  1957. static struct clk pka_ick;
  1958. static const char *pka_ick_parent_names[] = {
  1959. "security_l3_ick",
  1960. };
  1961. static struct clk_hw_omap pka_ick_hw = {
  1962. .hw = {
  1963. .clk = &pka_ick,
  1964. },
  1965. .ops = &clkhwops_iclk_wait,
  1966. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1967. .enable_bit = OMAP3430_EN_PKA_SHIFT,
  1968. };
  1969. DEFINE_STRUCT_CLK(pka_ick, pka_ick_parent_names, aes1_ick_ops);
  1970. DEFINE_CLK_DIVIDER(rm_ick, "l4_ick", &l4_ick, 0x0,
  1971. OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1972. OMAP3430_CLKSEL_RM_SHIFT, OMAP3430_CLKSEL_RM_WIDTH,
  1973. CLK_DIVIDER_ONE_BASED, NULL);
  1974. static struct clk rng_ick;
  1975. static struct clk_hw_omap rng_ick_hw = {
  1976. .hw = {
  1977. .clk = &rng_ick,
  1978. },
  1979. .ops = &clkhwops_iclk_wait,
  1980. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1981. .enable_bit = OMAP3430_EN_RNG_SHIFT,
  1982. };
  1983. DEFINE_STRUCT_CLK(rng_ick, aes1_ick_parent_names, aes1_ick_ops);
  1984. static struct clk sad2d_ick;
  1985. static struct clk_hw_omap sad2d_ick_hw = {
  1986. .hw = {
  1987. .clk = &sad2d_ick,
  1988. },
  1989. .ops = &clkhwops_iclk_wait,
  1990. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1991. .enable_bit = OMAP3430_EN_SAD2D_SHIFT,
  1992. .clkdm_name = "d2d_clkdm",
  1993. };
  1994. DEFINE_STRUCT_CLK(sad2d_ick, core_l3_ick_parent_names, aes2_ick_ops);
  1995. static struct clk sdrc_ick;
  1996. static struct clk_hw_omap sdrc_ick_hw = {
  1997. .hw = {
  1998. .clk = &sdrc_ick,
  1999. },
  2000. .ops = &clkhwops_wait,
  2001. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2002. .enable_bit = OMAP3430_EN_SDRC_SHIFT,
  2003. .flags = ENABLE_ON_INIT,
  2004. .clkdm_name = "core_l3_clkdm",
  2005. };
  2006. DEFINE_STRUCT_CLK(sdrc_ick, ipss_ick_parent_names, aes2_ick_ops);
  2007. static const struct clksel_rate sgx_core_rates[] = {
  2008. { .div = 2, .val = 5, .flags = RATE_IN_36XX },
  2009. { .div = 3, .val = 0, .flags = RATE_IN_3XXX },
  2010. { .div = 4, .val = 1, .flags = RATE_IN_3XXX },
  2011. { .div = 6, .val = 2, .flags = RATE_IN_3XXX },
  2012. { .div = 0 }
  2013. };
  2014. static const struct clksel_rate sgx_96m_rates[] = {
  2015. { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
  2016. { .div = 0 }
  2017. };
  2018. static const struct clksel_rate sgx_192m_rates[] = {
  2019. { .div = 1, .val = 4, .flags = RATE_IN_36XX },
  2020. { .div = 0 }
  2021. };
  2022. static const struct clksel_rate sgx_corex2_rates[] = {
  2023. { .div = 3, .val = 6, .flags = RATE_IN_36XX },
  2024. { .div = 5, .val = 7, .flags = RATE_IN_36XX },
  2025. { .div = 0 }
  2026. };
  2027. static const struct clksel sgx_clksel[] = {
  2028. { .parent = &core_ck, .rates = sgx_core_rates },
  2029. { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
  2030. { .parent = &omap_192m_alwon_fck, .rates = sgx_192m_rates },
  2031. { .parent = &corex2_fck, .rates = sgx_corex2_rates },
  2032. { .parent = NULL },
  2033. };
  2034. static const char *sgx_fck_parent_names[] = {
  2035. "core_ck", "cm_96m_fck", "omap_192m_alwon_fck", "corex2_fck",
  2036. };
  2037. static struct clk sgx_fck;
  2038. static const struct clk_ops sgx_fck_ops = {
  2039. .init = &omap2_init_clk_clkdm,
  2040. .enable = &omap2_dflt_clk_enable,
  2041. .disable = &omap2_dflt_clk_disable,
  2042. .is_enabled = &omap2_dflt_clk_is_enabled,
  2043. .recalc_rate = &omap2_clksel_recalc,
  2044. .set_rate = &omap2_clksel_set_rate,
  2045. .round_rate = &omap2_clksel_round_rate,
  2046. .get_parent = &omap2_clksel_find_parent_index,
  2047. .set_parent = &omap2_clksel_set_parent,
  2048. };
  2049. DEFINE_CLK_OMAP_MUX_GATE(sgx_fck, "sgx_clkdm", sgx_clksel,
  2050. OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
  2051. OMAP3430ES2_CLKSEL_SGX_MASK,
  2052. OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
  2053. OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
  2054. &clkhwops_wait, sgx_fck_parent_names, sgx_fck_ops);
  2055. static struct clk sgx_ick;
  2056. static struct clk_hw_omap sgx_ick_hw = {
  2057. .hw = {
  2058. .clk = &sgx_ick,
  2059. },
  2060. .ops = &clkhwops_wait,
  2061. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
  2062. .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
  2063. .clkdm_name = "sgx_clkdm",
  2064. };
  2065. DEFINE_STRUCT_CLK(sgx_ick, core_l3_ick_parent_names, aes2_ick_ops);
  2066. static struct clk sha11_ick;
  2067. static struct clk_hw_omap sha11_ick_hw = {
  2068. .hw = {
  2069. .clk = &sha11_ick,
  2070. },
  2071. .ops = &clkhwops_iclk_wait,
  2072. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2073. .enable_bit = OMAP3430_EN_SHA11_SHIFT,
  2074. };
  2075. DEFINE_STRUCT_CLK(sha11_ick, aes1_ick_parent_names, aes1_ick_ops);
  2076. static struct clk sha12_ick;
  2077. static struct clk_hw_omap sha12_ick_hw = {
  2078. .hw = {
  2079. .clk = &sha12_ick,
  2080. },
  2081. .ops = &clkhwops_iclk_wait,
  2082. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2083. .enable_bit = OMAP3430_EN_SHA12_SHIFT,
  2084. .clkdm_name = "core_l4_clkdm",
  2085. };
  2086. DEFINE_STRUCT_CLK(sha12_ick, aes2_ick_parent_names, aes2_ick_ops);
  2087. static struct clk sr1_fck;
  2088. static struct clk_hw_omap sr1_fck_hw = {
  2089. .hw = {
  2090. .clk = &sr1_fck,
  2091. },
  2092. .ops = &clkhwops_wait,
  2093. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2094. .enable_bit = OMAP3430_EN_SR1_SHIFT,
  2095. .clkdm_name = "wkup_clkdm",
  2096. };
  2097. DEFINE_STRUCT_CLK(sr1_fck, dpll3_ck_parent_names, aes2_ick_ops);
  2098. static struct clk sr2_fck;
  2099. static struct clk_hw_omap sr2_fck_hw = {
  2100. .hw = {
  2101. .clk = &sr2_fck,
  2102. },
  2103. .ops = &clkhwops_wait,
  2104. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2105. .enable_bit = OMAP3430_EN_SR2_SHIFT,
  2106. .clkdm_name = "wkup_clkdm",
  2107. };
  2108. DEFINE_STRUCT_CLK(sr2_fck, dpll3_ck_parent_names, aes2_ick_ops);
  2109. static struct clk sr_l4_ick;
  2110. DEFINE_STRUCT_CLK_HW_OMAP(sr_l4_ick, "core_l4_clkdm");
  2111. DEFINE_STRUCT_CLK(sr_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
  2112. static struct clk ssi_l4_ick;
  2113. DEFINE_STRUCT_CLK_HW_OMAP(ssi_l4_ick, "core_l4_clkdm");
  2114. DEFINE_STRUCT_CLK(ssi_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
  2115. static struct clk ssi_ick_3430es1;
  2116. static const char *ssi_ick_3430es1_parent_names[] = {
  2117. "ssi_l4_ick",
  2118. };
  2119. static struct clk_hw_omap ssi_ick_3430es1_hw = {
  2120. .hw = {
  2121. .clk = &ssi_ick_3430es1,
  2122. },
  2123. .ops = &clkhwops_iclk,
  2124. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2125. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  2126. .clkdm_name = "core_l4_clkdm",
  2127. };
  2128. DEFINE_STRUCT_CLK(ssi_ick_3430es1, ssi_ick_3430es1_parent_names, aes2_ick_ops);
  2129. static struct clk ssi_ick_3430es2;
  2130. static struct clk_hw_omap ssi_ick_3430es2_hw = {
  2131. .hw = {
  2132. .clk = &ssi_ick_3430es2,
  2133. },
  2134. .ops = &clkhwops_omap3430es2_iclk_ssi_wait,
  2135. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2136. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  2137. .clkdm_name = "core_l4_clkdm",
  2138. };
  2139. DEFINE_STRUCT_CLK(ssi_ick_3430es2, ssi_ick_3430es1_parent_names, aes2_ick_ops);
  2140. static const struct clksel_rate ssi_ssr_corex2_rates[] = {
  2141. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  2142. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  2143. { .div = 3, .val = 3, .flags = RATE_IN_3XXX },
  2144. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  2145. { .div = 6, .val = 6, .flags = RATE_IN_3XXX },
  2146. { .div = 8, .val = 8, .flags = RATE_IN_3XXX },
  2147. { .div = 0 }
  2148. };
  2149. static const struct clksel ssi_ssr_clksel[] = {
  2150. { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
  2151. { .parent = NULL },
  2152. };
  2153. static const char *ssi_ssr_fck_3430es1_parent_names[] = {
  2154. "corex2_fck",
  2155. };
  2156. static const struct clk_ops ssi_ssr_fck_3430es1_ops = {
  2157. .init = &omap2_init_clk_clkdm,
  2158. .enable = &omap2_dflt_clk_enable,
  2159. .disable = &omap2_dflt_clk_disable,
  2160. .is_enabled = &omap2_dflt_clk_is_enabled,
  2161. .recalc_rate = &omap2_clksel_recalc,
  2162. .set_rate = &omap2_clksel_set_rate,
  2163. .round_rate = &omap2_clksel_round_rate,
  2164. };
  2165. DEFINE_CLK_OMAP_MUX_GATE(ssi_ssr_fck_3430es1, "core_l4_clkdm",
  2166. ssi_ssr_clksel, OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  2167. OMAP3430_CLKSEL_SSI_MASK,
  2168. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2169. OMAP3430_EN_SSI_SHIFT,
  2170. NULL, ssi_ssr_fck_3430es1_parent_names,
  2171. ssi_ssr_fck_3430es1_ops);
  2172. DEFINE_CLK_OMAP_MUX_GATE(ssi_ssr_fck_3430es2, "core_l4_clkdm",
  2173. ssi_ssr_clksel, OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  2174. OMAP3430_CLKSEL_SSI_MASK,
  2175. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2176. OMAP3430_EN_SSI_SHIFT,
  2177. NULL, ssi_ssr_fck_3430es1_parent_names,
  2178. ssi_ssr_fck_3430es1_ops);
  2179. DEFINE_CLK_FIXED_FACTOR(ssi_sst_fck_3430es1, "ssi_ssr_fck_3430es1",
  2180. &ssi_ssr_fck_3430es1, 0x0, 1, 2);
  2181. DEFINE_CLK_FIXED_FACTOR(ssi_sst_fck_3430es2, "ssi_ssr_fck_3430es2",
  2182. &ssi_ssr_fck_3430es2, 0x0, 1, 2);
  2183. static struct clk sys_clkout1;
  2184. static const char *sys_clkout1_parent_names[] = {
  2185. "osc_sys_ck",
  2186. };
  2187. static struct clk_hw_omap sys_clkout1_hw = {
  2188. .hw = {
  2189. .clk = &sys_clkout1,
  2190. },
  2191. .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
  2192. .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
  2193. };
  2194. DEFINE_STRUCT_CLK(sys_clkout1, sys_clkout1_parent_names, aes1_ick_ops);
  2195. DEFINE_CLK_DIVIDER(sys_clkout2, "clkout2_src_ck", &clkout2_src_ck, 0x0,
  2196. OMAP3430_CM_CLKOUT_CTRL, OMAP3430_CLKOUT2_DIV_SHIFT,
  2197. OMAP3430_CLKOUT2_DIV_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  2198. DEFINE_CLK_MUX(traceclk_src_fck, emu_src_ck_parent_names, NULL, 0x0,
  2199. OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2200. OMAP3430_TRACE_MUX_CTRL_SHIFT, OMAP3430_TRACE_MUX_CTRL_WIDTH,
  2201. 0x0, NULL);
  2202. DEFINE_CLK_DIVIDER(traceclk_fck, "traceclk_src_fck", &traceclk_src_fck, 0x0,
  2203. OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2204. OMAP3430_CLKSEL_TRACECLK_SHIFT,
  2205. OMAP3430_CLKSEL_TRACECLK_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
  2206. static struct clk ts_fck;
  2207. static struct clk_hw_omap ts_fck_hw = {
  2208. .hw = {
  2209. .clk = &ts_fck,
  2210. },
  2211. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  2212. .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
  2213. .clkdm_name = "core_l4_clkdm",
  2214. };
  2215. DEFINE_STRUCT_CLK(ts_fck, wkup_32k_fck_parent_names, aes2_ick_ops);
  2216. static struct clk uart1_fck;
  2217. static struct clk_hw_omap uart1_fck_hw = {
  2218. .hw = {
  2219. .clk = &uart1_fck,
  2220. },
  2221. .ops = &clkhwops_wait,
  2222. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2223. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  2224. .clkdm_name = "core_l4_clkdm",
  2225. };
  2226. DEFINE_STRUCT_CLK(uart1_fck, fshostusb_fck_parent_names, aes2_ick_ops);
  2227. static struct clk uart1_ick;
  2228. static struct clk_hw_omap uart1_ick_hw = {
  2229. .hw = {
  2230. .clk = &uart1_ick,
  2231. },
  2232. .ops = &clkhwops_iclk_wait,
  2233. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2234. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  2235. .clkdm_name = "core_l4_clkdm",
  2236. };
  2237. DEFINE_STRUCT_CLK(uart1_ick, aes2_ick_parent_names, aes2_ick_ops);
  2238. static struct clk uart2_fck;
  2239. static struct clk_hw_omap uart2_fck_hw = {
  2240. .hw = {
  2241. .clk = &uart2_fck,
  2242. },
  2243. .ops = &clkhwops_wait,
  2244. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2245. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  2246. .clkdm_name = "core_l4_clkdm",
  2247. };
  2248. DEFINE_STRUCT_CLK(uart2_fck, fshostusb_fck_parent_names, aes2_ick_ops);
  2249. static struct clk uart2_ick;
  2250. static struct clk_hw_omap uart2_ick_hw = {
  2251. .hw = {
  2252. .clk = &uart2_ick,
  2253. },
  2254. .ops = &clkhwops_iclk_wait,
  2255. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2256. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  2257. .clkdm_name = "core_l4_clkdm",
  2258. };
  2259. DEFINE_STRUCT_CLK(uart2_ick, aes2_ick_parent_names, aes2_ick_ops);
  2260. static struct clk uart3_fck;
  2261. static const char *uart3_fck_parent_names[] = {
  2262. "per_48m_fck",
  2263. };
  2264. static struct clk_hw_omap uart3_fck_hw = {
  2265. .hw = {
  2266. .clk = &uart3_fck,
  2267. },
  2268. .ops = &clkhwops_wait,
  2269. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2270. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2271. .clkdm_name = "per_clkdm",
  2272. };
  2273. DEFINE_STRUCT_CLK(uart3_fck, uart3_fck_parent_names, aes2_ick_ops);
  2274. static struct clk uart3_ick;
  2275. static struct clk_hw_omap uart3_ick_hw = {
  2276. .hw = {
  2277. .clk = &uart3_ick,
  2278. },
  2279. .ops = &clkhwops_iclk_wait,
  2280. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2281. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2282. .clkdm_name = "per_clkdm",
  2283. };
  2284. DEFINE_STRUCT_CLK(uart3_ick, gpio2_ick_parent_names, aes2_ick_ops);
  2285. static struct clk uart4_fck;
  2286. static struct clk_hw_omap uart4_fck_hw = {
  2287. .hw = {
  2288. .clk = &uart4_fck,
  2289. },
  2290. .ops = &clkhwops_wait,
  2291. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2292. .enable_bit = OMAP3630_EN_UART4_SHIFT,
  2293. .clkdm_name = "per_clkdm",
  2294. };
  2295. DEFINE_STRUCT_CLK(uart4_fck, uart3_fck_parent_names, aes2_ick_ops);
  2296. static struct clk uart4_fck_am35xx;
  2297. static struct clk_hw_omap uart4_fck_am35xx_hw = {
  2298. .hw = {
  2299. .clk = &uart4_fck_am35xx,
  2300. },
  2301. .ops = &clkhwops_wait,
  2302. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2303. .enable_bit = AM35XX_EN_UART4_SHIFT,
  2304. .clkdm_name = "core_l4_clkdm",
  2305. };
  2306. DEFINE_STRUCT_CLK(uart4_fck_am35xx, fshostusb_fck_parent_names, aes2_ick_ops);
  2307. static struct clk uart4_ick;
  2308. static struct clk_hw_omap uart4_ick_hw = {
  2309. .hw = {
  2310. .clk = &uart4_ick,
  2311. },
  2312. .ops = &clkhwops_iclk_wait,
  2313. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2314. .enable_bit = OMAP3630_EN_UART4_SHIFT,
  2315. .clkdm_name = "per_clkdm",
  2316. };
  2317. DEFINE_STRUCT_CLK(uart4_ick, gpio2_ick_parent_names, aes2_ick_ops);
  2318. static struct clk uart4_ick_am35xx;
  2319. static struct clk_hw_omap uart4_ick_am35xx_hw = {
  2320. .hw = {
  2321. .clk = &uart4_ick_am35xx,
  2322. },
  2323. .ops = &clkhwops_iclk_wait,
  2324. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2325. .enable_bit = AM35XX_EN_UART4_SHIFT,
  2326. .clkdm_name = "core_l4_clkdm",
  2327. };
  2328. DEFINE_STRUCT_CLK(uart4_ick_am35xx, aes2_ick_parent_names, aes2_ick_ops);
  2329. static const struct clksel_rate div2_rates[] = {
  2330. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  2331. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  2332. { .div = 0 }
  2333. };
  2334. static const struct clksel usb_l4_clksel[] = {
  2335. { .parent = &l4_ick, .rates = div2_rates },
  2336. { .parent = NULL },
  2337. };
  2338. static const char *usb_l4_ick_parent_names[] = {
  2339. "l4_ick",
  2340. };
  2341. DEFINE_CLK_OMAP_MUX_GATE(usb_l4_ick, "core_l4_clkdm", usb_l4_clksel,
  2342. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  2343. OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
  2344. OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2345. OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  2346. &clkhwops_iclk_wait, usb_l4_ick_parent_names,
  2347. ssi_ssr_fck_3430es1_ops);
  2348. static struct clk usbhost_120m_fck;
  2349. static const char *usbhost_120m_fck_parent_names[] = {
  2350. "dpll5_m2_ck",
  2351. };
  2352. static struct clk_hw_omap usbhost_120m_fck_hw = {
  2353. .hw = {
  2354. .clk = &usbhost_120m_fck,
  2355. },
  2356. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  2357. .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
  2358. .clkdm_name = "usbhost_clkdm",
  2359. };
  2360. DEFINE_STRUCT_CLK(usbhost_120m_fck, usbhost_120m_fck_parent_names,
  2361. aes2_ick_ops);
  2362. static struct clk usbhost_48m_fck;
  2363. static struct clk_hw_omap usbhost_48m_fck_hw = {
  2364. .hw = {
  2365. .clk = &usbhost_48m_fck,
  2366. },
  2367. .ops = &clkhwops_omap3430es2_dss_usbhost_wait,
  2368. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  2369. .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
  2370. .clkdm_name = "usbhost_clkdm",
  2371. };
  2372. DEFINE_STRUCT_CLK(usbhost_48m_fck, core_48m_fck_parent_names, aes2_ick_ops);
  2373. static struct clk usbhost_ick;
  2374. static struct clk_hw_omap usbhost_ick_hw = {
  2375. .hw = {
  2376. .clk = &usbhost_ick,
  2377. },
  2378. .ops = &clkhwops_omap3430es2_iclk_dss_usbhost_wait,
  2379. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  2380. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  2381. .clkdm_name = "usbhost_clkdm",
  2382. };
  2383. DEFINE_STRUCT_CLK(usbhost_ick, security_l4_ick2_parent_names, aes2_ick_ops);
  2384. static struct clk usbtll_fck;
  2385. static struct clk_hw_omap usbtll_fck_hw = {
  2386. .hw = {
  2387. .clk = &usbtll_fck,
  2388. },
  2389. .ops = &clkhwops_wait,
  2390. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  2391. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  2392. .clkdm_name = "core_l4_clkdm",
  2393. };
  2394. DEFINE_STRUCT_CLK(usbtll_fck, usbhost_120m_fck_parent_names, aes2_ick_ops);
  2395. static struct clk usbtll_ick;
  2396. static struct clk_hw_omap usbtll_ick_hw = {
  2397. .hw = {
  2398. .clk = &usbtll_ick,
  2399. },
  2400. .ops = &clkhwops_iclk_wait,
  2401. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  2402. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  2403. .clkdm_name = "core_l4_clkdm",
  2404. };
  2405. DEFINE_STRUCT_CLK(usbtll_ick, aes2_ick_parent_names, aes2_ick_ops);
  2406. static const struct clksel_rate usim_96m_rates[] = {
  2407. { .div = 2, .val = 3, .flags = RATE_IN_3XXX },
  2408. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  2409. { .div = 8, .val = 5, .flags = RATE_IN_3XXX },
  2410. { .div = 10, .val = 6, .flags = RATE_IN_3XXX },
  2411. { .div = 0 }
  2412. };
  2413. static const struct clksel_rate usim_120m_rates[] = {
  2414. { .div = 4, .val = 7, .flags = RATE_IN_3XXX },
  2415. { .div = 8, .val = 8, .flags = RATE_IN_3XXX },
  2416. { .div = 16, .val = 9, .flags = RATE_IN_3XXX },
  2417. { .div = 20, .val = 10, .flags = RATE_IN_3XXX },
  2418. { .div = 0 }
  2419. };
  2420. static const struct clksel usim_clksel[] = {
  2421. { .parent = &omap_96m_fck, .rates = usim_96m_rates },
  2422. { .parent = &dpll5_m2_ck, .rates = usim_120m_rates },
  2423. { .parent = &sys_ck, .rates = div2_rates },
  2424. { .parent = NULL },
  2425. };
  2426. static const char *usim_fck_parent_names[] = {
  2427. "omap_96m_fck", "dpll5_m2_ck", "sys_ck",
  2428. };
  2429. static struct clk usim_fck;
  2430. static const struct clk_ops usim_fck_ops = {
  2431. .enable = &omap2_dflt_clk_enable,
  2432. .disable = &omap2_dflt_clk_disable,
  2433. .is_enabled = &omap2_dflt_clk_is_enabled,
  2434. .recalc_rate = &omap2_clksel_recalc,
  2435. .get_parent = &omap2_clksel_find_parent_index,
  2436. .set_parent = &omap2_clksel_set_parent,
  2437. };
  2438. DEFINE_CLK_OMAP_MUX_GATE(usim_fck, NULL, usim_clksel,
  2439. OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2440. OMAP3430ES2_CLKSEL_USIMOCP_MASK,
  2441. OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2442. OMAP3430ES2_EN_USIMOCP_SHIFT, &clkhwops_wait,
  2443. usim_fck_parent_names, usim_fck_ops);
  2444. static struct clk usim_ick;
  2445. static struct clk_hw_omap usim_ick_hw = {
  2446. .hw = {
  2447. .clk = &usim_ick,
  2448. },
  2449. .ops = &clkhwops_iclk_wait,
  2450. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2451. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2452. .clkdm_name = "wkup_clkdm",
  2453. };
  2454. DEFINE_STRUCT_CLK(usim_ick, gpio1_ick_parent_names, aes2_ick_ops);
  2455. static struct clk vpfe_fck;
  2456. static const char *vpfe_fck_parent_names[] = {
  2457. "pclk_ck",
  2458. };
  2459. static struct clk_hw_omap vpfe_fck_hw = {
  2460. .hw = {
  2461. .clk = &vpfe_fck,
  2462. },
  2463. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2464. .enable_bit = AM35XX_VPFE_FCLK_SHIFT,
  2465. };
  2466. DEFINE_STRUCT_CLK(vpfe_fck, vpfe_fck_parent_names, aes1_ick_ops);
  2467. static struct clk vpfe_ick;
  2468. static struct clk_hw_omap vpfe_ick_hw = {
  2469. .hw = {
  2470. .clk = &vpfe_ick,
  2471. },
  2472. .ops = &clkhwops_am35xx_ipss_module_wait,
  2473. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2474. .enable_bit = AM35XX_VPFE_VBUSP_CLK_SHIFT,
  2475. .clkdm_name = "core_l3_clkdm",
  2476. };
  2477. DEFINE_STRUCT_CLK(vpfe_ick, emac_ick_parent_names, aes2_ick_ops);
  2478. static struct clk wdt1_fck;
  2479. DEFINE_STRUCT_CLK_HW_OMAP(wdt1_fck, "wkup_clkdm");
  2480. DEFINE_STRUCT_CLK(wdt1_fck, gpt12_fck_parent_names, core_l4_ick_ops);
  2481. static struct clk wdt1_ick;
  2482. static struct clk_hw_omap wdt1_ick_hw = {
  2483. .hw = {
  2484. .clk = &wdt1_ick,
  2485. },
  2486. .ops = &clkhwops_iclk_wait,
  2487. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2488. .enable_bit = OMAP3430_EN_WDT1_SHIFT,
  2489. .clkdm_name = "wkup_clkdm",
  2490. };
  2491. DEFINE_STRUCT_CLK(wdt1_ick, gpio1_ick_parent_names, aes2_ick_ops);
  2492. static struct clk wdt2_fck;
  2493. static struct clk_hw_omap wdt2_fck_hw = {
  2494. .hw = {
  2495. .clk = &wdt2_fck,
  2496. },
  2497. .ops = &clkhwops_wait,
  2498. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2499. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2500. .clkdm_name = "wkup_clkdm",
  2501. };
  2502. DEFINE_STRUCT_CLK(wdt2_fck, gpio1_dbck_parent_names, aes2_ick_ops);
  2503. static struct clk wdt2_ick;
  2504. static struct clk_hw_omap wdt2_ick_hw = {
  2505. .hw = {
  2506. .clk = &wdt2_ick,
  2507. },
  2508. .ops = &clkhwops_iclk_wait,
  2509. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2510. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2511. .clkdm_name = "wkup_clkdm",
  2512. };
  2513. DEFINE_STRUCT_CLK(wdt2_ick, gpio1_ick_parent_names, aes2_ick_ops);
  2514. static struct clk wdt3_fck;
  2515. static struct clk_hw_omap wdt3_fck_hw = {
  2516. .hw = {
  2517. .clk = &wdt3_fck,
  2518. },
  2519. .ops = &clkhwops_wait,
  2520. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2521. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2522. .clkdm_name = "per_clkdm",
  2523. };
  2524. DEFINE_STRUCT_CLK(wdt3_fck, gpio2_dbck_parent_names, aes2_ick_ops);
  2525. static struct clk wdt3_ick;
  2526. static struct clk_hw_omap wdt3_ick_hw = {
  2527. .hw = {
  2528. .clk = &wdt3_ick,
  2529. },
  2530. .ops = &clkhwops_iclk_wait,
  2531. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2532. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2533. .clkdm_name = "per_clkdm",
  2534. };
  2535. DEFINE_STRUCT_CLK(wdt3_ick, gpio2_ick_parent_names, aes2_ick_ops);
  2536. /*
  2537. * clkdev
  2538. */
  2539. static struct omap_clk omap3xxx_clks[] = {
  2540. CLK(NULL, "apb_pclk", &dummy_apb_pclk, CK_3XXX),
  2541. CLK(NULL, "omap_32k_fck", &omap_32k_fck, CK_3XXX),
  2542. CLK(NULL, "virt_12m_ck", &virt_12m_ck, CK_3XXX),
  2543. CLK(NULL, "virt_13m_ck", &virt_13m_ck, CK_3XXX),
  2544. CLK(NULL, "virt_16_8m_ck", &virt_16_8m_ck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2545. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_3XXX),
  2546. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_3XXX),
  2547. CLK(NULL, "virt_38_4m_ck", &virt_38_4m_ck, CK_3XXX),
  2548. CLK(NULL, "osc_sys_ck", &osc_sys_ck, CK_3XXX),
  2549. CLK("twl", "fck", &osc_sys_ck, CK_3XXX),
  2550. CLK(NULL, "sys_ck", &sys_ck, CK_3XXX),
  2551. CLK(NULL, "sys_altclk", &sys_altclk, CK_3XXX),
  2552. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_3XXX),
  2553. CLK(NULL, "sys_clkout1", &sys_clkout1, CK_3XXX),
  2554. CLK(NULL, "dpll1_ck", &dpll1_ck, CK_3XXX),
  2555. CLK(NULL, "dpll1_x2_ck", &dpll1_x2_ck, CK_3XXX),
  2556. CLK(NULL, "dpll1_x2m2_ck", &dpll1_x2m2_ck, CK_3XXX),
  2557. CLK(NULL, "dpll2_ck", &dpll2_ck, CK_34XX | CK_36XX),
  2558. CLK(NULL, "dpll2_m2_ck", &dpll2_m2_ck, CK_34XX | CK_36XX),
  2559. CLK(NULL, "dpll3_ck", &dpll3_ck, CK_3XXX),
  2560. CLK(NULL, "core_ck", &core_ck, CK_3XXX),
  2561. CLK(NULL, "dpll3_x2_ck", &dpll3_x2_ck, CK_3XXX),
  2562. CLK(NULL, "dpll3_m2_ck", &dpll3_m2_ck, CK_3XXX),
  2563. CLK(NULL, "dpll3_m2x2_ck", &dpll3_m2x2_ck, CK_3XXX),
  2564. CLK(NULL, "dpll3_m3_ck", &dpll3_m3_ck, CK_3XXX),
  2565. CLK(NULL, "dpll3_m3x2_ck", &dpll3_m3x2_ck, CK_3XXX),
  2566. CLK("etb", "emu_core_alwon_ck", &emu_core_alwon_ck, CK_3XXX),
  2567. CLK(NULL, "dpll4_ck", &dpll4_ck, CK_3XXX),
  2568. CLK(NULL, "dpll4_x2_ck", &dpll4_x2_ck, CK_3XXX),
  2569. CLK(NULL, "omap_192m_alwon_fck", &omap_192m_alwon_fck, CK_36XX),
  2570. CLK(NULL, "omap_96m_alwon_fck", &omap_96m_alwon_fck, CK_3XXX),
  2571. CLK(NULL, "omap_96m_fck", &omap_96m_fck, CK_3XXX),
  2572. CLK(NULL, "cm_96m_fck", &cm_96m_fck, CK_3XXX),
  2573. CLK(NULL, "omap_54m_fck", &omap_54m_fck, CK_3XXX),
  2574. CLK(NULL, "omap_48m_fck", &omap_48m_fck, CK_3XXX),
  2575. CLK(NULL, "omap_12m_fck", &omap_12m_fck, CK_3XXX),
  2576. CLK(NULL, "dpll4_m2_ck", &dpll4_m2_ck, CK_3XXX),
  2577. CLK(NULL, "dpll4_m2x2_ck", &dpll4_m2x2_ck, CK_3XXX),
  2578. CLK(NULL, "dpll4_m3_ck", &dpll4_m3_ck, CK_3XXX),
  2579. CLK(NULL, "dpll4_m3x2_ck", &dpll4_m3x2_ck, CK_3XXX),
  2580. CLK(NULL, "dpll4_m4_ck", &dpll4_m4_ck, CK_3XXX),
  2581. CLK(NULL, "dpll4_m4x2_ck", &dpll4_m4x2_ck, CK_3XXX),
  2582. CLK(NULL, "dpll4_m5_ck", &dpll4_m5_ck, CK_3XXX),
  2583. CLK(NULL, "dpll4_m5x2_ck", &dpll4_m5x2_ck, CK_3XXX),
  2584. CLK(NULL, "dpll4_m6_ck", &dpll4_m6_ck, CK_3XXX),
  2585. CLK(NULL, "dpll4_m6x2_ck", &dpll4_m6x2_ck, CK_3XXX),
  2586. CLK("etb", "emu_per_alwon_ck", &emu_per_alwon_ck, CK_3XXX),
  2587. CLK(NULL, "dpll5_ck", &dpll5_ck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2588. CLK(NULL, "dpll5_m2_ck", &dpll5_m2_ck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2589. CLK(NULL, "clkout2_src_ck", &clkout2_src_ck, CK_3XXX),
  2590. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_3XXX),
  2591. CLK(NULL, "corex2_fck", &corex2_fck, CK_3XXX),
  2592. CLK(NULL, "dpll1_fck", &dpll1_fck, CK_3XXX),
  2593. CLK(NULL, "mpu_ck", &mpu_ck, CK_3XXX),
  2594. CLK(NULL, "arm_fck", &arm_fck, CK_3XXX),
  2595. CLK("etb", "emu_mpu_alwon_ck", &emu_mpu_alwon_ck, CK_3XXX),
  2596. CLK(NULL, "dpll2_fck", &dpll2_fck, CK_34XX | CK_36XX),
  2597. CLK(NULL, "iva2_ck", &iva2_ck, CK_34XX | CK_36XX),
  2598. CLK(NULL, "l3_ick", &l3_ick, CK_3XXX),
  2599. CLK(NULL, "l4_ick", &l4_ick, CK_3XXX),
  2600. CLK(NULL, "rm_ick", &rm_ick, CK_3XXX),
  2601. CLK(NULL, "gfx_l3_ck", &gfx_l3_ck, CK_3430ES1),
  2602. CLK(NULL, "gfx_l3_fck", &gfx_l3_fck, CK_3430ES1),
  2603. CLK(NULL, "gfx_l3_ick", &gfx_l3_ick, CK_3430ES1),
  2604. CLK(NULL, "gfx_cg1_ck", &gfx_cg1_ck, CK_3430ES1),
  2605. CLK(NULL, "gfx_cg2_ck", &gfx_cg2_ck, CK_3430ES1),
  2606. CLK(NULL, "sgx_fck", &sgx_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2607. CLK(NULL, "sgx_ick", &sgx_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2608. CLK(NULL, "d2d_26m_fck", &d2d_26m_fck, CK_3430ES1),
  2609. CLK(NULL, "modem_fck", &modem_fck, CK_34XX | CK_36XX),
  2610. CLK(NULL, "sad2d_ick", &sad2d_ick, CK_34XX | CK_36XX),
  2611. CLK(NULL, "mad2d_ick", &mad2d_ick, CK_34XX | CK_36XX),
  2612. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_3XXX),
  2613. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_3XXX),
  2614. CLK(NULL, "cpefuse_fck", &cpefuse_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2615. CLK(NULL, "ts_fck", &ts_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2616. CLK(NULL, "usbtll_fck", &usbtll_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2617. CLK("usbhs_omap", "usbtll_fck", &usbtll_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2618. CLK("usbhs_tll", "usbtll_fck", &usbtll_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2619. CLK(NULL, "core_96m_fck", &core_96m_fck, CK_3XXX),
  2620. CLK(NULL, "mmchs3_fck", &mmchs3_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2621. CLK(NULL, "mmchs2_fck", &mmchs2_fck, CK_3XXX),
  2622. CLK(NULL, "mspro_fck", &mspro_fck, CK_34XX | CK_36XX),
  2623. CLK(NULL, "mmchs1_fck", &mmchs1_fck, CK_3XXX),
  2624. CLK(NULL, "i2c3_fck", &i2c3_fck, CK_3XXX),
  2625. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_3XXX),
  2626. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_3XXX),
  2627. CLK(NULL, "mcbsp5_fck", &mcbsp5_fck, CK_3XXX),
  2628. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_3XXX),
  2629. CLK(NULL, "core_48m_fck", &core_48m_fck, CK_3XXX),
  2630. CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_3XXX),
  2631. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_3XXX),
  2632. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_3XXX),
  2633. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_3XXX),
  2634. CLK(NULL, "uart2_fck", &uart2_fck, CK_3XXX),
  2635. CLK(NULL, "uart1_fck", &uart1_fck, CK_3XXX),
  2636. CLK(NULL, "fshostusb_fck", &fshostusb_fck, CK_3430ES1),
  2637. CLK(NULL, "core_12m_fck", &core_12m_fck, CK_3XXX),
  2638. CLK("omap_hdq.0", "fck", &hdq_fck, CK_3XXX),
  2639. CLK(NULL, "hdq_fck", &hdq_fck, CK_3XXX),
  2640. CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck_3430es1, CK_3430ES1),
  2641. CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck_3430es2, CK_3430ES2PLUS | CK_36XX),
  2642. CLK(NULL, "ssi_sst_fck", &ssi_sst_fck_3430es1, CK_3430ES1),
  2643. CLK(NULL, "ssi_sst_fck", &ssi_sst_fck_3430es2, CK_3430ES2PLUS | CK_36XX),
  2644. CLK(NULL, "core_l3_ick", &core_l3_ick, CK_3XXX),
  2645. CLK("musb-omap2430", "ick", &hsotgusb_ick_3430es1, CK_3430ES1),
  2646. CLK("musb-omap2430", "ick", &hsotgusb_ick_3430es2, CK_3430ES2PLUS | CK_36XX),
  2647. CLK(NULL, "hsotgusb_ick", &hsotgusb_ick_3430es1, CK_3430ES1),
  2648. CLK(NULL, "hsotgusb_ick", &hsotgusb_ick_3430es2, CK_3430ES2PLUS | CK_36XX),
  2649. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_3XXX),
  2650. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_3XXX),
  2651. CLK(NULL, "security_l3_ick", &security_l3_ick, CK_34XX | CK_36XX),
  2652. CLK(NULL, "pka_ick", &pka_ick, CK_34XX | CK_36XX),
  2653. CLK(NULL, "core_l4_ick", &core_l4_ick, CK_3XXX),
  2654. CLK(NULL, "usbtll_ick", &usbtll_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2655. CLK("usbhs_omap", "usbtll_ick", &usbtll_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2656. CLK("usbhs_tll", "usbtll_ick", &usbtll_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2657. CLK("omap_hsmmc.2", "ick", &mmchs3_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2658. CLK(NULL, "mmchs3_ick", &mmchs3_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2659. CLK(NULL, "icr_ick", &icr_ick, CK_34XX | CK_36XX),
  2660. CLK("omap-aes", "ick", &aes2_ick, CK_34XX | CK_36XX),
  2661. CLK("omap-sham", "ick", &sha12_ick, CK_34XX | CK_36XX),
  2662. CLK(NULL, "des2_ick", &des2_ick, CK_34XX | CK_36XX),
  2663. CLK("omap_hsmmc.1", "ick", &mmchs2_ick, CK_3XXX),
  2664. CLK("omap_hsmmc.0", "ick", &mmchs1_ick, CK_3XXX),
  2665. CLK(NULL, "mmchs2_ick", &mmchs2_ick, CK_3XXX),
  2666. CLK(NULL, "mmchs1_ick", &mmchs1_ick, CK_3XXX),
  2667. CLK(NULL, "mspro_ick", &mspro_ick, CK_34XX | CK_36XX),
  2668. CLK("omap_hdq.0", "ick", &hdq_ick, CK_3XXX),
  2669. CLK(NULL, "hdq_ick", &hdq_ick, CK_3XXX),
  2670. CLK("omap2_mcspi.4", "ick", &mcspi4_ick, CK_3XXX),
  2671. CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_3XXX),
  2672. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_3XXX),
  2673. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_3XXX),
  2674. CLK(NULL, "mcspi4_ick", &mcspi4_ick, CK_3XXX),
  2675. CLK(NULL, "mcspi3_ick", &mcspi3_ick, CK_3XXX),
  2676. CLK(NULL, "mcspi2_ick", &mcspi2_ick, CK_3XXX),
  2677. CLK(NULL, "mcspi1_ick", &mcspi1_ick, CK_3XXX),
  2678. CLK("omap_i2c.3", "ick", &i2c3_ick, CK_3XXX),
  2679. CLK("omap_i2c.2", "ick", &i2c2_ick, CK_3XXX),
  2680. CLK("omap_i2c.1", "ick", &i2c1_ick, CK_3XXX),
  2681. CLK(NULL, "i2c3_ick", &i2c3_ick, CK_3XXX),
  2682. CLK(NULL, "i2c2_ick", &i2c2_ick, CK_3XXX),
  2683. CLK(NULL, "i2c1_ick", &i2c1_ick, CK_3XXX),
  2684. CLK(NULL, "uart2_ick", &uart2_ick, CK_3XXX),
  2685. CLK(NULL, "uart1_ick", &uart1_ick, CK_3XXX),
  2686. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_3XXX),
  2687. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_3XXX),
  2688. CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_3XXX),
  2689. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_3XXX),
  2690. CLK(NULL, "mcbsp5_ick", &mcbsp5_ick, CK_3XXX),
  2691. CLK(NULL, "mcbsp1_ick", &mcbsp1_ick, CK_3XXX),
  2692. CLK(NULL, "fac_ick", &fac_ick, CK_3430ES1),
  2693. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_34XX | CK_36XX),
  2694. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_3XXX),
  2695. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_34XX | CK_36XX),
  2696. CLK(NULL, "ssi_ick", &ssi_ick_3430es1, CK_3430ES1),
  2697. CLK(NULL, "ssi_ick", &ssi_ick_3430es2, CK_3430ES2PLUS | CK_36XX),
  2698. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_3430ES1),
  2699. CLK(NULL, "security_l4_ick2", &security_l4_ick2, CK_34XX | CK_36XX),
  2700. CLK(NULL, "aes1_ick", &aes1_ick, CK_34XX | CK_36XX),
  2701. CLK("omap_rng", "ick", &rng_ick, CK_34XX | CK_36XX),
  2702. CLK(NULL, "sha11_ick", &sha11_ick, CK_34XX | CK_36XX),
  2703. CLK(NULL, "des1_ick", &des1_ick, CK_34XX | CK_36XX),
  2704. CLK(NULL, "dss1_alwon_fck", &dss1_alwon_fck_3430es1, CK_3430ES1),
  2705. CLK(NULL, "dss1_alwon_fck", &dss1_alwon_fck_3430es2, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2706. CLK(NULL, "dss_tv_fck", &dss_tv_fck, CK_3XXX),
  2707. CLK(NULL, "dss_96m_fck", &dss_96m_fck, CK_3XXX),
  2708. CLK(NULL, "dss2_alwon_fck", &dss2_alwon_fck, CK_3XXX),
  2709. CLK("omapdss_dss", "ick", &dss_ick_3430es1, CK_3430ES1),
  2710. CLK(NULL, "dss_ick", &dss_ick_3430es1, CK_3430ES1),
  2711. CLK("omapdss_dss", "ick", &dss_ick_3430es2, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2712. CLK(NULL, "dss_ick", &dss_ick_3430es2, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2713. CLK(NULL, "cam_mclk", &cam_mclk, CK_34XX | CK_36XX),
  2714. CLK(NULL, "cam_ick", &cam_ick, CK_34XX | CK_36XX),
  2715. CLK(NULL, "csi2_96m_fck", &csi2_96m_fck, CK_34XX | CK_36XX),
  2716. CLK(NULL, "usbhost_120m_fck", &usbhost_120m_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2717. CLK(NULL, "usbhost_48m_fck", &usbhost_48m_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2718. CLK(NULL, "usbhost_ick", &usbhost_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2719. CLK("usbhs_omap", "usbhost_ick", &usbhost_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2720. CLK(NULL, "utmi_p1_gfclk", &dummy_ck, CK_3XXX),
  2721. CLK(NULL, "utmi_p2_gfclk", &dummy_ck, CK_3XXX),
  2722. CLK(NULL, "xclk60mhsp1_ck", &dummy_ck, CK_3XXX),
  2723. CLK(NULL, "xclk60mhsp2_ck", &dummy_ck, CK_3XXX),
  2724. CLK(NULL, "usb_host_hs_utmi_p1_clk", &dummy_ck, CK_3XXX),
  2725. CLK(NULL, "usb_host_hs_utmi_p2_clk", &dummy_ck, CK_3XXX),
  2726. CLK("usbhs_omap", "usb_tll_hs_usb_ch0_clk", &dummy_ck, CK_3XXX),
  2727. CLK("usbhs_omap", "usb_tll_hs_usb_ch1_clk", &dummy_ck, CK_3XXX),
  2728. CLK("usbhs_tll", "usb_tll_hs_usb_ch0_clk", &dummy_ck, CK_3XXX),
  2729. CLK("usbhs_tll", "usb_tll_hs_usb_ch1_clk", &dummy_ck, CK_3XXX),
  2730. CLK(NULL, "init_60m_fclk", &dummy_ck, CK_3XXX),
  2731. CLK(NULL, "usim_fck", &usim_fck, CK_3430ES2PLUS | CK_36XX),
  2732. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_3XXX),
  2733. CLK(NULL, "wkup_32k_fck", &wkup_32k_fck, CK_3XXX),
  2734. CLK(NULL, "gpio1_dbck", &gpio1_dbck, CK_3XXX),
  2735. CLK(NULL, "wdt2_fck", &wdt2_fck, CK_3XXX),
  2736. CLK(NULL, "wkup_l4_ick", &wkup_l4_ick, CK_34XX | CK_36XX),
  2737. CLK(NULL, "usim_ick", &usim_ick, CK_3430ES2PLUS | CK_36XX),
  2738. CLK("omap_wdt", "ick", &wdt2_ick, CK_3XXX),
  2739. CLK(NULL, "wdt2_ick", &wdt2_ick, CK_3XXX),
  2740. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_3XXX),
  2741. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_3XXX),
  2742. CLK(NULL, "omap_32ksync_ick", &omap_32ksync_ick, CK_3XXX),
  2743. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_3XXX),
  2744. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_3XXX),
  2745. CLK(NULL, "per_96m_fck", &per_96m_fck, CK_3XXX),
  2746. CLK(NULL, "per_48m_fck", &per_48m_fck, CK_3XXX),
  2747. CLK(NULL, "uart3_fck", &uart3_fck, CK_3XXX),
  2748. CLK(NULL, "uart4_fck", &uart4_fck, CK_36XX),
  2749. CLK(NULL, "uart4_fck", &uart4_fck_am35xx, CK_AM35XX),
  2750. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_3XXX),
  2751. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_3XXX),
  2752. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_3XXX),
  2753. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_3XXX),
  2754. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_3XXX),
  2755. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_3XXX),
  2756. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_3XXX),
  2757. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_3XXX),
  2758. CLK(NULL, "per_32k_alwon_fck", &per_32k_alwon_fck, CK_3XXX),
  2759. CLK(NULL, "gpio6_dbck", &gpio6_dbck, CK_3XXX),
  2760. CLK(NULL, "gpio5_dbck", &gpio5_dbck, CK_3XXX),
  2761. CLK(NULL, "gpio4_dbck", &gpio4_dbck, CK_3XXX),
  2762. CLK(NULL, "gpio3_dbck", &gpio3_dbck, CK_3XXX),
  2763. CLK(NULL, "gpio2_dbck", &gpio2_dbck, CK_3XXX),
  2764. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_3XXX),
  2765. CLK(NULL, "per_l4_ick", &per_l4_ick, CK_3XXX),
  2766. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_3XXX),
  2767. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_3XXX),
  2768. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_3XXX),
  2769. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_3XXX),
  2770. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_3XXX),
  2771. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_3XXX),
  2772. CLK(NULL, "uart3_ick", &uart3_ick, CK_3XXX),
  2773. CLK(NULL, "uart4_ick", &uart4_ick, CK_36XX),
  2774. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_3XXX),
  2775. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_3XXX),
  2776. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_3XXX),
  2777. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_3XXX),
  2778. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_3XXX),
  2779. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_3XXX),
  2780. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_3XXX),
  2781. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_3XXX),
  2782. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_3XXX),
  2783. CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_3XXX),
  2784. CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_3XXX),
  2785. CLK(NULL, "mcbsp4_ick", &mcbsp2_ick, CK_3XXX),
  2786. CLK(NULL, "mcbsp3_ick", &mcbsp3_ick, CK_3XXX),
  2787. CLK(NULL, "mcbsp2_ick", &mcbsp4_ick, CK_3XXX),
  2788. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_3XXX),
  2789. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_3XXX),
  2790. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_3XXX),
  2791. CLK("etb", "emu_src_ck", &emu_src_ck, CK_3XXX),
  2792. CLK(NULL, "emu_src_ck", &emu_src_ck, CK_3XXX),
  2793. CLK(NULL, "pclk_fck", &pclk_fck, CK_3XXX),
  2794. CLK(NULL, "pclkx2_fck", &pclkx2_fck, CK_3XXX),
  2795. CLK(NULL, "atclk_fck", &atclk_fck, CK_3XXX),
  2796. CLK(NULL, "traceclk_src_fck", &traceclk_src_fck, CK_3XXX),
  2797. CLK(NULL, "traceclk_fck", &traceclk_fck, CK_3XXX),
  2798. CLK(NULL, "sr1_fck", &sr1_fck, CK_34XX | CK_36XX),
  2799. CLK(NULL, "sr2_fck", &sr2_fck, CK_34XX | CK_36XX),
  2800. CLK(NULL, "sr_l4_ick", &sr_l4_ick, CK_34XX | CK_36XX),
  2801. CLK(NULL, "secure_32k_fck", &secure_32k_fck, CK_3XXX),
  2802. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_3XXX),
  2803. CLK(NULL, "wdt1_fck", &wdt1_fck, CK_3XXX),
  2804. CLK(NULL, "ipss_ick", &ipss_ick, CK_AM35XX),
  2805. CLK(NULL, "rmii_ck", &rmii_ck, CK_AM35XX),
  2806. CLK(NULL, "pclk_ck", &pclk_ck, CK_AM35XX),
  2807. CLK(NULL, "emac_ick", &emac_ick, CK_AM35XX),
  2808. CLK(NULL, "emac_fck", &emac_fck, CK_AM35XX),
  2809. CLK("davinci_emac.0", NULL, &emac_ick, CK_AM35XX),
  2810. CLK("davinci_mdio.0", NULL, &emac_fck, CK_AM35XX),
  2811. CLK("vpfe-capture", "master", &vpfe_ick, CK_AM35XX),
  2812. CLK("vpfe-capture", "slave", &vpfe_fck, CK_AM35XX),
  2813. CLK(NULL, "hsotgusb_ick", &hsotgusb_ick_am35xx, CK_AM35XX),
  2814. CLK(NULL, "hsotgusb_fck", &hsotgusb_fck_am35xx, CK_AM35XX),
  2815. CLK(NULL, "hecc_ck", &hecc_ck, CK_AM35XX),
  2816. CLK(NULL, "uart4_ick", &uart4_ick_am35xx, CK_AM35XX),
  2817. CLK(NULL, "timer_32k_ck", &omap_32k_fck, CK_3XXX),
  2818. CLK(NULL, "timer_sys_ck", &sys_ck, CK_3XXX),
  2819. CLK(NULL, "cpufreq_ck", &dpll1_ck, CK_3XXX),
  2820. };
  2821. static const char *enable_init_clks[] = {
  2822. "sdrc_ick",
  2823. "gpmc_fck",
  2824. "omapctrl_ick",
  2825. };
  2826. int __init omap3xxx_clk_init(void)
  2827. {
  2828. struct omap_clk *c;
  2829. u32 cpu_clkflg = 0;
  2830. /*
  2831. * 3505 must be tested before 3517, since 3517 returns true
  2832. * for both AM3517 chips and AM3517 family chips, which
  2833. * includes 3505. Unfortunately there's no obvious family
  2834. * test for 3517/3505 :-(
  2835. */
  2836. if (soc_is_am35xx()) {
  2837. cpu_mask = RATE_IN_34XX;
  2838. cpu_clkflg = CK_AM35XX;
  2839. } else if (cpu_is_omap3630()) {
  2840. cpu_mask = (RATE_IN_34XX | RATE_IN_36XX);
  2841. cpu_clkflg = CK_36XX;
  2842. } else if (cpu_is_ti816x()) {
  2843. cpu_mask = RATE_IN_TI816X;
  2844. cpu_clkflg = CK_TI816X;
  2845. } else if (soc_is_am33xx()) {
  2846. cpu_mask = RATE_IN_AM33XX;
  2847. } else if (cpu_is_ti814x()) {
  2848. cpu_mask = RATE_IN_TI814X;
  2849. } else if (cpu_is_omap34xx()) {
  2850. if (omap_rev() == OMAP3430_REV_ES1_0) {
  2851. cpu_mask = RATE_IN_3430ES1;
  2852. cpu_clkflg = CK_3430ES1;
  2853. } else {
  2854. /*
  2855. * Assume that anything that we haven't matched yet
  2856. * has 3430ES2-type clocks.
  2857. */
  2858. cpu_mask = RATE_IN_3430ES2PLUS;
  2859. cpu_clkflg = CK_3430ES2PLUS;
  2860. }
  2861. } else {
  2862. WARN(1, "clock: could not identify OMAP3 variant\n");
  2863. }
  2864. if (omap3_has_192mhz_clk())
  2865. omap_96m_alwon_fck = omap_96m_alwon_fck_3630;
  2866. if (cpu_is_omap3630()) {
  2867. dpll3_m3x2_ck = dpll3_m3x2_ck_3630;
  2868. dpll4_m2x2_ck = dpll4_m2x2_ck_3630;
  2869. dpll4_m3x2_ck = dpll4_m3x2_ck_3630;
  2870. dpll4_m4x2_ck = dpll4_m4x2_ck_3630;
  2871. dpll4_m5x2_ck = dpll4_m5x2_ck_3630;
  2872. dpll4_m6x2_ck = dpll4_m6x2_ck_3630;
  2873. }
  2874. /*
  2875. * XXX This type of dynamic rewriting of the clock tree is
  2876. * deprecated and should be revised soon.
  2877. */
  2878. if (cpu_is_omap3630())
  2879. dpll4_dd = dpll4_dd_3630;
  2880. else
  2881. dpll4_dd = dpll4_dd_34xx;
  2882. for (c = omap3xxx_clks; c < omap3xxx_clks + ARRAY_SIZE(omap3xxx_clks);
  2883. c++)
  2884. if (c->cpu & cpu_clkflg) {
  2885. clkdev_add(&c->lk);
  2886. if (!__clk_init(NULL, c->lk.clk))
  2887. omap2_init_clk_hw_omap_clocks(c->lk.clk);
  2888. }
  2889. omap2_clk_disable_autoidle_all();
  2890. omap2_clk_enable_init_clocks(enable_init_clks,
  2891. ARRAY_SIZE(enable_init_clks));
  2892. pr_info("Clocking rate (Crystal/Core/MPU): %ld.%01ld/%ld/%ld MHz\n",
  2893. (clk_get_rate(&osc_sys_ck) / 1000000),
  2894. (clk_get_rate(&osc_sys_ck) / 100000) % 10,
  2895. (clk_get_rate(&core_ck) / 1000000),
  2896. (clk_get_rate(&arm_fck) / 1000000));
  2897. /*
  2898. * Lock DPLL5 -- here only until other device init code can
  2899. * handle this
  2900. */
  2901. if (!cpu_is_ti81xx() && (omap_rev() >= OMAP3430_REV_ES2_0))
  2902. omap3_clk_lock_dpll5();
  2903. /* Avoid sleeping during omap3_core_dpll_m2_set_rate() */
  2904. sdrc_ick_p = clk_get(NULL, "sdrc_ick");
  2905. arm_fck_p = clk_get(NULL, "arm_fck");
  2906. return 0;
  2907. }