Kconfig 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. #
  2. # Processor families
  3. #
  4. config CPU_SH2
  5. select SH_WRITETHROUGH if !CPU_SH2A
  6. bool
  7. config CPU_SH2A
  8. bool
  9. select CPU_SH2
  10. config CPU_SH3
  11. bool
  12. select CPU_HAS_INTEVT
  13. select CPU_HAS_SR_RB
  14. config CPU_SH4
  15. bool
  16. select CPU_HAS_INTEVT
  17. select CPU_HAS_SR_RB
  18. select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
  19. config CPU_SH4A
  20. bool
  21. select CPU_SH4
  22. config CPU_SH4AL_DSP
  23. bool
  24. select CPU_SH4A
  25. config CPU_SUBTYPE_ST40
  26. bool
  27. select CPU_SH4
  28. select CPU_HAS_INTC2_IRQ
  29. config CPU_SHX2
  30. bool
  31. choice
  32. prompt "Processor sub-type selection"
  33. #
  34. # Processor subtypes
  35. #
  36. # SH-2 Processor Support
  37. config CPU_SUBTYPE_SH7604
  38. bool "Support SH7604 processor"
  39. select CPU_SH2
  40. config CPU_SUBTYPE_SH7619
  41. bool "Support SH7619 processor"
  42. select CPU_SH2
  43. # SH-2A Processor Support
  44. config CPU_SUBTYPE_SH7206
  45. bool "Support SH7206 processor"
  46. select CPU_SH2A
  47. # SH-3 Processor Support
  48. config CPU_SUBTYPE_SH7300
  49. bool "Support SH7300 processor"
  50. select CPU_SH3
  51. config CPU_SUBTYPE_SH7705
  52. bool "Support SH7705 processor"
  53. select CPU_SH3
  54. select CPU_HAS_IPR_IRQ
  55. select CPU_HAS_PINT_IRQ
  56. config CPU_SUBTYPE_SH7706
  57. bool "Support SH7706 processor"
  58. select CPU_SH3
  59. select CPU_HAS_IPR_IRQ
  60. help
  61. Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
  62. config CPU_SUBTYPE_SH7707
  63. bool "Support SH7707 processor"
  64. select CPU_SH3
  65. select CPU_HAS_PINT_IRQ
  66. help
  67. Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
  68. config CPU_SUBTYPE_SH7708
  69. bool "Support SH7708 processor"
  70. select CPU_SH3
  71. help
  72. Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
  73. if you have a 100 Mhz SH-3 HD6417708R CPU.
  74. config CPU_SUBTYPE_SH7709
  75. bool "Support SH7709 processor"
  76. select CPU_SH3
  77. select CPU_HAS_IPR_IRQ
  78. select CPU_HAS_PINT_IRQ
  79. help
  80. Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
  81. config CPU_SUBTYPE_SH7710
  82. bool "Support SH7710 processor"
  83. select CPU_SH3
  84. select CPU_HAS_IPR_IRQ
  85. help
  86. Select SH7710 if you have a SH3-DSP SH7710 CPU.
  87. config CPU_SUBTYPE_SH7712
  88. bool "Support SH7712 processor"
  89. select CPU_SH3
  90. select CPU_HAS_IPR_IRQ
  91. help
  92. Select SH7712 if you have a SH3-DSP SH7712 CPU.
  93. # SH-4 Processor Support
  94. config CPU_SUBTYPE_SH7750
  95. bool "Support SH7750 processor"
  96. select CPU_SH4
  97. select CPU_HAS_IPR_IRQ
  98. help
  99. Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
  100. config CPU_SUBTYPE_SH7091
  101. bool "Support SH7091 processor"
  102. select CPU_SH4
  103. help
  104. Select SH7091 if you have an SH-4 based Sega device (such as
  105. the Dreamcast, Naomi, and Naomi 2).
  106. config CPU_SUBTYPE_SH7750R
  107. bool "Support SH7750R processor"
  108. select CPU_SH4
  109. select CPU_HAS_IPR_IRQ
  110. config CPU_SUBTYPE_SH7750S
  111. bool "Support SH7750S processor"
  112. select CPU_SH4
  113. select CPU_HAS_IPR_IRQ
  114. config CPU_SUBTYPE_SH7751
  115. bool "Support SH7751 processor"
  116. select CPU_SH4
  117. select CPU_HAS_IPR_IRQ
  118. help
  119. Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
  120. or if you have a HD6417751R CPU.
  121. config CPU_SUBTYPE_SH7751R
  122. bool "Support SH7751R processor"
  123. select CPU_SH4
  124. select CPU_HAS_IPR_IRQ
  125. config CPU_SUBTYPE_SH7760
  126. bool "Support SH7760 processor"
  127. select CPU_SH4
  128. select CPU_HAS_INTC2_IRQ
  129. select CPU_HAS_IPR_IRQ
  130. config CPU_SUBTYPE_SH4_202
  131. bool "Support SH4-202 processor"
  132. select CPU_SH4
  133. # ST40 Processor Support
  134. config CPU_SUBTYPE_ST40STB1
  135. bool "Support ST40STB1/ST40RA processors"
  136. select CPU_SUBTYPE_ST40
  137. help
  138. Select ST40STB1 if you have a ST40RA CPU.
  139. This was previously called the ST40STB1, hence the option name.
  140. config CPU_SUBTYPE_ST40GX1
  141. bool "Support ST40GX1 processor"
  142. select CPU_SUBTYPE_ST40
  143. help
  144. Select ST40GX1 if you have a ST40GX1 CPU.
  145. # SH-4A Processor Support
  146. config CPU_SUBTYPE_SH7770
  147. bool "Support SH7770 processor"
  148. select CPU_SH4A
  149. config CPU_SUBTYPE_SH7780
  150. bool "Support SH7780 processor"
  151. select CPU_SH4A
  152. select CPU_HAS_INTC2_IRQ
  153. config CPU_SUBTYPE_SH7785
  154. bool "Support SH7785 processor"
  155. select CPU_SH4A
  156. select CPU_SHX2
  157. select CPU_HAS_INTC2_IRQ
  158. # SH4AL-DSP Processor Support
  159. config CPU_SUBTYPE_SH73180
  160. bool "Support SH73180 processor"
  161. select CPU_SH4AL_DSP
  162. config CPU_SUBTYPE_SH7343
  163. bool "Support SH7343 processor"
  164. select CPU_SH4AL_DSP
  165. config CPU_SUBTYPE_SH7722
  166. bool "Support SH7722 processor"
  167. select CPU_SH4AL_DSP
  168. select CPU_SHX2
  169. select CPU_HAS_IPR_IRQ
  170. endchoice
  171. menu "Memory management options"
  172. config QUICKLIST
  173. def_bool y
  174. config MMU
  175. bool "Support for memory management hardware"
  176. depends on !CPU_SH2
  177. default y
  178. help
  179. Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
  180. boot on these systems, this option must not be set.
  181. On other systems (such as the SH-3 and 4) where an MMU exists,
  182. turning this off will boot the kernel on these machines with the
  183. MMU implicitly switched off.
  184. config PAGE_OFFSET
  185. hex
  186. default "0x80000000" if MMU
  187. default "0x00000000"
  188. config MEMORY_START
  189. hex "Physical memory start address"
  190. default "0x08000000"
  191. ---help---
  192. Computers built with Hitachi SuperH processors always
  193. map the ROM starting at address zero. But the processor
  194. does not specify the range that RAM takes.
  195. The physical memory (RAM) start address will be automatically
  196. set to 08000000. Other platforms, such as the Solution Engine
  197. boards typically map RAM at 0C000000.
  198. Tweak this only when porting to a new machine which does not
  199. already have a defconfig. Changing it from the known correct
  200. value on any of the known systems will only lead to disaster.
  201. config MEMORY_SIZE
  202. hex "Physical memory size"
  203. default "0x00400000"
  204. help
  205. This sets the default memory size assumed by your SH kernel. It can
  206. be overridden as normal by the 'mem=' argument on the kernel command
  207. line. If unsure, consult your board specifications or just leave it
  208. as 0x00400000 which was the default value before this became
  209. configurable.
  210. config 32BIT
  211. bool "Support 32-bit physical addressing through PMB"
  212. depends on CPU_SH4A && MMU && (!X2TLB || BROKEN)
  213. default y
  214. help
  215. If you say Y here, physical addressing will be extended to
  216. 32-bits through the SH-4A PMB. If this is not set, legacy
  217. 29-bit physical addressing will be used.
  218. config X2TLB
  219. bool "Enable extended TLB mode"
  220. depends on CPU_SHX2 && MMU && EXPERIMENTAL
  221. help
  222. Selecting this option will enable the extended mode of the SH-X2
  223. TLB. For legacy SH-X behaviour and interoperability, say N. For
  224. all of the fun new features and a willingless to submit bug reports,
  225. say Y.
  226. config VSYSCALL
  227. bool "Support vsyscall page"
  228. depends on MMU
  229. default y
  230. help
  231. This will enable support for the kernel mapping a vDSO page
  232. in process space, and subsequently handing down the entry point
  233. to the libc through the ELF auxiliary vector.
  234. From the kernel side this is used for the signal trampoline.
  235. For systems with an MMU that can afford to give up a page,
  236. (the default value) say Y.
  237. config NODES_SHIFT
  238. int
  239. default "1"
  240. depends on NEED_MULTIPLE_NODES
  241. config ARCH_FLATMEM_ENABLE
  242. def_bool y
  243. config MAX_ACTIVE_REGIONS
  244. int
  245. default "1"
  246. config ARCH_POPULATES_NODE_MAP
  247. def_bool y
  248. choice
  249. prompt "Kernel page size"
  250. default PAGE_SIZE_4KB
  251. config PAGE_SIZE_4KB
  252. bool "4kB"
  253. help
  254. This is the default page size used by all SuperH CPUs.
  255. config PAGE_SIZE_8KB
  256. bool "8kB"
  257. depends on EXPERIMENTAL && X2TLB
  258. help
  259. This enables 8kB pages as supported by SH-X2 and later MMUs.
  260. config PAGE_SIZE_64KB
  261. bool "64kB"
  262. depends on EXPERIMENTAL && CPU_SH4
  263. help
  264. This enables support for 64kB pages, possible on all SH-4
  265. CPUs and later. Highly experimental, not recommended.
  266. endchoice
  267. choice
  268. prompt "HugeTLB page size"
  269. depends on HUGETLB_PAGE && CPU_SH4 && MMU
  270. default HUGETLB_PAGE_SIZE_64K
  271. config HUGETLB_PAGE_SIZE_64K
  272. bool "64kB"
  273. config HUGETLB_PAGE_SIZE_256K
  274. bool "256kB"
  275. depends on X2TLB
  276. config HUGETLB_PAGE_SIZE_1MB
  277. bool "1MB"
  278. config HUGETLB_PAGE_SIZE_4MB
  279. bool "4MB"
  280. depends on X2TLB
  281. config HUGETLB_PAGE_SIZE_64MB
  282. bool "64MB"
  283. depends on X2TLB
  284. endchoice
  285. source "mm/Kconfig"
  286. endmenu
  287. menu "Cache configuration"
  288. config SH7705_CACHE_32KB
  289. bool "Enable 32KB cache size for SH7705"
  290. depends on CPU_SUBTYPE_SH7705
  291. default y
  292. config SH_DIRECT_MAPPED
  293. bool "Use direct-mapped caching"
  294. default n
  295. help
  296. Selecting this option will configure the caches to be direct-mapped,
  297. even if the cache supports a 2 or 4-way mode. This is useful primarily
  298. for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
  299. SH4-202, SH4-501, etc.)
  300. Turn this option off for platforms that do not have a direct-mapped
  301. cache, and you have no need to run the caches in such a configuration.
  302. config SH_WRITETHROUGH
  303. bool "Use write-through caching"
  304. help
  305. Selecting this option will configure the caches in write-through
  306. mode, as opposed to the default write-back configuration.
  307. Since there's sill some aliasing issues on SH-4, this option will
  308. unfortunately still require the majority of flushing functions to
  309. be implemented to deal with aliasing.
  310. If unsure, say N.
  311. config SH_OCRAM
  312. bool "Operand Cache RAM (OCRAM) support"
  313. help
  314. Selecting this option will automatically tear down the number of
  315. sets in the dcache by half, which in turn exposes a memory range.
  316. The addresses for the OC RAM base will vary according to the
  317. processor version. Consult vendor documentation for specifics.
  318. If unsure, say N.
  319. endmenu