qla_nx.c 96 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2008 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/pci.h>
  10. #define MASK(n) ((1ULL<<(n))-1)
  11. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
  12. ((addr >> 25) & 0x3ff))
  13. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
  14. ((addr >> 25) & 0x3ff))
  15. #define MS_WIN(addr) (addr & 0x0ffc0000)
  16. #define QLA82XX_PCI_MN_2M (0)
  17. #define QLA82XX_PCI_MS_2M (0x80000)
  18. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  19. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  20. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  21. #define BLOCK_PROTECT_BITS 0x0F
  22. /* CRB window related */
  23. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  24. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  25. #define CRB_WINDOW_2M (0x130060)
  26. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  27. #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  28. ((off) & 0xf0000))
  29. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  30. #define CRB_INDIRECT_2M (0x1e0000UL)
  31. #define MAX_CRB_XFORM 60
  32. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  33. int qla82xx_crb_table_initialized;
  34. #define qla82xx_crb_addr_transform(name) \
  35. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  36. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  37. static void qla82xx_crb_addr_transform_setup(void)
  38. {
  39. qla82xx_crb_addr_transform(XDMA);
  40. qla82xx_crb_addr_transform(TIMR);
  41. qla82xx_crb_addr_transform(SRE);
  42. qla82xx_crb_addr_transform(SQN3);
  43. qla82xx_crb_addr_transform(SQN2);
  44. qla82xx_crb_addr_transform(SQN1);
  45. qla82xx_crb_addr_transform(SQN0);
  46. qla82xx_crb_addr_transform(SQS3);
  47. qla82xx_crb_addr_transform(SQS2);
  48. qla82xx_crb_addr_transform(SQS1);
  49. qla82xx_crb_addr_transform(SQS0);
  50. qla82xx_crb_addr_transform(RPMX7);
  51. qla82xx_crb_addr_transform(RPMX6);
  52. qla82xx_crb_addr_transform(RPMX5);
  53. qla82xx_crb_addr_transform(RPMX4);
  54. qla82xx_crb_addr_transform(RPMX3);
  55. qla82xx_crb_addr_transform(RPMX2);
  56. qla82xx_crb_addr_transform(RPMX1);
  57. qla82xx_crb_addr_transform(RPMX0);
  58. qla82xx_crb_addr_transform(ROMUSB);
  59. qla82xx_crb_addr_transform(SN);
  60. qla82xx_crb_addr_transform(QMN);
  61. qla82xx_crb_addr_transform(QMS);
  62. qla82xx_crb_addr_transform(PGNI);
  63. qla82xx_crb_addr_transform(PGND);
  64. qla82xx_crb_addr_transform(PGN3);
  65. qla82xx_crb_addr_transform(PGN2);
  66. qla82xx_crb_addr_transform(PGN1);
  67. qla82xx_crb_addr_transform(PGN0);
  68. qla82xx_crb_addr_transform(PGSI);
  69. qla82xx_crb_addr_transform(PGSD);
  70. qla82xx_crb_addr_transform(PGS3);
  71. qla82xx_crb_addr_transform(PGS2);
  72. qla82xx_crb_addr_transform(PGS1);
  73. qla82xx_crb_addr_transform(PGS0);
  74. qla82xx_crb_addr_transform(PS);
  75. qla82xx_crb_addr_transform(PH);
  76. qla82xx_crb_addr_transform(NIU);
  77. qla82xx_crb_addr_transform(I2Q);
  78. qla82xx_crb_addr_transform(EG);
  79. qla82xx_crb_addr_transform(MN);
  80. qla82xx_crb_addr_transform(MS);
  81. qla82xx_crb_addr_transform(CAS2);
  82. qla82xx_crb_addr_transform(CAS1);
  83. qla82xx_crb_addr_transform(CAS0);
  84. qla82xx_crb_addr_transform(CAM);
  85. qla82xx_crb_addr_transform(C2C1);
  86. qla82xx_crb_addr_transform(C2C0);
  87. qla82xx_crb_addr_transform(SMB);
  88. qla82xx_crb_addr_transform(OCM0);
  89. /*
  90. * Used only in P3 just define it for P2 also.
  91. */
  92. qla82xx_crb_addr_transform(I2C0);
  93. qla82xx_crb_table_initialized = 1;
  94. }
  95. struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  96. {{{0, 0, 0, 0} } },
  97. {{{1, 0x0100000, 0x0102000, 0x120000},
  98. {1, 0x0110000, 0x0120000, 0x130000},
  99. {1, 0x0120000, 0x0122000, 0x124000},
  100. {1, 0x0130000, 0x0132000, 0x126000},
  101. {1, 0x0140000, 0x0142000, 0x128000},
  102. {1, 0x0150000, 0x0152000, 0x12a000},
  103. {1, 0x0160000, 0x0170000, 0x110000},
  104. {1, 0x0170000, 0x0172000, 0x12e000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {1, 0x01e0000, 0x01e0800, 0x122000},
  112. {0, 0x0000000, 0x0000000, 0x000000} } } ,
  113. {{{1, 0x0200000, 0x0210000, 0x180000} } },
  114. {{{0, 0, 0, 0} } },
  115. {{{1, 0x0400000, 0x0401000, 0x169000} } },
  116. {{{1, 0x0500000, 0x0510000, 0x140000} } },
  117. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },
  118. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },
  119. {{{1, 0x0800000, 0x0802000, 0x170000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  135. {{{1, 0x0900000, 0x0902000, 0x174000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  151. {{{0, 0x0a00000, 0x0a02000, 0x178000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  167. {{{0, 0x0b00000, 0x0b02000, 0x17c000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  183. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
  184. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
  185. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
  186. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },
  187. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },
  188. {{{1, 0x1100000, 0x1101000, 0x160000} } },
  189. {{{1, 0x1200000, 0x1201000, 0x161000} } },
  190. {{{1, 0x1300000, 0x1301000, 0x162000} } },
  191. {{{1, 0x1400000, 0x1401000, 0x163000} } },
  192. {{{1, 0x1500000, 0x1501000, 0x165000} } },
  193. {{{1, 0x1600000, 0x1601000, 0x166000} } },
  194. {{{0, 0, 0, 0} } },
  195. {{{0, 0, 0, 0} } },
  196. {{{0, 0, 0, 0} } },
  197. {{{0, 0, 0, 0} } },
  198. {{{0, 0, 0, 0} } },
  199. {{{0, 0, 0, 0} } },
  200. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },
  201. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
  202. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },
  203. {{{0} } },
  204. {{{1, 0x2100000, 0x2102000, 0x120000},
  205. {1, 0x2110000, 0x2120000, 0x130000},
  206. {1, 0x2120000, 0x2122000, 0x124000},
  207. {1, 0x2130000, 0x2132000, 0x126000},
  208. {1, 0x2140000, 0x2142000, 0x128000},
  209. {1, 0x2150000, 0x2152000, 0x12a000},
  210. {1, 0x2160000, 0x2170000, 0x110000},
  211. {1, 0x2170000, 0x2172000, 0x12e000},
  212. {0, 0x0000000, 0x0000000, 0x000000},
  213. {0, 0x0000000, 0x0000000, 0x000000},
  214. {0, 0x0000000, 0x0000000, 0x000000},
  215. {0, 0x0000000, 0x0000000, 0x000000},
  216. {0, 0x0000000, 0x0000000, 0x000000},
  217. {0, 0x0000000, 0x0000000, 0x000000},
  218. {0, 0x0000000, 0x0000000, 0x000000},
  219. {0, 0x0000000, 0x0000000, 0x000000} } },
  220. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },
  221. {{{0} } },
  222. {{{0} } },
  223. {{{0} } },
  224. {{{0} } },
  225. {{{0} } },
  226. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },
  227. {{{1, 0x2900000, 0x2901000, 0x16b000} } },
  228. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
  229. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
  230. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
  231. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
  232. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
  233. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
  234. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },
  235. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },
  236. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },
  237. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },
  238. {{{0} } },
  239. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },
  240. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },
  241. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },
  242. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },
  243. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },
  244. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
  245. {{{0} } },
  246. {{{0} } },
  247. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
  248. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },
  249. {{{1, 0x3f00000, 0x3f01000, 0x168000} } }
  250. };
  251. /*
  252. * top 12 bits of crb internal address (hub, agent)
  253. */
  254. unsigned qla82xx_crb_hub_agt[64] = {
  255. 0,
  256. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  257. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  258. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  259. 0,
  260. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  261. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  262. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  282. 0,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  285. 0,
  286. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  287. 0,
  288. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  290. 0,
  291. 0,
  292. 0,
  293. 0,
  294. 0,
  295. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  296. 0,
  297. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  298. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  299. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  300. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  301. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  307. 0,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  310. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  312. 0,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  315. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  316. 0,
  317. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  318. 0,
  319. };
  320. /* Device states */
  321. char *qdev_state[] = {
  322. "Unknown",
  323. "Cold",
  324. "Initializing",
  325. "Ready",
  326. "Need Reset",
  327. "Need Quiescent",
  328. "Failed",
  329. "Quiescent",
  330. };
  331. /*
  332. * In: 'off' is offset from CRB space in 128M pci map
  333. * Out: 'off' is 2M pci map addr
  334. * side effect: lock crb window
  335. */
  336. static void
  337. qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong *off)
  338. {
  339. u32 win_read;
  340. ha->crb_win = CRB_HI(*off);
  341. writel(ha->crb_win,
  342. (void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  343. /* Read back value to make sure write has gone through before trying
  344. * to use it.
  345. */
  346. win_read = RD_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  347. if (win_read != ha->crb_win) {
  348. DEBUG2(qla_printk(KERN_INFO, ha,
  349. "%s: Written crbwin (0x%x) != Read crbwin (0x%x), "
  350. "off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
  351. }
  352. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  353. }
  354. static inline unsigned long
  355. qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off)
  356. {
  357. /* See if we are currently pointing to the region we want to use next */
  358. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) {
  359. /* No need to change window. PCIX and PCIEregs are in both
  360. * regs are in both windows.
  361. */
  362. return off;
  363. }
  364. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) {
  365. /* We are in first CRB window */
  366. if (ha->curr_window != 0)
  367. WARN_ON(1);
  368. return off;
  369. }
  370. if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) {
  371. /* We are in second CRB window */
  372. off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST;
  373. if (ha->curr_window != 1)
  374. return off;
  375. /* We are in the QM or direct access
  376. * register region - do nothing
  377. */
  378. if ((off >= QLA82XX_PCI_DIRECT_CRB) &&
  379. (off < QLA82XX_PCI_CAMQM_MAX))
  380. return off;
  381. }
  382. /* strange address given */
  383. qla_printk(KERN_WARNING, ha,
  384. "%s: Warning: unm_nic_pci_set_crbwindow called with"
  385. " an unknown address(%llx)\n", QLA2XXX_DRIVER_NAME, off);
  386. return off;
  387. }
  388. int
  389. qla82xx_wr_32(struct qla_hw_data *ha, ulong off, u32 data)
  390. {
  391. unsigned long flags = 0;
  392. int rv;
  393. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  394. BUG_ON(rv == -1);
  395. if (rv == 1) {
  396. write_lock_irqsave(&ha->hw_lock, flags);
  397. qla82xx_crb_win_lock(ha);
  398. qla82xx_pci_set_crbwindow_2M(ha, &off);
  399. }
  400. writel(data, (void __iomem *)off);
  401. if (rv == 1) {
  402. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  403. write_unlock_irqrestore(&ha->hw_lock, flags);
  404. }
  405. return 0;
  406. }
  407. int
  408. qla82xx_rd_32(struct qla_hw_data *ha, ulong off)
  409. {
  410. unsigned long flags = 0;
  411. int rv;
  412. u32 data;
  413. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  414. BUG_ON(rv == -1);
  415. if (rv == 1) {
  416. write_lock_irqsave(&ha->hw_lock, flags);
  417. qla82xx_crb_win_lock(ha);
  418. qla82xx_pci_set_crbwindow_2M(ha, &off);
  419. }
  420. data = RD_REG_DWORD((void __iomem *)off);
  421. if (rv == 1) {
  422. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  423. write_unlock_irqrestore(&ha->hw_lock, flags);
  424. }
  425. return data;
  426. }
  427. #define CRB_WIN_LOCK_TIMEOUT 100000000
  428. int qla82xx_crb_win_lock(struct qla_hw_data *ha)
  429. {
  430. int done = 0, timeout = 0;
  431. while (!done) {
  432. /* acquire semaphore3 from PCI HW block */
  433. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  434. if (done == 1)
  435. break;
  436. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  437. return -1;
  438. timeout++;
  439. }
  440. qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
  441. return 0;
  442. }
  443. #define IDC_LOCK_TIMEOUT 100000000
  444. int qla82xx_idc_lock(struct qla_hw_data *ha)
  445. {
  446. int i;
  447. int done = 0, timeout = 0;
  448. while (!done) {
  449. /* acquire semaphore5 from PCI HW block */
  450. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  451. if (done == 1)
  452. break;
  453. if (timeout >= IDC_LOCK_TIMEOUT)
  454. return -1;
  455. timeout++;
  456. /* Yield CPU */
  457. if (!in_interrupt())
  458. schedule();
  459. else {
  460. for (i = 0; i < 20; i++)
  461. cpu_relax();
  462. }
  463. }
  464. return 0;
  465. }
  466. void qla82xx_idc_unlock(struct qla_hw_data *ha)
  467. {
  468. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  469. }
  470. int
  471. qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong *off)
  472. {
  473. struct crb_128M_2M_sub_block_map *m;
  474. if (*off >= QLA82XX_CRB_MAX)
  475. return -1;
  476. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  477. *off = (*off - QLA82XX_PCI_CAMQM) +
  478. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  479. return 0;
  480. }
  481. if (*off < QLA82XX_PCI_CRBSPACE)
  482. return -1;
  483. *off -= QLA82XX_PCI_CRBSPACE;
  484. /* Try direct map */
  485. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  486. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  487. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  488. return 0;
  489. }
  490. /* Not in direct map, use crb window */
  491. return 1;
  492. }
  493. /* PCI Windowing for DDR regions. */
  494. #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
  495. (((addr) <= (high)) && ((addr) >= (low)))
  496. /*
  497. * check memory access boundary.
  498. * used by test agent. support ddr access only for now
  499. */
  500. static unsigned long
  501. qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
  502. unsigned long long addr, int size)
  503. {
  504. if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  505. QLA82XX_ADDR_DDR_NET_MAX) ||
  506. !QLA82XX_ADDR_IN_RANGE(addr + size - 1, QLA82XX_ADDR_DDR_NET,
  507. QLA82XX_ADDR_DDR_NET_MAX) ||
  508. ((size != 1) && (size != 2) && (size != 4) && (size != 8)))
  509. return 0;
  510. else
  511. return 1;
  512. }
  513. int qla82xx_pci_set_window_warning_count;
  514. unsigned long
  515. qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
  516. {
  517. int window;
  518. u32 win_read;
  519. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  520. QLA82XX_ADDR_DDR_NET_MAX)) {
  521. /* DDR network side */
  522. window = MN_WIN(addr);
  523. ha->ddr_mn_window = window;
  524. qla82xx_wr_32(ha,
  525. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  526. win_read = qla82xx_rd_32(ha,
  527. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  528. if ((win_read << 17) != window) {
  529. qla_printk(KERN_WARNING, ha,
  530. "%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
  531. __func__, window, win_read);
  532. }
  533. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  534. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  535. QLA82XX_ADDR_OCM0_MAX)) {
  536. unsigned int temp1;
  537. if ((addr & 0x00ff800) == 0xff800) {
  538. qla_printk(KERN_WARNING, ha,
  539. "%s: QM access not handled.\n", __func__);
  540. addr = -1UL;
  541. }
  542. window = OCM_WIN(addr);
  543. ha->ddr_mn_window = window;
  544. qla82xx_wr_32(ha,
  545. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  546. win_read = qla82xx_rd_32(ha,
  547. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  548. temp1 = ((window & 0x1FF) << 7) |
  549. ((window & 0x0FFFE0000) >> 17);
  550. if (win_read != temp1) {
  551. qla_printk(KERN_WARNING, ha,
  552. "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x)\n",
  553. __func__, temp1, win_read);
  554. }
  555. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  556. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  557. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  558. /* QDR network side */
  559. window = MS_WIN(addr);
  560. ha->qdr_sn_window = window;
  561. qla82xx_wr_32(ha,
  562. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
  563. win_read = qla82xx_rd_32(ha,
  564. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  565. if (win_read != window) {
  566. qla_printk(KERN_WARNING, ha,
  567. "%s: Written MSwin (0x%x) != Read MSwin (0x%x)\n",
  568. __func__, window, win_read);
  569. }
  570. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  571. } else {
  572. /*
  573. * peg gdb frequently accesses memory that doesn't exist,
  574. * this limits the chit chat so debugging isn't slowed down.
  575. */
  576. if ((qla82xx_pci_set_window_warning_count++ < 8) ||
  577. (qla82xx_pci_set_window_warning_count%64 == 0)) {
  578. qla_printk(KERN_WARNING, ha,
  579. "%s: Warning:%s Unknown address range!\n", __func__,
  580. QLA2XXX_DRIVER_NAME);
  581. }
  582. addr = -1UL;
  583. }
  584. return addr;
  585. }
  586. /* check if address is in the same windows as the previous access */
  587. static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
  588. unsigned long long addr)
  589. {
  590. int window;
  591. unsigned long long qdr_max;
  592. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  593. /* DDR network side */
  594. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  595. QLA82XX_ADDR_DDR_NET_MAX))
  596. BUG();
  597. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  598. QLA82XX_ADDR_OCM0_MAX))
  599. return 1;
  600. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
  601. QLA82XX_ADDR_OCM1_MAX))
  602. return 1;
  603. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
  604. /* QDR network side */
  605. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  606. if (ha->qdr_sn_window == window)
  607. return 1;
  608. }
  609. return 0;
  610. }
  611. static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
  612. u64 off, void *data, int size)
  613. {
  614. unsigned long flags;
  615. void *addr = NULL;
  616. int ret = 0;
  617. u64 start;
  618. uint8_t *mem_ptr = NULL;
  619. unsigned long mem_base;
  620. unsigned long mem_page;
  621. write_lock_irqsave(&ha->hw_lock, flags);
  622. /*
  623. * If attempting to access unknown address or straddle hw windows,
  624. * do not access.
  625. */
  626. start = qla82xx_pci_set_window(ha, off);
  627. if ((start == -1UL) ||
  628. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  629. write_unlock_irqrestore(&ha->hw_lock, flags);
  630. qla_printk(KERN_ERR, ha,
  631. "%s out of bound pci memory access. "
  632. "offset is 0x%llx\n", QLA2XXX_DRIVER_NAME, off);
  633. return -1;
  634. }
  635. write_unlock_irqrestore(&ha->hw_lock, flags);
  636. mem_base = pci_resource_start(ha->pdev, 0);
  637. mem_page = start & PAGE_MASK;
  638. /* Map two pages whenever user tries to access addresses in two
  639. * consecutive pages.
  640. */
  641. if (mem_page != ((start + size - 1) & PAGE_MASK))
  642. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  643. else
  644. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  645. if (mem_ptr == 0UL) {
  646. *(u8 *)data = 0;
  647. return -1;
  648. }
  649. addr = mem_ptr;
  650. addr += start & (PAGE_SIZE - 1);
  651. write_lock_irqsave(&ha->hw_lock, flags);
  652. switch (size) {
  653. case 1:
  654. *(u8 *)data = readb(addr);
  655. break;
  656. case 2:
  657. *(u16 *)data = readw(addr);
  658. break;
  659. case 4:
  660. *(u32 *)data = readl(addr);
  661. break;
  662. case 8:
  663. *(u64 *)data = readq(addr);
  664. break;
  665. default:
  666. ret = -1;
  667. break;
  668. }
  669. write_unlock_irqrestore(&ha->hw_lock, flags);
  670. if (mem_ptr)
  671. iounmap(mem_ptr);
  672. return ret;
  673. }
  674. static int
  675. qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
  676. u64 off, void *data, int size)
  677. {
  678. unsigned long flags;
  679. void *addr = NULL;
  680. int ret = 0;
  681. u64 start;
  682. uint8_t *mem_ptr = NULL;
  683. unsigned long mem_base;
  684. unsigned long mem_page;
  685. write_lock_irqsave(&ha->hw_lock, flags);
  686. /*
  687. * If attempting to access unknown address or straddle hw windows,
  688. * do not access.
  689. */
  690. start = qla82xx_pci_set_window(ha, off);
  691. if ((start == -1UL) ||
  692. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  693. write_unlock_irqrestore(&ha->hw_lock, flags);
  694. qla_printk(KERN_ERR, ha,
  695. "%s out of bound pci memory access. "
  696. "offset is 0x%llx\n", QLA2XXX_DRIVER_NAME, off);
  697. return -1;
  698. }
  699. write_unlock_irqrestore(&ha->hw_lock, flags);
  700. mem_base = pci_resource_start(ha->pdev, 0);
  701. mem_page = start & PAGE_MASK;
  702. /* Map two pages whenever user tries to access addresses in two
  703. * consecutive pages.
  704. */
  705. if (mem_page != ((start + size - 1) & PAGE_MASK))
  706. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  707. else
  708. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  709. if (mem_ptr == 0UL)
  710. return -1;
  711. addr = mem_ptr;
  712. addr += start & (PAGE_SIZE - 1);
  713. write_lock_irqsave(&ha->hw_lock, flags);
  714. switch (size) {
  715. case 1:
  716. writeb(*(u8 *)data, addr);
  717. break;
  718. case 2:
  719. writew(*(u16 *)data, addr);
  720. break;
  721. case 4:
  722. writel(*(u32 *)data, addr);
  723. break;
  724. case 8:
  725. writeq(*(u64 *)data, addr);
  726. break;
  727. default:
  728. ret = -1;
  729. break;
  730. }
  731. write_unlock_irqrestore(&ha->hw_lock, flags);
  732. if (mem_ptr)
  733. iounmap(mem_ptr);
  734. return ret;
  735. }
  736. int
  737. qla82xx_wrmem(struct qla_hw_data *ha, u64 off, void *data, int size)
  738. {
  739. int i, j, ret = 0, loop, sz[2], off0;
  740. u32 temp;
  741. u64 off8, mem_crb, tmpw, word[2] = {0, 0};
  742. #define MAX_CTL_CHECK 1000
  743. /*
  744. * If not MN, go check for MS or invalid.
  745. */
  746. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX) {
  747. mem_crb = QLA82XX_CRB_QDR_NET;
  748. } else {
  749. mem_crb = QLA82XX_CRB_DDR_NET;
  750. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  751. return qla82xx_pci_mem_write_direct(ha, off,
  752. data, size);
  753. }
  754. off8 = off & 0xfffffff8;
  755. off0 = off & 0x7;
  756. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  757. sz[1] = size - sz[0];
  758. loop = ((off0 + size - 1) >> 3) + 1;
  759. if ((size != 8) || (off0 != 0)) {
  760. for (i = 0; i < loop; i++) {
  761. if (qla82xx_rdmem(ha, off8 + (i << 3), &word[i], 8))
  762. return -1;
  763. }
  764. }
  765. switch (size) {
  766. case 1:
  767. tmpw = *((u8 *)data);
  768. break;
  769. case 2:
  770. tmpw = *((u16 *)data);
  771. break;
  772. case 4:
  773. tmpw = *((u32 *)data);
  774. break;
  775. case 8:
  776. default:
  777. tmpw = *((u64 *)data);
  778. break;
  779. }
  780. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  781. word[0] |= tmpw << (off0 * 8);
  782. if (loop == 2) {
  783. word[1] &= ~(~0ULL << (sz[1] * 8));
  784. word[1] |= tmpw >> (sz[0] * 8);
  785. }
  786. for (i = 0; i < loop; i++) {
  787. temp = off8 + (i << 3);
  788. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  789. temp = 0;
  790. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  791. temp = word[i] & 0xffffffff;
  792. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  793. temp = (word[i] >> 32) & 0xffffffff;
  794. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  795. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  796. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  797. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  798. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  799. for (j = 0; j < MAX_CTL_CHECK; j++) {
  800. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  801. if ((temp & MIU_TA_CTL_BUSY) == 0)
  802. break;
  803. }
  804. if (j >= MAX_CTL_CHECK) {
  805. qla_printk(KERN_WARNING, ha,
  806. "%s: Fail to write through agent\n",
  807. QLA2XXX_DRIVER_NAME);
  808. ret = -1;
  809. break;
  810. }
  811. }
  812. return ret;
  813. }
  814. int
  815. qla82xx_rdmem(struct qla_hw_data *ha, u64 off, void *data, int size)
  816. {
  817. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  818. u32 temp;
  819. u64 off8, val, mem_crb, word[2] = {0, 0};
  820. #define MAX_CTL_CHECK 1000
  821. /*
  822. * If not MN, go check for MS or invalid.
  823. */
  824. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  825. mem_crb = QLA82XX_CRB_QDR_NET;
  826. else {
  827. mem_crb = QLA82XX_CRB_DDR_NET;
  828. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  829. return qla82xx_pci_mem_read_direct(ha, off,
  830. data, size);
  831. }
  832. off8 = off & 0xfffffff8;
  833. off0[0] = off & 0x7;
  834. off0[1] = 0;
  835. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  836. sz[1] = size - sz[0];
  837. loop = ((off0[0] + size - 1) >> 3) + 1;
  838. for (i = 0; i < loop; i++) {
  839. temp = off8 + (i << 3);
  840. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  841. temp = 0;
  842. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  843. temp = MIU_TA_CTL_ENABLE;
  844. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  845. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  846. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  847. for (j = 0; j < MAX_CTL_CHECK; j++) {
  848. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  849. if ((temp & MIU_TA_CTL_BUSY) == 0)
  850. break;
  851. }
  852. if (j >= MAX_CTL_CHECK) {
  853. qla_printk(KERN_INFO, ha,
  854. "%s: Fail to read through agent\n",
  855. QLA2XXX_DRIVER_NAME);
  856. break;
  857. }
  858. start = off0[i] >> 2;
  859. end = (off0[i] + sz[i] - 1) >> 2;
  860. for (k = start; k <= end; k++) {
  861. temp = qla82xx_rd_32(ha,
  862. mem_crb + MIU_TEST_AGT_RDDATA(k));
  863. word[i] |= ((u64)temp << (32 * k));
  864. }
  865. }
  866. if (j >= MAX_CTL_CHECK)
  867. return -1;
  868. if (sz[0] == 8) {
  869. val = word[0];
  870. } else {
  871. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  872. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  873. }
  874. switch (size) {
  875. case 1:
  876. *(u8 *)data = val;
  877. break;
  878. case 2:
  879. *(u16 *)data = val;
  880. break;
  881. case 4:
  882. *(u32 *)data = val;
  883. break;
  884. case 8:
  885. *(u64 *)data = val;
  886. break;
  887. }
  888. return 0;
  889. }
  890. #define MTU_FUDGE_FACTOR 100
  891. unsigned long qla82xx_decode_crb_addr(unsigned long addr)
  892. {
  893. int i;
  894. unsigned long base_addr, offset, pci_base;
  895. if (!qla82xx_crb_table_initialized)
  896. qla82xx_crb_addr_transform_setup();
  897. pci_base = ADDR_ERROR;
  898. base_addr = addr & 0xfff00000;
  899. offset = addr & 0x000fffff;
  900. for (i = 0; i < MAX_CRB_XFORM; i++) {
  901. if (crb_addr_xform[i] == base_addr) {
  902. pci_base = i << 20;
  903. break;
  904. }
  905. }
  906. if (pci_base == ADDR_ERROR)
  907. return pci_base;
  908. return pci_base + offset;
  909. }
  910. static long rom_max_timeout = 100;
  911. static long qla82xx_rom_lock_timeout = 100;
  912. int
  913. qla82xx_rom_lock(struct qla_hw_data *ha)
  914. {
  915. int done = 0, timeout = 0;
  916. while (!done) {
  917. /* acquire semaphore2 from PCI HW block */
  918. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  919. if (done == 1)
  920. break;
  921. if (timeout >= qla82xx_rom_lock_timeout)
  922. return -1;
  923. timeout++;
  924. }
  925. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  926. return 0;
  927. }
  928. int
  929. qla82xx_wait_rom_busy(struct qla_hw_data *ha)
  930. {
  931. long timeout = 0;
  932. long done = 0 ;
  933. while (done == 0) {
  934. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  935. done &= 4;
  936. timeout++;
  937. if (timeout >= rom_max_timeout) {
  938. DEBUG(qla_printk(KERN_INFO, ha,
  939. "%s: Timeout reached waiting for rom busy",
  940. QLA2XXX_DRIVER_NAME));
  941. return -1;
  942. }
  943. }
  944. return 0;
  945. }
  946. int
  947. qla82xx_wait_rom_done(struct qla_hw_data *ha)
  948. {
  949. long timeout = 0;
  950. long done = 0 ;
  951. while (done == 0) {
  952. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  953. done &= 2;
  954. timeout++;
  955. if (timeout >= rom_max_timeout) {
  956. DEBUG(qla_printk(KERN_INFO, ha,
  957. "%s: Timeout reached waiting for rom done",
  958. QLA2XXX_DRIVER_NAME));
  959. return -1;
  960. }
  961. }
  962. return 0;
  963. }
  964. int
  965. qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  966. {
  967. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  968. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  969. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  970. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  971. qla82xx_wait_rom_busy(ha);
  972. if (qla82xx_wait_rom_done(ha)) {
  973. qla_printk(KERN_WARNING, ha,
  974. "%s: Error waiting for rom done\n",
  975. QLA2XXX_DRIVER_NAME);
  976. return -1;
  977. }
  978. /* Reset abyte_cnt and dummy_byte_cnt */
  979. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  980. udelay(10);
  981. cond_resched();
  982. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  983. *valp = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  984. return 0;
  985. }
  986. int
  987. qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  988. {
  989. int ret, loops = 0;
  990. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  991. udelay(100);
  992. schedule();
  993. loops++;
  994. }
  995. if (loops >= 50000) {
  996. qla_printk(KERN_INFO, ha,
  997. "%s: qla82xx_rom_lock failed\n",
  998. QLA2XXX_DRIVER_NAME);
  999. return -1;
  1000. }
  1001. ret = qla82xx_do_rom_fast_read(ha, addr, valp);
  1002. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  1003. return ret;
  1004. }
  1005. int
  1006. qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
  1007. {
  1008. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
  1009. qla82xx_wait_rom_busy(ha);
  1010. if (qla82xx_wait_rom_done(ha)) {
  1011. qla_printk(KERN_WARNING, ha,
  1012. "Error waiting for rom done\n");
  1013. return -1;
  1014. }
  1015. *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  1016. return 0;
  1017. }
  1018. int
  1019. qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
  1020. {
  1021. long timeout = 0;
  1022. uint32_t done = 1 ;
  1023. uint32_t val;
  1024. int ret = 0;
  1025. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  1026. while ((done != 0) && (ret == 0)) {
  1027. ret = qla82xx_read_status_reg(ha, &val);
  1028. done = val & 1;
  1029. timeout++;
  1030. udelay(10);
  1031. cond_resched();
  1032. if (timeout >= 50000) {
  1033. qla_printk(KERN_WARNING, ha,
  1034. "Timeout reached waiting for write finish");
  1035. return -1;
  1036. }
  1037. }
  1038. return ret;
  1039. }
  1040. int
  1041. qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
  1042. {
  1043. uint32_t val;
  1044. qla82xx_wait_rom_busy(ha);
  1045. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  1046. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
  1047. qla82xx_wait_rom_busy(ha);
  1048. if (qla82xx_wait_rom_done(ha))
  1049. return -1;
  1050. if (qla82xx_read_status_reg(ha, &val) != 0)
  1051. return -1;
  1052. if ((val & 2) != 2)
  1053. return -1;
  1054. return 0;
  1055. }
  1056. int
  1057. qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
  1058. {
  1059. if (qla82xx_flash_set_write_enable(ha))
  1060. return -1;
  1061. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
  1062. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
  1063. if (qla82xx_wait_rom_done(ha)) {
  1064. qla_printk(KERN_WARNING, ha,
  1065. "Error waiting for rom done\n");
  1066. return -1;
  1067. }
  1068. return qla82xx_flash_wait_write_finish(ha);
  1069. }
  1070. int
  1071. qla82xx_write_disable_flash(struct qla_hw_data *ha)
  1072. {
  1073. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
  1074. if (qla82xx_wait_rom_done(ha)) {
  1075. qla_printk(KERN_WARNING, ha,
  1076. "Error waiting for rom done\n");
  1077. return -1;
  1078. }
  1079. return 0;
  1080. }
  1081. int
  1082. ql82xx_rom_lock_d(struct qla_hw_data *ha)
  1083. {
  1084. int loops = 0;
  1085. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  1086. udelay(100);
  1087. cond_resched();
  1088. loops++;
  1089. }
  1090. if (loops >= 50000) {
  1091. qla_printk(KERN_WARNING, ha, "ROM lock failed\n");
  1092. return -1;
  1093. }
  1094. return 0;;
  1095. }
  1096. int
  1097. qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
  1098. uint32_t data)
  1099. {
  1100. int ret = 0;
  1101. ret = ql82xx_rom_lock_d(ha);
  1102. if (ret < 0) {
  1103. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  1104. return ret;
  1105. }
  1106. if (qla82xx_flash_set_write_enable(ha))
  1107. goto done_write;
  1108. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
  1109. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
  1110. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  1111. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
  1112. qla82xx_wait_rom_busy(ha);
  1113. if (qla82xx_wait_rom_done(ha)) {
  1114. qla_printk(KERN_WARNING, ha,
  1115. "Error waiting for rom done\n");
  1116. ret = -1;
  1117. goto done_write;
  1118. }
  1119. ret = qla82xx_flash_wait_write_finish(ha);
  1120. done_write:
  1121. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  1122. return ret;
  1123. }
  1124. /* This routine does CRB initialize sequence
  1125. * to put the ISP into operational state
  1126. */
  1127. int qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
  1128. {
  1129. int addr, val;
  1130. int i ;
  1131. struct crb_addr_pair *buf;
  1132. unsigned long off;
  1133. unsigned offset, n;
  1134. struct qla_hw_data *ha = vha->hw;
  1135. struct crb_addr_pair {
  1136. long addr;
  1137. long data;
  1138. };
  1139. /* Halt all the indiviual PEGs and other blocks of the ISP */
  1140. qla82xx_rom_lock(ha);
  1141. if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  1142. /* don't reset CAM block on reset */
  1143. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  1144. else
  1145. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  1146. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  1147. /* Read the signature value from the flash.
  1148. * Offset 0: Contain signature (0xcafecafe)
  1149. * Offset 4: Offset and number of addr/value pairs
  1150. * that present in CRB initialize sequence
  1151. */
  1152. if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  1153. qla82xx_rom_fast_read(ha, 4, &n) != 0) {
  1154. qla_printk(KERN_WARNING, ha,
  1155. "[ERROR] Reading crb_init area: n: %08x\n", n);
  1156. return -1;
  1157. }
  1158. /* Offset in flash = lower 16 bits
  1159. * Number of enteries = upper 16 bits
  1160. */
  1161. offset = n & 0xffffU;
  1162. n = (n >> 16) & 0xffffU;
  1163. /* number of addr/value pair should not exceed 1024 enteries */
  1164. if (n >= 1024) {
  1165. qla_printk(KERN_WARNING, ha,
  1166. "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
  1167. QLA2XXX_DRIVER_NAME, __func__, n);
  1168. return -1;
  1169. }
  1170. qla_printk(KERN_INFO, ha,
  1171. "%s: %d CRB init values found in ROM.\n", QLA2XXX_DRIVER_NAME, n);
  1172. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  1173. if (buf == NULL) {
  1174. qla_printk(KERN_WARNING, ha,
  1175. "%s: [ERROR] Unable to malloc memory.\n",
  1176. QLA2XXX_DRIVER_NAME);
  1177. return -1;
  1178. }
  1179. for (i = 0; i < n; i++) {
  1180. if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  1181. qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
  1182. kfree(buf);
  1183. return -1;
  1184. }
  1185. buf[i].addr = addr;
  1186. buf[i].data = val;
  1187. }
  1188. for (i = 0; i < n; i++) {
  1189. /* Translate internal CRB initialization
  1190. * address to PCI bus address
  1191. */
  1192. off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  1193. QLA82XX_PCI_CRBSPACE;
  1194. /* Not all CRB addr/value pair to be written,
  1195. * some of them are skipped
  1196. */
  1197. /* skipping cold reboot MAGIC */
  1198. if (off == QLA82XX_CAM_RAM(0x1fc))
  1199. continue;
  1200. /* do not reset PCI */
  1201. if (off == (ROMUSB_GLB + 0xbc))
  1202. continue;
  1203. /* skip core clock, so that firmware can increase the clock */
  1204. if (off == (ROMUSB_GLB + 0xc8))
  1205. continue;
  1206. /* skip the function enable register */
  1207. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1208. continue;
  1209. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1210. continue;
  1211. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1212. continue;
  1213. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1214. continue;
  1215. if (off == ADDR_ERROR) {
  1216. qla_printk(KERN_WARNING, ha,
  1217. "%s: [ERROR] Unknown addr: 0x%08lx\n",
  1218. QLA2XXX_DRIVER_NAME, buf[i].addr);
  1219. continue;
  1220. }
  1221. if (off == (QLA82XX_CRB_PEG_NET_1 + 0x18)) {
  1222. if (!QLA82XX_IS_REVISION_P3PLUS(ha->chip_revision))
  1223. buf[i].data = 0x1020;
  1224. }
  1225. qla82xx_wr_32(ha, off, buf[i].data);
  1226. /* ISP requires much bigger delay to settle down,
  1227. * else crb_window returns 0xffffffff
  1228. */
  1229. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1230. msleep(1000);
  1231. /* ISP requires millisec delay between
  1232. * successive CRB register updation
  1233. */
  1234. msleep(1);
  1235. }
  1236. kfree(buf);
  1237. /* Resetting the data and instruction cache */
  1238. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1239. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1240. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1241. /* Clear all protocol processing engines */
  1242. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1243. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1244. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1245. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1246. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1247. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1248. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1249. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1250. return 0;
  1251. }
  1252. int qla82xx_check_for_bad_spd(struct qla_hw_data *ha)
  1253. {
  1254. u32 val = 0;
  1255. val = qla82xx_rd_32(ha, BOOT_LOADER_DIMM_STATUS);
  1256. val &= QLA82XX_BOOT_LOADER_MN_ISSUE;
  1257. if (val & QLA82XX_PEG_TUNE_MN_SPD_ZEROED) {
  1258. qla_printk(KERN_INFO, ha,
  1259. "Memory DIMM SPD not programmed. "
  1260. " Assumed valid.\n");
  1261. return 1;
  1262. } else if (val) {
  1263. qla_printk(KERN_INFO, ha,
  1264. "Memory DIMM type incorrect.Info:%08X.\n", val);
  1265. return 2;
  1266. }
  1267. return 0;
  1268. }
  1269. int
  1270. qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
  1271. {
  1272. int i;
  1273. long size = 0;
  1274. long flashaddr = ha->flt_region_bootload << 2;
  1275. long memaddr = BOOTLD_START;
  1276. u64 data;
  1277. u32 high, low;
  1278. size = (IMAGE_START - BOOTLD_START) / 8;
  1279. for (i = 0; i < size; i++) {
  1280. if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1281. (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
  1282. return -1;
  1283. }
  1284. data = ((u64)high << 32) | low ;
  1285. qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1286. flashaddr += 8;
  1287. memaddr += 8;
  1288. if (i % 0x1000 == 0)
  1289. msleep(1);
  1290. }
  1291. udelay(100);
  1292. read_lock(&ha->hw_lock);
  1293. if (QLA82XX_IS_REVISION_P3PLUS(ha->chip_revision)) {
  1294. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1295. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1296. } else {
  1297. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001d);
  1298. }
  1299. read_unlock(&ha->hw_lock);
  1300. return 0;
  1301. }
  1302. int
  1303. qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
  1304. u64 off, void *data, int size)
  1305. {
  1306. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1307. int shift_amount;
  1308. uint32_t temp;
  1309. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1310. /*
  1311. * If not MN, go check for MS or invalid.
  1312. */
  1313. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1314. mem_crb = QLA82XX_CRB_QDR_NET;
  1315. else {
  1316. mem_crb = QLA82XX_CRB_DDR_NET;
  1317. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1318. return qla82xx_pci_mem_read_direct(ha,
  1319. off, data, size);
  1320. }
  1321. if (QLA82XX_IS_REVISION_P3PLUS(ha->chip_revision)) {
  1322. off8 = off & 0xfffffff0;
  1323. off0[0] = off & 0xf;
  1324. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1325. shift_amount = 4;
  1326. } else {
  1327. off8 = off & 0xfffffff8;
  1328. off0[0] = off & 0x7;
  1329. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1330. shift_amount = 4;
  1331. }
  1332. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1333. off0[1] = 0;
  1334. sz[1] = size - sz[0];
  1335. /*
  1336. * don't lock here - write_wx gets the lock if each time
  1337. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1338. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1339. */
  1340. for (i = 0; i < loop; i++) {
  1341. temp = off8 + (i << shift_amount);
  1342. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1343. temp = 0;
  1344. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1345. temp = MIU_TA_CTL_ENABLE;
  1346. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1347. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1348. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1349. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1350. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1351. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1352. break;
  1353. }
  1354. if (j >= MAX_CTL_CHECK) {
  1355. if (printk_ratelimit())
  1356. dev_err(&ha->pdev->dev,
  1357. "failed to read through agent\n");
  1358. break;
  1359. }
  1360. start = off0[i] >> 2;
  1361. end = (off0[i] + sz[i] - 1) >> 2;
  1362. for (k = start; k <= end; k++) {
  1363. temp = qla82xx_rd_32(ha,
  1364. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1365. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1366. }
  1367. }
  1368. /*
  1369. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1370. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1371. */
  1372. if (j >= MAX_CTL_CHECK)
  1373. return -1;
  1374. if ((off0[0] & 7) == 0) {
  1375. val = word[0];
  1376. } else {
  1377. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1378. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1379. }
  1380. switch (size) {
  1381. case 1:
  1382. *(uint8_t *)data = val;
  1383. break;
  1384. case 2:
  1385. *(uint16_t *)data = val;
  1386. break;
  1387. case 4:
  1388. *(uint32_t *)data = val;
  1389. break;
  1390. case 8:
  1391. *(uint64_t *)data = val;
  1392. break;
  1393. }
  1394. return 0;
  1395. }
  1396. int
  1397. qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
  1398. u64 off, void *data, int size)
  1399. {
  1400. int i, j, ret = 0, loop, sz[2], off0;
  1401. int scale, shift_amount, p3p, startword;
  1402. uint32_t temp;
  1403. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1404. /*
  1405. * If not MN, go check for MS or invalid.
  1406. */
  1407. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1408. mem_crb = QLA82XX_CRB_QDR_NET;
  1409. else {
  1410. mem_crb = QLA82XX_CRB_DDR_NET;
  1411. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1412. return qla82xx_pci_mem_write_direct(ha,
  1413. off, data, size);
  1414. }
  1415. off0 = off & 0x7;
  1416. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1417. sz[1] = size - sz[0];
  1418. if (QLA82XX_IS_REVISION_P3PLUS(ha->chip_revision)) {
  1419. off8 = off & 0xfffffff0;
  1420. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1421. shift_amount = 4;
  1422. scale = 2;
  1423. p3p = 1;
  1424. startword = (off & 0xf)/8;
  1425. } else {
  1426. off8 = off & 0xfffffff8;
  1427. loop = ((off0 + size - 1) >> 3) + 1;
  1428. shift_amount = 3;
  1429. scale = 1;
  1430. p3p = 0;
  1431. startword = 0;
  1432. }
  1433. if (p3p || (size != 8) || (off0 != 0)) {
  1434. for (i = 0; i < loop; i++) {
  1435. if (qla82xx_pci_mem_read_2M(ha, off8 +
  1436. (i << shift_amount), &word[i * scale], 8))
  1437. return -1;
  1438. }
  1439. }
  1440. switch (size) {
  1441. case 1:
  1442. tmpw = *((uint8_t *)data);
  1443. break;
  1444. case 2:
  1445. tmpw = *((uint16_t *)data);
  1446. break;
  1447. case 4:
  1448. tmpw = *((uint32_t *)data);
  1449. break;
  1450. case 8:
  1451. default:
  1452. tmpw = *((uint64_t *)data);
  1453. break;
  1454. }
  1455. if (QLA82XX_IS_REVISION_P3PLUS(ha->chip_revision)) {
  1456. if (sz[0] == 8) {
  1457. word[startword] = tmpw;
  1458. } else {
  1459. word[startword] &=
  1460. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1461. word[startword] |= tmpw << (off0 * 8);
  1462. }
  1463. if (sz[1] != 0) {
  1464. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1465. word[startword+1] |= tmpw >> (sz[0] * 8);
  1466. }
  1467. } else {
  1468. word[startword] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1469. word[startword] |= tmpw << (off0 * 8);
  1470. if (loop == 2) {
  1471. word[1] &= ~(~0ULL << (sz[1] * 8));
  1472. word[1] |= tmpw >> (sz[0] * 8);
  1473. }
  1474. }
  1475. /*
  1476. * don't lock here - write_wx gets the lock if each time
  1477. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1478. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1479. */
  1480. for (i = 0; i < loop; i++) {
  1481. temp = off8 + (i << shift_amount);
  1482. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1483. temp = 0;
  1484. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1485. temp = word[i * scale] & 0xffffffff;
  1486. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1487. temp = (word[i * scale] >> 32) & 0xffffffff;
  1488. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1489. if (QLA82XX_IS_REVISION_P3PLUS(ha->chip_revision)) {
  1490. temp = word[i*scale + 1] & 0xffffffff;
  1491. qla82xx_wr_32(ha, mem_crb +
  1492. MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
  1493. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1494. qla82xx_wr_32(ha, mem_crb +
  1495. MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
  1496. }
  1497. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1498. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1499. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1500. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1501. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1502. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1503. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1504. break;
  1505. }
  1506. if (j >= MAX_CTL_CHECK) {
  1507. if (printk_ratelimit())
  1508. dev_err(&ha->pdev->dev,
  1509. "failed to write through agent\n");
  1510. ret = -1;
  1511. break;
  1512. }
  1513. }
  1514. return ret;
  1515. }
  1516. static struct qla82xx_uri_table_desc *
  1517. qla82xx_get_table_desc(const u8 *unirom, int section)
  1518. {
  1519. uint32_t i;
  1520. struct qla82xx_uri_table_desc *directory =
  1521. (struct qla82xx_uri_table_desc *)&unirom[0];
  1522. __le32 offset;
  1523. __le32 tab_type;
  1524. __le32 entries = cpu_to_le32(directory->num_entries);
  1525. for (i = 0; i < entries; i++) {
  1526. offset = cpu_to_le32(directory->findex) +
  1527. (i * cpu_to_le32(directory->entry_size));
  1528. tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8));
  1529. if (tab_type == section)
  1530. return (struct qla82xx_uri_table_desc *)&unirom[offset];
  1531. }
  1532. return NULL;
  1533. }
  1534. static struct qla82xx_uri_data_desc *
  1535. qla82xx_get_data_desc(struct qla_hw_data *ha,
  1536. u32 section, u32 idx_offset)
  1537. {
  1538. const u8 *unirom = ha->hablob->fw->data;
  1539. int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset));
  1540. struct qla82xx_uri_table_desc *tab_desc = NULL;
  1541. __le32 offset;
  1542. tab_desc = qla82xx_get_table_desc(unirom, section);
  1543. if (!tab_desc)
  1544. return NULL;
  1545. offset = cpu_to_le32(tab_desc->findex) +
  1546. (cpu_to_le32(tab_desc->entry_size) * idx);
  1547. return (struct qla82xx_uri_data_desc *)&unirom[offset];
  1548. }
  1549. static u8 *
  1550. qla82xx_get_bootld_offset(struct qla_hw_data *ha)
  1551. {
  1552. u32 offset = BOOTLD_START;
  1553. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1554. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1555. uri_desc = qla82xx_get_data_desc(ha,
  1556. QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF);
  1557. if (uri_desc)
  1558. offset = cpu_to_le32(uri_desc->findex);
  1559. }
  1560. return (u8 *)&ha->hablob->fw->data[offset];
  1561. }
  1562. static __le32
  1563. qla82xx_get_fw_size(struct qla_hw_data *ha)
  1564. {
  1565. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1566. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1567. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1568. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1569. if (uri_desc)
  1570. return cpu_to_le32(uri_desc->size);
  1571. }
  1572. return cpu_to_le32(*(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET]);
  1573. }
  1574. static u8 *
  1575. qla82xx_get_fw_offs(struct qla_hw_data *ha)
  1576. {
  1577. u32 offset = IMAGE_START;
  1578. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1579. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1580. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1581. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1582. if (uri_desc)
  1583. offset = cpu_to_le32(uri_desc->findex);
  1584. }
  1585. return (u8 *)&ha->hablob->fw->data[offset];
  1586. }
  1587. /* PCI related functions */
  1588. char *
  1589. qla82xx_pci_info_str(struct scsi_qla_host *vha, char *str)
  1590. {
  1591. int pcie_reg;
  1592. struct qla_hw_data *ha = vha->hw;
  1593. char lwstr[6];
  1594. uint16_t lnk;
  1595. pcie_reg = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  1596. pci_read_config_word(ha->pdev, pcie_reg + PCI_EXP_LNKSTA, &lnk);
  1597. ha->link_width = (lnk >> 4) & 0x3f;
  1598. strcpy(str, "PCIe (");
  1599. strcat(str, "2.5Gb/s ");
  1600. snprintf(lwstr, sizeof(lwstr), "x%d)", ha->link_width);
  1601. strcat(str, lwstr);
  1602. return str;
  1603. }
  1604. int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
  1605. {
  1606. unsigned long val = 0;
  1607. u32 control;
  1608. switch (region) {
  1609. case 0:
  1610. val = 0;
  1611. break;
  1612. case 1:
  1613. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1614. val = control + QLA82XX_MSIX_TBL_SPACE;
  1615. break;
  1616. }
  1617. return val;
  1618. }
  1619. int qla82xx_pci_region_len(struct pci_dev *pdev, int region)
  1620. {
  1621. unsigned long val = 0;
  1622. u32 control;
  1623. switch (region) {
  1624. case 0:
  1625. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1626. val = control;
  1627. break;
  1628. case 1:
  1629. val = pci_resource_len(pdev, 0) -
  1630. qla82xx_pci_region_offset(pdev, 1);
  1631. break;
  1632. }
  1633. return val;
  1634. }
  1635. int
  1636. qla82xx_iospace_config(struct qla_hw_data *ha)
  1637. {
  1638. uint32_t len = 0;
  1639. if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
  1640. qla_printk(KERN_WARNING, ha,
  1641. "Failed to reserve selected regions (%s)\n",
  1642. pci_name(ha->pdev));
  1643. goto iospace_error_exit;
  1644. }
  1645. /* Use MMIO operations for all accesses. */
  1646. if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
  1647. qla_printk(KERN_ERR, ha,
  1648. "region #0 not an MMIO resource (%s), aborting\n",
  1649. pci_name(ha->pdev));
  1650. goto iospace_error_exit;
  1651. }
  1652. len = pci_resource_len(ha->pdev, 0);
  1653. ha->nx_pcibase =
  1654. (unsigned long)ioremap(pci_resource_start(ha->pdev, 0), len);
  1655. if (!ha->nx_pcibase) {
  1656. qla_printk(KERN_ERR, ha,
  1657. "cannot remap pcibase MMIO (%s), aborting\n",
  1658. pci_name(ha->pdev));
  1659. pci_release_regions(ha->pdev);
  1660. goto iospace_error_exit;
  1661. }
  1662. /* Mapping of IO base pointer */
  1663. ha->iobase = (device_reg_t __iomem *)((uint8_t *)ha->nx_pcibase +
  1664. 0xbc000 + (ha->pdev->devfn << 11));
  1665. if (!ql2xdbwr) {
  1666. ha->nxdb_wr_ptr =
  1667. (unsigned long)ioremap((pci_resource_start(ha->pdev, 4) +
  1668. (ha->pdev->devfn << 12)), 4);
  1669. if (!ha->nxdb_wr_ptr) {
  1670. qla_printk(KERN_ERR, ha,
  1671. "cannot remap MMIO (%s), aborting\n",
  1672. pci_name(ha->pdev));
  1673. pci_release_regions(ha->pdev);
  1674. goto iospace_error_exit;
  1675. }
  1676. /* Mapping of IO base pointer,
  1677. * door bell read and write pointer
  1678. */
  1679. ha->nxdb_rd_ptr = (uint8_t *) ha->nx_pcibase + (512 * 1024) +
  1680. (ha->pdev->devfn * 8);
  1681. } else {
  1682. ha->nxdb_wr_ptr = (ha->pdev->devfn == 6 ?
  1683. QLA82XX_CAMRAM_DB1 :
  1684. QLA82XX_CAMRAM_DB2);
  1685. }
  1686. ha->max_req_queues = ha->max_rsp_queues = 1;
  1687. ha->msix_count = ha->max_rsp_queues + 1;
  1688. return 0;
  1689. iospace_error_exit:
  1690. return -ENOMEM;
  1691. }
  1692. /* GS related functions */
  1693. /* Initialization related functions */
  1694. /**
  1695. * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
  1696. * @ha: HA context
  1697. *
  1698. * Returns 0 on success.
  1699. */
  1700. int
  1701. qla82xx_pci_config(scsi_qla_host_t *vha)
  1702. {
  1703. struct qla_hw_data *ha = vha->hw;
  1704. int ret;
  1705. pci_set_master(ha->pdev);
  1706. ret = pci_set_mwi(ha->pdev);
  1707. ha->chip_revision = ha->pdev->revision;
  1708. return 0;
  1709. }
  1710. /**
  1711. * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
  1712. * @ha: HA context
  1713. *
  1714. * Returns 0 on success.
  1715. */
  1716. void
  1717. qla82xx_reset_chip(scsi_qla_host_t *vha)
  1718. {
  1719. struct qla_hw_data *ha = vha->hw;
  1720. ha->isp_ops->disable_intrs(ha);
  1721. }
  1722. void qla82xx_config_rings(struct scsi_qla_host *vha)
  1723. {
  1724. struct qla_hw_data *ha = vha->hw;
  1725. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1726. struct init_cb_81xx *icb;
  1727. struct req_que *req = ha->req_q_map[0];
  1728. struct rsp_que *rsp = ha->rsp_q_map[0];
  1729. /* Setup ring parameters in initialization control block. */
  1730. icb = (struct init_cb_81xx *)ha->init_cb;
  1731. icb->request_q_outpointer = __constant_cpu_to_le16(0);
  1732. icb->response_q_inpointer = __constant_cpu_to_le16(0);
  1733. icb->request_q_length = cpu_to_le16(req->length);
  1734. icb->response_q_length = cpu_to_le16(rsp->length);
  1735. icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
  1736. icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
  1737. icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
  1738. icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
  1739. icb->version = 1;
  1740. icb->frame_payload_size = 2112;
  1741. icb->execution_throttle = 8;
  1742. icb->exchange_count = 128;
  1743. icb->login_retry_count = 8;
  1744. WRT_REG_DWORD((unsigned long __iomem *)&reg->req_q_out[0], 0);
  1745. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_in[0], 0);
  1746. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_out[0], 0);
  1747. }
  1748. void qla82xx_reset_adapter(struct scsi_qla_host *vha)
  1749. {
  1750. struct qla_hw_data *ha = vha->hw;
  1751. vha->flags.online = 0;
  1752. qla2x00_try_to_stop_firmware(vha);
  1753. ha->isp_ops->disable_intrs(ha);
  1754. }
  1755. int qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
  1756. {
  1757. u64 *ptr64;
  1758. u32 i, flashaddr, size;
  1759. __le64 data;
  1760. size = (IMAGE_START - BOOTLD_START) / 8;
  1761. ptr64 = (u64 *)qla82xx_get_bootld_offset(ha);
  1762. flashaddr = BOOTLD_START;
  1763. for (i = 0; i < size; i++) {
  1764. data = cpu_to_le64(ptr64[i]);
  1765. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1766. return -EIO;
  1767. flashaddr += 8;
  1768. }
  1769. flashaddr = FLASH_ADDR_START;
  1770. size = (__force u32)qla82xx_get_fw_size(ha) / 8;
  1771. ptr64 = (u64 *)qla82xx_get_fw_offs(ha);
  1772. for (i = 0; i < size; i++) {
  1773. data = cpu_to_le64(ptr64[i]);
  1774. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1775. return -EIO;
  1776. flashaddr += 8;
  1777. }
  1778. udelay(100);
  1779. /* Write a magic value to CAMRAM register
  1780. * at a specified offset to indicate
  1781. * that all data is written and
  1782. * ready for firmware to initialize.
  1783. */
  1784. qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC);
  1785. read_lock(&ha->hw_lock);
  1786. if (QLA82XX_IS_REVISION_P3PLUS(ha->chip_revision)) {
  1787. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1788. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1789. } else
  1790. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001d);
  1791. read_unlock(&ha->hw_lock);
  1792. return 0;
  1793. }
  1794. static int
  1795. qla82xx_set_product_offset(struct qla_hw_data *ha)
  1796. {
  1797. struct qla82xx_uri_table_desc *ptab_desc = NULL;
  1798. const uint8_t *unirom = ha->hablob->fw->data;
  1799. uint32_t i;
  1800. __le32 entries;
  1801. __le32 flags, file_chiprev, offset;
  1802. uint8_t chiprev = ha->chip_revision;
  1803. /* Hardcoding mn_present flag for P3P */
  1804. int mn_present = 0;
  1805. uint32_t flagbit;
  1806. ptab_desc = qla82xx_get_table_desc(unirom,
  1807. QLA82XX_URI_DIR_SECT_PRODUCT_TBL);
  1808. if (!ptab_desc)
  1809. return -1;
  1810. entries = cpu_to_le32(ptab_desc->num_entries);
  1811. for (i = 0; i < entries; i++) {
  1812. offset = cpu_to_le32(ptab_desc->findex) +
  1813. (i * cpu_to_le32(ptab_desc->entry_size));
  1814. flags = cpu_to_le32(*((int *)&unirom[offset] +
  1815. QLA82XX_URI_FLAGS_OFF));
  1816. file_chiprev = cpu_to_le32(*((int *)&unirom[offset] +
  1817. QLA82XX_URI_CHIP_REV_OFF));
  1818. flagbit = mn_present ? 1 : 2;
  1819. if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) {
  1820. ha->file_prd_off = offset;
  1821. return 0;
  1822. }
  1823. }
  1824. return -1;
  1825. }
  1826. int
  1827. qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type)
  1828. {
  1829. __le32 val;
  1830. uint32_t min_size;
  1831. struct qla_hw_data *ha = vha->hw;
  1832. const struct firmware *fw = ha->hablob->fw;
  1833. ha->fw_type = fw_type;
  1834. if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1835. if (qla82xx_set_product_offset(ha))
  1836. return -EINVAL;
  1837. min_size = QLA82XX_URI_FW_MIN_SIZE;
  1838. } else {
  1839. val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]);
  1840. if ((__force u32)val != QLA82XX_BDINFO_MAGIC)
  1841. return -EINVAL;
  1842. min_size = QLA82XX_FW_MIN_SIZE;
  1843. }
  1844. if (fw->size < min_size)
  1845. return -EINVAL;
  1846. return 0;
  1847. }
  1848. int qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
  1849. {
  1850. u32 val = 0;
  1851. int retries = 60;
  1852. do {
  1853. read_lock(&ha->hw_lock);
  1854. val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1855. read_unlock(&ha->hw_lock);
  1856. switch (val) {
  1857. case PHAN_INITIALIZE_COMPLETE:
  1858. case PHAN_INITIALIZE_ACK:
  1859. return QLA_SUCCESS;
  1860. case PHAN_INITIALIZE_FAILED:
  1861. break;
  1862. default:
  1863. break;
  1864. }
  1865. qla_printk(KERN_WARNING, ha,
  1866. "CRB_CMDPEG_STATE: 0x%x and retries: 0x%x\n",
  1867. val, retries);
  1868. msleep(500);
  1869. } while (--retries);
  1870. qla_printk(KERN_INFO, ha,
  1871. "Cmd Peg initialization failed: 0x%x.\n", val);
  1872. qla82xx_check_for_bad_spd(ha);
  1873. val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1874. read_lock(&ha->hw_lock);
  1875. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  1876. read_unlock(&ha->hw_lock);
  1877. return QLA_FUNCTION_FAILED;
  1878. }
  1879. int qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
  1880. {
  1881. u32 val = 0;
  1882. int retries = 60;
  1883. do {
  1884. read_lock(&ha->hw_lock);
  1885. val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1886. read_unlock(&ha->hw_lock);
  1887. switch (val) {
  1888. case PHAN_INITIALIZE_COMPLETE:
  1889. case PHAN_INITIALIZE_ACK:
  1890. return QLA_SUCCESS;
  1891. case PHAN_INITIALIZE_FAILED:
  1892. break;
  1893. default:
  1894. break;
  1895. }
  1896. qla_printk(KERN_WARNING, ha,
  1897. "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x\n",
  1898. val, retries);
  1899. msleep(500);
  1900. } while (--retries);
  1901. qla_printk(KERN_INFO, ha,
  1902. "Rcv Peg initialization failed: 0x%x.\n", val);
  1903. read_lock(&ha->hw_lock);
  1904. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
  1905. read_unlock(&ha->hw_lock);
  1906. return QLA_FUNCTION_FAILED;
  1907. }
  1908. /* ISR related functions */
  1909. uint32_t qla82xx_isr_int_target_mask_enable[8] = {
  1910. ISR_INT_TARGET_MASK, ISR_INT_TARGET_MASK_F1,
  1911. ISR_INT_TARGET_MASK_F2, ISR_INT_TARGET_MASK_F3,
  1912. ISR_INT_TARGET_MASK_F4, ISR_INT_TARGET_MASK_F5,
  1913. ISR_INT_TARGET_MASK_F7, ISR_INT_TARGET_MASK_F7
  1914. };
  1915. uint32_t qla82xx_isr_int_target_status[8] = {
  1916. ISR_INT_TARGET_STATUS, ISR_INT_TARGET_STATUS_F1,
  1917. ISR_INT_TARGET_STATUS_F2, ISR_INT_TARGET_STATUS_F3,
  1918. ISR_INT_TARGET_STATUS_F4, ISR_INT_TARGET_STATUS_F5,
  1919. ISR_INT_TARGET_STATUS_F7, ISR_INT_TARGET_STATUS_F7
  1920. };
  1921. static struct qla82xx_legacy_intr_set legacy_intr[] = \
  1922. QLA82XX_LEGACY_INTR_CONFIG;
  1923. /*
  1924. * qla82xx_mbx_completion() - Process mailbox command completions.
  1925. * @ha: SCSI driver HA context
  1926. * @mb0: Mailbox0 register
  1927. */
  1928. void
  1929. qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  1930. {
  1931. uint16_t cnt;
  1932. uint16_t __iomem *wptr;
  1933. struct qla_hw_data *ha = vha->hw;
  1934. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1935. wptr = (uint16_t __iomem *)&reg->mailbox_out[1];
  1936. /* Load return mailbox registers. */
  1937. ha->flags.mbox_int = 1;
  1938. ha->mailbox_out[0] = mb0;
  1939. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  1940. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  1941. wptr++;
  1942. }
  1943. if (ha->mcp) {
  1944. DEBUG3_11(printk(KERN_INFO "%s(%ld): "
  1945. "Got mailbox completion. cmd=%x.\n",
  1946. __func__, vha->host_no, ha->mcp->mb[0]));
  1947. } else {
  1948. qla_printk(KERN_INFO, ha,
  1949. "%s(%ld): MBX pointer ERROR!\n",
  1950. __func__, vha->host_no);
  1951. }
  1952. }
  1953. /*
  1954. * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
  1955. * @irq:
  1956. * @dev_id: SCSI driver HA context
  1957. * @regs:
  1958. *
  1959. * Called by system whenever the host adapter generates an interrupt.
  1960. *
  1961. * Returns handled flag.
  1962. */
  1963. irqreturn_t
  1964. qla82xx_intr_handler(int irq, void *dev_id)
  1965. {
  1966. scsi_qla_host_t *vha;
  1967. struct qla_hw_data *ha;
  1968. struct rsp_que *rsp;
  1969. struct device_reg_82xx __iomem *reg;
  1970. int status = 0, status1 = 0;
  1971. unsigned long flags;
  1972. unsigned long iter;
  1973. uint32_t stat;
  1974. uint16_t mb[4];
  1975. rsp = (struct rsp_que *) dev_id;
  1976. if (!rsp) {
  1977. printk(KERN_INFO
  1978. "%s(): NULL response queue pointer\n", __func__);
  1979. return IRQ_NONE;
  1980. }
  1981. ha = rsp->hw;
  1982. if (!ha->flags.msi_enabled) {
  1983. status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1984. if (!(status & ha->nx_legacy_intr.int_vec_bit))
  1985. return IRQ_NONE;
  1986. status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
  1987. if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
  1988. return IRQ_NONE;
  1989. }
  1990. /* clear the interrupt */
  1991. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
  1992. /* read twice to ensure write is flushed */
  1993. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1994. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1995. reg = &ha->iobase->isp82;
  1996. spin_lock_irqsave(&ha->hardware_lock, flags);
  1997. vha = pci_get_drvdata(ha->pdev);
  1998. for (iter = 1; iter--; ) {
  1999. if (RD_REG_DWORD(&reg->host_int)) {
  2000. stat = RD_REG_DWORD(&reg->host_status);
  2001. if ((stat & HSRX_RISC_INT) == 0)
  2002. break;
  2003. switch (stat & 0xff) {
  2004. case 0x1:
  2005. case 0x2:
  2006. case 0x10:
  2007. case 0x11:
  2008. qla82xx_mbx_completion(vha, MSW(stat));
  2009. status |= MBX_INTERRUPT;
  2010. break;
  2011. case 0x12:
  2012. mb[0] = MSW(stat);
  2013. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  2014. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  2015. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  2016. qla2x00_async_event(vha, rsp, mb);
  2017. break;
  2018. case 0x13:
  2019. qla24xx_process_response_queue(vha, rsp);
  2020. break;
  2021. default:
  2022. DEBUG2(printk("scsi(%ld): "
  2023. " Unrecognized interrupt type (%d).\n",
  2024. vha->host_no, stat & 0xff));
  2025. break;
  2026. }
  2027. }
  2028. WRT_REG_DWORD(&reg->host_int, 0);
  2029. }
  2030. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2031. if (!ha->flags.msi_enabled)
  2032. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  2033. #ifdef QL_DEBUG_LEVEL_17
  2034. if (!irq && ha->flags.eeh_busy)
  2035. qla_printk(KERN_WARNING, ha,
  2036. "isr: status %x, cmd_flags %lx, mbox_int %x, stat %x\n",
  2037. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  2038. #endif
  2039. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  2040. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  2041. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  2042. complete(&ha->mbx_intr_comp);
  2043. }
  2044. return IRQ_HANDLED;
  2045. }
  2046. irqreturn_t
  2047. qla82xx_msix_default(int irq, void *dev_id)
  2048. {
  2049. scsi_qla_host_t *vha;
  2050. struct qla_hw_data *ha;
  2051. struct rsp_que *rsp;
  2052. struct device_reg_82xx __iomem *reg;
  2053. int status = 0;
  2054. unsigned long flags;
  2055. uint32_t stat;
  2056. uint16_t mb[4];
  2057. rsp = (struct rsp_que *) dev_id;
  2058. if (!rsp) {
  2059. printk(KERN_INFO
  2060. "%s(): NULL response queue pointer\n", __func__);
  2061. return IRQ_NONE;
  2062. }
  2063. ha = rsp->hw;
  2064. reg = &ha->iobase->isp82;
  2065. spin_lock_irqsave(&ha->hardware_lock, flags);
  2066. vha = pci_get_drvdata(ha->pdev);
  2067. do {
  2068. if (RD_REG_DWORD(&reg->host_int)) {
  2069. stat = RD_REG_DWORD(&reg->host_status);
  2070. if ((stat & HSRX_RISC_INT) == 0)
  2071. break;
  2072. switch (stat & 0xff) {
  2073. case 0x1:
  2074. case 0x2:
  2075. case 0x10:
  2076. case 0x11:
  2077. qla82xx_mbx_completion(vha, MSW(stat));
  2078. status |= MBX_INTERRUPT;
  2079. break;
  2080. case 0x12:
  2081. mb[0] = MSW(stat);
  2082. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  2083. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  2084. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  2085. qla2x00_async_event(vha, rsp, mb);
  2086. break;
  2087. case 0x13:
  2088. qla24xx_process_response_queue(vha, rsp);
  2089. break;
  2090. default:
  2091. DEBUG2(printk("scsi(%ld): "
  2092. " Unrecognized interrupt type (%d).\n",
  2093. vha->host_no, stat & 0xff));
  2094. break;
  2095. }
  2096. }
  2097. WRT_REG_DWORD(&reg->host_int, 0);
  2098. } while (0);
  2099. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2100. #ifdef QL_DEBUG_LEVEL_17
  2101. if (!irq && ha->flags.eeh_busy)
  2102. qla_printk(KERN_WARNING, ha,
  2103. "isr: status %x, cmd_flags %lx, mbox_int %x, stat %x\n",
  2104. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  2105. #endif
  2106. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  2107. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  2108. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  2109. complete(&ha->mbx_intr_comp);
  2110. }
  2111. return IRQ_HANDLED;
  2112. }
  2113. irqreturn_t
  2114. qla82xx_msix_rsp_q(int irq, void *dev_id)
  2115. {
  2116. scsi_qla_host_t *vha;
  2117. struct qla_hw_data *ha;
  2118. struct rsp_que *rsp;
  2119. struct device_reg_82xx __iomem *reg;
  2120. rsp = (struct rsp_que *) dev_id;
  2121. if (!rsp) {
  2122. printk(KERN_INFO
  2123. "%s(): NULL response queue pointer\n", __func__);
  2124. return IRQ_NONE;
  2125. }
  2126. ha = rsp->hw;
  2127. reg = &ha->iobase->isp82;
  2128. spin_lock_irq(&ha->hardware_lock);
  2129. vha = pci_get_drvdata(ha->pdev);
  2130. qla24xx_process_response_queue(vha, rsp);
  2131. WRT_REG_DWORD(&reg->host_int, 0);
  2132. spin_unlock_irq(&ha->hardware_lock);
  2133. return IRQ_HANDLED;
  2134. }
  2135. void
  2136. qla82xx_poll(int irq, void *dev_id)
  2137. {
  2138. scsi_qla_host_t *vha;
  2139. struct qla_hw_data *ha;
  2140. struct rsp_que *rsp;
  2141. struct device_reg_82xx __iomem *reg;
  2142. int status = 0;
  2143. uint32_t stat;
  2144. uint16_t mb[4];
  2145. unsigned long flags;
  2146. rsp = (struct rsp_que *) dev_id;
  2147. if (!rsp) {
  2148. printk(KERN_INFO
  2149. "%s(): NULL response queue pointer\n", __func__);
  2150. return;
  2151. }
  2152. ha = rsp->hw;
  2153. reg = &ha->iobase->isp82;
  2154. spin_lock_irqsave(&ha->hardware_lock, flags);
  2155. vha = pci_get_drvdata(ha->pdev);
  2156. if (RD_REG_DWORD(&reg->host_int)) {
  2157. stat = RD_REG_DWORD(&reg->host_status);
  2158. switch (stat & 0xff) {
  2159. case 0x1:
  2160. case 0x2:
  2161. case 0x10:
  2162. case 0x11:
  2163. qla82xx_mbx_completion(vha, MSW(stat));
  2164. status |= MBX_INTERRUPT;
  2165. break;
  2166. case 0x12:
  2167. mb[0] = MSW(stat);
  2168. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  2169. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  2170. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  2171. qla2x00_async_event(vha, rsp, mb);
  2172. break;
  2173. case 0x13:
  2174. qla24xx_process_response_queue(vha, rsp);
  2175. break;
  2176. default:
  2177. DEBUG2(printk("scsi(%ld): Unrecognized interrupt type "
  2178. "(%d).\n",
  2179. vha->host_no, stat & 0xff));
  2180. break;
  2181. }
  2182. }
  2183. WRT_REG_DWORD(&reg->host_int, 0);
  2184. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2185. }
  2186. void
  2187. qla82xx_enable_intrs(struct qla_hw_data *ha)
  2188. {
  2189. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2190. qla82xx_mbx_intr_enable(vha);
  2191. spin_lock_irq(&ha->hardware_lock);
  2192. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  2193. spin_unlock_irq(&ha->hardware_lock);
  2194. ha->interrupts_on = 1;
  2195. }
  2196. void
  2197. qla82xx_disable_intrs(struct qla_hw_data *ha)
  2198. {
  2199. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2200. qla82xx_mbx_intr_disable(vha);
  2201. spin_lock_irq(&ha->hardware_lock);
  2202. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  2203. spin_unlock_irq(&ha->hardware_lock);
  2204. ha->interrupts_on = 0;
  2205. }
  2206. void qla82xx_init_flags(struct qla_hw_data *ha)
  2207. {
  2208. struct qla82xx_legacy_intr_set *nx_legacy_intr;
  2209. /* ISP 8021 initializations */
  2210. rwlock_init(&ha->hw_lock);
  2211. ha->qdr_sn_window = -1;
  2212. ha->ddr_mn_window = -1;
  2213. ha->curr_window = 255;
  2214. ha->portnum = PCI_FUNC(ha->pdev->devfn);
  2215. nx_legacy_intr = &legacy_intr[ha->portnum];
  2216. ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
  2217. ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
  2218. ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
  2219. ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
  2220. }
  2221. static inline void
  2222. qla82xx_set_drv_active(scsi_qla_host_t *vha)
  2223. {
  2224. uint32_t drv_active;
  2225. struct qla_hw_data *ha = vha->hw;
  2226. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2227. /* If reset value is all FF's, initialize DRV_ACTIVE */
  2228. if (drv_active == 0xffffffff) {
  2229. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, 0);
  2230. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2231. }
  2232. drv_active |= (1 << (ha->portnum * 4));
  2233. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2234. }
  2235. inline void
  2236. qla82xx_clear_drv_active(struct qla_hw_data *ha)
  2237. {
  2238. uint32_t drv_active;
  2239. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2240. drv_active &= ~(1 << (ha->portnum * 4));
  2241. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2242. }
  2243. static inline int
  2244. qla82xx_need_reset(struct qla_hw_data *ha)
  2245. {
  2246. uint32_t drv_state;
  2247. int rval;
  2248. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2249. rval = drv_state & (1 << (ha->portnum * 4));
  2250. return rval;
  2251. }
  2252. static inline void
  2253. qla82xx_set_rst_ready(struct qla_hw_data *ha)
  2254. {
  2255. uint32_t drv_state;
  2256. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2257. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2258. /* If reset value is all FF's, initialize DRV_STATE */
  2259. if (drv_state == 0xffffffff) {
  2260. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, 0);
  2261. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2262. }
  2263. drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2264. qla_printk(KERN_INFO, ha,
  2265. "%s(%ld):drv_state = 0x%x\n",
  2266. __func__, vha->host_no, drv_state);
  2267. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2268. }
  2269. static inline void
  2270. qla82xx_clear_rst_ready(struct qla_hw_data *ha)
  2271. {
  2272. uint32_t drv_state;
  2273. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2274. drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2275. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2276. }
  2277. static inline void
  2278. qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
  2279. {
  2280. uint32_t qsnt_state;
  2281. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2282. qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2283. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2284. }
  2285. int qla82xx_load_fw(scsi_qla_host_t *vha)
  2286. {
  2287. int rst;
  2288. struct fw_blob *blob;
  2289. struct qla_hw_data *ha = vha->hw;
  2290. /* Put both the PEG CMD and RCV PEG to default state
  2291. * of 0 before resetting the hardware
  2292. */
  2293. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  2294. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  2295. if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
  2296. qla_printk(KERN_ERR, ha,
  2297. "%s: Error during CRB Initialization\n", __func__);
  2298. return QLA_FUNCTION_FAILED;
  2299. }
  2300. udelay(500);
  2301. /* Bring QM and CAMRAM out of reset */
  2302. rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  2303. rst &= ~((1 << 28) | (1 << 24));
  2304. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  2305. /*
  2306. * FW Load priority:
  2307. * 1) Operational firmware residing in flash.
  2308. * 2) Firmware via request-firmware interface (.bin file).
  2309. */
  2310. if (ql2xfwloadbin == 2)
  2311. goto try_blob_fw;
  2312. qla_printk(KERN_INFO, ha,
  2313. "Attempting to load firmware from flash\n");
  2314. if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
  2315. qla_printk(KERN_ERR, ha,
  2316. "Firmware loaded successfully from flash\n");
  2317. return QLA_SUCCESS;
  2318. }
  2319. try_blob_fw:
  2320. qla_printk(KERN_INFO, ha,
  2321. "Attempting to load firmware from blob\n");
  2322. /* Load firmware blob. */
  2323. blob = ha->hablob = qla2x00_request_firmware(vha);
  2324. if (!blob) {
  2325. qla_printk(KERN_ERR, ha,
  2326. "Firmware image not present.\n");
  2327. goto fw_load_failed;
  2328. }
  2329. /* Validating firmware blob */
  2330. if (qla82xx_validate_firmware_blob(vha,
  2331. QLA82XX_FLASH_ROMIMAGE)) {
  2332. /* Fallback to URI format */
  2333. if (qla82xx_validate_firmware_blob(vha,
  2334. QLA82XX_UNIFIED_ROMIMAGE)) {
  2335. qla_printk(KERN_ERR, ha,
  2336. "No valid firmware image found!!!");
  2337. return QLA_FUNCTION_FAILED;
  2338. }
  2339. }
  2340. if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
  2341. qla_printk(KERN_ERR, ha,
  2342. "%s: Firmware loaded successfully "
  2343. " from binary blob\n", __func__);
  2344. return QLA_SUCCESS;
  2345. } else {
  2346. qla_printk(KERN_ERR, ha,
  2347. "Firmware load failed from binary blob\n");
  2348. blob->fw = NULL;
  2349. blob = NULL;
  2350. goto fw_load_failed;
  2351. }
  2352. return QLA_SUCCESS;
  2353. fw_load_failed:
  2354. return QLA_FUNCTION_FAILED;
  2355. }
  2356. static int
  2357. qla82xx_start_firmware(scsi_qla_host_t *vha)
  2358. {
  2359. int pcie_cap;
  2360. uint16_t lnk;
  2361. struct qla_hw_data *ha = vha->hw;
  2362. /* scrub dma mask expansion register */
  2363. qla82xx_wr_32(ha, CRB_DMA_SHIFT, 0x55555555);
  2364. /* Overwrite stale initialization register values */
  2365. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  2366. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  2367. if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
  2368. qla_printk(KERN_INFO, ha,
  2369. "%s: Error trying to start fw!\n", __func__);
  2370. return QLA_FUNCTION_FAILED;
  2371. }
  2372. /* Handshake with the card before we register the devices. */
  2373. if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
  2374. qla_printk(KERN_INFO, ha,
  2375. "%s: Error during card handshake!\n", __func__);
  2376. return QLA_FUNCTION_FAILED;
  2377. }
  2378. /* Negotiated Link width */
  2379. pcie_cap = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  2380. pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk);
  2381. ha->link_width = (lnk >> 4) & 0x3f;
  2382. /* Synchronize with Receive peg */
  2383. return qla82xx_check_rcvpeg_state(ha);
  2384. }
  2385. static inline int
  2386. qla2xx_build_scsi_type_6_iocbs(srb_t *sp, struct cmd_type_6 *cmd_pkt,
  2387. uint16_t tot_dsds)
  2388. {
  2389. uint32_t *cur_dsd = NULL;
  2390. scsi_qla_host_t *vha;
  2391. struct qla_hw_data *ha;
  2392. struct scsi_cmnd *cmd;
  2393. struct scatterlist *cur_seg;
  2394. uint32_t *dsd_seg;
  2395. void *next_dsd;
  2396. uint8_t avail_dsds;
  2397. uint8_t first_iocb = 1;
  2398. uint32_t dsd_list_len;
  2399. struct dsd_dma *dsd_ptr;
  2400. struct ct6_dsd *ctx;
  2401. cmd = sp->cmd;
  2402. /* Update entry type to indicate Command Type 3 IOCB */
  2403. *((uint32_t *)(&cmd_pkt->entry_type)) =
  2404. __constant_cpu_to_le32(COMMAND_TYPE_6);
  2405. /* No data transfer */
  2406. if (!scsi_bufflen(cmd) || cmd->sc_data_direction == DMA_NONE) {
  2407. cmd_pkt->byte_count = __constant_cpu_to_le32(0);
  2408. return 0;
  2409. }
  2410. vha = sp->fcport->vha;
  2411. ha = vha->hw;
  2412. /* Set transfer direction */
  2413. if (cmd->sc_data_direction == DMA_TO_DEVICE) {
  2414. cmd_pkt->control_flags =
  2415. __constant_cpu_to_le16(CF_WRITE_DATA);
  2416. ha->qla_stats.output_bytes += scsi_bufflen(cmd);
  2417. } else if (cmd->sc_data_direction == DMA_FROM_DEVICE) {
  2418. cmd_pkt->control_flags =
  2419. __constant_cpu_to_le16(CF_READ_DATA);
  2420. ha->qla_stats.input_bytes += scsi_bufflen(cmd);
  2421. }
  2422. cur_seg = scsi_sglist(cmd);
  2423. ctx = sp->ctx;
  2424. while (tot_dsds) {
  2425. avail_dsds = (tot_dsds > QLA_DSDS_PER_IOCB) ?
  2426. QLA_DSDS_PER_IOCB : tot_dsds;
  2427. tot_dsds -= avail_dsds;
  2428. dsd_list_len = (avail_dsds + 1) * QLA_DSD_SIZE;
  2429. dsd_ptr = list_first_entry(&ha->gbl_dsd_list,
  2430. struct dsd_dma, list);
  2431. next_dsd = dsd_ptr->dsd_addr;
  2432. list_del(&dsd_ptr->list);
  2433. ha->gbl_dsd_avail--;
  2434. list_add_tail(&dsd_ptr->list, &ctx->dsd_list);
  2435. ctx->dsd_use_cnt++;
  2436. ha->gbl_dsd_inuse++;
  2437. if (first_iocb) {
  2438. first_iocb = 0;
  2439. dsd_seg = (uint32_t *)&cmd_pkt->fcp_data_dseg_address;
  2440. *dsd_seg++ = cpu_to_le32(LSD(dsd_ptr->dsd_list_dma));
  2441. *dsd_seg++ = cpu_to_le32(MSD(dsd_ptr->dsd_list_dma));
  2442. *dsd_seg++ = dsd_list_len;
  2443. } else {
  2444. *cur_dsd++ = cpu_to_le32(LSD(dsd_ptr->dsd_list_dma));
  2445. *cur_dsd++ = cpu_to_le32(MSD(dsd_ptr->dsd_list_dma));
  2446. *cur_dsd++ = dsd_list_len;
  2447. }
  2448. cur_dsd = (uint32_t *)next_dsd;
  2449. while (avail_dsds) {
  2450. dma_addr_t sle_dma;
  2451. sle_dma = sg_dma_address(cur_seg);
  2452. *cur_dsd++ = cpu_to_le32(LSD(sle_dma));
  2453. *cur_dsd++ = cpu_to_le32(MSD(sle_dma));
  2454. *cur_dsd++ = cpu_to_le32(sg_dma_len(cur_seg));
  2455. cur_seg++;
  2456. avail_dsds--;
  2457. }
  2458. }
  2459. /* Null termination */
  2460. *cur_dsd++ = 0;
  2461. *cur_dsd++ = 0;
  2462. *cur_dsd++ = 0;
  2463. cmd_pkt->control_flags |= CF_DATA_SEG_DESCR_ENABLE;
  2464. return 0;
  2465. }
  2466. /*
  2467. * qla82xx_calc_dsd_lists() - Determine number of DSD list required
  2468. * for Command Type 6.
  2469. *
  2470. * @dsds: number of data segment decriptors needed
  2471. *
  2472. * Returns the number of dsd list needed to store @dsds.
  2473. */
  2474. inline uint16_t
  2475. qla82xx_calc_dsd_lists(uint16_t dsds)
  2476. {
  2477. uint16_t dsd_lists = 0;
  2478. dsd_lists = (dsds/QLA_DSDS_PER_IOCB);
  2479. if (dsds % QLA_DSDS_PER_IOCB)
  2480. dsd_lists++;
  2481. return dsd_lists;
  2482. }
  2483. /*
  2484. * qla82xx_start_scsi() - Send a SCSI command to the ISP
  2485. * @sp: command to send to the ISP
  2486. *
  2487. * Returns non-zero if a failure occured, else zero.
  2488. */
  2489. int
  2490. qla82xx_start_scsi(srb_t *sp)
  2491. {
  2492. int ret, nseg;
  2493. unsigned long flags;
  2494. struct scsi_cmnd *cmd;
  2495. uint32_t *clr_ptr;
  2496. uint32_t index;
  2497. uint32_t handle;
  2498. uint16_t cnt;
  2499. uint16_t req_cnt;
  2500. uint16_t tot_dsds;
  2501. struct device_reg_82xx __iomem *reg;
  2502. uint32_t dbval;
  2503. uint32_t *fcp_dl;
  2504. uint8_t additional_cdb_len;
  2505. struct ct6_dsd *ctx;
  2506. struct scsi_qla_host *vha = sp->fcport->vha;
  2507. struct qla_hw_data *ha = vha->hw;
  2508. struct req_que *req = NULL;
  2509. struct rsp_que *rsp = NULL;
  2510. /* Setup device pointers. */
  2511. ret = 0;
  2512. reg = &ha->iobase->isp82;
  2513. cmd = sp->cmd;
  2514. req = vha->req;
  2515. rsp = ha->rsp_q_map[0];
  2516. /* So we know we haven't pci_map'ed anything yet */
  2517. tot_dsds = 0;
  2518. dbval = 0x04 | (ha->portnum << 5);
  2519. /* Send marker if required */
  2520. if (vha->marker_needed != 0) {
  2521. if (qla2x00_marker(vha, req,
  2522. rsp, 0, 0, MK_SYNC_ALL) != QLA_SUCCESS)
  2523. return QLA_FUNCTION_FAILED;
  2524. vha->marker_needed = 0;
  2525. }
  2526. /* Acquire ring specific lock */
  2527. spin_lock_irqsave(&ha->hardware_lock, flags);
  2528. /* Check for room in outstanding command list. */
  2529. handle = req->current_outstanding_cmd;
  2530. for (index = 1; index < MAX_OUTSTANDING_COMMANDS; index++) {
  2531. handle++;
  2532. if (handle == MAX_OUTSTANDING_COMMANDS)
  2533. handle = 1;
  2534. if (!req->outstanding_cmds[handle])
  2535. break;
  2536. }
  2537. if (index == MAX_OUTSTANDING_COMMANDS)
  2538. goto queuing_error;
  2539. /* Map the sg table so we have an accurate count of sg entries needed */
  2540. if (scsi_sg_count(cmd)) {
  2541. nseg = dma_map_sg(&ha->pdev->dev, scsi_sglist(cmd),
  2542. scsi_sg_count(cmd), cmd->sc_data_direction);
  2543. if (unlikely(!nseg))
  2544. goto queuing_error;
  2545. } else
  2546. nseg = 0;
  2547. tot_dsds = nseg;
  2548. if (tot_dsds > ql2xshiftctondsd) {
  2549. struct cmd_type_6 *cmd_pkt;
  2550. uint16_t more_dsd_lists = 0;
  2551. struct dsd_dma *dsd_ptr;
  2552. uint16_t i;
  2553. more_dsd_lists = qla82xx_calc_dsd_lists(tot_dsds);
  2554. if ((more_dsd_lists + ha->gbl_dsd_inuse) >= NUM_DSD_CHAIN)
  2555. goto queuing_error;
  2556. if (more_dsd_lists <= ha->gbl_dsd_avail)
  2557. goto sufficient_dsds;
  2558. else
  2559. more_dsd_lists -= ha->gbl_dsd_avail;
  2560. for (i = 0; i < more_dsd_lists; i++) {
  2561. dsd_ptr = kzalloc(sizeof(struct dsd_dma), GFP_ATOMIC);
  2562. if (!dsd_ptr)
  2563. goto queuing_error;
  2564. dsd_ptr->dsd_addr = dma_pool_alloc(ha->dl_dma_pool,
  2565. GFP_ATOMIC, &dsd_ptr->dsd_list_dma);
  2566. if (!dsd_ptr->dsd_addr) {
  2567. kfree(dsd_ptr);
  2568. goto queuing_error;
  2569. }
  2570. list_add_tail(&dsd_ptr->list, &ha->gbl_dsd_list);
  2571. ha->gbl_dsd_avail++;
  2572. }
  2573. sufficient_dsds:
  2574. req_cnt = 1;
  2575. ctx = sp->ctx = mempool_alloc(ha->ctx_mempool, GFP_ATOMIC);
  2576. if (!sp->ctx) {
  2577. DEBUG(printk(KERN_INFO
  2578. "%s(%ld): failed to allocate"
  2579. " ctx.\n", __func__, vha->host_no));
  2580. goto queuing_error;
  2581. }
  2582. memset(ctx, 0, sizeof(struct ct6_dsd));
  2583. ctx->fcp_cmnd = dma_pool_alloc(ha->fcp_cmnd_dma_pool,
  2584. GFP_ATOMIC, &ctx->fcp_cmnd_dma);
  2585. if (!ctx->fcp_cmnd) {
  2586. DEBUG2_3(printk("%s(%ld): failed to allocate"
  2587. " fcp_cmnd.\n", __func__, vha->host_no));
  2588. goto queuing_error_fcp_cmnd;
  2589. }
  2590. /* Initialize the DSD list and dma handle */
  2591. INIT_LIST_HEAD(&ctx->dsd_list);
  2592. ctx->dsd_use_cnt = 0;
  2593. if (cmd->cmd_len > 16) {
  2594. additional_cdb_len = cmd->cmd_len - 16;
  2595. if ((cmd->cmd_len % 4) != 0) {
  2596. /* SCSI command bigger than 16 bytes must be
  2597. * multiple of 4
  2598. */
  2599. goto queuing_error_fcp_cmnd;
  2600. }
  2601. ctx->fcp_cmnd_len = 12 + cmd->cmd_len + 4;
  2602. } else {
  2603. additional_cdb_len = 0;
  2604. ctx->fcp_cmnd_len = 12 + 16 + 4;
  2605. }
  2606. cmd_pkt = (struct cmd_type_6 *)req->ring_ptr;
  2607. cmd_pkt->handle = MAKE_HANDLE(req->id, handle);
  2608. /* Zero out remaining portion of packet. */
  2609. /* tagged queuing modifier -- default is TSK_SIMPLE (0). */
  2610. clr_ptr = (uint32_t *)cmd_pkt + 2;
  2611. memset(clr_ptr, 0, REQUEST_ENTRY_SIZE - 8);
  2612. cmd_pkt->dseg_count = cpu_to_le16(tot_dsds);
  2613. /* Set NPORT-ID and LUN number*/
  2614. cmd_pkt->nport_handle = cpu_to_le16(sp->fcport->loop_id);
  2615. cmd_pkt->port_id[0] = sp->fcport->d_id.b.al_pa;
  2616. cmd_pkt->port_id[1] = sp->fcport->d_id.b.area;
  2617. cmd_pkt->port_id[2] = sp->fcport->d_id.b.domain;
  2618. cmd_pkt->vp_index = sp->fcport->vp_idx;
  2619. /* Build IOCB segments */
  2620. if (qla2xx_build_scsi_type_6_iocbs(sp, cmd_pkt, tot_dsds))
  2621. goto queuing_error_fcp_cmnd;
  2622. int_to_scsilun(sp->cmd->device->lun, &cmd_pkt->lun);
  2623. /* build FCP_CMND IU */
  2624. memset(ctx->fcp_cmnd, 0, sizeof(struct fcp_cmnd));
  2625. int_to_scsilun(sp->cmd->device->lun, &ctx->fcp_cmnd->lun);
  2626. ctx->fcp_cmnd->additional_cdb_len = additional_cdb_len;
  2627. if (cmd->sc_data_direction == DMA_TO_DEVICE)
  2628. ctx->fcp_cmnd->additional_cdb_len |= 1;
  2629. else if (cmd->sc_data_direction == DMA_FROM_DEVICE)
  2630. ctx->fcp_cmnd->additional_cdb_len |= 2;
  2631. memcpy(ctx->fcp_cmnd->cdb, cmd->cmnd, cmd->cmd_len);
  2632. fcp_dl = (uint32_t *)(ctx->fcp_cmnd->cdb + 16 +
  2633. additional_cdb_len);
  2634. *fcp_dl = htonl((uint32_t)scsi_bufflen(cmd));
  2635. cmd_pkt->fcp_cmnd_dseg_len = cpu_to_le16(ctx->fcp_cmnd_len);
  2636. cmd_pkt->fcp_cmnd_dseg_address[0] =
  2637. cpu_to_le32(LSD(ctx->fcp_cmnd_dma));
  2638. cmd_pkt->fcp_cmnd_dseg_address[1] =
  2639. cpu_to_le32(MSD(ctx->fcp_cmnd_dma));
  2640. sp->flags |= SRB_FCP_CMND_DMA_VALID;
  2641. cmd_pkt->byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
  2642. /* Set total data segment count. */
  2643. cmd_pkt->entry_count = (uint8_t)req_cnt;
  2644. /* Specify response queue number where
  2645. * completion should happen
  2646. */
  2647. cmd_pkt->entry_status = (uint8_t) rsp->id;
  2648. } else {
  2649. struct cmd_type_7 *cmd_pkt;
  2650. req_cnt = qla24xx_calc_iocbs(tot_dsds);
  2651. if (req->cnt < (req_cnt + 2)) {
  2652. cnt = (uint16_t)RD_REG_DWORD_RELAXED(
  2653. &reg->req_q_out[0]);
  2654. if (req->ring_index < cnt)
  2655. req->cnt = cnt - req->ring_index;
  2656. else
  2657. req->cnt = req->length -
  2658. (req->ring_index - cnt);
  2659. }
  2660. if (req->cnt < (req_cnt + 2))
  2661. goto queuing_error;
  2662. cmd_pkt = (struct cmd_type_7 *)req->ring_ptr;
  2663. cmd_pkt->handle = MAKE_HANDLE(req->id, handle);
  2664. /* Zero out remaining portion of packet. */
  2665. /* tagged queuing modifier -- default is TSK_SIMPLE (0).*/
  2666. clr_ptr = (uint32_t *)cmd_pkt + 2;
  2667. memset(clr_ptr, 0, REQUEST_ENTRY_SIZE - 8);
  2668. cmd_pkt->dseg_count = cpu_to_le16(tot_dsds);
  2669. /* Set NPORT-ID and LUN number*/
  2670. cmd_pkt->nport_handle = cpu_to_le16(sp->fcport->loop_id);
  2671. cmd_pkt->port_id[0] = sp->fcport->d_id.b.al_pa;
  2672. cmd_pkt->port_id[1] = sp->fcport->d_id.b.area;
  2673. cmd_pkt->port_id[2] = sp->fcport->d_id.b.domain;
  2674. cmd_pkt->vp_index = sp->fcport->vp_idx;
  2675. int_to_scsilun(sp->cmd->device->lun, &cmd_pkt->lun);
  2676. host_to_fcp_swap((uint8_t *)&cmd_pkt->lun,
  2677. sizeof(cmd_pkt->lun));
  2678. /* Load SCSI command packet. */
  2679. memcpy(cmd_pkt->fcp_cdb, cmd->cmnd, cmd->cmd_len);
  2680. host_to_fcp_swap(cmd_pkt->fcp_cdb, sizeof(cmd_pkt->fcp_cdb));
  2681. cmd_pkt->byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
  2682. /* Build IOCB segments */
  2683. qla24xx_build_scsi_iocbs(sp, cmd_pkt, tot_dsds);
  2684. /* Set total data segment count. */
  2685. cmd_pkt->entry_count = (uint8_t)req_cnt;
  2686. /* Specify response queue number where
  2687. * completion should happen.
  2688. */
  2689. cmd_pkt->entry_status = (uint8_t) rsp->id;
  2690. }
  2691. /* Build command packet. */
  2692. req->current_outstanding_cmd = handle;
  2693. req->outstanding_cmds[handle] = sp;
  2694. sp->handle = handle;
  2695. sp->cmd->host_scribble = (unsigned char *)(unsigned long)handle;
  2696. req->cnt -= req_cnt;
  2697. wmb();
  2698. /* Adjust ring index. */
  2699. req->ring_index++;
  2700. if (req->ring_index == req->length) {
  2701. req->ring_index = 0;
  2702. req->ring_ptr = req->ring;
  2703. } else
  2704. req->ring_ptr++;
  2705. sp->flags |= SRB_DMA_VALID;
  2706. /* Set chip new ring index. */
  2707. /* write, read and verify logic */
  2708. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2709. if (ql2xdbwr)
  2710. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2711. else {
  2712. WRT_REG_DWORD(
  2713. (unsigned long __iomem *)ha->nxdb_wr_ptr,
  2714. dbval);
  2715. wmb();
  2716. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2717. WRT_REG_DWORD(
  2718. (unsigned long __iomem *)ha->nxdb_wr_ptr,
  2719. dbval);
  2720. wmb();
  2721. }
  2722. }
  2723. /* Manage unprocessed RIO/ZIO commands in response queue. */
  2724. if (vha->flags.process_response_queue &&
  2725. rsp->ring_ptr->signature != RESPONSE_PROCESSED)
  2726. qla24xx_process_response_queue(vha, rsp);
  2727. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2728. return QLA_SUCCESS;
  2729. queuing_error_fcp_cmnd:
  2730. dma_pool_free(ha->fcp_cmnd_dma_pool, ctx->fcp_cmnd, ctx->fcp_cmnd_dma);
  2731. queuing_error:
  2732. if (tot_dsds)
  2733. scsi_dma_unmap(cmd);
  2734. if (sp->ctx) {
  2735. mempool_free(sp->ctx, ha->ctx_mempool);
  2736. sp->ctx = NULL;
  2737. }
  2738. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2739. return QLA_FUNCTION_FAILED;
  2740. }
  2741. uint32_t *
  2742. qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
  2743. uint32_t length)
  2744. {
  2745. uint32_t i;
  2746. uint32_t val;
  2747. struct qla_hw_data *ha = vha->hw;
  2748. /* Dword reads to flash. */
  2749. for (i = 0; i < length/4; i++, faddr += 4) {
  2750. if (qla82xx_rom_fast_read(ha, faddr, &val)) {
  2751. qla_printk(KERN_WARNING, ha,
  2752. "Do ROM fast read failed\n");
  2753. goto done_read;
  2754. }
  2755. dwptr[i] = __constant_cpu_to_le32(val);
  2756. }
  2757. done_read:
  2758. return dwptr;
  2759. }
  2760. int
  2761. qla82xx_unprotect_flash(struct qla_hw_data *ha)
  2762. {
  2763. int ret;
  2764. uint32_t val;
  2765. ret = ql82xx_rom_lock_d(ha);
  2766. if (ret < 0) {
  2767. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2768. return ret;
  2769. }
  2770. ret = qla82xx_read_status_reg(ha, &val);
  2771. if (ret < 0)
  2772. goto done_unprotect;
  2773. val &= ~(BLOCK_PROTECT_BITS << 2);
  2774. ret = qla82xx_write_status_reg(ha, val);
  2775. if (ret < 0) {
  2776. val |= (BLOCK_PROTECT_BITS << 2);
  2777. qla82xx_write_status_reg(ha, val);
  2778. }
  2779. if (qla82xx_write_disable_flash(ha) != 0)
  2780. qla_printk(KERN_WARNING, ha, "Write disable failed\n");
  2781. done_unprotect:
  2782. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2783. return ret;
  2784. }
  2785. int
  2786. qla82xx_protect_flash(struct qla_hw_data *ha)
  2787. {
  2788. int ret;
  2789. uint32_t val;
  2790. ret = ql82xx_rom_lock_d(ha);
  2791. if (ret < 0) {
  2792. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2793. return ret;
  2794. }
  2795. ret = qla82xx_read_status_reg(ha, &val);
  2796. if (ret < 0)
  2797. goto done_protect;
  2798. val |= (BLOCK_PROTECT_BITS << 2);
  2799. /* LOCK all sectors */
  2800. ret = qla82xx_write_status_reg(ha, val);
  2801. if (ret < 0)
  2802. qla_printk(KERN_WARNING, ha, "Write status register failed\n");
  2803. if (qla82xx_write_disable_flash(ha) != 0)
  2804. qla_printk(KERN_WARNING, ha, "Write disable failed\n");
  2805. done_protect:
  2806. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2807. return ret;
  2808. }
  2809. int
  2810. qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
  2811. {
  2812. int ret = 0;
  2813. ret = ql82xx_rom_lock_d(ha);
  2814. if (ret < 0) {
  2815. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2816. return ret;
  2817. }
  2818. qla82xx_flash_set_write_enable(ha);
  2819. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  2820. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  2821. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
  2822. if (qla82xx_wait_rom_done(ha)) {
  2823. qla_printk(KERN_WARNING, ha,
  2824. "Error waiting for rom done\n");
  2825. ret = -1;
  2826. goto done;
  2827. }
  2828. ret = qla82xx_flash_wait_write_finish(ha);
  2829. done:
  2830. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2831. return ret;
  2832. }
  2833. /*
  2834. * Address and length are byte address
  2835. */
  2836. uint8_t *
  2837. qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2838. uint32_t offset, uint32_t length)
  2839. {
  2840. scsi_block_requests(vha->host);
  2841. qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length);
  2842. scsi_unblock_requests(vha->host);
  2843. return buf;
  2844. }
  2845. static int
  2846. qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr,
  2847. uint32_t faddr, uint32_t dwords)
  2848. {
  2849. int ret;
  2850. uint32_t liter;
  2851. uint32_t sec_mask, rest_addr;
  2852. dma_addr_t optrom_dma;
  2853. void *optrom = NULL;
  2854. int page_mode = 0;
  2855. struct qla_hw_data *ha = vha->hw;
  2856. ret = -1;
  2857. /* Prepare burst-capable write on supported ISPs. */
  2858. if (page_mode && !(faddr & 0xfff) &&
  2859. dwords > OPTROM_BURST_DWORDS) {
  2860. optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
  2861. &optrom_dma, GFP_KERNEL);
  2862. if (!optrom) {
  2863. qla_printk(KERN_DEBUG, ha,
  2864. "Unable to allocate memory for optrom "
  2865. "burst write (%x KB).\n",
  2866. OPTROM_BURST_SIZE / 1024);
  2867. }
  2868. }
  2869. rest_addr = ha->fdt_block_size - 1;
  2870. sec_mask = ~rest_addr;
  2871. ret = qla82xx_unprotect_flash(ha);
  2872. if (ret) {
  2873. qla_printk(KERN_WARNING, ha,
  2874. "Unable to unprotect flash for update.\n");
  2875. goto write_done;
  2876. }
  2877. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  2878. /* Are we at the beginning of a sector? */
  2879. if ((faddr & rest_addr) == 0) {
  2880. ret = qla82xx_erase_sector(ha, faddr);
  2881. if (ret) {
  2882. DEBUG9(qla_printk(KERN_ERR, ha,
  2883. "Unable to erase sector: "
  2884. "address=%x.\n", faddr));
  2885. break;
  2886. }
  2887. }
  2888. /* Go with burst-write. */
  2889. if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
  2890. /* Copy data to DMA'ble buffer. */
  2891. memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
  2892. ret = qla2x00_load_ram(vha, optrom_dma,
  2893. (ha->flash_data_off | faddr),
  2894. OPTROM_BURST_DWORDS);
  2895. if (ret != QLA_SUCCESS) {
  2896. qla_printk(KERN_WARNING, ha,
  2897. "Unable to burst-write optrom segment "
  2898. "(%x/%x/%llx).\n", ret,
  2899. (ha->flash_data_off | faddr),
  2900. (unsigned long long)optrom_dma);
  2901. qla_printk(KERN_WARNING, ha,
  2902. "Reverting to slow-write.\n");
  2903. dma_free_coherent(&ha->pdev->dev,
  2904. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2905. optrom = NULL;
  2906. } else {
  2907. liter += OPTROM_BURST_DWORDS - 1;
  2908. faddr += OPTROM_BURST_DWORDS - 1;
  2909. dwptr += OPTROM_BURST_DWORDS - 1;
  2910. continue;
  2911. }
  2912. }
  2913. ret = qla82xx_write_flash_dword(ha, faddr,
  2914. cpu_to_le32(*dwptr));
  2915. if (ret) {
  2916. DEBUG9(printk(KERN_DEBUG "%s(%ld) Unable to program"
  2917. "flash address=%x data=%x.\n", __func__,
  2918. ha->host_no, faddr, *dwptr));
  2919. break;
  2920. }
  2921. }
  2922. ret = qla82xx_protect_flash(ha);
  2923. if (ret)
  2924. qla_printk(KERN_WARNING, ha,
  2925. "Unable to protect flash after update.\n");
  2926. write_done:
  2927. if (optrom)
  2928. dma_free_coherent(&ha->pdev->dev,
  2929. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2930. return ret;
  2931. }
  2932. int
  2933. qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2934. uint32_t offset, uint32_t length)
  2935. {
  2936. int rval;
  2937. /* Suspend HBA. */
  2938. scsi_block_requests(vha->host);
  2939. rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset,
  2940. length >> 2);
  2941. scsi_unblock_requests(vha->host);
  2942. /* Convert return ISP82xx to generic */
  2943. if (rval)
  2944. rval = QLA_FUNCTION_FAILED;
  2945. else
  2946. rval = QLA_SUCCESS;
  2947. return rval;
  2948. }
  2949. void
  2950. qla82xx_start_iocbs(srb_t *sp)
  2951. {
  2952. struct qla_hw_data *ha = sp->fcport->vha->hw;
  2953. struct req_que *req = ha->req_q_map[0];
  2954. struct device_reg_82xx __iomem *reg;
  2955. uint32_t dbval;
  2956. /* Adjust ring index. */
  2957. req->ring_index++;
  2958. if (req->ring_index == req->length) {
  2959. req->ring_index = 0;
  2960. req->ring_ptr = req->ring;
  2961. } else
  2962. req->ring_ptr++;
  2963. reg = &ha->iobase->isp82;
  2964. dbval = 0x04 | (ha->portnum << 5);
  2965. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2966. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr, dbval);
  2967. wmb();
  2968. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2969. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr, dbval);
  2970. wmb();
  2971. }
  2972. }
  2973. /*
  2974. * qla82xx_device_bootstrap
  2975. * Initialize device, set DEV_READY, start fw
  2976. *
  2977. * Note:
  2978. * IDC lock must be held upon entry
  2979. *
  2980. * Return:
  2981. * Success : 0
  2982. * Failed : 1
  2983. */
  2984. static int
  2985. qla82xx_device_bootstrap(scsi_qla_host_t *vha)
  2986. {
  2987. int rval, i, timeout;
  2988. uint32_t old_count, count;
  2989. struct qla_hw_data *ha = vha->hw;
  2990. if (qla82xx_need_reset(ha))
  2991. goto dev_initialize;
  2992. old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2993. for (i = 0; i < 10; i++) {
  2994. timeout = msleep_interruptible(200);
  2995. if (timeout) {
  2996. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2997. QLA82XX_DEV_FAILED);
  2998. return QLA_FUNCTION_FAILED;
  2999. }
  3000. count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  3001. if (count != old_count)
  3002. goto dev_ready;
  3003. }
  3004. dev_initialize:
  3005. /* set to DEV_INITIALIZING */
  3006. qla_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
  3007. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_INITIALIZING);
  3008. /* Driver that sets device state to initializating sets IDC version */
  3009. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION);
  3010. qla82xx_idc_unlock(ha);
  3011. rval = qla82xx_start_firmware(vha);
  3012. qla82xx_idc_lock(ha);
  3013. if (rval != QLA_SUCCESS) {
  3014. qla_printk(KERN_INFO, ha, "HW State: FAILED\n");
  3015. qla82xx_clear_drv_active(ha);
  3016. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_FAILED);
  3017. return rval;
  3018. }
  3019. dev_ready:
  3020. qla_printk(KERN_INFO, ha, "HW State: READY\n");
  3021. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_READY);
  3022. return QLA_SUCCESS;
  3023. }
  3024. static void
  3025. qla82xx_dev_failed_handler(scsi_qla_host_t *vha)
  3026. {
  3027. struct qla_hw_data *ha = vha->hw;
  3028. /* Disable the board */
  3029. qla_printk(KERN_INFO, ha, "Disabling the board\n");
  3030. qla82xx_idc_lock(ha);
  3031. qla82xx_clear_drv_active(ha);
  3032. qla82xx_idc_unlock(ha);
  3033. /* Set DEV_FAILED flag to disable timer */
  3034. vha->device_flags |= DFLG_DEV_FAILED;
  3035. qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
  3036. qla2x00_mark_all_devices_lost(vha, 0);
  3037. vha->flags.online = 0;
  3038. vha->flags.init_done = 0;
  3039. }
  3040. /*
  3041. * qla82xx_need_reset_handler
  3042. * Code to start reset sequence
  3043. *
  3044. * Note:
  3045. * IDC lock must be held upon entry
  3046. *
  3047. * Return:
  3048. * Success : 0
  3049. * Failed : 1
  3050. */
  3051. static void
  3052. qla82xx_need_reset_handler(scsi_qla_host_t *vha)
  3053. {
  3054. uint32_t dev_state, drv_state, drv_active;
  3055. unsigned long reset_timeout;
  3056. struct qla_hw_data *ha = vha->hw;
  3057. struct req_que *req = ha->req_q_map[0];
  3058. if (vha->flags.online) {
  3059. qla82xx_idc_unlock(ha);
  3060. qla2x00_abort_isp_cleanup(vha);
  3061. ha->isp_ops->get_flash_version(vha, req->ring);
  3062. ha->isp_ops->nvram_config(vha);
  3063. qla82xx_idc_lock(ha);
  3064. }
  3065. qla82xx_set_rst_ready(ha);
  3066. /* wait for 10 seconds for reset ack from all functions */
  3067. reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
  3068. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  3069. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  3070. while (drv_state != drv_active) {
  3071. if (time_after_eq(jiffies, reset_timeout)) {
  3072. qla_printk(KERN_INFO, ha,
  3073. "%s: RESET TIMEOUT!\n", QLA2XXX_DRIVER_NAME);
  3074. break;
  3075. }
  3076. qla82xx_idc_unlock(ha);
  3077. msleep(1000);
  3078. qla82xx_idc_lock(ha);
  3079. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  3080. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  3081. }
  3082. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3083. qla_printk(KERN_INFO, ha, "3:Device state is 0x%x = %s\n", dev_state,
  3084. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  3085. /* Force to DEV_COLD unless someone else is starting a reset */
  3086. if (dev_state != QLA82XX_DEV_INITIALIZING) {
  3087. qla_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
  3088. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_COLD);
  3089. }
  3090. }
  3091. static void
  3092. qla82xx_check_fw_alive(scsi_qla_host_t *vha)
  3093. {
  3094. uint32_t fw_heartbeat_counter, halt_status;
  3095. struct qla_hw_data *ha = vha->hw;
  3096. fw_heartbeat_counter = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  3097. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  3098. vha->seconds_since_last_heartbeat++;
  3099. /* FW not alive after 2 seconds */
  3100. if (vha->seconds_since_last_heartbeat == 2) {
  3101. vha->seconds_since_last_heartbeat = 0;
  3102. halt_status = qla82xx_rd_32(ha,
  3103. QLA82XX_PEG_HALT_STATUS1);
  3104. if (halt_status & HALT_STATUS_UNRECOVERABLE) {
  3105. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  3106. } else {
  3107. qla_printk(KERN_INFO, ha,
  3108. "scsi(%ld): %s - detect abort needed\n",
  3109. vha->host_no, __func__);
  3110. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  3111. }
  3112. qla2xxx_wake_dpc(vha);
  3113. if (ha->flags.mbox_busy) {
  3114. ha->flags.fw_hung = 1;
  3115. ha->flags.mbox_int = 1;
  3116. DEBUG2(qla_printk(KERN_ERR, ha,
  3117. "Due to fw hung, doing premature "
  3118. "completion of mbx command\n"));
  3119. complete(&ha->mbx_intr_comp);
  3120. }
  3121. }
  3122. }
  3123. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  3124. }
  3125. /*
  3126. * qla82xx_device_state_handler
  3127. * Main state handler
  3128. *
  3129. * Note:
  3130. * IDC lock must be held upon entry
  3131. *
  3132. * Return:
  3133. * Success : 0
  3134. * Failed : 1
  3135. */
  3136. int
  3137. qla82xx_device_state_handler(scsi_qla_host_t *vha)
  3138. {
  3139. uint32_t dev_state;
  3140. int rval = QLA_SUCCESS;
  3141. unsigned long dev_init_timeout;
  3142. struct qla_hw_data *ha = vha->hw;
  3143. qla82xx_idc_lock(ha);
  3144. if (!vha->flags.init_done)
  3145. qla82xx_set_drv_active(vha);
  3146. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3147. qla_printk(KERN_INFO, ha, "1:Device state is 0x%x = %s\n", dev_state,
  3148. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  3149. /* wait for 30 seconds for device to go ready */
  3150. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
  3151. while (1) {
  3152. if (time_after_eq(jiffies, dev_init_timeout)) {
  3153. DEBUG(qla_printk(KERN_INFO, ha,
  3154. "%s: device init failed!\n",
  3155. QLA2XXX_DRIVER_NAME));
  3156. rval = QLA_FUNCTION_FAILED;
  3157. break;
  3158. }
  3159. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3160. qla_printk(KERN_INFO, ha,
  3161. "2:Device state is 0x%x = %s\n", dev_state,
  3162. dev_state < MAX_STATES ?
  3163. qdev_state[dev_state] : "Unknown");
  3164. switch (dev_state) {
  3165. case QLA82XX_DEV_READY:
  3166. goto exit;
  3167. case QLA82XX_DEV_COLD:
  3168. rval = qla82xx_device_bootstrap(vha);
  3169. goto exit;
  3170. case QLA82XX_DEV_INITIALIZING:
  3171. qla82xx_idc_unlock(ha);
  3172. msleep(1000);
  3173. qla82xx_idc_lock(ha);
  3174. break;
  3175. case QLA82XX_DEV_NEED_RESET:
  3176. if (!ql2xdontresethba)
  3177. qla82xx_need_reset_handler(vha);
  3178. break;
  3179. case QLA82XX_DEV_NEED_QUIESCENT:
  3180. qla82xx_set_qsnt_ready(ha);
  3181. case QLA82XX_DEV_QUIESCENT:
  3182. qla82xx_idc_unlock(ha);
  3183. msleep(1000);
  3184. qla82xx_idc_lock(ha);
  3185. break;
  3186. case QLA82XX_DEV_FAILED:
  3187. qla82xx_dev_failed_handler(vha);
  3188. rval = QLA_FUNCTION_FAILED;
  3189. goto exit;
  3190. default:
  3191. qla82xx_idc_unlock(ha);
  3192. msleep(1000);
  3193. qla82xx_idc_lock(ha);
  3194. }
  3195. }
  3196. exit:
  3197. qla82xx_idc_unlock(ha);
  3198. return rval;
  3199. }
  3200. void qla82xx_watchdog(scsi_qla_host_t *vha)
  3201. {
  3202. uint32_t dev_state;
  3203. struct qla_hw_data *ha = vha->hw;
  3204. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3205. /* don't poll if reset is going on */
  3206. if (!(test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) ||
  3207. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) ||
  3208. test_bit(ISP_ABORT_RETRY, &vha->dpc_flags))) {
  3209. if (dev_state == QLA82XX_DEV_NEED_RESET) {
  3210. qla_printk(KERN_WARNING, ha,
  3211. "%s(): Adapter reset needed!\n", __func__);
  3212. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  3213. qla2xxx_wake_dpc(vha);
  3214. if (ha->flags.mbox_busy) {
  3215. ha->flags.fw_hung = 1;
  3216. ha->flags.mbox_int = 1;
  3217. DEBUG2(qla_printk(KERN_ERR, ha,
  3218. "Need reset, doing premature "
  3219. "completion of mbx command\n"));
  3220. complete(&ha->mbx_intr_comp);
  3221. }
  3222. } else {
  3223. qla82xx_check_fw_alive(vha);
  3224. }
  3225. }
  3226. }
  3227. int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  3228. {
  3229. int rval;
  3230. rval = qla82xx_device_state_handler(vha);
  3231. return rval;
  3232. }
  3233. /*
  3234. * qla82xx_abort_isp
  3235. * Resets ISP and aborts all outstanding commands.
  3236. *
  3237. * Input:
  3238. * ha = adapter block pointer.
  3239. *
  3240. * Returns:
  3241. * 0 = success
  3242. */
  3243. int
  3244. qla82xx_abort_isp(scsi_qla_host_t *vha)
  3245. {
  3246. int rval;
  3247. struct qla_hw_data *ha = vha->hw;
  3248. uint32_t dev_state;
  3249. if (vha->device_flags & DFLG_DEV_FAILED) {
  3250. qla_printk(KERN_WARNING, ha,
  3251. "%s(%ld): Device in failed state, "
  3252. "Exiting.\n", __func__, vha->host_no);
  3253. return QLA_SUCCESS;
  3254. }
  3255. qla82xx_idc_lock(ha);
  3256. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3257. if (dev_state == QLA82XX_DEV_READY) {
  3258. qla_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
  3259. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3260. QLA82XX_DEV_NEED_RESET);
  3261. } else
  3262. qla_printk(KERN_INFO, ha, "HW State: %s\n",
  3263. dev_state < MAX_STATES ?
  3264. qdev_state[dev_state] : "Unknown");
  3265. qla82xx_idc_unlock(ha);
  3266. rval = qla82xx_device_state_handler(vha);
  3267. qla82xx_idc_lock(ha);
  3268. qla82xx_clear_rst_ready(ha);
  3269. qla82xx_idc_unlock(ha);
  3270. if (rval == QLA_SUCCESS) {
  3271. ha->flags.fw_hung = 0;
  3272. qla82xx_restart_isp(vha);
  3273. }
  3274. if (rval) {
  3275. vha->flags.online = 1;
  3276. if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  3277. if (ha->isp_abort_cnt == 0) {
  3278. qla_printk(KERN_WARNING, ha,
  3279. "ISP error recovery failed - "
  3280. "board disabled\n");
  3281. /*
  3282. * The next call disables the board
  3283. * completely.
  3284. */
  3285. ha->isp_ops->reset_adapter(vha);
  3286. vha->flags.online = 0;
  3287. clear_bit(ISP_ABORT_RETRY,
  3288. &vha->dpc_flags);
  3289. rval = QLA_SUCCESS;
  3290. } else { /* schedule another ISP abort */
  3291. ha->isp_abort_cnt--;
  3292. DEBUG(qla_printk(KERN_INFO, ha,
  3293. "qla%ld: ISP abort - retry remaining %d\n",
  3294. vha->host_no, ha->isp_abort_cnt));
  3295. rval = QLA_FUNCTION_FAILED;
  3296. }
  3297. } else {
  3298. ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
  3299. DEBUG(qla_printk(KERN_INFO, ha,
  3300. "(%ld): ISP error recovery - retrying (%d) "
  3301. "more times\n", vha->host_no, ha->isp_abort_cnt));
  3302. set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3303. rval = QLA_FUNCTION_FAILED;
  3304. }
  3305. }
  3306. return rval;
  3307. }
  3308. /*
  3309. * qla82xx_fcoe_ctx_reset
  3310. * Perform a quick reset and aborts all outstanding commands.
  3311. * This will only perform an FCoE context reset and avoids a full blown
  3312. * chip reset.
  3313. *
  3314. * Input:
  3315. * ha = adapter block pointer.
  3316. * is_reset_path = flag for identifying the reset path.
  3317. *
  3318. * Returns:
  3319. * 0 = success
  3320. */
  3321. int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3322. {
  3323. int rval = QLA_FUNCTION_FAILED;
  3324. if (vha->flags.online) {
  3325. /* Abort all outstanding commands, so as to be requeued later */
  3326. qla2x00_abort_isp_cleanup(vha);
  3327. }
  3328. /* Stop currently executing firmware.
  3329. * This will destroy existing FCoE context at the F/W end.
  3330. */
  3331. qla2x00_try_to_stop_firmware(vha);
  3332. /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
  3333. rval = qla82xx_restart_isp(vha);
  3334. return rval;
  3335. }
  3336. /*
  3337. * qla2x00_wait_for_fcoe_ctx_reset
  3338. * Wait till the FCoE context is reset.
  3339. *
  3340. * Note:
  3341. * Does context switching here.
  3342. * Release SPIN_LOCK (if any) before calling this routine.
  3343. *
  3344. * Return:
  3345. * Success (fcoe_ctx reset is done) : 0
  3346. * Failed (fcoe_ctx reset not completed within max loop timout ) : 1
  3347. */
  3348. int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3349. {
  3350. int status = QLA_FUNCTION_FAILED;
  3351. unsigned long wait_reset;
  3352. wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
  3353. while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
  3354. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  3355. && time_before(jiffies, wait_reset)) {
  3356. set_current_state(TASK_UNINTERRUPTIBLE);
  3357. schedule_timeout(HZ);
  3358. if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
  3359. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
  3360. status = QLA_SUCCESS;
  3361. break;
  3362. }
  3363. }
  3364. DEBUG2(printk(KERN_INFO
  3365. "%s status=%d\n", __func__, status));
  3366. return status;
  3367. }