clk-pll.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584
  1. /*
  2. * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/slab.h>
  17. #include <linux/io.h>
  18. #include <linux/delay.h>
  19. #include <linux/err.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/clk.h>
  22. #include "clk.h"
  23. #define PLL_BASE_BYPASS BIT(31)
  24. #define PLL_BASE_ENABLE BIT(30)
  25. #define PLL_BASE_REF_ENABLE BIT(29)
  26. #define PLL_BASE_OVERRIDE BIT(28)
  27. #define PLL_BASE_DIVP_SHIFT 20
  28. #define PLL_BASE_DIVP_WIDTH 3
  29. #define PLL_BASE_DIVN_SHIFT 8
  30. #define PLL_BASE_DIVN_WIDTH 10
  31. #define PLL_BASE_DIVM_SHIFT 0
  32. #define PLL_BASE_DIVM_WIDTH 5
  33. #define PLLU_POST_DIVP_MASK 0x1
  34. #define PLL_MISC_DCCON_SHIFT 20
  35. #define PLL_MISC_CPCON_SHIFT 8
  36. #define PLL_MISC_CPCON_WIDTH 4
  37. #define PLL_MISC_CPCON_MASK ((1 << PLL_MISC_CPCON_WIDTH) - 1)
  38. #define PLL_MISC_LFCON_SHIFT 4
  39. #define PLL_MISC_LFCON_WIDTH 4
  40. #define PLL_MISC_LFCON_MASK ((1 << PLL_MISC_LFCON_WIDTH) - 1)
  41. #define PLL_MISC_VCOCON_SHIFT 0
  42. #define PLL_MISC_VCOCON_WIDTH 4
  43. #define PLL_MISC_VCOCON_MASK ((1 << PLL_MISC_VCOCON_WIDTH) - 1)
  44. #define OUT_OF_TABLE_CPCON 8
  45. #define PMC_PLLP_WB0_OVERRIDE 0xf8
  46. #define PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE BIT(12)
  47. #define PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE BIT(11)
  48. #define PLL_POST_LOCK_DELAY 50
  49. #define PLLDU_LFCON_SET_DIVN 600
  50. #define PLLE_BASE_DIVCML_SHIFT 24
  51. #define PLLE_BASE_DIVCML_WIDTH 4
  52. #define PLLE_BASE_DIVP_SHIFT 16
  53. #define PLLE_BASE_DIVP_WIDTH 7
  54. #define PLLE_BASE_DIVN_SHIFT 8
  55. #define PLLE_BASE_DIVN_WIDTH 8
  56. #define PLLE_BASE_DIVM_SHIFT 0
  57. #define PLLE_BASE_DIVM_WIDTH 8
  58. #define PLLE_MISC_SETUP_BASE_SHIFT 16
  59. #define PLLE_MISC_SETUP_BASE_MASK (0xffff << PLLE_MISC_SETUP_BASE_SHIFT)
  60. #define PLLE_MISC_LOCK_ENABLE BIT(9)
  61. #define PLLE_MISC_READY BIT(15)
  62. #define PLLE_MISC_SETUP_EX_SHIFT 2
  63. #define PLLE_MISC_SETUP_EX_MASK (3 << PLLE_MISC_SETUP_EX_SHIFT)
  64. #define PLLE_MISC_SETUP_MASK (PLLE_MISC_SETUP_BASE_MASK | \
  65. PLLE_MISC_SETUP_EX_MASK)
  66. #define PLLE_MISC_SETUP_VALUE (7 << PLLE_MISC_SETUP_BASE_SHIFT)
  67. #define PLLE_SS_CTRL 0x68
  68. #define PLLE_SS_DISABLE (7 << 10)
  69. #define PLLE_AUX_PLLP_SEL BIT(2)
  70. #define PLLE_AUX_ENABLE_SWCTL BIT(4)
  71. #define PLLE_AUX_SEQ_ENABLE BIT(24)
  72. #define PLLE_AUX_PLLRE_SEL BIT(28)
  73. #define PLLE_MISC_PLLE_PTS BIT(8)
  74. #define PLLE_MISC_IDDQ_SW_VALUE BIT(13)
  75. #define PLLE_MISC_IDDQ_SW_CTRL BIT(14)
  76. #define PLLE_MISC_VREG_BG_CTRL_SHIFT 4
  77. #define PLLE_MISC_VREG_BG_CTRL_MASK (3 << PLLE_MISC_VREG_BG_CTRL_SHIFT)
  78. #define PLLE_MISC_VREG_CTRL_SHIFT 2
  79. #define PLLE_MISC_VREG_CTRL_MASK (2 << PLLE_MISC_VREG_CTRL_SHIFT)
  80. #define PLLCX_MISC_STROBE BIT(31)
  81. #define PLLCX_MISC_RESET BIT(30)
  82. #define PLLCX_MISC_SDM_DIV_SHIFT 28
  83. #define PLLCX_MISC_SDM_DIV_MASK (0x3 << PLLCX_MISC_SDM_DIV_SHIFT)
  84. #define PLLCX_MISC_FILT_DIV_SHIFT 26
  85. #define PLLCX_MISC_FILT_DIV_MASK (0x3 << PLLCX_MISC_FILT_DIV_SHIFT)
  86. #define PLLCX_MISC_ALPHA_SHIFT 18
  87. #define PLLCX_MISC_DIV_LOW_RANGE \
  88. ((0x1 << PLLCX_MISC_SDM_DIV_SHIFT) | \
  89. (0x1 << PLLCX_MISC_FILT_DIV_SHIFT))
  90. #define PLLCX_MISC_DIV_HIGH_RANGE \
  91. ((0x2 << PLLCX_MISC_SDM_DIV_SHIFT) | \
  92. (0x2 << PLLCX_MISC_FILT_DIV_SHIFT))
  93. #define PLLCX_MISC_COEF_LOW_RANGE \
  94. ((0x14 << PLLCX_MISC_KA_SHIFT) | (0x38 << PLLCX_MISC_KB_SHIFT))
  95. #define PLLCX_MISC_KA_SHIFT 2
  96. #define PLLCX_MISC_KB_SHIFT 9
  97. #define PLLCX_MISC_DEFAULT (PLLCX_MISC_COEF_LOW_RANGE | \
  98. (0x19 << PLLCX_MISC_ALPHA_SHIFT) | \
  99. PLLCX_MISC_DIV_LOW_RANGE | \
  100. PLLCX_MISC_RESET)
  101. #define PLLCX_MISC1_DEFAULT 0x000d2308
  102. #define PLLCX_MISC2_DEFAULT 0x30211200
  103. #define PLLCX_MISC3_DEFAULT 0x200
  104. #define PMC_PLLM_WB0_OVERRIDE 0x1dc
  105. #define PMC_PLLM_WB0_OVERRIDE_2 0x2b0
  106. #define PMC_PLLM_WB0_OVERRIDE_2_DIVP_MASK BIT(27)
  107. #define PMC_SATA_PWRGT 0x1ac
  108. #define PMC_SATA_PWRGT_PLLE_IDDQ_VALUE BIT(5)
  109. #define PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL BIT(4)
  110. #define pll_readl(offset, p) readl_relaxed(p->clk_base + offset)
  111. #define pll_readl_base(p) pll_readl(p->params->base_reg, p)
  112. #define pll_readl_misc(p) pll_readl(p->params->misc_reg, p)
  113. #define pll_writel(val, offset, p) writel_relaxed(val, p->clk_base + offset)
  114. #define pll_writel_base(val, p) pll_writel(val, p->params->base_reg, p)
  115. #define pll_writel_misc(val, p) pll_writel(val, p->params->misc_reg, p)
  116. #define mask(w) ((1 << (w)) - 1)
  117. #define divm_mask(p) mask(p->divm_width)
  118. #define divn_mask(p) mask(p->divn_width)
  119. #define divp_mask(p) (p->flags & TEGRA_PLLU ? PLLU_POST_DIVP_MASK : \
  120. mask(p->divp_width))
  121. #define divm_max(p) (divm_mask(p))
  122. #define divn_max(p) (divn_mask(p))
  123. #define divp_max(p) (1 << (divp_mask(p)))
  124. static void clk_pll_enable_lock(struct tegra_clk_pll *pll)
  125. {
  126. u32 val;
  127. if (!(pll->flags & TEGRA_PLL_USE_LOCK))
  128. return;
  129. if (!(pll->flags & TEGRA_PLL_HAS_LOCK_ENABLE))
  130. return;
  131. val = pll_readl_misc(pll);
  132. val |= BIT(pll->params->lock_enable_bit_idx);
  133. pll_writel_misc(val, pll);
  134. }
  135. static int clk_pll_wait_for_lock(struct tegra_clk_pll *pll)
  136. {
  137. int i;
  138. u32 val, lock_mask;
  139. void __iomem *lock_addr;
  140. if (!(pll->flags & TEGRA_PLL_USE_LOCK)) {
  141. udelay(pll->params->lock_delay);
  142. return 0;
  143. }
  144. lock_addr = pll->clk_base;
  145. if (pll->flags & TEGRA_PLL_LOCK_MISC)
  146. lock_addr += pll->params->misc_reg;
  147. else
  148. lock_addr += pll->params->base_reg;
  149. lock_mask = pll->params->lock_mask;
  150. for (i = 0; i < pll->params->lock_delay; i++) {
  151. val = readl_relaxed(lock_addr);
  152. if ((val & lock_mask) == lock_mask) {
  153. udelay(PLL_POST_LOCK_DELAY);
  154. return 0;
  155. }
  156. udelay(2); /* timeout = 2 * lock time */
  157. }
  158. pr_err("%s: Timed out waiting for pll %s lock\n", __func__,
  159. __clk_get_name(pll->hw.clk));
  160. return -1;
  161. }
  162. static int clk_pll_is_enabled(struct clk_hw *hw)
  163. {
  164. struct tegra_clk_pll *pll = to_clk_pll(hw);
  165. u32 val;
  166. if (pll->flags & TEGRA_PLLM) {
  167. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  168. if (val & PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)
  169. return val & PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE ? 1 : 0;
  170. }
  171. val = pll_readl_base(pll);
  172. return val & PLL_BASE_ENABLE ? 1 : 0;
  173. }
  174. static void _clk_pll_enable(struct clk_hw *hw)
  175. {
  176. struct tegra_clk_pll *pll = to_clk_pll(hw);
  177. u32 val;
  178. clk_pll_enable_lock(pll);
  179. val = pll_readl_base(pll);
  180. if (pll->flags & TEGRA_PLL_BYPASS)
  181. val &= ~PLL_BASE_BYPASS;
  182. val |= PLL_BASE_ENABLE;
  183. pll_writel_base(val, pll);
  184. if (pll->flags & TEGRA_PLLM) {
  185. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  186. val |= PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  187. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  188. }
  189. }
  190. static void _clk_pll_disable(struct clk_hw *hw)
  191. {
  192. struct tegra_clk_pll *pll = to_clk_pll(hw);
  193. u32 val;
  194. val = pll_readl_base(pll);
  195. if (pll->flags & TEGRA_PLL_BYPASS)
  196. val &= ~PLL_BASE_BYPASS;
  197. val &= ~PLL_BASE_ENABLE;
  198. pll_writel_base(val, pll);
  199. if (pll->flags & TEGRA_PLLM) {
  200. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  201. val &= ~PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  202. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  203. }
  204. }
  205. static int clk_pll_enable(struct clk_hw *hw)
  206. {
  207. struct tegra_clk_pll *pll = to_clk_pll(hw);
  208. unsigned long flags = 0;
  209. int ret;
  210. if (pll->lock)
  211. spin_lock_irqsave(pll->lock, flags);
  212. _clk_pll_enable(hw);
  213. ret = clk_pll_wait_for_lock(pll);
  214. if (pll->lock)
  215. spin_unlock_irqrestore(pll->lock, flags);
  216. return ret;
  217. }
  218. static void clk_pll_disable(struct clk_hw *hw)
  219. {
  220. struct tegra_clk_pll *pll = to_clk_pll(hw);
  221. unsigned long flags = 0;
  222. if (pll->lock)
  223. spin_lock_irqsave(pll->lock, flags);
  224. _clk_pll_disable(hw);
  225. if (pll->lock)
  226. spin_unlock_irqrestore(pll->lock, flags);
  227. }
  228. static int _p_div_to_hw(struct clk_hw *hw, u8 p_div)
  229. {
  230. struct tegra_clk_pll *pll = to_clk_pll(hw);
  231. struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
  232. if (p_tohw) {
  233. while (p_tohw->pdiv) {
  234. if (p_div <= p_tohw->pdiv)
  235. return p_tohw->hw_val;
  236. p_tohw++;
  237. }
  238. return -EINVAL;
  239. }
  240. return -EINVAL;
  241. }
  242. static int _hw_to_p_div(struct clk_hw *hw, u8 p_div_hw)
  243. {
  244. struct tegra_clk_pll *pll = to_clk_pll(hw);
  245. struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
  246. if (p_tohw) {
  247. while (p_tohw->pdiv) {
  248. if (p_div_hw == p_tohw->hw_val)
  249. return p_tohw->pdiv;
  250. p_tohw++;
  251. }
  252. return -EINVAL;
  253. }
  254. return 1 << p_div_hw;
  255. }
  256. static int _get_table_rate(struct clk_hw *hw,
  257. struct tegra_clk_pll_freq_table *cfg,
  258. unsigned long rate, unsigned long parent_rate)
  259. {
  260. struct tegra_clk_pll *pll = to_clk_pll(hw);
  261. struct tegra_clk_pll_freq_table *sel;
  262. for (sel = pll->freq_table; sel->input_rate != 0; sel++)
  263. if (sel->input_rate == parent_rate &&
  264. sel->output_rate == rate)
  265. break;
  266. if (sel->input_rate == 0)
  267. return -EINVAL;
  268. cfg->input_rate = sel->input_rate;
  269. cfg->output_rate = sel->output_rate;
  270. cfg->m = sel->m;
  271. cfg->n = sel->n;
  272. cfg->p = sel->p;
  273. cfg->cpcon = sel->cpcon;
  274. return 0;
  275. }
  276. static int _calc_rate(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  277. unsigned long rate, unsigned long parent_rate)
  278. {
  279. struct tegra_clk_pll *pll = to_clk_pll(hw);
  280. unsigned long cfreq;
  281. u32 p_div = 0;
  282. int ret;
  283. switch (parent_rate) {
  284. case 12000000:
  285. case 26000000:
  286. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2000000;
  287. break;
  288. case 13000000:
  289. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2600000;
  290. break;
  291. case 16800000:
  292. case 19200000:
  293. cfreq = (rate <= 1200000 * 1000) ? 1200000 : 2400000;
  294. break;
  295. case 9600000:
  296. case 28800000:
  297. /*
  298. * PLL_P_OUT1 rate is not listed in PLLA table
  299. */
  300. cfreq = parent_rate/(parent_rate/1000000);
  301. break;
  302. default:
  303. pr_err("%s Unexpected reference rate %lu\n",
  304. __func__, parent_rate);
  305. BUG();
  306. }
  307. /* Raise VCO to guarantee 0.5% accuracy */
  308. for (cfg->output_rate = rate; cfg->output_rate < 200 * cfreq;
  309. cfg->output_rate <<= 1)
  310. p_div++;
  311. cfg->m = parent_rate / cfreq;
  312. cfg->n = cfg->output_rate / cfreq;
  313. cfg->cpcon = OUT_OF_TABLE_CPCON;
  314. if (cfg->m > divm_max(pll) || cfg->n > divn_max(pll) ||
  315. (1 << p_div) > divp_max(pll)
  316. || cfg->output_rate > pll->params->vco_max) {
  317. pr_err("%s: Failed to set %s rate %lu\n",
  318. __func__, __clk_get_name(hw->clk), rate);
  319. WARN_ON(1);
  320. return -EINVAL;
  321. }
  322. if (pll->params->pdiv_tohw) {
  323. ret = _p_div_to_hw(hw, 1 << p_div);
  324. if (ret < 0)
  325. return ret;
  326. else
  327. cfg->p = ret;
  328. } else
  329. cfg->p = p_div;
  330. return 0;
  331. }
  332. static void _update_pll_mnp(struct tegra_clk_pll *pll,
  333. struct tegra_clk_pll_freq_table *cfg)
  334. {
  335. u32 val;
  336. val = pll_readl_base(pll);
  337. val &= ~((divm_mask(pll) << pll->divm_shift) |
  338. (divn_mask(pll) << pll->divn_shift) |
  339. (divp_mask(pll) << pll->divp_shift));
  340. val |= ((cfg->m << pll->divm_shift) |
  341. (cfg->n << pll->divn_shift) |
  342. (cfg->p << pll->divp_shift));
  343. pll_writel_base(val, pll);
  344. }
  345. static void _get_pll_mnp(struct tegra_clk_pll *pll,
  346. struct tegra_clk_pll_freq_table *cfg)
  347. {
  348. u32 val;
  349. val = pll_readl_base(pll);
  350. cfg->m = (val >> pll->divm_shift) & (divm_mask(pll));
  351. cfg->n = (val >> pll->divn_shift) & (divn_mask(pll));
  352. cfg->p = (val >> pll->divp_shift) & (divp_mask(pll));
  353. }
  354. static void _update_pll_cpcon(struct tegra_clk_pll *pll,
  355. struct tegra_clk_pll_freq_table *cfg,
  356. unsigned long rate)
  357. {
  358. u32 val;
  359. val = pll_readl_misc(pll);
  360. val &= ~(PLL_MISC_CPCON_MASK << PLL_MISC_CPCON_SHIFT);
  361. val |= cfg->cpcon << PLL_MISC_CPCON_SHIFT;
  362. if (pll->flags & TEGRA_PLL_SET_LFCON) {
  363. val &= ~(PLL_MISC_LFCON_MASK << PLL_MISC_LFCON_SHIFT);
  364. if (cfg->n >= PLLDU_LFCON_SET_DIVN)
  365. val |= 1 << PLL_MISC_LFCON_SHIFT;
  366. } else if (pll->flags & TEGRA_PLL_SET_DCCON) {
  367. val &= ~(1 << PLL_MISC_DCCON_SHIFT);
  368. if (rate >= (pll->params->vco_max >> 1))
  369. val |= 1 << PLL_MISC_DCCON_SHIFT;
  370. }
  371. pll_writel_misc(val, pll);
  372. }
  373. static int _program_pll(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  374. unsigned long rate)
  375. {
  376. struct tegra_clk_pll *pll = to_clk_pll(hw);
  377. int state, ret = 0;
  378. state = clk_pll_is_enabled(hw);
  379. if (state)
  380. _clk_pll_disable(hw);
  381. _update_pll_mnp(pll, cfg);
  382. if (pll->flags & TEGRA_PLL_HAS_CPCON)
  383. _update_pll_cpcon(pll, cfg, rate);
  384. if (state) {
  385. _clk_pll_enable(hw);
  386. ret = clk_pll_wait_for_lock(pll);
  387. }
  388. return ret;
  389. }
  390. static int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
  391. unsigned long parent_rate)
  392. {
  393. struct tegra_clk_pll *pll = to_clk_pll(hw);
  394. struct tegra_clk_pll_freq_table cfg, old_cfg;
  395. unsigned long flags = 0;
  396. int ret = 0;
  397. if (pll->flags & TEGRA_PLL_FIXED) {
  398. if (rate != pll->fixed_rate) {
  399. pr_err("%s: Can not change %s fixed rate %lu to %lu\n",
  400. __func__, __clk_get_name(hw->clk),
  401. pll->fixed_rate, rate);
  402. return -EINVAL;
  403. }
  404. return 0;
  405. }
  406. if (_get_table_rate(hw, &cfg, rate, parent_rate) &&
  407. _calc_rate(hw, &cfg, rate, parent_rate)) {
  408. WARN_ON(1);
  409. return -EINVAL;
  410. }
  411. if (pll->lock)
  412. spin_lock_irqsave(pll->lock, flags);
  413. _get_pll_mnp(pll, &old_cfg);
  414. if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p)
  415. ret = _program_pll(hw, &cfg, rate);
  416. if (pll->lock)
  417. spin_unlock_irqrestore(pll->lock, flags);
  418. return ret;
  419. }
  420. static long clk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  421. unsigned long *prate)
  422. {
  423. struct tegra_clk_pll *pll = to_clk_pll(hw);
  424. struct tegra_clk_pll_freq_table cfg;
  425. if (pll->flags & TEGRA_PLL_FIXED)
  426. return pll->fixed_rate;
  427. /* PLLM is used for memory; we do not change rate */
  428. if (pll->flags & TEGRA_PLLM)
  429. return __clk_get_rate(hw->clk);
  430. if (_get_table_rate(hw, &cfg, rate, *prate) &&
  431. _calc_rate(hw, &cfg, rate, *prate)) {
  432. WARN_ON(1);
  433. return -EINVAL;
  434. }
  435. return cfg.output_rate;
  436. }
  437. static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
  438. unsigned long parent_rate)
  439. {
  440. struct tegra_clk_pll *pll = to_clk_pll(hw);
  441. struct tegra_clk_pll_freq_table cfg;
  442. u32 val;
  443. u64 rate = parent_rate;
  444. int pdiv;
  445. val = pll_readl_base(pll);
  446. if ((pll->flags & TEGRA_PLL_BYPASS) && (val & PLL_BASE_BYPASS))
  447. return parent_rate;
  448. if ((pll->flags & TEGRA_PLL_FIXED) && !(val & PLL_BASE_OVERRIDE)) {
  449. struct tegra_clk_pll_freq_table sel;
  450. if (_get_table_rate(hw, &sel, pll->fixed_rate, parent_rate)) {
  451. pr_err("Clock %s has unknown fixed frequency\n",
  452. __clk_get_name(hw->clk));
  453. BUG();
  454. }
  455. return pll->fixed_rate;
  456. }
  457. _get_pll_mnp(pll, &cfg);
  458. pdiv = _hw_to_p_div(hw, cfg.p);
  459. if (pdiv < 0) {
  460. WARN_ON(1);
  461. pdiv = 1;
  462. }
  463. cfg.m *= pdiv;
  464. rate *= cfg.n;
  465. do_div(rate, cfg.m);
  466. return rate;
  467. }
  468. static int clk_plle_training(struct tegra_clk_pll *pll)
  469. {
  470. u32 val;
  471. unsigned long timeout;
  472. if (!pll->pmc)
  473. return -ENOSYS;
  474. /*
  475. * PLLE is already disabled, and setup cleared;
  476. * create falling edge on PLLE IDDQ input.
  477. */
  478. val = readl(pll->pmc + PMC_SATA_PWRGT);
  479. val |= PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  480. writel(val, pll->pmc + PMC_SATA_PWRGT);
  481. val = readl(pll->pmc + PMC_SATA_PWRGT);
  482. val |= PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL;
  483. writel(val, pll->pmc + PMC_SATA_PWRGT);
  484. val = readl(pll->pmc + PMC_SATA_PWRGT);
  485. val &= ~PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  486. writel(val, pll->pmc + PMC_SATA_PWRGT);
  487. val = pll_readl_misc(pll);
  488. timeout = jiffies + msecs_to_jiffies(100);
  489. while (1) {
  490. val = pll_readl_misc(pll);
  491. if (val & PLLE_MISC_READY)
  492. break;
  493. if (time_after(jiffies, timeout)) {
  494. pr_err("%s: timeout waiting for PLLE\n", __func__);
  495. return -EBUSY;
  496. }
  497. udelay(300);
  498. }
  499. return 0;
  500. }
  501. static int clk_plle_enable(struct clk_hw *hw)
  502. {
  503. struct tegra_clk_pll *pll = to_clk_pll(hw);
  504. unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
  505. struct tegra_clk_pll_freq_table sel;
  506. u32 val;
  507. int err;
  508. if (_get_table_rate(hw, &sel, pll->fixed_rate, input_rate))
  509. return -EINVAL;
  510. clk_pll_disable(hw);
  511. val = pll_readl_misc(pll);
  512. val &= ~(PLLE_MISC_LOCK_ENABLE | PLLE_MISC_SETUP_MASK);
  513. pll_writel_misc(val, pll);
  514. val = pll_readl_misc(pll);
  515. if (!(val & PLLE_MISC_READY)) {
  516. err = clk_plle_training(pll);
  517. if (err)
  518. return err;
  519. }
  520. if (pll->flags & TEGRA_PLLE_CONFIGURE) {
  521. /* configure dividers */
  522. val = pll_readl_base(pll);
  523. val &= ~(divm_mask(pll) | divn_mask(pll) | divp_mask(pll));
  524. val &= ~(PLLE_BASE_DIVCML_WIDTH << PLLE_BASE_DIVCML_SHIFT);
  525. val |= sel.m << pll->divm_shift;
  526. val |= sel.n << pll->divn_shift;
  527. val |= sel.p << pll->divp_shift;
  528. val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
  529. pll_writel_base(val, pll);
  530. }
  531. val = pll_readl_misc(pll);
  532. val |= PLLE_MISC_SETUP_VALUE;
  533. val |= PLLE_MISC_LOCK_ENABLE;
  534. pll_writel_misc(val, pll);
  535. val = readl(pll->clk_base + PLLE_SS_CTRL);
  536. val |= PLLE_SS_DISABLE;
  537. writel(val, pll->clk_base + PLLE_SS_CTRL);
  538. val |= pll_readl_base(pll);
  539. val |= (PLL_BASE_BYPASS | PLL_BASE_ENABLE);
  540. pll_writel_base(val, pll);
  541. clk_pll_wait_for_lock(pll);
  542. return 0;
  543. }
  544. static unsigned long clk_plle_recalc_rate(struct clk_hw *hw,
  545. unsigned long parent_rate)
  546. {
  547. struct tegra_clk_pll *pll = to_clk_pll(hw);
  548. u32 val = pll_readl_base(pll);
  549. u32 divn = 0, divm = 0, divp = 0;
  550. u64 rate = parent_rate;
  551. divp = (val >> pll->divp_shift) & (divp_mask(pll));
  552. divn = (val >> pll->divn_shift) & (divn_mask(pll));
  553. divm = (val >> pll->divm_shift) & (divm_mask(pll));
  554. divm *= divp;
  555. rate *= divn;
  556. do_div(rate, divm);
  557. return rate;
  558. }
  559. const struct clk_ops tegra_clk_pll_ops = {
  560. .is_enabled = clk_pll_is_enabled,
  561. .enable = clk_pll_enable,
  562. .disable = clk_pll_disable,
  563. .recalc_rate = clk_pll_recalc_rate,
  564. .round_rate = clk_pll_round_rate,
  565. .set_rate = clk_pll_set_rate,
  566. };
  567. const struct clk_ops tegra_clk_plle_ops = {
  568. .recalc_rate = clk_plle_recalc_rate,
  569. .is_enabled = clk_pll_is_enabled,
  570. .disable = clk_pll_disable,
  571. .enable = clk_plle_enable,
  572. };
  573. #ifdef CONFIG_ARCH_TEGRA_114_SOC
  574. static int _pll_fixed_mdiv(struct tegra_clk_pll_params *pll_params,
  575. unsigned long parent_rate)
  576. {
  577. if (parent_rate > pll_params->cf_max)
  578. return 2;
  579. else
  580. return 1;
  581. }
  582. static int clk_pll_iddq_enable(struct clk_hw *hw)
  583. {
  584. struct tegra_clk_pll *pll = to_clk_pll(hw);
  585. unsigned long flags = 0;
  586. u32 val;
  587. int ret;
  588. if (pll->lock)
  589. spin_lock_irqsave(pll->lock, flags);
  590. val = pll_readl(pll->params->iddq_reg, pll);
  591. val &= ~BIT(pll->params->iddq_bit_idx);
  592. pll_writel(val, pll->params->iddq_reg, pll);
  593. udelay(2);
  594. _clk_pll_enable(hw);
  595. ret = clk_pll_wait_for_lock(pll);
  596. if (pll->lock)
  597. spin_unlock_irqrestore(pll->lock, flags);
  598. return 0;
  599. }
  600. static void clk_pll_iddq_disable(struct clk_hw *hw)
  601. {
  602. struct tegra_clk_pll *pll = to_clk_pll(hw);
  603. unsigned long flags = 0;
  604. u32 val;
  605. if (pll->lock)
  606. spin_lock_irqsave(pll->lock, flags);
  607. _clk_pll_disable(hw);
  608. val = pll_readl(pll->params->iddq_reg, pll);
  609. val |= BIT(pll->params->iddq_bit_idx);
  610. pll_writel(val, pll->params->iddq_reg, pll);
  611. udelay(2);
  612. if (pll->lock)
  613. spin_unlock_irqrestore(pll->lock, flags);
  614. }
  615. static int _calc_dynamic_ramp_rate(struct clk_hw *hw,
  616. struct tegra_clk_pll_freq_table *cfg,
  617. unsigned long rate, unsigned long parent_rate)
  618. {
  619. struct tegra_clk_pll *pll = to_clk_pll(hw);
  620. unsigned int p;
  621. int p_div;
  622. if (!rate)
  623. return -EINVAL;
  624. p = DIV_ROUND_UP(pll->params->vco_min, rate);
  625. cfg->m = _pll_fixed_mdiv(pll->params, parent_rate);
  626. cfg->output_rate = rate * p;
  627. cfg->n = cfg->output_rate * cfg->m / parent_rate;
  628. p_div = _p_div_to_hw(hw, p);
  629. if (p_div < 0)
  630. return p_div;
  631. else
  632. cfg->p = p_div;
  633. if (cfg->n > divn_max(pll) || cfg->output_rate > pll->params->vco_max)
  634. return -EINVAL;
  635. return 0;
  636. }
  637. static int _pll_ramp_calc_pll(struct clk_hw *hw,
  638. struct tegra_clk_pll_freq_table *cfg,
  639. unsigned long rate, unsigned long parent_rate)
  640. {
  641. struct tegra_clk_pll *pll = to_clk_pll(hw);
  642. int err = 0, p_div;
  643. err = _get_table_rate(hw, cfg, rate, parent_rate);
  644. if (err < 0)
  645. err = _calc_dynamic_ramp_rate(hw, cfg, rate, parent_rate);
  646. else {
  647. if (cfg->m != _pll_fixed_mdiv(pll->params, parent_rate)) {
  648. WARN_ON(1);
  649. err = -EINVAL;
  650. goto out;
  651. }
  652. p_div = _p_div_to_hw(hw, cfg->p);
  653. if (p_div < 0)
  654. return p_div;
  655. else
  656. cfg->p = p_div;
  657. }
  658. if (cfg->p > pll->params->max_p)
  659. err = -EINVAL;
  660. out:
  661. return err;
  662. }
  663. static int clk_pllxc_set_rate(struct clk_hw *hw, unsigned long rate,
  664. unsigned long parent_rate)
  665. {
  666. struct tegra_clk_pll *pll = to_clk_pll(hw);
  667. struct tegra_clk_pll_freq_table cfg, old_cfg;
  668. unsigned long flags = 0;
  669. int ret = 0;
  670. ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
  671. if (ret < 0)
  672. return ret;
  673. if (pll->lock)
  674. spin_lock_irqsave(pll->lock, flags);
  675. _get_pll_mnp(pll, &old_cfg);
  676. if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p)
  677. ret = _program_pll(hw, &cfg, rate);
  678. if (pll->lock)
  679. spin_unlock_irqrestore(pll->lock, flags);
  680. return ret;
  681. }
  682. static long clk_pll_ramp_round_rate(struct clk_hw *hw, unsigned long rate,
  683. unsigned long *prate)
  684. {
  685. struct tegra_clk_pll_freq_table cfg;
  686. int ret = 0, p_div;
  687. u64 output_rate = *prate;
  688. ret = _pll_ramp_calc_pll(hw, &cfg, rate, *prate);
  689. if (ret < 0)
  690. return ret;
  691. p_div = _hw_to_p_div(hw, cfg.p);
  692. if (p_div < 0)
  693. return p_div;
  694. output_rate *= cfg.n;
  695. do_div(output_rate, cfg.m * p_div);
  696. return output_rate;
  697. }
  698. static int clk_pllm_set_rate(struct clk_hw *hw, unsigned long rate,
  699. unsigned long parent_rate)
  700. {
  701. struct tegra_clk_pll_freq_table cfg;
  702. struct tegra_clk_pll *pll = to_clk_pll(hw);
  703. unsigned long flags = 0;
  704. int state, ret = 0;
  705. u32 val;
  706. if (pll->lock)
  707. spin_lock_irqsave(pll->lock, flags);
  708. state = clk_pll_is_enabled(hw);
  709. if (state) {
  710. if (rate != clk_get_rate(hw->clk)) {
  711. pr_err("%s: Cannot change active PLLM\n", __func__);
  712. ret = -EINVAL;
  713. goto out;
  714. }
  715. goto out;
  716. }
  717. ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
  718. if (ret < 0)
  719. goto out;
  720. val = readl_relaxed(pll->pmc + PMC_PLLM_WB0_OVERRIDE);
  721. if (val & PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE) {
  722. val = readl_relaxed(pll->pmc + PMC_PLLM_WB0_OVERRIDE_2);
  723. val = cfg.p ? (val | PMC_PLLM_WB0_OVERRIDE_2_DIVP_MASK) :
  724. (val & ~PMC_PLLM_WB0_OVERRIDE_2_DIVP_MASK);
  725. writel_relaxed(val, pll->pmc + PMC_PLLM_WB0_OVERRIDE_2);
  726. val = readl_relaxed(pll->pmc + PMC_PLLM_WB0_OVERRIDE);
  727. val &= ~(divn_mask(pll) | divm_mask(pll));
  728. val |= (cfg.m << pll->divm_shift) | (cfg.n << pll->divn_shift);
  729. writel_relaxed(val, pll->pmc + PMC_PLLM_WB0_OVERRIDE);
  730. } else
  731. _update_pll_mnp(pll, &cfg);
  732. out:
  733. if (pll->lock)
  734. spin_unlock_irqrestore(pll->lock, flags);
  735. return ret;
  736. }
  737. static void _pllcx_strobe(struct tegra_clk_pll *pll)
  738. {
  739. u32 val;
  740. val = pll_readl_misc(pll);
  741. val |= PLLCX_MISC_STROBE;
  742. pll_writel_misc(val, pll);
  743. udelay(2);
  744. val &= ~PLLCX_MISC_STROBE;
  745. pll_writel_misc(val, pll);
  746. }
  747. static int clk_pllc_enable(struct clk_hw *hw)
  748. {
  749. struct tegra_clk_pll *pll = to_clk_pll(hw);
  750. u32 val;
  751. int ret = 0;
  752. unsigned long flags = 0;
  753. if (pll->lock)
  754. spin_lock_irqsave(pll->lock, flags);
  755. _clk_pll_enable(hw);
  756. udelay(2);
  757. val = pll_readl_misc(pll);
  758. val &= ~PLLCX_MISC_RESET;
  759. pll_writel_misc(val, pll);
  760. udelay(2);
  761. _pllcx_strobe(pll);
  762. ret = clk_pll_wait_for_lock(pll);
  763. if (pll->lock)
  764. spin_unlock_irqrestore(pll->lock, flags);
  765. return ret;
  766. }
  767. static void _clk_pllc_disable(struct clk_hw *hw)
  768. {
  769. struct tegra_clk_pll *pll = to_clk_pll(hw);
  770. u32 val;
  771. _clk_pll_disable(hw);
  772. val = pll_readl_misc(pll);
  773. val |= PLLCX_MISC_RESET;
  774. pll_writel_misc(val, pll);
  775. udelay(2);
  776. }
  777. static void clk_pllc_disable(struct clk_hw *hw)
  778. {
  779. struct tegra_clk_pll *pll = to_clk_pll(hw);
  780. unsigned long flags = 0;
  781. if (pll->lock)
  782. spin_lock_irqsave(pll->lock, flags);
  783. _clk_pllc_disable(hw);
  784. if (pll->lock)
  785. spin_unlock_irqrestore(pll->lock, flags);
  786. }
  787. static int _pllcx_update_dynamic_coef(struct tegra_clk_pll *pll,
  788. unsigned long input_rate, u32 n)
  789. {
  790. u32 val, n_threshold;
  791. switch (input_rate) {
  792. case 12000000:
  793. n_threshold = 70;
  794. break;
  795. case 13000000:
  796. case 26000000:
  797. n_threshold = 71;
  798. break;
  799. case 16800000:
  800. n_threshold = 55;
  801. break;
  802. case 19200000:
  803. n_threshold = 48;
  804. break;
  805. default:
  806. pr_err("%s: Unexpected reference rate %lu\n",
  807. __func__, input_rate);
  808. return -EINVAL;
  809. }
  810. val = pll_readl_misc(pll);
  811. val &= ~(PLLCX_MISC_SDM_DIV_MASK | PLLCX_MISC_FILT_DIV_MASK);
  812. val |= n <= n_threshold ?
  813. PLLCX_MISC_DIV_LOW_RANGE : PLLCX_MISC_DIV_HIGH_RANGE;
  814. pll_writel_misc(val, pll);
  815. return 0;
  816. }
  817. static int clk_pllc_set_rate(struct clk_hw *hw, unsigned long rate,
  818. unsigned long parent_rate)
  819. {
  820. struct tegra_clk_pll_freq_table cfg, old_cfg;
  821. struct tegra_clk_pll *pll = to_clk_pll(hw);
  822. unsigned long flags = 0;
  823. int state, ret = 0;
  824. if (pll->lock)
  825. spin_lock_irqsave(pll->lock, flags);
  826. ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
  827. if (ret < 0)
  828. goto out;
  829. _get_pll_mnp(pll, &old_cfg);
  830. if (cfg.m != old_cfg.m) {
  831. WARN_ON(1);
  832. goto out;
  833. }
  834. if (old_cfg.n == cfg.n && old_cfg.p == cfg.p)
  835. goto out;
  836. state = clk_pll_is_enabled(hw);
  837. if (state)
  838. _clk_pllc_disable(hw);
  839. ret = _pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
  840. if (ret < 0)
  841. goto out;
  842. _update_pll_mnp(pll, &cfg);
  843. if (state)
  844. ret = clk_pllc_enable(hw);
  845. out:
  846. if (pll->lock)
  847. spin_unlock_irqrestore(pll->lock, flags);
  848. return ret;
  849. }
  850. static long _pllre_calc_rate(struct tegra_clk_pll *pll,
  851. struct tegra_clk_pll_freq_table *cfg,
  852. unsigned long rate, unsigned long parent_rate)
  853. {
  854. u16 m, n;
  855. u64 output_rate = parent_rate;
  856. m = _pll_fixed_mdiv(pll->params, parent_rate);
  857. n = rate * m / parent_rate;
  858. output_rate *= n;
  859. do_div(output_rate, m);
  860. if (cfg) {
  861. cfg->m = m;
  862. cfg->n = n;
  863. }
  864. return output_rate;
  865. }
  866. static int clk_pllre_set_rate(struct clk_hw *hw, unsigned long rate,
  867. unsigned long parent_rate)
  868. {
  869. struct tegra_clk_pll_freq_table cfg, old_cfg;
  870. struct tegra_clk_pll *pll = to_clk_pll(hw);
  871. unsigned long flags = 0;
  872. int state, ret = 0;
  873. if (pll->lock)
  874. spin_lock_irqsave(pll->lock, flags);
  875. _pllre_calc_rate(pll, &cfg, rate, parent_rate);
  876. _get_pll_mnp(pll, &old_cfg);
  877. cfg.p = old_cfg.p;
  878. if (cfg.m != old_cfg.m || cfg.n != old_cfg.n) {
  879. state = clk_pll_is_enabled(hw);
  880. if (state)
  881. _clk_pll_disable(hw);
  882. _update_pll_mnp(pll, &cfg);
  883. if (state) {
  884. _clk_pll_enable(hw);
  885. ret = clk_pll_wait_for_lock(pll);
  886. }
  887. }
  888. if (pll->lock)
  889. spin_unlock_irqrestore(pll->lock, flags);
  890. return ret;
  891. }
  892. static unsigned long clk_pllre_recalc_rate(struct clk_hw *hw,
  893. unsigned long parent_rate)
  894. {
  895. struct tegra_clk_pll_freq_table cfg;
  896. struct tegra_clk_pll *pll = to_clk_pll(hw);
  897. u64 rate = parent_rate;
  898. _get_pll_mnp(pll, &cfg);
  899. rate *= cfg.n;
  900. do_div(rate, cfg.m);
  901. return rate;
  902. }
  903. static long clk_pllre_round_rate(struct clk_hw *hw, unsigned long rate,
  904. unsigned long *prate)
  905. {
  906. struct tegra_clk_pll *pll = to_clk_pll(hw);
  907. return _pllre_calc_rate(pll, NULL, rate, *prate);
  908. }
  909. static int clk_plle_tegra114_enable(struct clk_hw *hw)
  910. {
  911. struct tegra_clk_pll *pll = to_clk_pll(hw);
  912. struct tegra_clk_pll_freq_table sel;
  913. u32 val;
  914. int ret;
  915. unsigned long flags = 0;
  916. unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
  917. if (_get_table_rate(hw, &sel, pll->fixed_rate, input_rate))
  918. return -EINVAL;
  919. if (pll->lock)
  920. spin_lock_irqsave(pll->lock, flags);
  921. val = pll_readl_base(pll);
  922. val &= ~BIT(29); /* Disable lock override */
  923. pll_writel_base(val, pll);
  924. val = pll_readl(pll->params->aux_reg, pll);
  925. val |= PLLE_AUX_ENABLE_SWCTL;
  926. val &= ~PLLE_AUX_SEQ_ENABLE;
  927. pll_writel(val, pll->params->aux_reg, pll);
  928. udelay(1);
  929. val = pll_readl_misc(pll);
  930. val |= PLLE_MISC_LOCK_ENABLE;
  931. val |= PLLE_MISC_IDDQ_SW_CTRL;
  932. val &= ~PLLE_MISC_IDDQ_SW_VALUE;
  933. val |= PLLE_MISC_PLLE_PTS;
  934. val |= PLLE_MISC_VREG_BG_CTRL_MASK | PLLE_MISC_VREG_CTRL_MASK;
  935. pll_writel_misc(val, pll);
  936. udelay(5);
  937. val = pll_readl(PLLE_SS_CTRL, pll);
  938. val |= PLLE_SS_DISABLE;
  939. pll_writel(val, PLLE_SS_CTRL, pll);
  940. val = pll_readl_base(pll);
  941. val &= ~(divm_mask(pll) | divn_mask(pll) | divp_mask(pll));
  942. val &= ~(PLLE_BASE_DIVCML_WIDTH << PLLE_BASE_DIVCML_SHIFT);
  943. val |= sel.m << pll->divm_shift;
  944. val |= sel.n << pll->divn_shift;
  945. val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
  946. pll_writel_base(val, pll);
  947. udelay(1);
  948. _clk_pll_enable(hw);
  949. ret = clk_pll_wait_for_lock(pll);
  950. if (ret < 0)
  951. goto out;
  952. /* TODO: enable hw control of xusb brick pll */
  953. out:
  954. if (pll->lock)
  955. spin_unlock_irqrestore(pll->lock, flags);
  956. return ret;
  957. }
  958. static void clk_plle_tegra114_disable(struct clk_hw *hw)
  959. {
  960. struct tegra_clk_pll *pll = to_clk_pll(hw);
  961. unsigned long flags = 0;
  962. u32 val;
  963. if (pll->lock)
  964. spin_lock_irqsave(pll->lock, flags);
  965. _clk_pll_disable(hw);
  966. val = pll_readl_misc(pll);
  967. val |= PLLE_MISC_IDDQ_SW_CTRL | PLLE_MISC_IDDQ_SW_VALUE;
  968. pll_writel_misc(val, pll);
  969. udelay(1);
  970. if (pll->lock)
  971. spin_unlock_irqrestore(pll->lock, flags);
  972. }
  973. #endif
  974. static struct tegra_clk_pll *_tegra_init_pll(void __iomem *clk_base,
  975. void __iomem *pmc, unsigned long fixed_rate,
  976. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  977. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  978. {
  979. struct tegra_clk_pll *pll;
  980. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  981. if (!pll)
  982. return ERR_PTR(-ENOMEM);
  983. pll->clk_base = clk_base;
  984. pll->pmc = pmc;
  985. pll->freq_table = freq_table;
  986. pll->params = pll_params;
  987. pll->fixed_rate = fixed_rate;
  988. pll->flags = pll_flags;
  989. pll->lock = lock;
  990. pll->divp_shift = PLL_BASE_DIVP_SHIFT;
  991. pll->divp_width = PLL_BASE_DIVP_WIDTH;
  992. pll->divn_shift = PLL_BASE_DIVN_SHIFT;
  993. pll->divn_width = PLL_BASE_DIVN_WIDTH;
  994. pll->divm_shift = PLL_BASE_DIVM_SHIFT;
  995. pll->divm_width = PLL_BASE_DIVM_WIDTH;
  996. return pll;
  997. }
  998. static struct clk *_tegra_clk_register_pll(struct tegra_clk_pll *pll,
  999. const char *name, const char *parent_name, unsigned long flags,
  1000. const struct clk_ops *ops)
  1001. {
  1002. struct clk_init_data init;
  1003. init.name = name;
  1004. init.ops = ops;
  1005. init.flags = flags;
  1006. init.parent_names = (parent_name ? &parent_name : NULL);
  1007. init.num_parents = (parent_name ? 1 : 0);
  1008. /* Data in .init is copied by clk_register(), so stack variable OK */
  1009. pll->hw.init = &init;
  1010. return clk_register(NULL, &pll->hw);
  1011. }
  1012. struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
  1013. void __iomem *clk_base, void __iomem *pmc,
  1014. unsigned long flags, unsigned long fixed_rate,
  1015. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  1016. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  1017. {
  1018. struct tegra_clk_pll *pll;
  1019. struct clk *clk;
  1020. pll_flags |= TEGRA_PLL_BYPASS;
  1021. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1022. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1023. freq_table, lock);
  1024. if (IS_ERR(pll))
  1025. return ERR_CAST(pll);
  1026. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1027. &tegra_clk_pll_ops);
  1028. if (IS_ERR(clk))
  1029. kfree(pll);
  1030. return clk;
  1031. }
  1032. struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
  1033. void __iomem *clk_base, void __iomem *pmc,
  1034. unsigned long flags, unsigned long fixed_rate,
  1035. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  1036. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  1037. {
  1038. struct tegra_clk_pll *pll;
  1039. struct clk *clk;
  1040. pll_flags |= TEGRA_PLL_LOCK_MISC | TEGRA_PLL_BYPASS;
  1041. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1042. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1043. freq_table, lock);
  1044. if (IS_ERR(pll))
  1045. return ERR_CAST(pll);
  1046. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1047. &tegra_clk_plle_ops);
  1048. if (IS_ERR(clk))
  1049. kfree(pll);
  1050. return clk;
  1051. }
  1052. #ifdef CONFIG_ARCH_TEGRA_114_SOC
  1053. const struct clk_ops tegra_clk_pllxc_ops = {
  1054. .is_enabled = clk_pll_is_enabled,
  1055. .enable = clk_pll_iddq_enable,
  1056. .disable = clk_pll_iddq_disable,
  1057. .recalc_rate = clk_pll_recalc_rate,
  1058. .round_rate = clk_pll_ramp_round_rate,
  1059. .set_rate = clk_pllxc_set_rate,
  1060. };
  1061. const struct clk_ops tegra_clk_pllm_ops = {
  1062. .is_enabled = clk_pll_is_enabled,
  1063. .enable = clk_pll_iddq_enable,
  1064. .disable = clk_pll_iddq_disable,
  1065. .recalc_rate = clk_pll_recalc_rate,
  1066. .round_rate = clk_pll_ramp_round_rate,
  1067. .set_rate = clk_pllm_set_rate,
  1068. };
  1069. const struct clk_ops tegra_clk_pllc_ops = {
  1070. .is_enabled = clk_pll_is_enabled,
  1071. .enable = clk_pllc_enable,
  1072. .disable = clk_pllc_disable,
  1073. .recalc_rate = clk_pll_recalc_rate,
  1074. .round_rate = clk_pll_ramp_round_rate,
  1075. .set_rate = clk_pllc_set_rate,
  1076. };
  1077. const struct clk_ops tegra_clk_pllre_ops = {
  1078. .is_enabled = clk_pll_is_enabled,
  1079. .enable = clk_pll_iddq_enable,
  1080. .disable = clk_pll_iddq_disable,
  1081. .recalc_rate = clk_pllre_recalc_rate,
  1082. .round_rate = clk_pllre_round_rate,
  1083. .set_rate = clk_pllre_set_rate,
  1084. };
  1085. const struct clk_ops tegra_clk_plle_tegra114_ops = {
  1086. .is_enabled = clk_pll_is_enabled,
  1087. .enable = clk_plle_tegra114_enable,
  1088. .disable = clk_plle_tegra114_disable,
  1089. .recalc_rate = clk_pll_recalc_rate,
  1090. };
  1091. struct clk *tegra_clk_register_pllxc(const char *name, const char *parent_name,
  1092. void __iomem *clk_base, void __iomem *pmc,
  1093. unsigned long flags, unsigned long fixed_rate,
  1094. struct tegra_clk_pll_params *pll_params,
  1095. u32 pll_flags,
  1096. struct tegra_clk_pll_freq_table *freq_table,
  1097. spinlock_t *lock)
  1098. {
  1099. struct tegra_clk_pll *pll;
  1100. struct clk *clk;
  1101. if (!pll_params->pdiv_tohw)
  1102. return ERR_PTR(-EINVAL);
  1103. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1104. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1105. freq_table, lock);
  1106. if (IS_ERR(pll))
  1107. return ERR_CAST(pll);
  1108. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1109. &tegra_clk_pllxc_ops);
  1110. if (IS_ERR(clk))
  1111. kfree(pll);
  1112. return clk;
  1113. }
  1114. struct clk *tegra_clk_register_pllre(const char *name, const char *parent_name,
  1115. void __iomem *clk_base, void __iomem *pmc,
  1116. unsigned long flags, unsigned long fixed_rate,
  1117. struct tegra_clk_pll_params *pll_params,
  1118. u32 pll_flags,
  1119. struct tegra_clk_pll_freq_table *freq_table,
  1120. spinlock_t *lock, unsigned long parent_rate)
  1121. {
  1122. u32 val;
  1123. struct tegra_clk_pll *pll;
  1124. struct clk *clk;
  1125. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1126. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1127. freq_table, lock);
  1128. if (IS_ERR(pll))
  1129. return ERR_CAST(pll);
  1130. /* program minimum rate by default */
  1131. val = pll_readl_base(pll);
  1132. if (val & PLL_BASE_ENABLE)
  1133. WARN_ON(val & pll_params->iddq_bit_idx);
  1134. else {
  1135. int m;
  1136. m = _pll_fixed_mdiv(pll_params, parent_rate);
  1137. val = m << PLL_BASE_DIVM_SHIFT;
  1138. val |= (pll_params->vco_min / parent_rate)
  1139. << PLL_BASE_DIVN_SHIFT;
  1140. pll_writel_base(val, pll);
  1141. }
  1142. /* disable lock override */
  1143. val = pll_readl_misc(pll);
  1144. val &= ~BIT(29);
  1145. pll_writel_misc(val, pll);
  1146. pll_flags |= TEGRA_PLL_LOCK_MISC;
  1147. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1148. &tegra_clk_pllre_ops);
  1149. if (IS_ERR(clk))
  1150. kfree(pll);
  1151. return clk;
  1152. }
  1153. struct clk *tegra_clk_register_pllm(const char *name, const char *parent_name,
  1154. void __iomem *clk_base, void __iomem *pmc,
  1155. unsigned long flags, unsigned long fixed_rate,
  1156. struct tegra_clk_pll_params *pll_params,
  1157. u32 pll_flags,
  1158. struct tegra_clk_pll_freq_table *freq_table,
  1159. spinlock_t *lock)
  1160. {
  1161. struct tegra_clk_pll *pll;
  1162. struct clk *clk;
  1163. if (!pll_params->pdiv_tohw)
  1164. return ERR_PTR(-EINVAL);
  1165. pll_flags |= TEGRA_PLL_BYPASS;
  1166. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1167. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1168. freq_table, lock);
  1169. if (IS_ERR(pll))
  1170. return ERR_CAST(pll);
  1171. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1172. &tegra_clk_pllm_ops);
  1173. if (IS_ERR(clk))
  1174. kfree(pll);
  1175. return clk;
  1176. }
  1177. struct clk *tegra_clk_register_pllc(const char *name, const char *parent_name,
  1178. void __iomem *clk_base, void __iomem *pmc,
  1179. unsigned long flags, unsigned long fixed_rate,
  1180. struct tegra_clk_pll_params *pll_params,
  1181. u32 pll_flags,
  1182. struct tegra_clk_pll_freq_table *freq_table,
  1183. spinlock_t *lock)
  1184. {
  1185. struct clk *parent, *clk;
  1186. struct pdiv_map *p_tohw = pll_params->pdiv_tohw;
  1187. struct tegra_clk_pll *pll;
  1188. struct tegra_clk_pll_freq_table cfg;
  1189. unsigned long parent_rate;
  1190. if (!p_tohw)
  1191. return ERR_PTR(-EINVAL);
  1192. parent = __clk_lookup(parent_name);
  1193. if (IS_ERR(parent)) {
  1194. WARN(1, "parent clk %s of %s must be registered first\n",
  1195. name, parent_name);
  1196. return ERR_PTR(-EINVAL);
  1197. }
  1198. pll_flags |= TEGRA_PLL_BYPASS;
  1199. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1200. freq_table, lock);
  1201. if (IS_ERR(pll))
  1202. return ERR_CAST(pll);
  1203. parent_rate = __clk_get_rate(parent);
  1204. /*
  1205. * Most of PLLC register fields are shadowed, and can not be read
  1206. * directly from PLL h/w. Hence, actual PLLC boot state is unknown.
  1207. * Initialize PLL to default state: disabled, reset; shadow registers
  1208. * loaded with default parameters; dividers are preset for half of
  1209. * minimum VCO rate (the latter assured that shadowed divider settings
  1210. * are within supported range).
  1211. */
  1212. cfg.m = _pll_fixed_mdiv(pll_params, parent_rate);
  1213. cfg.n = cfg.m * pll_params->vco_min / parent_rate;
  1214. while (p_tohw->pdiv) {
  1215. if (p_tohw->pdiv == 2) {
  1216. cfg.p = p_tohw->hw_val;
  1217. break;
  1218. }
  1219. p_tohw++;
  1220. }
  1221. if (!p_tohw->pdiv) {
  1222. WARN_ON(1);
  1223. return ERR_PTR(-EINVAL);
  1224. }
  1225. pll_writel_base(0, pll);
  1226. _update_pll_mnp(pll, &cfg);
  1227. pll_writel_misc(PLLCX_MISC_DEFAULT, pll);
  1228. pll_writel(PLLCX_MISC1_DEFAULT, pll_params->ext_misc_reg[0], pll);
  1229. pll_writel(PLLCX_MISC2_DEFAULT, pll_params->ext_misc_reg[1], pll);
  1230. pll_writel(PLLCX_MISC3_DEFAULT, pll_params->ext_misc_reg[2], pll);
  1231. _pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
  1232. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1233. &tegra_clk_pllc_ops);
  1234. if (IS_ERR(clk))
  1235. kfree(pll);
  1236. return clk;
  1237. }
  1238. struct clk *tegra_clk_register_plle_tegra114(const char *name,
  1239. const char *parent_name,
  1240. void __iomem *clk_base, unsigned long flags,
  1241. unsigned long fixed_rate,
  1242. struct tegra_clk_pll_params *pll_params,
  1243. struct tegra_clk_pll_freq_table *freq_table,
  1244. spinlock_t *lock)
  1245. {
  1246. struct tegra_clk_pll *pll;
  1247. struct clk *clk;
  1248. u32 val, val_aux;
  1249. pll = _tegra_init_pll(clk_base, NULL, fixed_rate, pll_params,
  1250. TEGRA_PLL_HAS_LOCK_ENABLE, freq_table, lock);
  1251. if (IS_ERR(pll))
  1252. return ERR_CAST(pll);
  1253. /* ensure parent is set to pll_re_vco */
  1254. val = pll_readl_base(pll);
  1255. val_aux = pll_readl(pll_params->aux_reg, pll);
  1256. if (val & PLL_BASE_ENABLE) {
  1257. if (!(val_aux & PLLE_AUX_PLLRE_SEL))
  1258. WARN(1, "pll_e enabled with unsupported parent %s\n",
  1259. (val & PLLE_AUX_PLLP_SEL) ? "pllp_out0" : "pll_ref");
  1260. } else {
  1261. val_aux |= PLLE_AUX_PLLRE_SEL;
  1262. pll_writel(val, pll_params->aux_reg, pll);
  1263. }
  1264. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1265. &tegra_clk_plle_tegra114_ops);
  1266. if (IS_ERR(clk))
  1267. kfree(pll);
  1268. return clk;
  1269. }
  1270. #endif