system.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378
  1. #ifndef __ASM_ARM_SYSTEM_H
  2. #define __ASM_ARM_SYSTEM_H
  3. #ifdef __KERNEL__
  4. #include <linux/config.h>
  5. #define CPU_ARCH_UNKNOWN 0
  6. #define CPU_ARCH_ARMv3 1
  7. #define CPU_ARCH_ARMv4 2
  8. #define CPU_ARCH_ARMv4T 3
  9. #define CPU_ARCH_ARMv5 4
  10. #define CPU_ARCH_ARMv5T 5
  11. #define CPU_ARCH_ARMv5TE 6
  12. #define CPU_ARCH_ARMv5TEJ 7
  13. #define CPU_ARCH_ARMv6 8
  14. /*
  15. * CR1 bits (CP#15 CR1)
  16. */
  17. #define CR_M (1 << 0) /* MMU enable */
  18. #define CR_A (1 << 1) /* Alignment abort enable */
  19. #define CR_C (1 << 2) /* Dcache enable */
  20. #define CR_W (1 << 3) /* Write buffer enable */
  21. #define CR_P (1 << 4) /* 32-bit exception handler */
  22. #define CR_D (1 << 5) /* 32-bit data address range */
  23. #define CR_L (1 << 6) /* Implementation defined */
  24. #define CR_B (1 << 7) /* Big endian */
  25. #define CR_S (1 << 8) /* System MMU protection */
  26. #define CR_R (1 << 9) /* ROM MMU protection */
  27. #define CR_F (1 << 10) /* Implementation defined */
  28. #define CR_Z (1 << 11) /* Implementation defined */
  29. #define CR_I (1 << 12) /* Icache enable */
  30. #define CR_V (1 << 13) /* Vectors relocated to 0xffff0000 */
  31. #define CR_RR (1 << 14) /* Round Robin cache replacement */
  32. #define CR_L4 (1 << 15) /* LDR pc can set T bit */
  33. #define CR_DT (1 << 16)
  34. #define CR_IT (1 << 18)
  35. #define CR_ST (1 << 19)
  36. #define CR_FI (1 << 21) /* Fast interrupt (lower latency mode) */
  37. #define CR_U (1 << 22) /* Unaligned access operation */
  38. #define CR_XP (1 << 23) /* Extended page tables */
  39. #define CR_VE (1 << 24) /* Vectored interrupts */
  40. #define CPUID_ID 0
  41. #define CPUID_CACHETYPE 1
  42. #define CPUID_TCM 2
  43. #define CPUID_TLBTYPE 3
  44. #define read_cpuid(reg) \
  45. ({ \
  46. unsigned int __val; \
  47. asm("mrc p15, 0, %0, c0, c0, " __stringify(reg) \
  48. : "=r" (__val) \
  49. : \
  50. : "cc"); \
  51. __val; \
  52. })
  53. /*
  54. * This is used to ensure the compiler did actually allocate the register we
  55. * asked it for some inline assembly sequences. Apparently we can't trust
  56. * the compiler from one version to another so a bit of paranoia won't hurt.
  57. * This string is meant to be concatenated with the inline asm string and
  58. * will cause compilation to stop on mismatch.
  59. * (for details, see gcc PR 15089)
  60. */
  61. #define __asmeq(x, y) ".ifnc " x "," y " ; .err ; .endif\n\t"
  62. #ifndef __ASSEMBLY__
  63. #include <linux/linkage.h>
  64. struct thread_info;
  65. struct task_struct;
  66. /* information about the system we're running on */
  67. extern unsigned int system_rev;
  68. extern unsigned int system_serial_low;
  69. extern unsigned int system_serial_high;
  70. extern unsigned int mem_fclk_21285;
  71. struct pt_regs;
  72. void die(const char *msg, struct pt_regs *regs, int err)
  73. __attribute__((noreturn));
  74. void die_if_kernel(const char *str, struct pt_regs *regs, int err);
  75. void hook_fault_code(int nr, int (*fn)(unsigned long, unsigned int,
  76. struct pt_regs *),
  77. int sig, const char *name);
  78. #include <asm/proc-fns.h>
  79. #define xchg(ptr,x) \
  80. ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
  81. #define tas(ptr) (xchg((ptr),1))
  82. extern asmlinkage void __backtrace(void);
  83. extern asmlinkage void c_backtrace(unsigned long fp, int pmode);
  84. extern void show_pte(struct mm_struct *mm, unsigned long addr);
  85. extern void __show_regs(struct pt_regs *);
  86. extern int cpu_architecture(void);
  87. extern void cpu_init(void);
  88. #define set_cr(x) \
  89. __asm__ __volatile__( \
  90. "mcr p15, 0, %0, c1, c0, 0 @ set CR" \
  91. : : "r" (x) : "cc")
  92. #define get_cr() \
  93. ({ \
  94. unsigned int __val; \
  95. __asm__ __volatile__( \
  96. "mrc p15, 0, %0, c1, c0, 0 @ get CR" \
  97. : "=r" (__val) : : "cc"); \
  98. __val; \
  99. })
  100. extern unsigned long cr_no_alignment; /* defined in entry-armv.S */
  101. extern unsigned long cr_alignment; /* defined in entry-armv.S */
  102. #define UDBG_UNDEFINED (1 << 0)
  103. #define UDBG_SYSCALL (1 << 1)
  104. #define UDBG_BADABORT (1 << 2)
  105. #define UDBG_SEGV (1 << 3)
  106. #define UDBG_BUS (1 << 4)
  107. extern unsigned int user_debug;
  108. #if __LINUX_ARM_ARCH__ >= 4
  109. #define vectors_high() (cr_alignment & CR_V)
  110. #else
  111. #define vectors_high() (0)
  112. #endif
  113. #define mb() __asm__ __volatile__ ("" : : : "memory")
  114. #define rmb() mb()
  115. #define wmb() mb()
  116. #define read_barrier_depends() do { } while(0)
  117. #define set_mb(var, value) do { var = value; mb(); } while (0)
  118. #define set_wmb(var, value) do { var = value; wmb(); } while (0)
  119. #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t");
  120. /*
  121. * switch_mm() may do a full cache flush over the context switch,
  122. * so enable interrupts over the context switch to avoid high
  123. * latency.
  124. */
  125. #define __ARCH_WANT_INTERRUPTS_ON_CTXSW
  126. /*
  127. * switch_to(prev, next) should switch from task `prev' to `next'
  128. * `prev' will never be the same as `next'. schedule() itself
  129. * contains the memory barrier to tell GCC not to cache `current'.
  130. */
  131. extern struct task_struct *__switch_to(struct task_struct *, struct thread_info *, struct thread_info *);
  132. #define switch_to(prev,next,last) \
  133. do { \
  134. last = __switch_to(prev,prev->thread_info,next->thread_info); \
  135. } while (0)
  136. /*
  137. * CPU interrupt mask handling.
  138. */
  139. #if __LINUX_ARM_ARCH__ >= 6
  140. #define local_irq_save(x) \
  141. ({ \
  142. __asm__ __volatile__( \
  143. "mrs %0, cpsr @ local_irq_save\n" \
  144. "cpsid i" \
  145. : "=r" (x) : : "memory", "cc"); \
  146. })
  147. #define local_irq_enable() __asm__("cpsie i @ __sti" : : : "memory", "cc")
  148. #define local_irq_disable() __asm__("cpsid i @ __cli" : : : "memory", "cc")
  149. #define local_fiq_enable() __asm__("cpsie f @ __stf" : : : "memory", "cc")
  150. #define local_fiq_disable() __asm__("cpsid f @ __clf" : : : "memory", "cc")
  151. #else
  152. /*
  153. * Save the current interrupt enable state & disable IRQs
  154. */
  155. #define local_irq_save(x) \
  156. ({ \
  157. unsigned long temp; \
  158. (void) (&temp == &x); \
  159. __asm__ __volatile__( \
  160. "mrs %0, cpsr @ local_irq_save\n" \
  161. " orr %1, %0, #128\n" \
  162. " msr cpsr_c, %1" \
  163. : "=r" (x), "=r" (temp) \
  164. : \
  165. : "memory", "cc"); \
  166. })
  167. /*
  168. * Enable IRQs
  169. */
  170. #define local_irq_enable() \
  171. ({ \
  172. unsigned long temp; \
  173. __asm__ __volatile__( \
  174. "mrs %0, cpsr @ local_irq_enable\n" \
  175. " bic %0, %0, #128\n" \
  176. " msr cpsr_c, %0" \
  177. : "=r" (temp) \
  178. : \
  179. : "memory", "cc"); \
  180. })
  181. /*
  182. * Disable IRQs
  183. */
  184. #define local_irq_disable() \
  185. ({ \
  186. unsigned long temp; \
  187. __asm__ __volatile__( \
  188. "mrs %0, cpsr @ local_irq_disable\n" \
  189. " orr %0, %0, #128\n" \
  190. " msr cpsr_c, %0" \
  191. : "=r" (temp) \
  192. : \
  193. : "memory", "cc"); \
  194. })
  195. /*
  196. * Enable FIQs
  197. */
  198. #define local_fiq_enable() \
  199. ({ \
  200. unsigned long temp; \
  201. __asm__ __volatile__( \
  202. "mrs %0, cpsr @ stf\n" \
  203. " bic %0, %0, #64\n" \
  204. " msr cpsr_c, %0" \
  205. : "=r" (temp) \
  206. : \
  207. : "memory", "cc"); \
  208. })
  209. /*
  210. * Disable FIQs
  211. */
  212. #define local_fiq_disable() \
  213. ({ \
  214. unsigned long temp; \
  215. __asm__ __volatile__( \
  216. "mrs %0, cpsr @ clf\n" \
  217. " orr %0, %0, #64\n" \
  218. " msr cpsr_c, %0" \
  219. : "=r" (temp) \
  220. : \
  221. : "memory", "cc"); \
  222. })
  223. #endif
  224. /*
  225. * Save the current interrupt enable state.
  226. */
  227. #define local_save_flags(x) \
  228. ({ \
  229. __asm__ __volatile__( \
  230. "mrs %0, cpsr @ local_save_flags" \
  231. : "=r" (x) : : "memory", "cc"); \
  232. })
  233. /*
  234. * restore saved IRQ & FIQ state
  235. */
  236. #define local_irq_restore(x) \
  237. __asm__ __volatile__( \
  238. "msr cpsr_c, %0 @ local_irq_restore\n" \
  239. : \
  240. : "r" (x) \
  241. : "memory", "cc")
  242. #define irqs_disabled() \
  243. ({ \
  244. unsigned long flags; \
  245. local_save_flags(flags); \
  246. (int)(flags & PSR_I_BIT); \
  247. })
  248. #ifdef CONFIG_SMP
  249. #define smp_mb() mb()
  250. #define smp_rmb() rmb()
  251. #define smp_wmb() wmb()
  252. #define smp_read_barrier_depends() read_barrier_depends()
  253. #else
  254. #define smp_mb() barrier()
  255. #define smp_rmb() barrier()
  256. #define smp_wmb() barrier()
  257. #define smp_read_barrier_depends() do { } while(0)
  258. #endif /* CONFIG_SMP */
  259. #if defined(CONFIG_CPU_SA1100) || defined(CONFIG_CPU_SA110)
  260. /*
  261. * On the StrongARM, "swp" is terminally broken since it bypasses the
  262. * cache totally. This means that the cache becomes inconsistent, and,
  263. * since we use normal loads/stores as well, this is really bad.
  264. * Typically, this causes oopsen in filp_close, but could have other,
  265. * more disasterous effects. There are two work-arounds:
  266. * 1. Disable interrupts and emulate the atomic swap
  267. * 2. Clean the cache, perform atomic swap, flush the cache
  268. *
  269. * We choose (1) since its the "easiest" to achieve here and is not
  270. * dependent on the processor type.
  271. *
  272. * NOTE that this solution won't work on an SMP system, so explcitly
  273. * forbid it here.
  274. */
  275. #ifdef CONFIG_SMP
  276. #error SMP is not supported on SA1100/SA110
  277. #else
  278. #define swp_is_buggy
  279. #endif
  280. #endif
  281. static inline unsigned long __xchg(unsigned long x, volatile void *ptr, int size)
  282. {
  283. extern void __bad_xchg(volatile void *, int);
  284. unsigned long ret;
  285. #ifdef swp_is_buggy
  286. unsigned long flags;
  287. #endif
  288. switch (size) {
  289. #ifdef swp_is_buggy
  290. case 1:
  291. local_irq_save(flags);
  292. ret = *(volatile unsigned char *)ptr;
  293. *(volatile unsigned char *)ptr = x;
  294. local_irq_restore(flags);
  295. break;
  296. case 4:
  297. local_irq_save(flags);
  298. ret = *(volatile unsigned long *)ptr;
  299. *(volatile unsigned long *)ptr = x;
  300. local_irq_restore(flags);
  301. break;
  302. #else
  303. case 1: __asm__ __volatile__ ("swpb %0, %1, [%2]"
  304. : "=&r" (ret)
  305. : "r" (x), "r" (ptr)
  306. : "memory", "cc");
  307. break;
  308. case 4: __asm__ __volatile__ ("swp %0, %1, [%2]"
  309. : "=&r" (ret)
  310. : "r" (x), "r" (ptr)
  311. : "memory", "cc");
  312. break;
  313. #endif
  314. default: __bad_xchg(ptr, size), ret = 0;
  315. }
  316. return ret;
  317. }
  318. #endif /* __ASSEMBLY__ */
  319. #define arch_align_stack(x) (x)
  320. #endif /* __KERNEL__ */
  321. #endif