device.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/pci.h>
  35. #include <linux/completion.h>
  36. #include <linux/radix-tree.h>
  37. #include <asm/atomic.h>
  38. enum {
  39. MLX4_FLAG_MSI_X = 1 << 0,
  40. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  41. };
  42. enum {
  43. MLX4_MAX_PORTS = 2
  44. };
  45. enum {
  46. MLX4_BOARD_ID_LEN = 64
  47. };
  48. enum {
  49. MLX4_DEV_CAP_FLAG_RC = 1 << 0,
  50. MLX4_DEV_CAP_FLAG_UC = 1 << 1,
  51. MLX4_DEV_CAP_FLAG_UD = 1 << 2,
  52. MLX4_DEV_CAP_FLAG_SRQ = 1 << 6,
  53. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1 << 7,
  54. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1 << 8,
  55. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1 << 9,
  56. MLX4_DEV_CAP_FLAG_DPDP = 1 << 12,
  57. MLX4_DEV_CAP_FLAG_BLH = 1 << 15,
  58. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1 << 16,
  59. MLX4_DEV_CAP_FLAG_APM = 1 << 17,
  60. MLX4_DEV_CAP_FLAG_ATOMIC = 1 << 18,
  61. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1 << 19,
  62. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1 << 20,
  63. MLX4_DEV_CAP_FLAG_UD_MCAST = 1 << 21
  64. };
  65. enum {
  66. MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
  67. MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
  68. MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
  69. MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
  70. MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
  71. };
  72. enum mlx4_event {
  73. MLX4_EVENT_TYPE_COMP = 0x00,
  74. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  75. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  76. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  77. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  78. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  79. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  80. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  81. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  82. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  83. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  84. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  85. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  86. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  87. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  88. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  89. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  90. MLX4_EVENT_TYPE_CMD = 0x0a
  91. };
  92. enum {
  93. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  94. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  95. };
  96. enum {
  97. MLX4_PERM_LOCAL_READ = 1 << 10,
  98. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  99. MLX4_PERM_REMOTE_READ = 1 << 12,
  100. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  101. MLX4_PERM_ATOMIC = 1 << 14
  102. };
  103. enum {
  104. MLX4_OPCODE_NOP = 0x00,
  105. MLX4_OPCODE_SEND_INVAL = 0x01,
  106. MLX4_OPCODE_RDMA_WRITE = 0x08,
  107. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  108. MLX4_OPCODE_SEND = 0x0a,
  109. MLX4_OPCODE_SEND_IMM = 0x0b,
  110. MLX4_OPCODE_LSO = 0x0e,
  111. MLX4_OPCODE_RDMA_READ = 0x10,
  112. MLX4_OPCODE_ATOMIC_CS = 0x11,
  113. MLX4_OPCODE_ATOMIC_FA = 0x12,
  114. MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
  115. MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
  116. MLX4_OPCODE_BIND_MW = 0x18,
  117. MLX4_OPCODE_FMR = 0x19,
  118. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  119. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  120. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  121. MLX4_RECV_OPCODE_SEND = 0x01,
  122. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  123. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  124. MLX4_CQE_OPCODE_ERROR = 0x1e,
  125. MLX4_CQE_OPCODE_RESIZE = 0x16,
  126. };
  127. enum {
  128. MLX4_STAT_RATE_OFFSET = 5
  129. };
  130. enum {
  131. MLX4_MTT_FLAG_PRESENT = 1
  132. };
  133. enum mlx4_qp_region {
  134. MLX4_QP_REGION_FW = 0,
  135. MLX4_QP_REGION_ETH_ADDR,
  136. MLX4_QP_REGION_FC_ADDR,
  137. MLX4_QP_REGION_FC_EXCH,
  138. MLX4_NUM_QP_REGION
  139. };
  140. enum mlx4_port_type {
  141. MLX4_PORT_TYPE_IB = 1,
  142. MLX4_PORT_TYPE_ETH = 2,
  143. MLX4_PORT_TYPE_AUTO = 3
  144. };
  145. enum mlx4_special_vlan_idx {
  146. MLX4_NO_VLAN_IDX = 0,
  147. MLX4_VLAN_MISS_IDX,
  148. MLX4_VLAN_REGULAR
  149. };
  150. enum {
  151. MLX4_NUM_FEXCH = 64 * 1024,
  152. };
  153. static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
  154. {
  155. return (major << 32) | (minor << 16) | subminor;
  156. }
  157. struct mlx4_caps {
  158. u64 fw_ver;
  159. int num_ports;
  160. int vl_cap[MLX4_MAX_PORTS + 1];
  161. int ib_mtu_cap[MLX4_MAX_PORTS + 1];
  162. __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
  163. u64 def_mac[MLX4_MAX_PORTS + 1];
  164. int eth_mtu_cap[MLX4_MAX_PORTS + 1];
  165. int gid_table_len[MLX4_MAX_PORTS + 1];
  166. int pkey_table_len[MLX4_MAX_PORTS + 1];
  167. int trans_type[MLX4_MAX_PORTS + 1];
  168. int vendor_oui[MLX4_MAX_PORTS + 1];
  169. int wavelength[MLX4_MAX_PORTS + 1];
  170. u64 trans_code[MLX4_MAX_PORTS + 1];
  171. int local_ca_ack_delay;
  172. int num_uars;
  173. int bf_reg_size;
  174. int bf_regs_per_page;
  175. int max_sq_sg;
  176. int max_rq_sg;
  177. int num_qps;
  178. int max_wqes;
  179. int max_sq_desc_sz;
  180. int max_rq_desc_sz;
  181. int max_qp_init_rdma;
  182. int max_qp_dest_rdma;
  183. int sqp_start;
  184. int num_srqs;
  185. int max_srq_wqes;
  186. int max_srq_sge;
  187. int reserved_srqs;
  188. int num_cqs;
  189. int max_cqes;
  190. int reserved_cqs;
  191. int num_eqs;
  192. int reserved_eqs;
  193. int num_comp_vectors;
  194. int num_mpts;
  195. int num_mtt_segs;
  196. int mtts_per_seg;
  197. int fmr_reserved_mtts;
  198. int reserved_mtts;
  199. int reserved_mrws;
  200. int reserved_uars;
  201. int num_mgms;
  202. int num_amgms;
  203. int reserved_mcgs;
  204. int num_qp_per_mgm;
  205. int num_pds;
  206. int reserved_pds;
  207. int mtt_entry_sz;
  208. u32 max_msg_sz;
  209. u32 page_size_cap;
  210. u32 flags;
  211. u32 bmme_flags;
  212. u32 reserved_lkey;
  213. u16 stat_rate_support;
  214. int udp_rss;
  215. int loopback_support;
  216. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  217. int max_gso_sz;
  218. int reserved_qps_cnt[MLX4_NUM_QP_REGION];
  219. int reserved_qps;
  220. int reserved_qps_base[MLX4_NUM_QP_REGION];
  221. int log_num_macs;
  222. int log_num_vlans;
  223. int log_num_prios;
  224. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  225. u8 supported_type[MLX4_MAX_PORTS + 1];
  226. u32 port_mask;
  227. enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
  228. };
  229. struct mlx4_buf_list {
  230. void *buf;
  231. dma_addr_t map;
  232. };
  233. struct mlx4_buf {
  234. struct mlx4_buf_list direct;
  235. struct mlx4_buf_list *page_list;
  236. int nbufs;
  237. int npages;
  238. int page_shift;
  239. };
  240. struct mlx4_mtt {
  241. u32 first_seg;
  242. int order;
  243. int page_shift;
  244. };
  245. enum {
  246. MLX4_DB_PER_PAGE = PAGE_SIZE / 4
  247. };
  248. struct mlx4_db_pgdir {
  249. struct list_head list;
  250. DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
  251. DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
  252. unsigned long *bits[2];
  253. __be32 *db_page;
  254. dma_addr_t db_dma;
  255. };
  256. struct mlx4_ib_user_db_page;
  257. struct mlx4_db {
  258. __be32 *db;
  259. union {
  260. struct mlx4_db_pgdir *pgdir;
  261. struct mlx4_ib_user_db_page *user_page;
  262. } u;
  263. dma_addr_t dma;
  264. int index;
  265. int order;
  266. };
  267. struct mlx4_hwq_resources {
  268. struct mlx4_db db;
  269. struct mlx4_mtt mtt;
  270. struct mlx4_buf buf;
  271. };
  272. struct mlx4_mr {
  273. struct mlx4_mtt mtt;
  274. u64 iova;
  275. u64 size;
  276. u32 key;
  277. u32 pd;
  278. u32 access;
  279. int enabled;
  280. };
  281. struct mlx4_fmr {
  282. struct mlx4_mr mr;
  283. struct mlx4_mpt_entry *mpt;
  284. __be64 *mtts;
  285. dma_addr_t dma_handle;
  286. int max_pages;
  287. int max_maps;
  288. int maps;
  289. u8 page_shift;
  290. };
  291. struct mlx4_uar {
  292. unsigned long pfn;
  293. int index;
  294. };
  295. struct mlx4_cq {
  296. void (*comp) (struct mlx4_cq *);
  297. void (*event) (struct mlx4_cq *, enum mlx4_event);
  298. struct mlx4_uar *uar;
  299. u32 cons_index;
  300. __be32 *set_ci_db;
  301. __be32 *arm_db;
  302. int arm_sn;
  303. int cqn;
  304. unsigned vector;
  305. atomic_t refcount;
  306. struct completion free;
  307. };
  308. struct mlx4_qp {
  309. void (*event) (struct mlx4_qp *, enum mlx4_event);
  310. int qpn;
  311. atomic_t refcount;
  312. struct completion free;
  313. };
  314. struct mlx4_srq {
  315. void (*event) (struct mlx4_srq *, enum mlx4_event);
  316. int srqn;
  317. int max;
  318. int max_gs;
  319. int wqe_shift;
  320. atomic_t refcount;
  321. struct completion free;
  322. };
  323. struct mlx4_av {
  324. __be32 port_pd;
  325. u8 reserved1;
  326. u8 g_slid;
  327. __be16 dlid;
  328. u8 reserved2;
  329. u8 gid_index;
  330. u8 stat_rate;
  331. u8 hop_limit;
  332. __be32 sl_tclass_flowlabel;
  333. u8 dgid[16];
  334. };
  335. struct mlx4_dev {
  336. struct pci_dev *pdev;
  337. unsigned long flags;
  338. struct mlx4_caps caps;
  339. struct radix_tree_root qp_table_tree;
  340. u32 rev_id;
  341. char board_id[MLX4_BOARD_ID_LEN];
  342. };
  343. struct mlx4_init_port_param {
  344. int set_guid0;
  345. int set_node_guid;
  346. int set_si_guid;
  347. u16 mtu;
  348. int port_width_cap;
  349. u16 vl_cap;
  350. u16 max_gid;
  351. u16 max_pkey;
  352. u64 guid0;
  353. u64 node_guid;
  354. u64 si_guid;
  355. };
  356. #define mlx4_foreach_port(port, dev, type) \
  357. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  358. if (((type) == MLX4_PORT_TYPE_IB ? (dev)->caps.port_mask : \
  359. ~(dev)->caps.port_mask) & 1 << ((port) - 1))
  360. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  361. struct mlx4_buf *buf);
  362. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  363. static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
  364. {
  365. if (BITS_PER_LONG == 64 || buf->nbufs == 1)
  366. return buf->direct.buf + offset;
  367. else
  368. return buf->page_list[offset >> PAGE_SHIFT].buf +
  369. (offset & (PAGE_SIZE - 1));
  370. }
  371. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  372. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  373. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  374. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  375. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  376. struct mlx4_mtt *mtt);
  377. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  378. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  379. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  380. int npages, int page_shift, struct mlx4_mr *mr);
  381. void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  382. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  383. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  384. int start_index, int npages, u64 *page_list);
  385. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  386. struct mlx4_buf *buf);
  387. int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
  388. void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
  389. int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
  390. int size, int max_direct);
  391. void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
  392. int size);
  393. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  394. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  395. unsigned vector, int collapsed);
  396. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  397. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
  398. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  399. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
  400. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  401. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, struct mlx4_mtt *mtt,
  402. u64 db_rec, struct mlx4_srq *srq);
  403. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  404. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  405. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
  406. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  407. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  408. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  409. int block_mcast_loopback);
  410. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16]);
  411. int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *index);
  412. void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, int index);
  413. int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
  414. void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
  415. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  416. int npages, u64 iova, u32 *lkey, u32 *rkey);
  417. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  418. int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
  419. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  420. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  421. u32 *lkey, u32 *rkey);
  422. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  423. int mlx4_SYNC_TPT(struct mlx4_dev *dev);
  424. int mlx4_test_interrupts(struct mlx4_dev *dev);
  425. #endif /* MLX4_DEVICE_H */