cyber2000fb.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890
  1. /*
  2. * linux/drivers/video/cyber2000fb.c
  3. *
  4. * Copyright (C) 1998-2002 Russell King
  5. *
  6. * MIPS and 50xx clock support
  7. * Copyright (C) 2001 Bradley D. LaRonde <brad@ltc.com>
  8. *
  9. * 32 bit support, text color and panning fixes for modes != 8 bit
  10. * Copyright (C) 2002 Denis Oliver Kropp <dok@directfb.org>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. * Integraphics CyberPro 2000, 2010 and 5000 frame buffer device
  17. *
  18. * Based on cyberfb.c.
  19. *
  20. * Note that we now use the new fbcon fix, var and cmap scheme. We do
  21. * still have to check which console is the currently displayed one
  22. * however, especially for the colourmap stuff.
  23. *
  24. * We also use the new hotplug PCI subsystem. I'm not sure if there
  25. * are any such cards, but I'm erring on the side of caution. We don't
  26. * want to go pop just because someone does have one.
  27. *
  28. * Note that this doesn't work fully in the case of multiple CyberPro
  29. * cards with grabbers. We currently can only attach to the first
  30. * CyberPro card found.
  31. *
  32. * When we're in truecolour mode, we power down the LUT RAM as a power
  33. * saving feature. Also, when we enter any of the powersaving modes
  34. * (except soft blanking) we power down the RAMDACs. This saves about
  35. * 1W, which is roughly 8% of the power consumption of a NetWinder
  36. * (which, incidentally, is about the same saving as a 2.5in hard disk
  37. * entering standby mode.)
  38. */
  39. #include <linux/module.h>
  40. #include <linux/kernel.h>
  41. #include <linux/errno.h>
  42. #include <linux/string.h>
  43. #include <linux/mm.h>
  44. #include <linux/slab.h>
  45. #include <linux/delay.h>
  46. #include <linux/fb.h>
  47. #include <linux/pci.h>
  48. #include <linux/init.h>
  49. #include <linux/io.h>
  50. #include <linux/i2c.h>
  51. #include <linux/i2c-algo-bit.h>
  52. #include <asm/pgtable.h>
  53. #include <asm/system.h>
  54. #ifdef __arm__
  55. #include <asm/mach-types.h>
  56. #endif
  57. #include "cyber2000fb.h"
  58. struct cfb_info {
  59. struct fb_info fb;
  60. struct display_switch *dispsw;
  61. struct display *display;
  62. struct pci_dev *dev;
  63. unsigned char __iomem *region;
  64. unsigned char __iomem *regs;
  65. u_int id;
  66. int func_use_count;
  67. u_long ref_ps;
  68. /*
  69. * Clock divisors
  70. */
  71. u_int divisors[4];
  72. struct {
  73. u8 red, green, blue;
  74. } palette[NR_PALETTE];
  75. u_char mem_ctl1;
  76. u_char mem_ctl2;
  77. u_char mclk_mult;
  78. u_char mclk_div;
  79. /*
  80. * RAMDAC control register is both of these or'ed together
  81. */
  82. u_char ramdac_ctrl;
  83. u_char ramdac_powerdown;
  84. u32 pseudo_palette[16];
  85. spinlock_t reg_b0_lock;
  86. #ifdef CONFIG_FB_CYBER2000_DDC
  87. bool ddc_registered;
  88. struct i2c_adapter ddc_adapter;
  89. struct i2c_algo_bit_data ddc_algo;
  90. #endif
  91. };
  92. static char *default_font = "Acorn8x8";
  93. module_param(default_font, charp, 0);
  94. MODULE_PARM_DESC(default_font, "Default font name");
  95. /*
  96. * Our access methods.
  97. */
  98. #define cyber2000fb_writel(val, reg, cfb) writel(val, (cfb)->regs + (reg))
  99. #define cyber2000fb_writew(val, reg, cfb) writew(val, (cfb)->regs + (reg))
  100. #define cyber2000fb_writeb(val, reg, cfb) writeb(val, (cfb)->regs + (reg))
  101. #define cyber2000fb_readb(reg, cfb) readb((cfb)->regs + (reg))
  102. static inline void
  103. cyber2000_crtcw(unsigned int reg, unsigned int val, struct cfb_info *cfb)
  104. {
  105. cyber2000fb_writew((reg & 255) | val << 8, 0x3d4, cfb);
  106. }
  107. static inline void
  108. cyber2000_grphw(unsigned int reg, unsigned int val, struct cfb_info *cfb)
  109. {
  110. cyber2000fb_writew((reg & 255) | val << 8, 0x3ce, cfb);
  111. }
  112. static inline unsigned int
  113. cyber2000_grphr(unsigned int reg, struct cfb_info *cfb)
  114. {
  115. cyber2000fb_writeb(reg, 0x3ce, cfb);
  116. return cyber2000fb_readb(0x3cf, cfb);
  117. }
  118. static inline void
  119. cyber2000_attrw(unsigned int reg, unsigned int val, struct cfb_info *cfb)
  120. {
  121. cyber2000fb_readb(0x3da, cfb);
  122. cyber2000fb_writeb(reg, 0x3c0, cfb);
  123. cyber2000fb_readb(0x3c1, cfb);
  124. cyber2000fb_writeb(val, 0x3c0, cfb);
  125. }
  126. static inline void
  127. cyber2000_seqw(unsigned int reg, unsigned int val, struct cfb_info *cfb)
  128. {
  129. cyber2000fb_writew((reg & 255) | val << 8, 0x3c4, cfb);
  130. }
  131. /* -------------------- Hardware specific routines ------------------------- */
  132. /*
  133. * Hardware Cyber2000 Acceleration
  134. */
  135. static void
  136. cyber2000fb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
  137. {
  138. struct cfb_info *cfb = (struct cfb_info *)info;
  139. unsigned long dst, col;
  140. if (!(cfb->fb.var.accel_flags & FB_ACCELF_TEXT)) {
  141. cfb_fillrect(info, rect);
  142. return;
  143. }
  144. cyber2000fb_writeb(0, CO_REG_CONTROL, cfb);
  145. cyber2000fb_writew(rect->width - 1, CO_REG_PIXWIDTH, cfb);
  146. cyber2000fb_writew(rect->height - 1, CO_REG_PIXHEIGHT, cfb);
  147. col = rect->color;
  148. if (cfb->fb.var.bits_per_pixel > 8)
  149. col = ((u32 *)cfb->fb.pseudo_palette)[col];
  150. cyber2000fb_writel(col, CO_REG_FGCOLOUR, cfb);
  151. dst = rect->dx + rect->dy * cfb->fb.var.xres_virtual;
  152. if (cfb->fb.var.bits_per_pixel == 24) {
  153. cyber2000fb_writeb(dst, CO_REG_X_PHASE, cfb);
  154. dst *= 3;
  155. }
  156. cyber2000fb_writel(dst, CO_REG_DEST_PTR, cfb);
  157. cyber2000fb_writeb(CO_FG_MIX_SRC, CO_REG_FGMIX, cfb);
  158. cyber2000fb_writew(CO_CMD_L_PATTERN_FGCOL, CO_REG_CMD_L, cfb);
  159. cyber2000fb_writew(CO_CMD_H_BLITTER, CO_REG_CMD_H, cfb);
  160. }
  161. static void
  162. cyber2000fb_copyarea(struct fb_info *info, const struct fb_copyarea *region)
  163. {
  164. struct cfb_info *cfb = (struct cfb_info *)info;
  165. unsigned int cmd = CO_CMD_L_PATTERN_FGCOL;
  166. unsigned long src, dst;
  167. if (!(cfb->fb.var.accel_flags & FB_ACCELF_TEXT)) {
  168. cfb_copyarea(info, region);
  169. return;
  170. }
  171. cyber2000fb_writeb(0, CO_REG_CONTROL, cfb);
  172. cyber2000fb_writew(region->width - 1, CO_REG_PIXWIDTH, cfb);
  173. cyber2000fb_writew(region->height - 1, CO_REG_PIXHEIGHT, cfb);
  174. src = region->sx + region->sy * cfb->fb.var.xres_virtual;
  175. dst = region->dx + region->dy * cfb->fb.var.xres_virtual;
  176. if (region->sx < region->dx) {
  177. src += region->width - 1;
  178. dst += region->width - 1;
  179. cmd |= CO_CMD_L_INC_LEFT;
  180. }
  181. if (region->sy < region->dy) {
  182. src += (region->height - 1) * cfb->fb.var.xres_virtual;
  183. dst += (region->height - 1) * cfb->fb.var.xres_virtual;
  184. cmd |= CO_CMD_L_INC_UP;
  185. }
  186. if (cfb->fb.var.bits_per_pixel == 24) {
  187. cyber2000fb_writeb(dst, CO_REG_X_PHASE, cfb);
  188. src *= 3;
  189. dst *= 3;
  190. }
  191. cyber2000fb_writel(src, CO_REG_SRC1_PTR, cfb);
  192. cyber2000fb_writel(dst, CO_REG_DEST_PTR, cfb);
  193. cyber2000fb_writew(CO_FG_MIX_SRC, CO_REG_FGMIX, cfb);
  194. cyber2000fb_writew(cmd, CO_REG_CMD_L, cfb);
  195. cyber2000fb_writew(CO_CMD_H_FGSRCMAP | CO_CMD_H_BLITTER,
  196. CO_REG_CMD_H, cfb);
  197. }
  198. static void
  199. cyber2000fb_imageblit(struct fb_info *info, const struct fb_image *image)
  200. {
  201. cfb_imageblit(info, image);
  202. return;
  203. }
  204. static int cyber2000fb_sync(struct fb_info *info)
  205. {
  206. struct cfb_info *cfb = (struct cfb_info *)info;
  207. int count = 100000;
  208. if (!(cfb->fb.var.accel_flags & FB_ACCELF_TEXT))
  209. return 0;
  210. while (cyber2000fb_readb(CO_REG_CONTROL, cfb) & CO_CTRL_BUSY) {
  211. if (!count--) {
  212. debug_printf("accel_wait timed out\n");
  213. cyber2000fb_writeb(0, CO_REG_CONTROL, cfb);
  214. break;
  215. }
  216. udelay(1);
  217. }
  218. return 0;
  219. }
  220. /*
  221. * ===========================================================================
  222. */
  223. static inline u32 convert_bitfield(u_int val, struct fb_bitfield *bf)
  224. {
  225. u_int mask = (1 << bf->length) - 1;
  226. return (val >> (16 - bf->length) & mask) << bf->offset;
  227. }
  228. /*
  229. * Set a single color register. Return != 0 for invalid regno.
  230. */
  231. static int
  232. cyber2000fb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  233. u_int transp, struct fb_info *info)
  234. {
  235. struct cfb_info *cfb = (struct cfb_info *)info;
  236. struct fb_var_screeninfo *var = &cfb->fb.var;
  237. u32 pseudo_val;
  238. int ret = 1;
  239. switch (cfb->fb.fix.visual) {
  240. default:
  241. return 1;
  242. /*
  243. * Pseudocolour:
  244. * 8 8
  245. * pixel --/--+--/--> red lut --> red dac
  246. * | 8
  247. * +--/--> green lut --> green dac
  248. * | 8
  249. * +--/--> blue lut --> blue dac
  250. */
  251. case FB_VISUAL_PSEUDOCOLOR:
  252. if (regno >= NR_PALETTE)
  253. return 1;
  254. red >>= 8;
  255. green >>= 8;
  256. blue >>= 8;
  257. cfb->palette[regno].red = red;
  258. cfb->palette[regno].green = green;
  259. cfb->palette[regno].blue = blue;
  260. cyber2000fb_writeb(regno, 0x3c8, cfb);
  261. cyber2000fb_writeb(red, 0x3c9, cfb);
  262. cyber2000fb_writeb(green, 0x3c9, cfb);
  263. cyber2000fb_writeb(blue, 0x3c9, cfb);
  264. return 0;
  265. /*
  266. * Direct colour:
  267. * n rl
  268. * pixel --/--+--/--> red lut --> red dac
  269. * | gl
  270. * +--/--> green lut --> green dac
  271. * | bl
  272. * +--/--> blue lut --> blue dac
  273. * n = bpp, rl = red length, gl = green length, bl = blue length
  274. */
  275. case FB_VISUAL_DIRECTCOLOR:
  276. red >>= 8;
  277. green >>= 8;
  278. blue >>= 8;
  279. if (var->green.length == 6 && regno < 64) {
  280. cfb->palette[regno << 2].green = green;
  281. /*
  282. * The 6 bits of the green component are applied
  283. * to the high 6 bits of the LUT.
  284. */
  285. cyber2000fb_writeb(regno << 2, 0x3c8, cfb);
  286. cyber2000fb_writeb(cfb->palette[regno >> 1].red,
  287. 0x3c9, cfb);
  288. cyber2000fb_writeb(green, 0x3c9, cfb);
  289. cyber2000fb_writeb(cfb->palette[regno >> 1].blue,
  290. 0x3c9, cfb);
  291. green = cfb->palette[regno << 3].green;
  292. ret = 0;
  293. }
  294. if (var->green.length >= 5 && regno < 32) {
  295. cfb->palette[regno << 3].red = red;
  296. cfb->palette[regno << 3].green = green;
  297. cfb->palette[regno << 3].blue = blue;
  298. /*
  299. * The 5 bits of each colour component are
  300. * applied to the high 5 bits of the LUT.
  301. */
  302. cyber2000fb_writeb(regno << 3, 0x3c8, cfb);
  303. cyber2000fb_writeb(red, 0x3c9, cfb);
  304. cyber2000fb_writeb(green, 0x3c9, cfb);
  305. cyber2000fb_writeb(blue, 0x3c9, cfb);
  306. ret = 0;
  307. }
  308. if (var->green.length == 4 && regno < 16) {
  309. cfb->palette[regno << 4].red = red;
  310. cfb->palette[regno << 4].green = green;
  311. cfb->palette[regno << 4].blue = blue;
  312. /*
  313. * The 5 bits of each colour component are
  314. * applied to the high 5 bits of the LUT.
  315. */
  316. cyber2000fb_writeb(regno << 4, 0x3c8, cfb);
  317. cyber2000fb_writeb(red, 0x3c9, cfb);
  318. cyber2000fb_writeb(green, 0x3c9, cfb);
  319. cyber2000fb_writeb(blue, 0x3c9, cfb);
  320. ret = 0;
  321. }
  322. /*
  323. * Since this is only used for the first 16 colours, we
  324. * don't have to care about overflowing for regno >= 32
  325. */
  326. pseudo_val = regno << var->red.offset |
  327. regno << var->green.offset |
  328. regno << var->blue.offset;
  329. break;
  330. /*
  331. * True colour:
  332. * n rl
  333. * pixel --/--+--/--> red dac
  334. * | gl
  335. * +--/--> green dac
  336. * | bl
  337. * +--/--> blue dac
  338. * n = bpp, rl = red length, gl = green length, bl = blue length
  339. */
  340. case FB_VISUAL_TRUECOLOR:
  341. pseudo_val = convert_bitfield(transp ^ 0xffff, &var->transp);
  342. pseudo_val |= convert_bitfield(red, &var->red);
  343. pseudo_val |= convert_bitfield(green, &var->green);
  344. pseudo_val |= convert_bitfield(blue, &var->blue);
  345. ret = 0;
  346. break;
  347. }
  348. /*
  349. * Now set our pseudo palette for the CFB16/24/32 drivers.
  350. */
  351. if (regno < 16)
  352. ((u32 *)cfb->fb.pseudo_palette)[regno] = pseudo_val;
  353. return ret;
  354. }
  355. struct par_info {
  356. /*
  357. * Hardware
  358. */
  359. u_char clock_mult;
  360. u_char clock_div;
  361. u_char extseqmisc;
  362. u_char co_pixfmt;
  363. u_char crtc_ofl;
  364. u_char crtc[19];
  365. u_int width;
  366. u_int pitch;
  367. u_int fetch;
  368. /*
  369. * Other
  370. */
  371. u_char ramdac;
  372. };
  373. static const u_char crtc_idx[] = {
  374. 0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07,
  375. 0x08, 0x09,
  376. 0x10, 0x11, 0x12, 0x13, 0x14, 0x15, 0x16, 0x17, 0x18
  377. };
  378. static void cyber2000fb_write_ramdac_ctrl(struct cfb_info *cfb)
  379. {
  380. unsigned int i;
  381. unsigned int val = cfb->ramdac_ctrl | cfb->ramdac_powerdown;
  382. cyber2000fb_writeb(0x56, 0x3ce, cfb);
  383. i = cyber2000fb_readb(0x3cf, cfb);
  384. cyber2000fb_writeb(i | 4, 0x3cf, cfb);
  385. cyber2000fb_writeb(val, 0x3c6, cfb);
  386. cyber2000fb_writeb(i, 0x3cf, cfb);
  387. /* prevent card lock-up observed on x86 with CyberPro 2000 */
  388. cyber2000fb_readb(0x3cf, cfb);
  389. }
  390. static void cyber2000fb_set_timing(struct cfb_info *cfb, struct par_info *hw)
  391. {
  392. u_int i;
  393. /*
  394. * Blank palette
  395. */
  396. for (i = 0; i < NR_PALETTE; i++) {
  397. cyber2000fb_writeb(i, 0x3c8, cfb);
  398. cyber2000fb_writeb(0, 0x3c9, cfb);
  399. cyber2000fb_writeb(0, 0x3c9, cfb);
  400. cyber2000fb_writeb(0, 0x3c9, cfb);
  401. }
  402. cyber2000fb_writeb(0xef, 0x3c2, cfb);
  403. cyber2000_crtcw(0x11, 0x0b, cfb);
  404. cyber2000_attrw(0x11, 0x00, cfb);
  405. cyber2000_seqw(0x00, 0x01, cfb);
  406. cyber2000_seqw(0x01, 0x01, cfb);
  407. cyber2000_seqw(0x02, 0x0f, cfb);
  408. cyber2000_seqw(0x03, 0x00, cfb);
  409. cyber2000_seqw(0x04, 0x0e, cfb);
  410. cyber2000_seqw(0x00, 0x03, cfb);
  411. for (i = 0; i < sizeof(crtc_idx); i++)
  412. cyber2000_crtcw(crtc_idx[i], hw->crtc[i], cfb);
  413. for (i = 0x0a; i < 0x10; i++)
  414. cyber2000_crtcw(i, 0, cfb);
  415. cyber2000_grphw(EXT_CRT_VRTOFL, hw->crtc_ofl, cfb);
  416. cyber2000_grphw(0x00, 0x00, cfb);
  417. cyber2000_grphw(0x01, 0x00, cfb);
  418. cyber2000_grphw(0x02, 0x00, cfb);
  419. cyber2000_grphw(0x03, 0x00, cfb);
  420. cyber2000_grphw(0x04, 0x00, cfb);
  421. cyber2000_grphw(0x05, 0x60, cfb);
  422. cyber2000_grphw(0x06, 0x05, cfb);
  423. cyber2000_grphw(0x07, 0x0f, cfb);
  424. cyber2000_grphw(0x08, 0xff, cfb);
  425. /* Attribute controller registers */
  426. for (i = 0; i < 16; i++)
  427. cyber2000_attrw(i, i, cfb);
  428. cyber2000_attrw(0x10, 0x01, cfb);
  429. cyber2000_attrw(0x11, 0x00, cfb);
  430. cyber2000_attrw(0x12, 0x0f, cfb);
  431. cyber2000_attrw(0x13, 0x00, cfb);
  432. cyber2000_attrw(0x14, 0x00, cfb);
  433. /* PLL registers */
  434. spin_lock(&cfb->reg_b0_lock);
  435. cyber2000_grphw(EXT_DCLK_MULT, hw->clock_mult, cfb);
  436. cyber2000_grphw(EXT_DCLK_DIV, hw->clock_div, cfb);
  437. cyber2000_grphw(EXT_MCLK_MULT, cfb->mclk_mult, cfb);
  438. cyber2000_grphw(EXT_MCLK_DIV, cfb->mclk_div, cfb);
  439. cyber2000_grphw(0x90, 0x01, cfb);
  440. cyber2000_grphw(0xb9, 0x80, cfb);
  441. cyber2000_grphw(0xb9, 0x00, cfb);
  442. spin_unlock(&cfb->reg_b0_lock);
  443. cfb->ramdac_ctrl = hw->ramdac;
  444. cyber2000fb_write_ramdac_ctrl(cfb);
  445. cyber2000fb_writeb(0x20, 0x3c0, cfb);
  446. cyber2000fb_writeb(0xff, 0x3c6, cfb);
  447. cyber2000_grphw(0x14, hw->fetch, cfb);
  448. cyber2000_grphw(0x15, ((hw->fetch >> 8) & 0x03) |
  449. ((hw->pitch >> 4) & 0x30), cfb);
  450. cyber2000_grphw(EXT_SEQ_MISC, hw->extseqmisc, cfb);
  451. /*
  452. * Set up accelerator registers
  453. */
  454. cyber2000fb_writew(hw->width, CO_REG_SRC_WIDTH, cfb);
  455. cyber2000fb_writew(hw->width, CO_REG_DEST_WIDTH, cfb);
  456. cyber2000fb_writeb(hw->co_pixfmt, CO_REG_PIXFMT, cfb);
  457. }
  458. static inline int
  459. cyber2000fb_update_start(struct cfb_info *cfb, struct fb_var_screeninfo *var)
  460. {
  461. u_int base = var->yoffset * var->xres_virtual + var->xoffset;
  462. base *= var->bits_per_pixel;
  463. /*
  464. * Convert to bytes and shift two extra bits because DAC
  465. * can only start on 4 byte aligned data.
  466. */
  467. base >>= 5;
  468. if (base >= 1 << 20)
  469. return -EINVAL;
  470. cyber2000_grphw(0x10, base >> 16 | 0x10, cfb);
  471. cyber2000_crtcw(0x0c, base >> 8, cfb);
  472. cyber2000_crtcw(0x0d, base, cfb);
  473. return 0;
  474. }
  475. static int
  476. cyber2000fb_decode_crtc(struct par_info *hw, struct cfb_info *cfb,
  477. struct fb_var_screeninfo *var)
  478. {
  479. u_int Htotal, Hblankend, Hsyncend;
  480. u_int Vtotal, Vdispend, Vblankstart, Vblankend, Vsyncstart, Vsyncend;
  481. #define ENCODE_BIT(v, b1, m, b2) ((((v) >> (b1)) & (m)) << (b2))
  482. hw->crtc[13] = hw->pitch;
  483. hw->crtc[17] = 0xe3;
  484. hw->crtc[14] = 0;
  485. hw->crtc[8] = 0;
  486. Htotal = var->xres + var->right_margin +
  487. var->hsync_len + var->left_margin;
  488. if (Htotal > 2080)
  489. return -EINVAL;
  490. hw->crtc[0] = (Htotal >> 3) - 5;
  491. hw->crtc[1] = (var->xres >> 3) - 1;
  492. hw->crtc[2] = var->xres >> 3;
  493. hw->crtc[4] = (var->xres + var->right_margin) >> 3;
  494. Hblankend = (Htotal - 4 * 8) >> 3;
  495. hw->crtc[3] = ENCODE_BIT(Hblankend, 0, 0x1f, 0) |
  496. ENCODE_BIT(1, 0, 0x01, 7);
  497. Hsyncend = (var->xres + var->right_margin + var->hsync_len) >> 3;
  498. hw->crtc[5] = ENCODE_BIT(Hsyncend, 0, 0x1f, 0) |
  499. ENCODE_BIT(Hblankend, 5, 0x01, 7);
  500. Vdispend = var->yres - 1;
  501. Vsyncstart = var->yres + var->lower_margin;
  502. Vsyncend = var->yres + var->lower_margin + var->vsync_len;
  503. Vtotal = var->yres + var->lower_margin + var->vsync_len +
  504. var->upper_margin - 2;
  505. if (Vtotal > 2047)
  506. return -EINVAL;
  507. Vblankstart = var->yres + 6;
  508. Vblankend = Vtotal - 10;
  509. hw->crtc[6] = Vtotal;
  510. hw->crtc[7] = ENCODE_BIT(Vtotal, 8, 0x01, 0) |
  511. ENCODE_BIT(Vdispend, 8, 0x01, 1) |
  512. ENCODE_BIT(Vsyncstart, 8, 0x01, 2) |
  513. ENCODE_BIT(Vblankstart, 8, 0x01, 3) |
  514. ENCODE_BIT(1, 0, 0x01, 4) |
  515. ENCODE_BIT(Vtotal, 9, 0x01, 5) |
  516. ENCODE_BIT(Vdispend, 9, 0x01, 6) |
  517. ENCODE_BIT(Vsyncstart, 9, 0x01, 7);
  518. hw->crtc[9] = ENCODE_BIT(0, 0, 0x1f, 0) |
  519. ENCODE_BIT(Vblankstart, 9, 0x01, 5) |
  520. ENCODE_BIT(1, 0, 0x01, 6);
  521. hw->crtc[10] = Vsyncstart;
  522. hw->crtc[11] = ENCODE_BIT(Vsyncend, 0, 0x0f, 0) |
  523. ENCODE_BIT(1, 0, 0x01, 7);
  524. hw->crtc[12] = Vdispend;
  525. hw->crtc[15] = Vblankstart;
  526. hw->crtc[16] = Vblankend;
  527. hw->crtc[18] = 0xff;
  528. /*
  529. * overflow - graphics reg 0x11
  530. * 0=VTOTAL:10 1=VDEND:10 2=VRSTART:10 3=VBSTART:10
  531. * 4=LINECOMP:10 5-IVIDEO 6=FIXCNT
  532. */
  533. hw->crtc_ofl =
  534. ENCODE_BIT(Vtotal, 10, 0x01, 0) |
  535. ENCODE_BIT(Vdispend, 10, 0x01, 1) |
  536. ENCODE_BIT(Vsyncstart, 10, 0x01, 2) |
  537. ENCODE_BIT(Vblankstart, 10, 0x01, 3) |
  538. EXT_CRT_VRTOFL_LINECOMP10;
  539. /* woody: set the interlaced bit... */
  540. /* FIXME: what about doublescan? */
  541. if ((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED)
  542. hw->crtc_ofl |= EXT_CRT_VRTOFL_INTERLACE;
  543. return 0;
  544. }
  545. /*
  546. * The following was discovered by a good monitor, bit twiddling, theorising
  547. * and but mostly luck. Strangely, it looks like everyone elses' PLL!
  548. *
  549. * Clock registers:
  550. * fclock = fpll / div2
  551. * fpll = fref * mult / div1
  552. * where:
  553. * fref = 14.318MHz (69842ps)
  554. * mult = reg0xb0.7:0
  555. * div1 = (reg0xb1.5:0 + 1)
  556. * div2 = 2^(reg0xb1.7:6)
  557. * fpll should be between 115 and 260 MHz
  558. * (8696ps and 3846ps)
  559. */
  560. static int
  561. cyber2000fb_decode_clock(struct par_info *hw, struct cfb_info *cfb,
  562. struct fb_var_screeninfo *var)
  563. {
  564. u_long pll_ps = var->pixclock;
  565. const u_long ref_ps = cfb->ref_ps;
  566. u_int div2, t_div1, best_div1, best_mult;
  567. int best_diff;
  568. int vco;
  569. /*
  570. * Step 1:
  571. * find div2 such that 115MHz < fpll < 260MHz
  572. * and 0 <= div2 < 4
  573. */
  574. for (div2 = 0; div2 < 4; div2++) {
  575. u_long new_pll;
  576. new_pll = pll_ps / cfb->divisors[div2];
  577. if (8696 > new_pll && new_pll > 3846) {
  578. pll_ps = new_pll;
  579. break;
  580. }
  581. }
  582. if (div2 == 4)
  583. return -EINVAL;
  584. /*
  585. * Step 2:
  586. * Given pll_ps and ref_ps, find:
  587. * pll_ps * 0.995 < pll_ps_calc < pll_ps * 1.005
  588. * where { 1 < best_div1 < 32, 1 < best_mult < 256 }
  589. * pll_ps_calc = best_div1 / (ref_ps * best_mult)
  590. */
  591. best_diff = 0x7fffffff;
  592. best_mult = 2;
  593. best_div1 = 32;
  594. for (t_div1 = 2; t_div1 < 32; t_div1 += 1) {
  595. u_int rr, t_mult, t_pll_ps;
  596. int diff;
  597. /*
  598. * Find the multiplier for this divisor
  599. */
  600. rr = ref_ps * t_div1;
  601. t_mult = (rr + pll_ps / 2) / pll_ps;
  602. /*
  603. * Is the multiplier within the correct range?
  604. */
  605. if (t_mult > 256 || t_mult < 2)
  606. continue;
  607. /*
  608. * Calculate the actual clock period from this multiplier
  609. * and divisor, and estimate the error.
  610. */
  611. t_pll_ps = (rr + t_mult / 2) / t_mult;
  612. diff = pll_ps - t_pll_ps;
  613. if (diff < 0)
  614. diff = -diff;
  615. if (diff < best_diff) {
  616. best_diff = diff;
  617. best_mult = t_mult;
  618. best_div1 = t_div1;
  619. }
  620. /*
  621. * If we hit an exact value, there is no point in continuing.
  622. */
  623. if (diff == 0)
  624. break;
  625. }
  626. /*
  627. * Step 3:
  628. * combine values
  629. */
  630. hw->clock_mult = best_mult - 1;
  631. hw->clock_div = div2 << 6 | (best_div1 - 1);
  632. vco = ref_ps * best_div1 / best_mult;
  633. if ((ref_ps == 40690) && (vco < 5556))
  634. /* Set VFSEL when VCO > 180MHz (5.556 ps). */
  635. hw->clock_div |= EXT_DCLK_DIV_VFSEL;
  636. return 0;
  637. }
  638. /*
  639. * Set the User Defined Part of the Display
  640. */
  641. static int
  642. cyber2000fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  643. {
  644. struct cfb_info *cfb = (struct cfb_info *)info;
  645. struct par_info hw;
  646. unsigned int mem;
  647. int err;
  648. var->transp.msb_right = 0;
  649. var->red.msb_right = 0;
  650. var->green.msb_right = 0;
  651. var->blue.msb_right = 0;
  652. var->transp.offset = 0;
  653. var->transp.length = 0;
  654. switch (var->bits_per_pixel) {
  655. case 8: /* PSEUDOCOLOUR, 256 */
  656. var->red.offset = 0;
  657. var->red.length = 8;
  658. var->green.offset = 0;
  659. var->green.length = 8;
  660. var->blue.offset = 0;
  661. var->blue.length = 8;
  662. break;
  663. case 16:/* DIRECTCOLOUR, 64k or 32k */
  664. switch (var->green.length) {
  665. case 6: /* RGB565, 64k */
  666. var->red.offset = 11;
  667. var->red.length = 5;
  668. var->green.offset = 5;
  669. var->green.length = 6;
  670. var->blue.offset = 0;
  671. var->blue.length = 5;
  672. break;
  673. default:
  674. case 5: /* RGB555, 32k */
  675. var->red.offset = 10;
  676. var->red.length = 5;
  677. var->green.offset = 5;
  678. var->green.length = 5;
  679. var->blue.offset = 0;
  680. var->blue.length = 5;
  681. break;
  682. case 4: /* RGB444, 4k + transparency? */
  683. var->transp.offset = 12;
  684. var->transp.length = 4;
  685. var->red.offset = 8;
  686. var->red.length = 4;
  687. var->green.offset = 4;
  688. var->green.length = 4;
  689. var->blue.offset = 0;
  690. var->blue.length = 4;
  691. break;
  692. }
  693. break;
  694. case 24:/* TRUECOLOUR, 16m */
  695. var->red.offset = 16;
  696. var->red.length = 8;
  697. var->green.offset = 8;
  698. var->green.length = 8;
  699. var->blue.offset = 0;
  700. var->blue.length = 8;
  701. break;
  702. case 32:/* TRUECOLOUR, 16m */
  703. var->transp.offset = 24;
  704. var->transp.length = 8;
  705. var->red.offset = 16;
  706. var->red.length = 8;
  707. var->green.offset = 8;
  708. var->green.length = 8;
  709. var->blue.offset = 0;
  710. var->blue.length = 8;
  711. break;
  712. default:
  713. return -EINVAL;
  714. }
  715. mem = var->xres_virtual * var->yres_virtual * (var->bits_per_pixel / 8);
  716. if (mem > cfb->fb.fix.smem_len)
  717. var->yres_virtual = cfb->fb.fix.smem_len * 8 /
  718. (var->bits_per_pixel * var->xres_virtual);
  719. if (var->yres > var->yres_virtual)
  720. var->yres = var->yres_virtual;
  721. if (var->xres > var->xres_virtual)
  722. var->xres = var->xres_virtual;
  723. err = cyber2000fb_decode_clock(&hw, cfb, var);
  724. if (err)
  725. return err;
  726. err = cyber2000fb_decode_crtc(&hw, cfb, var);
  727. if (err)
  728. return err;
  729. return 0;
  730. }
  731. static int cyber2000fb_set_par(struct fb_info *info)
  732. {
  733. struct cfb_info *cfb = (struct cfb_info *)info;
  734. struct fb_var_screeninfo *var = &cfb->fb.var;
  735. struct par_info hw;
  736. unsigned int mem;
  737. hw.width = var->xres_virtual;
  738. hw.ramdac = RAMDAC_VREFEN | RAMDAC_DAC8BIT;
  739. switch (var->bits_per_pixel) {
  740. case 8:
  741. hw.co_pixfmt = CO_PIXFMT_8BPP;
  742. hw.pitch = hw.width >> 3;
  743. hw.extseqmisc = EXT_SEQ_MISC_8;
  744. break;
  745. case 16:
  746. hw.co_pixfmt = CO_PIXFMT_16BPP;
  747. hw.pitch = hw.width >> 2;
  748. switch (var->green.length) {
  749. case 6: /* RGB565, 64k */
  750. hw.extseqmisc = EXT_SEQ_MISC_16_RGB565;
  751. break;
  752. case 5: /* RGB555, 32k */
  753. hw.extseqmisc = EXT_SEQ_MISC_16_RGB555;
  754. break;
  755. case 4: /* RGB444, 4k + transparency? */
  756. hw.extseqmisc = EXT_SEQ_MISC_16_RGB444;
  757. break;
  758. default:
  759. BUG();
  760. }
  761. break;
  762. case 24:/* TRUECOLOUR, 16m */
  763. hw.co_pixfmt = CO_PIXFMT_24BPP;
  764. hw.width *= 3;
  765. hw.pitch = hw.width >> 3;
  766. hw.ramdac |= (RAMDAC_BYPASS | RAMDAC_RAMPWRDN);
  767. hw.extseqmisc = EXT_SEQ_MISC_24_RGB888;
  768. break;
  769. case 32:/* TRUECOLOUR, 16m */
  770. hw.co_pixfmt = CO_PIXFMT_32BPP;
  771. hw.pitch = hw.width >> 1;
  772. hw.ramdac |= (RAMDAC_BYPASS | RAMDAC_RAMPWRDN);
  773. hw.extseqmisc = EXT_SEQ_MISC_32;
  774. break;
  775. default:
  776. BUG();
  777. }
  778. /*
  779. * Sigh, this is absolutely disgusting, but caused by
  780. * the way the fbcon developers want to separate out
  781. * the "checking" and the "setting" of the video mode.
  782. *
  783. * If the mode is not suitable for the hardware here,
  784. * we can't prevent it being set by returning an error.
  785. *
  786. * In theory, since NetWinders contain just one VGA card,
  787. * we should never end up hitting this problem.
  788. */
  789. BUG_ON(cyber2000fb_decode_clock(&hw, cfb, var) != 0);
  790. BUG_ON(cyber2000fb_decode_crtc(&hw, cfb, var) != 0);
  791. hw.width -= 1;
  792. hw.fetch = hw.pitch;
  793. if (!(cfb->mem_ctl2 & MEM_CTL2_64BIT))
  794. hw.fetch <<= 1;
  795. hw.fetch += 1;
  796. cfb->fb.fix.line_length = var->xres_virtual * var->bits_per_pixel / 8;
  797. /*
  798. * Same here - if the size of the video mode exceeds the
  799. * available RAM, we can't prevent this mode being set.
  800. *
  801. * In theory, since NetWinders contain just one VGA card,
  802. * we should never end up hitting this problem.
  803. */
  804. mem = cfb->fb.fix.line_length * var->yres_virtual;
  805. BUG_ON(mem > cfb->fb.fix.smem_len);
  806. /*
  807. * 8bpp displays are always pseudo colour. 16bpp and above
  808. * are direct colour or true colour, depending on whether
  809. * the RAMDAC palettes are bypassed. (Direct colour has
  810. * palettes, true colour does not.)
  811. */
  812. if (var->bits_per_pixel == 8)
  813. cfb->fb.fix.visual = FB_VISUAL_PSEUDOCOLOR;
  814. else if (hw.ramdac & RAMDAC_BYPASS)
  815. cfb->fb.fix.visual = FB_VISUAL_TRUECOLOR;
  816. else
  817. cfb->fb.fix.visual = FB_VISUAL_DIRECTCOLOR;
  818. cyber2000fb_set_timing(cfb, &hw);
  819. cyber2000fb_update_start(cfb, var);
  820. return 0;
  821. }
  822. /*
  823. * Pan or Wrap the Display
  824. */
  825. static int
  826. cyber2000fb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
  827. {
  828. struct cfb_info *cfb = (struct cfb_info *)info;
  829. if (cyber2000fb_update_start(cfb, var))
  830. return -EINVAL;
  831. cfb->fb.var.xoffset = var->xoffset;
  832. cfb->fb.var.yoffset = var->yoffset;
  833. if (var->vmode & FB_VMODE_YWRAP) {
  834. cfb->fb.var.vmode |= FB_VMODE_YWRAP;
  835. } else {
  836. cfb->fb.var.vmode &= ~FB_VMODE_YWRAP;
  837. }
  838. return 0;
  839. }
  840. /*
  841. * (Un)Blank the display.
  842. *
  843. * Blank the screen if blank_mode != 0, else unblank. If
  844. * blank == NULL then the caller blanks by setting the CLUT
  845. * (Color Look Up Table) to all black. Return 0 if blanking
  846. * succeeded, != 0 if un-/blanking failed due to e.g. a
  847. * video mode which doesn't support it. Implements VESA
  848. * suspend and powerdown modes on hardware that supports
  849. * disabling hsync/vsync:
  850. * blank_mode == 2: suspend vsync
  851. * blank_mode == 3: suspend hsync
  852. * blank_mode == 4: powerdown
  853. *
  854. * wms...Enable VESA DMPS compatible powerdown mode
  855. * run "setterm -powersave powerdown" to take advantage
  856. */
  857. static int cyber2000fb_blank(int blank, struct fb_info *info)
  858. {
  859. struct cfb_info *cfb = (struct cfb_info *)info;
  860. unsigned int sync = 0;
  861. int i;
  862. switch (blank) {
  863. case FB_BLANK_POWERDOWN: /* powerdown - both sync lines down */
  864. sync = EXT_SYNC_CTL_VS_0 | EXT_SYNC_CTL_HS_0;
  865. break;
  866. case FB_BLANK_HSYNC_SUSPEND: /* hsync off */
  867. sync = EXT_SYNC_CTL_VS_NORMAL | EXT_SYNC_CTL_HS_0;
  868. break;
  869. case FB_BLANK_VSYNC_SUSPEND: /* vsync off */
  870. sync = EXT_SYNC_CTL_VS_0 | EXT_SYNC_CTL_HS_NORMAL;
  871. break;
  872. case FB_BLANK_NORMAL: /* soft blank */
  873. default: /* unblank */
  874. break;
  875. }
  876. cyber2000_grphw(EXT_SYNC_CTL, sync, cfb);
  877. if (blank <= 1) {
  878. /* turn on ramdacs */
  879. cfb->ramdac_powerdown &= ~(RAMDAC_DACPWRDN | RAMDAC_BYPASS |
  880. RAMDAC_RAMPWRDN);
  881. cyber2000fb_write_ramdac_ctrl(cfb);
  882. }
  883. /*
  884. * Soft blank/unblank the display.
  885. */
  886. if (blank) { /* soft blank */
  887. for (i = 0; i < NR_PALETTE; i++) {
  888. cyber2000fb_writeb(i, 0x3c8, cfb);
  889. cyber2000fb_writeb(0, 0x3c9, cfb);
  890. cyber2000fb_writeb(0, 0x3c9, cfb);
  891. cyber2000fb_writeb(0, 0x3c9, cfb);
  892. }
  893. } else { /* unblank */
  894. for (i = 0; i < NR_PALETTE; i++) {
  895. cyber2000fb_writeb(i, 0x3c8, cfb);
  896. cyber2000fb_writeb(cfb->palette[i].red, 0x3c9, cfb);
  897. cyber2000fb_writeb(cfb->palette[i].green, 0x3c9, cfb);
  898. cyber2000fb_writeb(cfb->palette[i].blue, 0x3c9, cfb);
  899. }
  900. }
  901. if (blank >= 2) {
  902. /* turn off ramdacs */
  903. cfb->ramdac_powerdown |= RAMDAC_DACPWRDN | RAMDAC_BYPASS |
  904. RAMDAC_RAMPWRDN;
  905. cyber2000fb_write_ramdac_ctrl(cfb);
  906. }
  907. return 0;
  908. }
  909. static struct fb_ops cyber2000fb_ops = {
  910. .owner = THIS_MODULE,
  911. .fb_check_var = cyber2000fb_check_var,
  912. .fb_set_par = cyber2000fb_set_par,
  913. .fb_setcolreg = cyber2000fb_setcolreg,
  914. .fb_blank = cyber2000fb_blank,
  915. .fb_pan_display = cyber2000fb_pan_display,
  916. .fb_fillrect = cyber2000fb_fillrect,
  917. .fb_copyarea = cyber2000fb_copyarea,
  918. .fb_imageblit = cyber2000fb_imageblit,
  919. .fb_sync = cyber2000fb_sync,
  920. };
  921. /*
  922. * This is the only "static" reference to the internal data structures
  923. * of this driver. It is here solely at the moment to support the other
  924. * CyberPro modules external to this driver.
  925. */
  926. static struct cfb_info *int_cfb_info;
  927. /*
  928. * Enable access to the extended registers
  929. */
  930. void cyber2000fb_enable_extregs(struct cfb_info *cfb)
  931. {
  932. cfb->func_use_count += 1;
  933. if (cfb->func_use_count == 1) {
  934. int old;
  935. old = cyber2000_grphr(EXT_FUNC_CTL, cfb);
  936. old |= EXT_FUNC_CTL_EXTREGENBL;
  937. cyber2000_grphw(EXT_FUNC_CTL, old, cfb);
  938. }
  939. }
  940. EXPORT_SYMBOL(cyber2000fb_enable_extregs);
  941. /*
  942. * Disable access to the extended registers
  943. */
  944. void cyber2000fb_disable_extregs(struct cfb_info *cfb)
  945. {
  946. if (cfb->func_use_count == 1) {
  947. int old;
  948. old = cyber2000_grphr(EXT_FUNC_CTL, cfb);
  949. old &= ~EXT_FUNC_CTL_EXTREGENBL;
  950. cyber2000_grphw(EXT_FUNC_CTL, old, cfb);
  951. }
  952. if (cfb->func_use_count == 0)
  953. printk(KERN_ERR "disable_extregs: count = 0\n");
  954. else
  955. cfb->func_use_count -= 1;
  956. }
  957. EXPORT_SYMBOL(cyber2000fb_disable_extregs);
  958. void cyber2000fb_get_fb_var(struct cfb_info *cfb, struct fb_var_screeninfo *var)
  959. {
  960. memcpy(var, &cfb->fb.var, sizeof(struct fb_var_screeninfo));
  961. }
  962. EXPORT_SYMBOL(cyber2000fb_get_fb_var);
  963. /*
  964. * Attach a capture/tv driver to the core CyberX0X0 driver.
  965. */
  966. int cyber2000fb_attach(struct cyberpro_info *info, int idx)
  967. {
  968. if (int_cfb_info != NULL) {
  969. info->dev = int_cfb_info->dev;
  970. info->regs = int_cfb_info->regs;
  971. info->fb = int_cfb_info->fb.screen_base;
  972. info->fb_size = int_cfb_info->fb.fix.smem_len;
  973. info->enable_extregs = cyber2000fb_enable_extregs;
  974. info->disable_extregs = cyber2000fb_disable_extregs;
  975. info->info = int_cfb_info;
  976. strlcpy(info->dev_name, int_cfb_info->fb.fix.id,
  977. sizeof(info->dev_name));
  978. }
  979. return int_cfb_info != NULL;
  980. }
  981. EXPORT_SYMBOL(cyber2000fb_attach);
  982. /*
  983. * Detach a capture/tv driver from the core CyberX0X0 driver.
  984. */
  985. void cyber2000fb_detach(int idx)
  986. {
  987. }
  988. EXPORT_SYMBOL(cyber2000fb_detach);
  989. #ifdef CONFIG_FB_CYBER2000_DDC
  990. #define DDC_REG 0xb0
  991. #define DDC_SCL_OUT (1 << 0)
  992. #define DDC_SDA_OUT (1 << 4)
  993. #define DDC_SCL_IN (1 << 2)
  994. #define DDC_SDA_IN (1 << 6)
  995. static void cyber2000fb_enable_ddc(struct cfb_info *cfb)
  996. {
  997. spin_lock(&cfb->reg_b0_lock);
  998. cyber2000fb_writew(0x1bf, 0x3ce, cfb);
  999. }
  1000. static void cyber2000fb_disable_ddc(struct cfb_info *cfb)
  1001. {
  1002. cyber2000fb_writew(0x0bf, 0x3ce, cfb);
  1003. spin_unlock(&cfb->reg_b0_lock);
  1004. }
  1005. static void cyber2000fb_ddc_setscl(void *data, int val)
  1006. {
  1007. struct cfb_info *cfb = data;
  1008. unsigned char reg;
  1009. cyber2000fb_enable_ddc(cfb);
  1010. reg = cyber2000_grphr(DDC_REG, cfb);
  1011. if (!val) /* bit is inverted */
  1012. reg |= DDC_SCL_OUT;
  1013. else
  1014. reg &= ~DDC_SCL_OUT;
  1015. cyber2000_grphw(DDC_REG, reg, cfb);
  1016. cyber2000fb_disable_ddc(cfb);
  1017. }
  1018. static void cyber2000fb_ddc_setsda(void *data, int val)
  1019. {
  1020. struct cfb_info *cfb = data;
  1021. unsigned char reg;
  1022. cyber2000fb_enable_ddc(cfb);
  1023. reg = cyber2000_grphr(DDC_REG, cfb);
  1024. if (!val) /* bit is inverted */
  1025. reg |= DDC_SDA_OUT;
  1026. else
  1027. reg &= ~DDC_SDA_OUT;
  1028. cyber2000_grphw(DDC_REG, reg, cfb);
  1029. cyber2000fb_disable_ddc(cfb);
  1030. }
  1031. static int cyber2000fb_ddc_getscl(void *data)
  1032. {
  1033. struct cfb_info *cfb = data;
  1034. int retval;
  1035. cyber2000fb_enable_ddc(cfb);
  1036. retval = !!(cyber2000_grphr(DDC_REG, cfb) & DDC_SCL_IN);
  1037. cyber2000fb_disable_ddc(cfb);
  1038. return retval;
  1039. }
  1040. static int cyber2000fb_ddc_getsda(void *data)
  1041. {
  1042. struct cfb_info *cfb = data;
  1043. int retval;
  1044. cyber2000fb_enable_ddc(cfb);
  1045. retval = !!(cyber2000_grphr(DDC_REG, cfb) & DDC_SDA_IN);
  1046. cyber2000fb_disable_ddc(cfb);
  1047. return retval;
  1048. }
  1049. static int __devinit cyber2000fb_setup_ddc_bus(struct cfb_info *cfb)
  1050. {
  1051. strlcpy(cfb->ddc_adapter.name, cfb->fb.fix.id,
  1052. sizeof(cfb->ddc_adapter.name));
  1053. cfb->ddc_adapter.owner = THIS_MODULE;
  1054. cfb->ddc_adapter.class = I2C_CLASS_DDC;
  1055. cfb->ddc_adapter.algo_data = &cfb->ddc_algo;
  1056. cfb->ddc_adapter.dev.parent = &cfb->dev->dev;
  1057. cfb->ddc_algo.setsda = cyber2000fb_ddc_setsda;
  1058. cfb->ddc_algo.setscl = cyber2000fb_ddc_setscl;
  1059. cfb->ddc_algo.getsda = cyber2000fb_ddc_getsda;
  1060. cfb->ddc_algo.getscl = cyber2000fb_ddc_getscl;
  1061. cfb->ddc_algo.udelay = 10;
  1062. cfb->ddc_algo.timeout = 20;
  1063. cfb->ddc_algo.data = cfb;
  1064. i2c_set_adapdata(&cfb->ddc_adapter, cfb);
  1065. return i2c_bit_add_bus(&cfb->ddc_adapter);
  1066. }
  1067. #endif /* CONFIG_FB_CYBER2000_DDC */
  1068. /*
  1069. * These parameters give
  1070. * 640x480, hsync 31.5kHz, vsync 60Hz
  1071. */
  1072. static struct fb_videomode __devinitdata cyber2000fb_default_mode = {
  1073. .refresh = 60,
  1074. .xres = 640,
  1075. .yres = 480,
  1076. .pixclock = 39722,
  1077. .left_margin = 56,
  1078. .right_margin = 16,
  1079. .upper_margin = 34,
  1080. .lower_margin = 9,
  1081. .hsync_len = 88,
  1082. .vsync_len = 2,
  1083. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  1084. .vmode = FB_VMODE_NONINTERLACED
  1085. };
  1086. static char igs_regs[] = {
  1087. EXT_CRT_IRQ, 0,
  1088. EXT_CRT_TEST, 0,
  1089. EXT_SYNC_CTL, 0,
  1090. EXT_SEG_WRITE_PTR, 0,
  1091. EXT_SEG_READ_PTR, 0,
  1092. EXT_BIU_MISC, EXT_BIU_MISC_LIN_ENABLE |
  1093. EXT_BIU_MISC_COP_ENABLE |
  1094. EXT_BIU_MISC_COP_BFC,
  1095. EXT_FUNC_CTL, 0,
  1096. CURS_H_START, 0,
  1097. CURS_H_START + 1, 0,
  1098. CURS_H_PRESET, 0,
  1099. CURS_V_START, 0,
  1100. CURS_V_START + 1, 0,
  1101. CURS_V_PRESET, 0,
  1102. CURS_CTL, 0,
  1103. EXT_ATTRIB_CTL, EXT_ATTRIB_CTL_EXT,
  1104. EXT_OVERSCAN_RED, 0,
  1105. EXT_OVERSCAN_GREEN, 0,
  1106. EXT_OVERSCAN_BLUE, 0,
  1107. /* some of these are questionable when we have a BIOS */
  1108. EXT_MEM_CTL0, EXT_MEM_CTL0_7CLK |
  1109. EXT_MEM_CTL0_RAS_1 |
  1110. EXT_MEM_CTL0_MULTCAS,
  1111. EXT_HIDDEN_CTL1, 0x30,
  1112. EXT_FIFO_CTL, 0x0b,
  1113. EXT_FIFO_CTL + 1, 0x17,
  1114. 0x76, 0x00,
  1115. EXT_HIDDEN_CTL4, 0xc8
  1116. };
  1117. /*
  1118. * Initialise the CyberPro hardware. On the CyberPro5XXXX,
  1119. * ensure that we're using the correct PLL (5XXX's may be
  1120. * programmed to use an additional set of PLLs.)
  1121. */
  1122. static void cyberpro_init_hw(struct cfb_info *cfb)
  1123. {
  1124. int i;
  1125. for (i = 0; i < sizeof(igs_regs); i += 2)
  1126. cyber2000_grphw(igs_regs[i], igs_regs[i + 1], cfb);
  1127. if (cfb->id == ID_CYBERPRO_5000) {
  1128. unsigned char val;
  1129. cyber2000fb_writeb(0xba, 0x3ce, cfb);
  1130. val = cyber2000fb_readb(0x3cf, cfb) & 0x80;
  1131. cyber2000fb_writeb(val, 0x3cf, cfb);
  1132. }
  1133. }
  1134. static struct cfb_info __devinit *cyberpro_alloc_fb_info(unsigned int id,
  1135. char *name)
  1136. {
  1137. struct cfb_info *cfb;
  1138. cfb = kzalloc(sizeof(struct cfb_info), GFP_KERNEL);
  1139. if (!cfb)
  1140. return NULL;
  1141. cfb->id = id;
  1142. if (id == ID_CYBERPRO_5000)
  1143. cfb->ref_ps = 40690; /* 24.576 MHz */
  1144. else
  1145. cfb->ref_ps = 69842; /* 14.31818 MHz (69841?) */
  1146. cfb->divisors[0] = 1;
  1147. cfb->divisors[1] = 2;
  1148. cfb->divisors[2] = 4;
  1149. if (id == ID_CYBERPRO_2000)
  1150. cfb->divisors[3] = 8;
  1151. else
  1152. cfb->divisors[3] = 6;
  1153. strcpy(cfb->fb.fix.id, name);
  1154. cfb->fb.fix.type = FB_TYPE_PACKED_PIXELS;
  1155. cfb->fb.fix.type_aux = 0;
  1156. cfb->fb.fix.xpanstep = 0;
  1157. cfb->fb.fix.ypanstep = 1;
  1158. cfb->fb.fix.ywrapstep = 0;
  1159. switch (id) {
  1160. case ID_IGA_1682:
  1161. cfb->fb.fix.accel = 0;
  1162. break;
  1163. case ID_CYBERPRO_2000:
  1164. cfb->fb.fix.accel = FB_ACCEL_IGS_CYBER2000;
  1165. break;
  1166. case ID_CYBERPRO_2010:
  1167. cfb->fb.fix.accel = FB_ACCEL_IGS_CYBER2010;
  1168. break;
  1169. case ID_CYBERPRO_5000:
  1170. cfb->fb.fix.accel = FB_ACCEL_IGS_CYBER5000;
  1171. break;
  1172. }
  1173. cfb->fb.var.nonstd = 0;
  1174. cfb->fb.var.activate = FB_ACTIVATE_NOW;
  1175. cfb->fb.var.height = -1;
  1176. cfb->fb.var.width = -1;
  1177. cfb->fb.var.accel_flags = FB_ACCELF_TEXT;
  1178. cfb->fb.fbops = &cyber2000fb_ops;
  1179. cfb->fb.flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1180. cfb->fb.pseudo_palette = cfb->pseudo_palette;
  1181. spin_lock_init(&cfb->reg_b0_lock);
  1182. fb_alloc_cmap(&cfb->fb.cmap, NR_PALETTE, 0);
  1183. return cfb;
  1184. }
  1185. static void cyberpro_free_fb_info(struct cfb_info *cfb)
  1186. {
  1187. if (cfb) {
  1188. /*
  1189. * Free the colourmap
  1190. */
  1191. fb_alloc_cmap(&cfb->fb.cmap, 0, 0);
  1192. kfree(cfb);
  1193. }
  1194. }
  1195. /*
  1196. * Parse Cyber2000fb options. Usage:
  1197. * video=cyber2000:font:fontname
  1198. */
  1199. #ifndef MODULE
  1200. static int cyber2000fb_setup(char *options)
  1201. {
  1202. char *opt;
  1203. if (!options || !*options)
  1204. return 0;
  1205. while ((opt = strsep(&options, ",")) != NULL) {
  1206. if (!*opt)
  1207. continue;
  1208. if (strncmp(opt, "font:", 5) == 0) {
  1209. static char default_font_storage[40];
  1210. strlcpy(default_font_storage, opt + 5,
  1211. sizeof(default_font_storage));
  1212. default_font = default_font_storage;
  1213. continue;
  1214. }
  1215. printk(KERN_ERR "CyberPro20x0: unknown parameter: %s\n", opt);
  1216. }
  1217. return 0;
  1218. }
  1219. #endif /* MODULE */
  1220. /*
  1221. * The CyberPro chips can be placed on many different bus types.
  1222. * This probe function is common to all bus types. The bus-specific
  1223. * probe function is expected to have:
  1224. * - enabled access to the linear memory region
  1225. * - memory mapped access to the registers
  1226. * - initialised mem_ctl1 and mem_ctl2 appropriately.
  1227. */
  1228. static int __devinit cyberpro_common_probe(struct cfb_info *cfb)
  1229. {
  1230. u_long smem_size;
  1231. u_int h_sync, v_sync;
  1232. int err;
  1233. cyberpro_init_hw(cfb);
  1234. /*
  1235. * Get the video RAM size and width from the VGA register.
  1236. * This should have been already initialised by the BIOS,
  1237. * but if it's garbage, claim default 1MB VRAM (woody)
  1238. */
  1239. cfb->mem_ctl1 = cyber2000_grphr(EXT_MEM_CTL1, cfb);
  1240. cfb->mem_ctl2 = cyber2000_grphr(EXT_MEM_CTL2, cfb);
  1241. /*
  1242. * Determine the size of the memory.
  1243. */
  1244. switch (cfb->mem_ctl2 & MEM_CTL2_SIZE_MASK) {
  1245. case MEM_CTL2_SIZE_4MB:
  1246. smem_size = 0x00400000;
  1247. break;
  1248. case MEM_CTL2_SIZE_2MB:
  1249. smem_size = 0x00200000;
  1250. break;
  1251. case MEM_CTL2_SIZE_1MB:
  1252. smem_size = 0x00100000;
  1253. break;
  1254. default:
  1255. smem_size = 0x00100000;
  1256. break;
  1257. }
  1258. cfb->fb.fix.smem_len = smem_size;
  1259. cfb->fb.fix.mmio_len = MMIO_SIZE;
  1260. cfb->fb.screen_base = cfb->region;
  1261. #ifdef CONFIG_FB_CYBER2000_DDC
  1262. if (cyber2000fb_setup_ddc_bus(cfb) == 0)
  1263. cfb->ddc_registered = true;
  1264. #endif
  1265. err = -EINVAL;
  1266. if (!fb_find_mode(&cfb->fb.var, &cfb->fb, NULL, NULL, 0,
  1267. &cyber2000fb_default_mode, 8)) {
  1268. printk(KERN_ERR "%s: no valid mode found\n", cfb->fb.fix.id);
  1269. goto failed;
  1270. }
  1271. cfb->fb.var.yres_virtual = cfb->fb.fix.smem_len * 8 /
  1272. (cfb->fb.var.bits_per_pixel * cfb->fb.var.xres_virtual);
  1273. if (cfb->fb.var.yres_virtual < cfb->fb.var.yres)
  1274. cfb->fb.var.yres_virtual = cfb->fb.var.yres;
  1275. /* fb_set_var(&cfb->fb.var, -1, &cfb->fb); */
  1276. /*
  1277. * Calculate the hsync and vsync frequencies. Note that
  1278. * we split the 1e12 constant up so that we can preserve
  1279. * the precision and fit the results into 32-bit registers.
  1280. * (1953125000 * 512 = 1e12)
  1281. */
  1282. h_sync = 1953125000 / cfb->fb.var.pixclock;
  1283. h_sync = h_sync * 512 / (cfb->fb.var.xres + cfb->fb.var.left_margin +
  1284. cfb->fb.var.right_margin + cfb->fb.var.hsync_len);
  1285. v_sync = h_sync / (cfb->fb.var.yres + cfb->fb.var.upper_margin +
  1286. cfb->fb.var.lower_margin + cfb->fb.var.vsync_len);
  1287. printk(KERN_INFO "%s: %dKiB VRAM, using %dx%d, %d.%03dkHz, %dHz\n",
  1288. cfb->fb.fix.id, cfb->fb.fix.smem_len >> 10,
  1289. cfb->fb.var.xres, cfb->fb.var.yres,
  1290. h_sync / 1000, h_sync % 1000, v_sync);
  1291. if (cfb->dev)
  1292. cfb->fb.device = &cfb->dev->dev;
  1293. err = register_framebuffer(&cfb->fb);
  1294. failed:
  1295. #ifdef CONFIG_FB_CYBER2000_DDC
  1296. if (err && cfb->ddc_registered)
  1297. i2c_del_adapter(&cfb->ddc_adapter);
  1298. #endif
  1299. return err;
  1300. }
  1301. static void cyberpro_common_resume(struct cfb_info *cfb)
  1302. {
  1303. cyberpro_init_hw(cfb);
  1304. /*
  1305. * Reprogram the MEM_CTL1 and MEM_CTL2 registers
  1306. */
  1307. cyber2000_grphw(EXT_MEM_CTL1, cfb->mem_ctl1, cfb);
  1308. cyber2000_grphw(EXT_MEM_CTL2, cfb->mem_ctl2, cfb);
  1309. /*
  1310. * Restore the old video mode and the palette.
  1311. * We also need to tell fbcon to redraw the console.
  1312. */
  1313. cyber2000fb_set_par(&cfb->fb);
  1314. }
  1315. #ifdef CONFIG_ARCH_SHARK
  1316. #include <mach/framebuffer.h>
  1317. static int __devinit cyberpro_vl_probe(void)
  1318. {
  1319. struct cfb_info *cfb;
  1320. int err = -ENOMEM;
  1321. if (!request_mem_region(FB_START, FB_SIZE, "CyberPro2010"))
  1322. return err;
  1323. cfb = cyberpro_alloc_fb_info(ID_CYBERPRO_2010, "CyberPro2010");
  1324. if (!cfb)
  1325. goto failed_release;
  1326. cfb->dev = NULL;
  1327. cfb->region = ioremap(FB_START, FB_SIZE);
  1328. if (!cfb->region)
  1329. goto failed_ioremap;
  1330. cfb->regs = cfb->region + MMIO_OFFSET;
  1331. cfb->fb.fix.mmio_start = FB_START + MMIO_OFFSET;
  1332. cfb->fb.fix.smem_start = FB_START;
  1333. /*
  1334. * Bring up the hardware. This is expected to enable access
  1335. * to the linear memory region, and allow access to the memory
  1336. * mapped registers. Also, mem_ctl1 and mem_ctl2 must be
  1337. * initialised.
  1338. */
  1339. cyber2000fb_writeb(0x18, 0x46e8, cfb);
  1340. cyber2000fb_writeb(0x01, 0x102, cfb);
  1341. cyber2000fb_writeb(0x08, 0x46e8, cfb);
  1342. cyber2000fb_writeb(EXT_BIU_MISC, 0x3ce, cfb);
  1343. cyber2000fb_writeb(EXT_BIU_MISC_LIN_ENABLE, 0x3cf, cfb);
  1344. cfb->mclk_mult = 0xdb;
  1345. cfb->mclk_div = 0x54;
  1346. err = cyberpro_common_probe(cfb);
  1347. if (err)
  1348. goto failed;
  1349. if (int_cfb_info == NULL)
  1350. int_cfb_info = cfb;
  1351. return 0;
  1352. failed:
  1353. iounmap(cfb->region);
  1354. failed_ioremap:
  1355. cyberpro_free_fb_info(cfb);
  1356. failed_release:
  1357. release_mem_region(FB_START, FB_SIZE);
  1358. return err;
  1359. }
  1360. #endif /* CONFIG_ARCH_SHARK */
  1361. /*
  1362. * PCI specific support.
  1363. */
  1364. #ifdef CONFIG_PCI
  1365. /*
  1366. * We need to wake up the CyberPro, and make sure its in linear memory
  1367. * mode. Unfortunately, this is specific to the platform and card that
  1368. * we are running on.
  1369. *
  1370. * On x86 and ARM, should we be initialising the CyberPro first via the
  1371. * IO registers, and then the MMIO registers to catch all cases? Can we
  1372. * end up in the situation where the chip is in MMIO mode, but not awake
  1373. * on an x86 system?
  1374. */
  1375. static int cyberpro_pci_enable_mmio(struct cfb_info *cfb)
  1376. {
  1377. unsigned char val;
  1378. #if defined(__sparc_v9__)
  1379. #error "You lose, consult DaveM."
  1380. #elif defined(__sparc__)
  1381. /*
  1382. * SPARC does not have an "outb" instruction, so we generate
  1383. * I/O cycles storing into a reserved memory space at
  1384. * physical address 0x3000000
  1385. */
  1386. unsigned char __iomem *iop;
  1387. iop = ioremap(0x3000000, 0x5000);
  1388. if (iop == NULL) {
  1389. printk(KERN_ERR "iga5000: cannot map I/O\n");
  1390. return -ENOMEM;
  1391. }
  1392. writeb(0x18, iop + 0x46e8);
  1393. writeb(0x01, iop + 0x102);
  1394. writeb(0x08, iop + 0x46e8);
  1395. writeb(EXT_BIU_MISC, iop + 0x3ce);
  1396. writeb(EXT_BIU_MISC_LIN_ENABLE, iop + 0x3cf);
  1397. iounmap(iop);
  1398. #else
  1399. /*
  1400. * Most other machine types are "normal", so
  1401. * we use the standard IO-based wakeup.
  1402. */
  1403. outb(0x18, 0x46e8);
  1404. outb(0x01, 0x102);
  1405. outb(0x08, 0x46e8);
  1406. outb(EXT_BIU_MISC, 0x3ce);
  1407. outb(EXT_BIU_MISC_LIN_ENABLE, 0x3cf);
  1408. #endif
  1409. /*
  1410. * Allow the CyberPro to accept PCI burst accesses
  1411. */
  1412. if (cfb->id == ID_CYBERPRO_2010) {
  1413. printk(KERN_INFO "%s: NOT enabling PCI bursts\n",
  1414. cfb->fb.fix.id);
  1415. } else {
  1416. val = cyber2000_grphr(EXT_BUS_CTL, cfb);
  1417. if (!(val & EXT_BUS_CTL_PCIBURST_WRITE)) {
  1418. printk(KERN_INFO "%s: enabling PCI bursts\n",
  1419. cfb->fb.fix.id);
  1420. val |= EXT_BUS_CTL_PCIBURST_WRITE;
  1421. if (cfb->id == ID_CYBERPRO_5000)
  1422. val |= EXT_BUS_CTL_PCIBURST_READ;
  1423. cyber2000_grphw(EXT_BUS_CTL, val, cfb);
  1424. }
  1425. }
  1426. return 0;
  1427. }
  1428. static int __devinit
  1429. cyberpro_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
  1430. {
  1431. struct cfb_info *cfb;
  1432. char name[16];
  1433. int err;
  1434. sprintf(name, "CyberPro%4X", id->device);
  1435. err = pci_enable_device(dev);
  1436. if (err)
  1437. return err;
  1438. err = -ENOMEM;
  1439. cfb = cyberpro_alloc_fb_info(id->driver_data, name);
  1440. if (!cfb)
  1441. goto failed_release;
  1442. err = pci_request_regions(dev, cfb->fb.fix.id);
  1443. if (err)
  1444. goto failed_regions;
  1445. cfb->dev = dev;
  1446. cfb->region = pci_ioremap_bar(dev, 0);
  1447. if (!cfb->region)
  1448. goto failed_ioremap;
  1449. cfb->regs = cfb->region + MMIO_OFFSET;
  1450. cfb->fb.fix.mmio_start = pci_resource_start(dev, 0) + MMIO_OFFSET;
  1451. cfb->fb.fix.smem_start = pci_resource_start(dev, 0);
  1452. /*
  1453. * Bring up the hardware. This is expected to enable access
  1454. * to the linear memory region, and allow access to the memory
  1455. * mapped registers. Also, mem_ctl1 and mem_ctl2 must be
  1456. * initialised.
  1457. */
  1458. err = cyberpro_pci_enable_mmio(cfb);
  1459. if (err)
  1460. goto failed;
  1461. /*
  1462. * Use MCLK from BIOS. FIXME: what about hotplug?
  1463. */
  1464. cfb->mclk_mult = cyber2000_grphr(EXT_MCLK_MULT, cfb);
  1465. cfb->mclk_div = cyber2000_grphr(EXT_MCLK_DIV, cfb);
  1466. #ifdef __arm__
  1467. /*
  1468. * MCLK on the NetWinder and the Shark is fixed at 75MHz
  1469. */
  1470. if (machine_is_netwinder()) {
  1471. cfb->mclk_mult = 0xdb;
  1472. cfb->mclk_div = 0x54;
  1473. }
  1474. #endif
  1475. err = cyberpro_common_probe(cfb);
  1476. if (err)
  1477. goto failed;
  1478. /*
  1479. * Our driver data
  1480. */
  1481. pci_set_drvdata(dev, cfb);
  1482. if (int_cfb_info == NULL)
  1483. int_cfb_info = cfb;
  1484. return 0;
  1485. failed:
  1486. iounmap(cfb->region);
  1487. failed_ioremap:
  1488. pci_release_regions(dev);
  1489. failed_regions:
  1490. cyberpro_free_fb_info(cfb);
  1491. failed_release:
  1492. return err;
  1493. }
  1494. static void __devexit cyberpro_pci_remove(struct pci_dev *dev)
  1495. {
  1496. struct cfb_info *cfb = pci_get_drvdata(dev);
  1497. if (cfb) {
  1498. /*
  1499. * If unregister_framebuffer fails, then
  1500. * we will be leaving hooks that could cause
  1501. * oopsen laying around.
  1502. */
  1503. if (unregister_framebuffer(&cfb->fb))
  1504. printk(KERN_WARNING "%s: danger Will Robinson, "
  1505. "danger danger! Oopsen imminent!\n",
  1506. cfb->fb.fix.id);
  1507. #ifdef CONFIG_FB_CYBER2000_DDC
  1508. if (cfb->ddc_registered)
  1509. i2c_del_adapter(&cfb->ddc_adapter);
  1510. #endif
  1511. iounmap(cfb->region);
  1512. cyberpro_free_fb_info(cfb);
  1513. /*
  1514. * Ensure that the driver data is no longer
  1515. * valid.
  1516. */
  1517. pci_set_drvdata(dev, NULL);
  1518. if (cfb == int_cfb_info)
  1519. int_cfb_info = NULL;
  1520. pci_release_regions(dev);
  1521. }
  1522. }
  1523. static int cyberpro_pci_suspend(struct pci_dev *dev, pm_message_t state)
  1524. {
  1525. return 0;
  1526. }
  1527. /*
  1528. * Re-initialise the CyberPro hardware
  1529. */
  1530. static int cyberpro_pci_resume(struct pci_dev *dev)
  1531. {
  1532. struct cfb_info *cfb = pci_get_drvdata(dev);
  1533. if (cfb) {
  1534. cyberpro_pci_enable_mmio(cfb);
  1535. cyberpro_common_resume(cfb);
  1536. }
  1537. return 0;
  1538. }
  1539. static struct pci_device_id cyberpro_pci_table[] = {
  1540. /* Not yet
  1541. * { PCI_VENDOR_ID_INTERG, PCI_DEVICE_ID_INTERG_1682,
  1542. * PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_IGA_1682 },
  1543. */
  1544. { PCI_VENDOR_ID_INTERG, PCI_DEVICE_ID_INTERG_2000,
  1545. PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_CYBERPRO_2000 },
  1546. { PCI_VENDOR_ID_INTERG, PCI_DEVICE_ID_INTERG_2010,
  1547. PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_CYBERPRO_2010 },
  1548. { PCI_VENDOR_ID_INTERG, PCI_DEVICE_ID_INTERG_5000,
  1549. PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_CYBERPRO_5000 },
  1550. { 0, }
  1551. };
  1552. MODULE_DEVICE_TABLE(pci, cyberpro_pci_table);
  1553. static struct pci_driver cyberpro_driver = {
  1554. .name = "CyberPro",
  1555. .probe = cyberpro_pci_probe,
  1556. .remove = __devexit_p(cyberpro_pci_remove),
  1557. .suspend = cyberpro_pci_suspend,
  1558. .resume = cyberpro_pci_resume,
  1559. .id_table = cyberpro_pci_table
  1560. };
  1561. #endif
  1562. /*
  1563. * I don't think we can use the "module_init" stuff here because
  1564. * the fbcon stuff may not be initialised yet. Hence the #ifdef
  1565. * around module_init.
  1566. *
  1567. * Tony: "module_init" is now required
  1568. */
  1569. static int __init cyber2000fb_init(void)
  1570. {
  1571. int ret = -1, err;
  1572. #ifndef MODULE
  1573. char *option = NULL;
  1574. if (fb_get_options("cyber2000fb", &option))
  1575. return -ENODEV;
  1576. cyber2000fb_setup(option);
  1577. #endif
  1578. #ifdef CONFIG_ARCH_SHARK
  1579. err = cyberpro_vl_probe();
  1580. if (!err)
  1581. ret = 0;
  1582. #endif
  1583. #ifdef CONFIG_PCI
  1584. err = pci_register_driver(&cyberpro_driver);
  1585. if (!err)
  1586. ret = 0;
  1587. #endif
  1588. return ret ? err : 0;
  1589. }
  1590. module_init(cyber2000fb_init);
  1591. #ifndef CONFIG_ARCH_SHARK
  1592. static void __exit cyberpro_exit(void)
  1593. {
  1594. pci_unregister_driver(&cyberpro_driver);
  1595. }
  1596. module_exit(cyberpro_exit);
  1597. #endif
  1598. MODULE_AUTHOR("Russell King");
  1599. MODULE_DESCRIPTION("CyberPro 2000, 2010 and 5000 framebuffer driver");
  1600. MODULE_LICENSE("GPL");