common.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161
  1. /*
  2. * arch/arm/mach-tegra/common.c
  3. *
  4. * Copyright (C) 2010 Google, Inc.
  5. *
  6. * Author:
  7. * Colin Cross <ccross@android.com>
  8. *
  9. * This software is licensed under the terms of the GNU General Public
  10. * License version 2, as published by the Free Software Foundation, and
  11. * may be copied, distributed, and modified under those terms.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. */
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <linux/clk.h>
  22. #include <linux/delay.h>
  23. #include <linux/irqchip.h>
  24. #include <asm/hardware/cache-l2x0.h>
  25. #include <mach/powergate.h>
  26. #include "board.h"
  27. #include "clock.h"
  28. #include "common.h"
  29. #include "fuse.h"
  30. #include "iomap.h"
  31. #include "pmc.h"
  32. #include "apbio.h"
  33. #include "sleep.h"
  34. #include "pm.h"
  35. /*
  36. * Storage for debug-macro.S's state.
  37. *
  38. * This must be in .data not .bss so that it gets initialized each time the
  39. * kernel is loaded. The data is declared here rather than debug-macro.S so
  40. * that multiple inclusions of debug-macro.S point at the same data.
  41. */
  42. u32 tegra_uart_config[4] = {
  43. /* Debug UART initialization required */
  44. 1,
  45. /* Debug UART physical address */
  46. 0,
  47. /* Debug UART virtual address */
  48. 0,
  49. /* Scratch space for debug macro */
  50. 0,
  51. };
  52. #ifdef CONFIG_OF
  53. void __init tegra_dt_init_irq(void)
  54. {
  55. tegra_init_irq();
  56. irqchip_init();
  57. }
  58. #endif
  59. void tegra_assert_system_reset(char mode, const char *cmd)
  60. {
  61. void __iomem *reset = IO_ADDRESS(TEGRA_PMC_BASE + 0);
  62. u32 reg;
  63. reg = readl_relaxed(reset);
  64. reg |= 0x10;
  65. writel_relaxed(reg, reset);
  66. }
  67. #ifdef CONFIG_ARCH_TEGRA_2x_SOC
  68. static __initdata struct tegra_clk_init_table tegra20_clk_init_table[] = {
  69. /* name parent rate enabled */
  70. { "clk_m", NULL, 0, true },
  71. { "pll_p", "clk_m", 216000000, true },
  72. { "pll_p_out1", "pll_p", 28800000, true },
  73. { "pll_p_out2", "pll_p", 48000000, true },
  74. { "pll_p_out3", "pll_p", 72000000, true },
  75. { "pll_p_out4", "pll_p", 24000000, true },
  76. { "pll_c", "clk_m", 600000000, true },
  77. { "pll_c_out1", "pll_c", 120000000, true },
  78. { "sclk", "pll_c_out1", 120000000, true },
  79. { "hclk", "sclk", 120000000, true },
  80. { "pclk", "hclk", 60000000, true },
  81. { "csite", NULL, 0, true },
  82. { "emc", NULL, 0, true },
  83. { "cpu", NULL, 0, true },
  84. { NULL, NULL, 0, 0},
  85. };
  86. #endif
  87. #ifdef CONFIG_ARCH_TEGRA_3x_SOC
  88. static __initdata struct tegra_clk_init_table tegra30_clk_init_table[] = {
  89. /* name parent rate enabled */
  90. { "clk_m", NULL, 0, true },
  91. { "pll_p", "pll_ref", 408000000, true },
  92. { "pll_p_out1", "pll_p", 9600000, true },
  93. { "pll_p_out4", "pll_p", 102000000, true },
  94. { "sclk", "pll_p_out4", 102000000, true },
  95. { "hclk", "sclk", 102000000, true },
  96. { "pclk", "hclk", 51000000, true },
  97. { "csite", NULL, 0, true },
  98. { NULL, NULL, 0, 0},
  99. };
  100. #endif
  101. static void __init tegra_init_cache(void)
  102. {
  103. #ifdef CONFIG_CACHE_L2X0
  104. int ret;
  105. void __iomem *p = IO_ADDRESS(TEGRA_ARM_PERIF_BASE) + 0x3000;
  106. u32 aux_ctrl, cache_type;
  107. cache_type = readl(p + L2X0_CACHE_TYPE);
  108. aux_ctrl = (cache_type & 0x700) << (17-8);
  109. aux_ctrl |= 0x7C400001;
  110. ret = l2x0_of_init(aux_ctrl, 0x8200c3fe);
  111. if (!ret)
  112. l2x0_saved_regs_addr = virt_to_phys(&l2x0_saved_regs);
  113. #endif
  114. }
  115. #ifdef CONFIG_ARCH_TEGRA_2x_SOC
  116. void __init tegra20_init_early(void)
  117. {
  118. tegra_apb_io_init();
  119. tegra_init_fuse();
  120. tegra2_init_clocks();
  121. tegra_clk_init_from_table(tegra20_clk_init_table);
  122. tegra_init_cache();
  123. tegra_pmc_init();
  124. tegra_powergate_init();
  125. tegra20_hotplug_init();
  126. }
  127. #endif
  128. #ifdef CONFIG_ARCH_TEGRA_3x_SOC
  129. void __init tegra30_init_early(void)
  130. {
  131. tegra_apb_io_init();
  132. tegra_init_fuse();
  133. tegra30_init_clocks();
  134. tegra_clk_init_from_table(tegra30_clk_init_table);
  135. tegra_init_cache();
  136. tegra_pmc_init();
  137. tegra_powergate_init();
  138. tegra30_hotplug_init();
  139. }
  140. #endif
  141. void __init tegra_init_late(void)
  142. {
  143. tegra_powergate_debugfs_init();
  144. }