twl4030.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369
  1. /*
  2. * ALSA SoC TWL4030 codec driver
  3. *
  4. * Author: Steve Sakoman, <steve@sakoman.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/pm.h>
  26. #include <linux/i2c.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/of.h>
  29. #include <linux/of_gpio.h>
  30. #include <linux/i2c/twl.h>
  31. #include <linux/slab.h>
  32. #include <linux/gpio.h>
  33. #include <sound/core.h>
  34. #include <sound/pcm.h>
  35. #include <sound/pcm_params.h>
  36. #include <sound/soc.h>
  37. #include <sound/initval.h>
  38. #include <sound/tlv.h>
  39. /* Register descriptions are here */
  40. #include <linux/mfd/twl4030-audio.h>
  41. /* TWL4030 PMBR1 Register */
  42. #define TWL4030_PMBR1_REG 0x0D
  43. /* TWL4030 PMBR1 Register GPIO6 mux bits */
  44. #define TWL4030_GPIO6_PWM0_MUTE(value) ((value & 0x03) << 2)
  45. #define TWL4030_CACHEREGNUM (TWL4030_REG_MISC_SET_2 + 1)
  46. /*
  47. * twl4030 register cache & default register settings
  48. */
  49. static const u8 twl4030_reg[TWL4030_CACHEREGNUM] = {
  50. 0x00, /* this register not used */
  51. 0x00, /* REG_CODEC_MODE (0x1) */
  52. 0x00, /* REG_OPTION (0x2) */
  53. 0x00, /* REG_UNKNOWN (0x3) */
  54. 0x00, /* REG_MICBIAS_CTL (0x4) */
  55. 0x00, /* REG_ANAMICL (0x5) */
  56. 0x00, /* REG_ANAMICR (0x6) */
  57. 0x00, /* REG_AVADC_CTL (0x7) */
  58. 0x00, /* REG_ADCMICSEL (0x8) */
  59. 0x00, /* REG_DIGMIXING (0x9) */
  60. 0x0f, /* REG_ATXL1PGA (0xA) */
  61. 0x0f, /* REG_ATXR1PGA (0xB) */
  62. 0x0f, /* REG_AVTXL2PGA (0xC) */
  63. 0x0f, /* REG_AVTXR2PGA (0xD) */
  64. 0x00, /* REG_AUDIO_IF (0xE) */
  65. 0x00, /* REG_VOICE_IF (0xF) */
  66. 0x3f, /* REG_ARXR1PGA (0x10) */
  67. 0x3f, /* REG_ARXL1PGA (0x11) */
  68. 0x3f, /* REG_ARXR2PGA (0x12) */
  69. 0x3f, /* REG_ARXL2PGA (0x13) */
  70. 0x25, /* REG_VRXPGA (0x14) */
  71. 0x00, /* REG_VSTPGA (0x15) */
  72. 0x00, /* REG_VRX2ARXPGA (0x16) */
  73. 0x00, /* REG_AVDAC_CTL (0x17) */
  74. 0x00, /* REG_ARX2VTXPGA (0x18) */
  75. 0x32, /* REG_ARXL1_APGA_CTL (0x19) */
  76. 0x32, /* REG_ARXR1_APGA_CTL (0x1A) */
  77. 0x32, /* REG_ARXL2_APGA_CTL (0x1B) */
  78. 0x32, /* REG_ARXR2_APGA_CTL (0x1C) */
  79. 0x00, /* REG_ATX2ARXPGA (0x1D) */
  80. 0x00, /* REG_BT_IF (0x1E) */
  81. 0x55, /* REG_BTPGA (0x1F) */
  82. 0x00, /* REG_BTSTPGA (0x20) */
  83. 0x00, /* REG_EAR_CTL (0x21) */
  84. 0x00, /* REG_HS_SEL (0x22) */
  85. 0x00, /* REG_HS_GAIN_SET (0x23) */
  86. 0x00, /* REG_HS_POPN_SET (0x24) */
  87. 0x00, /* REG_PREDL_CTL (0x25) */
  88. 0x00, /* REG_PREDR_CTL (0x26) */
  89. 0x00, /* REG_PRECKL_CTL (0x27) */
  90. 0x00, /* REG_PRECKR_CTL (0x28) */
  91. 0x00, /* REG_HFL_CTL (0x29) */
  92. 0x00, /* REG_HFR_CTL (0x2A) */
  93. 0x05, /* REG_ALC_CTL (0x2B) */
  94. 0x00, /* REG_ALC_SET1 (0x2C) */
  95. 0x00, /* REG_ALC_SET2 (0x2D) */
  96. 0x00, /* REG_BOOST_CTL (0x2E) */
  97. 0x00, /* REG_SOFTVOL_CTL (0x2F) */
  98. 0x13, /* REG_DTMF_FREQSEL (0x30) */
  99. 0x00, /* REG_DTMF_TONEXT1H (0x31) */
  100. 0x00, /* REG_DTMF_TONEXT1L (0x32) */
  101. 0x00, /* REG_DTMF_TONEXT2H (0x33) */
  102. 0x00, /* REG_DTMF_TONEXT2L (0x34) */
  103. 0x79, /* REG_DTMF_TONOFF (0x35) */
  104. 0x11, /* REG_DTMF_WANONOFF (0x36) */
  105. 0x00, /* REG_I2S_RX_SCRAMBLE_H (0x37) */
  106. 0x00, /* REG_I2S_RX_SCRAMBLE_M (0x38) */
  107. 0x00, /* REG_I2S_RX_SCRAMBLE_L (0x39) */
  108. 0x06, /* REG_APLL_CTL (0x3A) */
  109. 0x00, /* REG_DTMF_CTL (0x3B) */
  110. 0x44, /* REG_DTMF_PGA_CTL2 (0x3C) */
  111. 0x69, /* REG_DTMF_PGA_CTL1 (0x3D) */
  112. 0x00, /* REG_MISC_SET_1 (0x3E) */
  113. 0x00, /* REG_PCMBTMUX (0x3F) */
  114. 0x00, /* not used (0x40) */
  115. 0x00, /* not used (0x41) */
  116. 0x00, /* not used (0x42) */
  117. 0x00, /* REG_RX_PATH_SEL (0x43) */
  118. 0x32, /* REG_VDL_APGA_CTL (0x44) */
  119. 0x00, /* REG_VIBRA_CTL (0x45) */
  120. 0x00, /* REG_VIBRA_SET (0x46) */
  121. 0x00, /* REG_VIBRA_PWM_SET (0x47) */
  122. 0x00, /* REG_ANAMIC_GAIN (0x48) */
  123. 0x00, /* REG_MISC_SET_2 (0x49) */
  124. };
  125. /* codec private data */
  126. struct twl4030_priv {
  127. unsigned int codec_powered;
  128. /* reference counts of AIF/APLL users */
  129. unsigned int apll_enabled;
  130. struct snd_pcm_substream *master_substream;
  131. struct snd_pcm_substream *slave_substream;
  132. unsigned int configured;
  133. unsigned int rate;
  134. unsigned int sample_bits;
  135. unsigned int channels;
  136. unsigned int sysclk;
  137. /* Output (with associated amp) states */
  138. u8 hsl_enabled, hsr_enabled;
  139. u8 earpiece_enabled;
  140. u8 predrivel_enabled, predriver_enabled;
  141. u8 carkitl_enabled, carkitr_enabled;
  142. struct twl4030_codec_data *pdata;
  143. };
  144. /*
  145. * read twl4030 register cache
  146. */
  147. static inline unsigned int twl4030_read_reg_cache(struct snd_soc_codec *codec,
  148. unsigned int reg)
  149. {
  150. u8 *cache = codec->reg_cache;
  151. if (reg >= TWL4030_CACHEREGNUM)
  152. return -EIO;
  153. return cache[reg];
  154. }
  155. /*
  156. * write twl4030 register cache
  157. */
  158. static inline void twl4030_write_reg_cache(struct snd_soc_codec *codec,
  159. u8 reg, u8 value)
  160. {
  161. u8 *cache = codec->reg_cache;
  162. if (reg >= TWL4030_CACHEREGNUM)
  163. return;
  164. cache[reg] = value;
  165. }
  166. /*
  167. * write to the twl4030 register space
  168. */
  169. static int twl4030_write(struct snd_soc_codec *codec,
  170. unsigned int reg, unsigned int value)
  171. {
  172. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  173. int write_to_reg = 0;
  174. twl4030_write_reg_cache(codec, reg, value);
  175. /* Decide if the given register can be written */
  176. switch (reg) {
  177. case TWL4030_REG_EAR_CTL:
  178. if (twl4030->earpiece_enabled)
  179. write_to_reg = 1;
  180. break;
  181. case TWL4030_REG_PREDL_CTL:
  182. if (twl4030->predrivel_enabled)
  183. write_to_reg = 1;
  184. break;
  185. case TWL4030_REG_PREDR_CTL:
  186. if (twl4030->predriver_enabled)
  187. write_to_reg = 1;
  188. break;
  189. case TWL4030_REG_PRECKL_CTL:
  190. if (twl4030->carkitl_enabled)
  191. write_to_reg = 1;
  192. break;
  193. case TWL4030_REG_PRECKR_CTL:
  194. if (twl4030->carkitr_enabled)
  195. write_to_reg = 1;
  196. break;
  197. case TWL4030_REG_HS_GAIN_SET:
  198. if (twl4030->hsl_enabled || twl4030->hsr_enabled)
  199. write_to_reg = 1;
  200. break;
  201. default:
  202. /* All other register can be written */
  203. write_to_reg = 1;
  204. break;
  205. }
  206. if (write_to_reg)
  207. return twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  208. value, reg);
  209. return 0;
  210. }
  211. static inline void twl4030_wait_ms(int time)
  212. {
  213. if (time < 60) {
  214. time *= 1000;
  215. usleep_range(time, time + 500);
  216. } else {
  217. msleep(time);
  218. }
  219. }
  220. static void twl4030_codec_enable(struct snd_soc_codec *codec, int enable)
  221. {
  222. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  223. int mode;
  224. if (enable == twl4030->codec_powered)
  225. return;
  226. if (enable)
  227. mode = twl4030_audio_enable_resource(TWL4030_AUDIO_RES_POWER);
  228. else
  229. mode = twl4030_audio_disable_resource(TWL4030_AUDIO_RES_POWER);
  230. if (mode >= 0) {
  231. twl4030_write_reg_cache(codec, TWL4030_REG_CODEC_MODE, mode);
  232. twl4030->codec_powered = enable;
  233. }
  234. /* REVISIT: this delay is present in TI sample drivers */
  235. /* but there seems to be no TRM requirement for it */
  236. udelay(10);
  237. }
  238. static inline void twl4030_check_defaults(struct snd_soc_codec *codec)
  239. {
  240. int i, difference = 0;
  241. u8 val;
  242. dev_dbg(codec->dev, "Checking TWL audio default configuration\n");
  243. for (i = 1; i <= TWL4030_REG_MISC_SET_2; i++) {
  244. twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &val, i);
  245. if (val != twl4030_reg[i]) {
  246. difference++;
  247. dev_dbg(codec->dev,
  248. "Reg 0x%02x: chip: 0x%02x driver: 0x%02x\n",
  249. i, val, twl4030_reg[i]);
  250. }
  251. }
  252. dev_dbg(codec->dev, "Found %d non-matching registers. %s\n",
  253. difference, difference ? "Not OK" : "OK");
  254. }
  255. static inline void twl4030_reset_registers(struct snd_soc_codec *codec)
  256. {
  257. int i;
  258. /* set all audio section registers to reasonable defaults */
  259. for (i = TWL4030_REG_OPTION; i <= TWL4030_REG_MISC_SET_2; i++)
  260. if (i != TWL4030_REG_APLL_CTL)
  261. twl4030_write(codec, i, twl4030_reg[i]);
  262. }
  263. static void twl4030_setup_pdata_of(struct twl4030_codec_data *pdata,
  264. struct device_node *node)
  265. {
  266. int value;
  267. of_property_read_u32(node, "ti,digimic_delay",
  268. &pdata->digimic_delay);
  269. of_property_read_u32(node, "ti,ramp_delay_value",
  270. &pdata->ramp_delay_value);
  271. of_property_read_u32(node, "ti,offset_cncl_path",
  272. &pdata->offset_cncl_path);
  273. if (!of_property_read_u32(node, "ti,hs_extmute", &value))
  274. pdata->hs_extmute = value;
  275. pdata->hs_extmute_gpio = of_get_named_gpio(node,
  276. "ti,hs_extmute_gpio", 0);
  277. if (gpio_is_valid(pdata->hs_extmute_gpio))
  278. pdata->hs_extmute = 1;
  279. }
  280. static struct twl4030_codec_data *twl4030_get_pdata(struct snd_soc_codec *codec)
  281. {
  282. struct twl4030_codec_data *pdata = dev_get_platdata(codec->dev);
  283. struct device_node *twl4030_codec_node = NULL;
  284. twl4030_codec_node = of_find_node_by_name(codec->dev->parent->of_node,
  285. "codec");
  286. if (!pdata && twl4030_codec_node) {
  287. pdata = devm_kzalloc(codec->dev,
  288. sizeof(struct twl4030_codec_data),
  289. GFP_KERNEL);
  290. if (!pdata) {
  291. dev_err(codec->dev, "Can not allocate memory\n");
  292. return NULL;
  293. }
  294. twl4030_setup_pdata_of(pdata, twl4030_codec_node);
  295. }
  296. return pdata;
  297. }
  298. static void twl4030_init_chip(struct snd_soc_codec *codec)
  299. {
  300. struct twl4030_codec_data *pdata;
  301. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  302. u8 reg, byte;
  303. int i = 0;
  304. pdata = twl4030_get_pdata(codec);
  305. if (pdata && pdata->hs_extmute) {
  306. if (gpio_is_valid(pdata->hs_extmute_gpio)) {
  307. int ret;
  308. if (!pdata->hs_extmute_gpio)
  309. dev_warn(codec->dev,
  310. "Extmute GPIO is 0 is this correct?\n");
  311. ret = gpio_request_one(pdata->hs_extmute_gpio,
  312. GPIOF_OUT_INIT_LOW,
  313. "hs_extmute");
  314. if (ret) {
  315. dev_err(codec->dev,
  316. "Failed to get hs_extmute GPIO\n");
  317. pdata->hs_extmute_gpio = -1;
  318. }
  319. } else {
  320. u8 pin_mux;
  321. /* Set TWL4030 GPIO6 as EXTMUTE signal */
  322. twl_i2c_read_u8(TWL4030_MODULE_INTBR, &pin_mux,
  323. TWL4030_PMBR1_REG);
  324. pin_mux &= ~TWL4030_GPIO6_PWM0_MUTE(0x03);
  325. pin_mux |= TWL4030_GPIO6_PWM0_MUTE(0x02);
  326. twl_i2c_write_u8(TWL4030_MODULE_INTBR, pin_mux,
  327. TWL4030_PMBR1_REG);
  328. }
  329. }
  330. /* Check defaults, if instructed before anything else */
  331. if (pdata && pdata->check_defaults)
  332. twl4030_check_defaults(codec);
  333. /* Reset registers, if no setup data or if instructed to do so */
  334. if (!pdata || (pdata && pdata->reset_registers))
  335. twl4030_reset_registers(codec);
  336. /* Refresh APLL_CTL register from HW */
  337. twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
  338. TWL4030_REG_APLL_CTL);
  339. twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, byte);
  340. /* anti-pop when changing analog gain */
  341. reg = twl4030_read_reg_cache(codec, TWL4030_REG_MISC_SET_1);
  342. twl4030_write(codec, TWL4030_REG_MISC_SET_1,
  343. reg | TWL4030_SMOOTH_ANAVOL_EN);
  344. twl4030_write(codec, TWL4030_REG_OPTION,
  345. TWL4030_ATXL1_EN | TWL4030_ATXR1_EN |
  346. TWL4030_ARXL2_EN | TWL4030_ARXR2_EN);
  347. /* REG_ARXR2_APGA_CTL reset according to the TRM: 0dB, DA_EN */
  348. twl4030_write(codec, TWL4030_REG_ARXR2_APGA_CTL, 0x32);
  349. /* Machine dependent setup */
  350. if (!pdata)
  351. return;
  352. twl4030->pdata = pdata;
  353. reg = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  354. reg &= ~TWL4030_RAMP_DELAY;
  355. reg |= (pdata->ramp_delay_value << 2);
  356. twl4030_write_reg_cache(codec, TWL4030_REG_HS_POPN_SET, reg);
  357. /* initiate offset cancellation */
  358. twl4030_codec_enable(codec, 1);
  359. reg = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
  360. reg &= ~TWL4030_OFFSET_CNCL_SEL;
  361. reg |= pdata->offset_cncl_path;
  362. twl4030_write(codec, TWL4030_REG_ANAMICL,
  363. reg | TWL4030_CNCL_OFFSET_START);
  364. /*
  365. * Wait for offset cancellation to complete.
  366. * Since this takes a while, do not slam the i2c.
  367. * Start polling the status after ~20ms.
  368. */
  369. msleep(20);
  370. do {
  371. usleep_range(1000, 2000);
  372. twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
  373. TWL4030_REG_ANAMICL);
  374. } while ((i++ < 100) &&
  375. ((byte & TWL4030_CNCL_OFFSET_START) ==
  376. TWL4030_CNCL_OFFSET_START));
  377. /* Make sure that the reg_cache has the same value as the HW */
  378. twl4030_write_reg_cache(codec, TWL4030_REG_ANAMICL, byte);
  379. twl4030_codec_enable(codec, 0);
  380. }
  381. static void twl4030_apll_enable(struct snd_soc_codec *codec, int enable)
  382. {
  383. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  384. int status = -1;
  385. if (enable) {
  386. twl4030->apll_enabled++;
  387. if (twl4030->apll_enabled == 1)
  388. status = twl4030_audio_enable_resource(
  389. TWL4030_AUDIO_RES_APLL);
  390. } else {
  391. twl4030->apll_enabled--;
  392. if (!twl4030->apll_enabled)
  393. status = twl4030_audio_disable_resource(
  394. TWL4030_AUDIO_RES_APLL);
  395. }
  396. if (status >= 0)
  397. twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, status);
  398. }
  399. /* Earpiece */
  400. static const struct snd_kcontrol_new twl4030_dapm_earpiece_controls[] = {
  401. SOC_DAPM_SINGLE("Voice", TWL4030_REG_EAR_CTL, 0, 1, 0),
  402. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_EAR_CTL, 1, 1, 0),
  403. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_EAR_CTL, 2, 1, 0),
  404. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_EAR_CTL, 3, 1, 0),
  405. };
  406. /* PreDrive Left */
  407. static const struct snd_kcontrol_new twl4030_dapm_predrivel_controls[] = {
  408. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDL_CTL, 0, 1, 0),
  409. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PREDL_CTL, 1, 1, 0),
  410. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDL_CTL, 2, 1, 0),
  411. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDL_CTL, 3, 1, 0),
  412. };
  413. /* PreDrive Right */
  414. static const struct snd_kcontrol_new twl4030_dapm_predriver_controls[] = {
  415. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDR_CTL, 0, 1, 0),
  416. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PREDR_CTL, 1, 1, 0),
  417. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDR_CTL, 2, 1, 0),
  418. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDR_CTL, 3, 1, 0),
  419. };
  420. /* Headset Left */
  421. static const struct snd_kcontrol_new twl4030_dapm_hsol_controls[] = {
  422. SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 0, 1, 0),
  423. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_HS_SEL, 1, 1, 0),
  424. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_HS_SEL, 2, 1, 0),
  425. };
  426. /* Headset Right */
  427. static const struct snd_kcontrol_new twl4030_dapm_hsor_controls[] = {
  428. SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 3, 1, 0),
  429. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_HS_SEL, 4, 1, 0),
  430. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_HS_SEL, 5, 1, 0),
  431. };
  432. /* Carkit Left */
  433. static const struct snd_kcontrol_new twl4030_dapm_carkitl_controls[] = {
  434. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKL_CTL, 0, 1, 0),
  435. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PRECKL_CTL, 1, 1, 0),
  436. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PRECKL_CTL, 2, 1, 0),
  437. };
  438. /* Carkit Right */
  439. static const struct snd_kcontrol_new twl4030_dapm_carkitr_controls[] = {
  440. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKR_CTL, 0, 1, 0),
  441. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PRECKR_CTL, 1, 1, 0),
  442. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PRECKR_CTL, 2, 1, 0),
  443. };
  444. /* Handsfree Left */
  445. static const char *twl4030_handsfreel_texts[] =
  446. {"Voice", "AudioL1", "AudioL2", "AudioR2"};
  447. static const struct soc_enum twl4030_handsfreel_enum =
  448. SOC_ENUM_SINGLE(TWL4030_REG_HFL_CTL, 0,
  449. ARRAY_SIZE(twl4030_handsfreel_texts),
  450. twl4030_handsfreel_texts);
  451. static const struct snd_kcontrol_new twl4030_dapm_handsfreel_control =
  452. SOC_DAPM_ENUM("Route", twl4030_handsfreel_enum);
  453. /* Handsfree Left virtual mute */
  454. static const struct snd_kcontrol_new twl4030_dapm_handsfreelmute_control =
  455. SOC_DAPM_SINGLE_VIRT("Switch", 1);
  456. /* Handsfree Right */
  457. static const char *twl4030_handsfreer_texts[] =
  458. {"Voice", "AudioR1", "AudioR2", "AudioL2"};
  459. static const struct soc_enum twl4030_handsfreer_enum =
  460. SOC_ENUM_SINGLE(TWL4030_REG_HFR_CTL, 0,
  461. ARRAY_SIZE(twl4030_handsfreer_texts),
  462. twl4030_handsfreer_texts);
  463. static const struct snd_kcontrol_new twl4030_dapm_handsfreer_control =
  464. SOC_DAPM_ENUM("Route", twl4030_handsfreer_enum);
  465. /* Handsfree Right virtual mute */
  466. static const struct snd_kcontrol_new twl4030_dapm_handsfreermute_control =
  467. SOC_DAPM_SINGLE_VIRT("Switch", 1);
  468. /* Vibra */
  469. /* Vibra audio path selection */
  470. static const char *twl4030_vibra_texts[] =
  471. {"AudioL1", "AudioR1", "AudioL2", "AudioR2"};
  472. static const struct soc_enum twl4030_vibra_enum =
  473. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 2,
  474. ARRAY_SIZE(twl4030_vibra_texts),
  475. twl4030_vibra_texts);
  476. static const struct snd_kcontrol_new twl4030_dapm_vibra_control =
  477. SOC_DAPM_ENUM("Route", twl4030_vibra_enum);
  478. /* Vibra path selection: local vibrator (PWM) or audio driven */
  479. static const char *twl4030_vibrapath_texts[] =
  480. {"Local vibrator", "Audio"};
  481. static const struct soc_enum twl4030_vibrapath_enum =
  482. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 4,
  483. ARRAY_SIZE(twl4030_vibrapath_texts),
  484. twl4030_vibrapath_texts);
  485. static const struct snd_kcontrol_new twl4030_dapm_vibrapath_control =
  486. SOC_DAPM_ENUM("Route", twl4030_vibrapath_enum);
  487. /* Left analog microphone selection */
  488. static const struct snd_kcontrol_new twl4030_dapm_analoglmic_controls[] = {
  489. SOC_DAPM_SINGLE("Main Mic Capture Switch",
  490. TWL4030_REG_ANAMICL, 0, 1, 0),
  491. SOC_DAPM_SINGLE("Headset Mic Capture Switch",
  492. TWL4030_REG_ANAMICL, 1, 1, 0),
  493. SOC_DAPM_SINGLE("AUXL Capture Switch",
  494. TWL4030_REG_ANAMICL, 2, 1, 0),
  495. SOC_DAPM_SINGLE("Carkit Mic Capture Switch",
  496. TWL4030_REG_ANAMICL, 3, 1, 0),
  497. };
  498. /* Right analog microphone selection */
  499. static const struct snd_kcontrol_new twl4030_dapm_analogrmic_controls[] = {
  500. SOC_DAPM_SINGLE("Sub Mic Capture Switch", TWL4030_REG_ANAMICR, 0, 1, 0),
  501. SOC_DAPM_SINGLE("AUXR Capture Switch", TWL4030_REG_ANAMICR, 2, 1, 0),
  502. };
  503. /* TX1 L/R Analog/Digital microphone selection */
  504. static const char *twl4030_micpathtx1_texts[] =
  505. {"Analog", "Digimic0"};
  506. static const struct soc_enum twl4030_micpathtx1_enum =
  507. SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 0,
  508. ARRAY_SIZE(twl4030_micpathtx1_texts),
  509. twl4030_micpathtx1_texts);
  510. static const struct snd_kcontrol_new twl4030_dapm_micpathtx1_control =
  511. SOC_DAPM_ENUM("Route", twl4030_micpathtx1_enum);
  512. /* TX2 L/R Analog/Digital microphone selection */
  513. static const char *twl4030_micpathtx2_texts[] =
  514. {"Analog", "Digimic1"};
  515. static const struct soc_enum twl4030_micpathtx2_enum =
  516. SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 2,
  517. ARRAY_SIZE(twl4030_micpathtx2_texts),
  518. twl4030_micpathtx2_texts);
  519. static const struct snd_kcontrol_new twl4030_dapm_micpathtx2_control =
  520. SOC_DAPM_ENUM("Route", twl4030_micpathtx2_enum);
  521. /* Analog bypass for AudioR1 */
  522. static const struct snd_kcontrol_new twl4030_dapm_abypassr1_control =
  523. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR1_APGA_CTL, 2, 1, 0);
  524. /* Analog bypass for AudioL1 */
  525. static const struct snd_kcontrol_new twl4030_dapm_abypassl1_control =
  526. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL1_APGA_CTL, 2, 1, 0);
  527. /* Analog bypass for AudioR2 */
  528. static const struct snd_kcontrol_new twl4030_dapm_abypassr2_control =
  529. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR2_APGA_CTL, 2, 1, 0);
  530. /* Analog bypass for AudioL2 */
  531. static const struct snd_kcontrol_new twl4030_dapm_abypassl2_control =
  532. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL2_APGA_CTL, 2, 1, 0);
  533. /* Analog bypass for Voice */
  534. static const struct snd_kcontrol_new twl4030_dapm_abypassv_control =
  535. SOC_DAPM_SINGLE("Switch", TWL4030_REG_VDL_APGA_CTL, 2, 1, 0);
  536. /* Digital bypass gain, mute instead of -30dB */
  537. static const unsigned int twl4030_dapm_dbypass_tlv[] = {
  538. TLV_DB_RANGE_HEAD(3),
  539. 0, 1, TLV_DB_SCALE_ITEM(-3000, 600, 1),
  540. 2, 3, TLV_DB_SCALE_ITEM(-2400, 0, 0),
  541. 4, 7, TLV_DB_SCALE_ITEM(-1800, 600, 0),
  542. };
  543. /* Digital bypass left (TX1L -> RX2L) */
  544. static const struct snd_kcontrol_new twl4030_dapm_dbypassl_control =
  545. SOC_DAPM_SINGLE_TLV("Volume",
  546. TWL4030_REG_ATX2ARXPGA, 3, 7, 0,
  547. twl4030_dapm_dbypass_tlv);
  548. /* Digital bypass right (TX1R -> RX2R) */
  549. static const struct snd_kcontrol_new twl4030_dapm_dbypassr_control =
  550. SOC_DAPM_SINGLE_TLV("Volume",
  551. TWL4030_REG_ATX2ARXPGA, 0, 7, 0,
  552. twl4030_dapm_dbypass_tlv);
  553. /*
  554. * Voice Sidetone GAIN volume control:
  555. * from -51 to -10 dB in 1 dB steps (mute instead of -51 dB)
  556. */
  557. static DECLARE_TLV_DB_SCALE(twl4030_dapm_dbypassv_tlv, -5100, 100, 1);
  558. /* Digital bypass voice: sidetone (VUL -> VDL)*/
  559. static const struct snd_kcontrol_new twl4030_dapm_dbypassv_control =
  560. SOC_DAPM_SINGLE_TLV("Volume",
  561. TWL4030_REG_VSTPGA, 0, 0x29, 0,
  562. twl4030_dapm_dbypassv_tlv);
  563. /*
  564. * Output PGA builder:
  565. * Handle the muting and unmuting of the given output (turning off the
  566. * amplifier associated with the output pin)
  567. * On mute bypass the reg_cache and write 0 to the register
  568. * On unmute: restore the register content from the reg_cache
  569. * Outputs handled in this way: Earpiece, PreDrivL/R, CarkitL/R
  570. */
  571. #define TWL4030_OUTPUT_PGA(pin_name, reg, mask) \
  572. static int pin_name##pga_event(struct snd_soc_dapm_widget *w, \
  573. struct snd_kcontrol *kcontrol, int event) \
  574. { \
  575. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec); \
  576. \
  577. switch (event) { \
  578. case SND_SOC_DAPM_POST_PMU: \
  579. twl4030->pin_name##_enabled = 1; \
  580. twl4030_write(w->codec, reg, \
  581. twl4030_read_reg_cache(w->codec, reg)); \
  582. break; \
  583. case SND_SOC_DAPM_POST_PMD: \
  584. twl4030->pin_name##_enabled = 0; \
  585. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE, \
  586. 0, reg); \
  587. break; \
  588. } \
  589. return 0; \
  590. }
  591. TWL4030_OUTPUT_PGA(earpiece, TWL4030_REG_EAR_CTL, TWL4030_EAR_GAIN);
  592. TWL4030_OUTPUT_PGA(predrivel, TWL4030_REG_PREDL_CTL, TWL4030_PREDL_GAIN);
  593. TWL4030_OUTPUT_PGA(predriver, TWL4030_REG_PREDR_CTL, TWL4030_PREDR_GAIN);
  594. TWL4030_OUTPUT_PGA(carkitl, TWL4030_REG_PRECKL_CTL, TWL4030_PRECKL_GAIN);
  595. TWL4030_OUTPUT_PGA(carkitr, TWL4030_REG_PRECKR_CTL, TWL4030_PRECKR_GAIN);
  596. static void handsfree_ramp(struct snd_soc_codec *codec, int reg, int ramp)
  597. {
  598. unsigned char hs_ctl;
  599. hs_ctl = twl4030_read_reg_cache(codec, reg);
  600. if (ramp) {
  601. /* HF ramp-up */
  602. hs_ctl |= TWL4030_HF_CTL_REF_EN;
  603. twl4030_write(codec, reg, hs_ctl);
  604. udelay(10);
  605. hs_ctl |= TWL4030_HF_CTL_RAMP_EN;
  606. twl4030_write(codec, reg, hs_ctl);
  607. udelay(40);
  608. hs_ctl |= TWL4030_HF_CTL_LOOP_EN;
  609. hs_ctl |= TWL4030_HF_CTL_HB_EN;
  610. twl4030_write(codec, reg, hs_ctl);
  611. } else {
  612. /* HF ramp-down */
  613. hs_ctl &= ~TWL4030_HF_CTL_LOOP_EN;
  614. hs_ctl &= ~TWL4030_HF_CTL_HB_EN;
  615. twl4030_write(codec, reg, hs_ctl);
  616. hs_ctl &= ~TWL4030_HF_CTL_RAMP_EN;
  617. twl4030_write(codec, reg, hs_ctl);
  618. udelay(40);
  619. hs_ctl &= ~TWL4030_HF_CTL_REF_EN;
  620. twl4030_write(codec, reg, hs_ctl);
  621. }
  622. }
  623. static int handsfreelpga_event(struct snd_soc_dapm_widget *w,
  624. struct snd_kcontrol *kcontrol, int event)
  625. {
  626. switch (event) {
  627. case SND_SOC_DAPM_POST_PMU:
  628. handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 1);
  629. break;
  630. case SND_SOC_DAPM_POST_PMD:
  631. handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 0);
  632. break;
  633. }
  634. return 0;
  635. }
  636. static int handsfreerpga_event(struct snd_soc_dapm_widget *w,
  637. struct snd_kcontrol *kcontrol, int event)
  638. {
  639. switch (event) {
  640. case SND_SOC_DAPM_POST_PMU:
  641. handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 1);
  642. break;
  643. case SND_SOC_DAPM_POST_PMD:
  644. handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 0);
  645. break;
  646. }
  647. return 0;
  648. }
  649. static int vibramux_event(struct snd_soc_dapm_widget *w,
  650. struct snd_kcontrol *kcontrol, int event)
  651. {
  652. twl4030_write(w->codec, TWL4030_REG_VIBRA_SET, 0xff);
  653. return 0;
  654. }
  655. static int apll_event(struct snd_soc_dapm_widget *w,
  656. struct snd_kcontrol *kcontrol, int event)
  657. {
  658. switch (event) {
  659. case SND_SOC_DAPM_PRE_PMU:
  660. twl4030_apll_enable(w->codec, 1);
  661. break;
  662. case SND_SOC_DAPM_POST_PMD:
  663. twl4030_apll_enable(w->codec, 0);
  664. break;
  665. }
  666. return 0;
  667. }
  668. static int aif_event(struct snd_soc_dapm_widget *w,
  669. struct snd_kcontrol *kcontrol, int event)
  670. {
  671. u8 audio_if;
  672. audio_if = twl4030_read_reg_cache(w->codec, TWL4030_REG_AUDIO_IF);
  673. switch (event) {
  674. case SND_SOC_DAPM_PRE_PMU:
  675. /* Enable AIF */
  676. /* enable the PLL before we use it to clock the DAI */
  677. twl4030_apll_enable(w->codec, 1);
  678. twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
  679. audio_if | TWL4030_AIF_EN);
  680. break;
  681. case SND_SOC_DAPM_POST_PMD:
  682. /* disable the DAI before we stop it's source PLL */
  683. twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
  684. audio_if & ~TWL4030_AIF_EN);
  685. twl4030_apll_enable(w->codec, 0);
  686. break;
  687. }
  688. return 0;
  689. }
  690. static void headset_ramp(struct snd_soc_codec *codec, int ramp)
  691. {
  692. unsigned char hs_gain, hs_pop;
  693. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  694. struct twl4030_codec_data *pdata = twl4030->pdata;
  695. /* Base values for ramp delay calculation: 2^19 - 2^26 */
  696. unsigned int ramp_base[] = {524288, 1048576, 2097152, 4194304,
  697. 8388608, 16777216, 33554432, 67108864};
  698. unsigned int delay;
  699. hs_gain = twl4030_read_reg_cache(codec, TWL4030_REG_HS_GAIN_SET);
  700. hs_pop = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  701. delay = (ramp_base[(hs_pop & TWL4030_RAMP_DELAY) >> 2] /
  702. twl4030->sysclk) + 1;
  703. /* Enable external mute control, this dramatically reduces
  704. * the pop-noise */
  705. if (pdata && pdata->hs_extmute) {
  706. if (gpio_is_valid(pdata->hs_extmute_gpio)) {
  707. gpio_set_value(pdata->hs_extmute_gpio, 1);
  708. } else {
  709. hs_pop |= TWL4030_EXTMUTE;
  710. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  711. }
  712. }
  713. if (ramp) {
  714. /* Headset ramp-up according to the TRM */
  715. hs_pop |= TWL4030_VMID_EN;
  716. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  717. /* Actually write to the register */
  718. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  719. hs_gain,
  720. TWL4030_REG_HS_GAIN_SET);
  721. hs_pop |= TWL4030_RAMP_EN;
  722. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  723. /* Wait ramp delay time + 1, so the VMID can settle */
  724. twl4030_wait_ms(delay);
  725. } else {
  726. /* Headset ramp-down _not_ according to
  727. * the TRM, but in a way that it is working */
  728. hs_pop &= ~TWL4030_RAMP_EN;
  729. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  730. /* Wait ramp delay time + 1, so the VMID can settle */
  731. twl4030_wait_ms(delay);
  732. /* Bypass the reg_cache to mute the headset */
  733. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  734. hs_gain & (~0x0f),
  735. TWL4030_REG_HS_GAIN_SET);
  736. hs_pop &= ~TWL4030_VMID_EN;
  737. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  738. }
  739. /* Disable external mute */
  740. if (pdata && pdata->hs_extmute) {
  741. if (gpio_is_valid(pdata->hs_extmute_gpio)) {
  742. gpio_set_value(pdata->hs_extmute_gpio, 0);
  743. } else {
  744. hs_pop &= ~TWL4030_EXTMUTE;
  745. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  746. }
  747. }
  748. }
  749. static int headsetlpga_event(struct snd_soc_dapm_widget *w,
  750. struct snd_kcontrol *kcontrol, int event)
  751. {
  752. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
  753. switch (event) {
  754. case SND_SOC_DAPM_POST_PMU:
  755. /* Do the ramp-up only once */
  756. if (!twl4030->hsr_enabled)
  757. headset_ramp(w->codec, 1);
  758. twl4030->hsl_enabled = 1;
  759. break;
  760. case SND_SOC_DAPM_POST_PMD:
  761. /* Do the ramp-down only if both headsetL/R is disabled */
  762. if (!twl4030->hsr_enabled)
  763. headset_ramp(w->codec, 0);
  764. twl4030->hsl_enabled = 0;
  765. break;
  766. }
  767. return 0;
  768. }
  769. static int headsetrpga_event(struct snd_soc_dapm_widget *w,
  770. struct snd_kcontrol *kcontrol, int event)
  771. {
  772. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
  773. switch (event) {
  774. case SND_SOC_DAPM_POST_PMU:
  775. /* Do the ramp-up only once */
  776. if (!twl4030->hsl_enabled)
  777. headset_ramp(w->codec, 1);
  778. twl4030->hsr_enabled = 1;
  779. break;
  780. case SND_SOC_DAPM_POST_PMD:
  781. /* Do the ramp-down only if both headsetL/R is disabled */
  782. if (!twl4030->hsl_enabled)
  783. headset_ramp(w->codec, 0);
  784. twl4030->hsr_enabled = 0;
  785. break;
  786. }
  787. return 0;
  788. }
  789. static int digimic_event(struct snd_soc_dapm_widget *w,
  790. struct snd_kcontrol *kcontrol, int event)
  791. {
  792. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
  793. struct twl4030_codec_data *pdata = twl4030->pdata;
  794. if (pdata && pdata->digimic_delay)
  795. twl4030_wait_ms(pdata->digimic_delay);
  796. return 0;
  797. }
  798. /*
  799. * Some of the gain controls in TWL (mostly those which are associated with
  800. * the outputs) are implemented in an interesting way:
  801. * 0x0 : Power down (mute)
  802. * 0x1 : 6dB
  803. * 0x2 : 0 dB
  804. * 0x3 : -6 dB
  805. * Inverting not going to help with these.
  806. * Custom volsw and volsw_2r get/put functions to handle these gain bits.
  807. */
  808. static int snd_soc_get_volsw_twl4030(struct snd_kcontrol *kcontrol,
  809. struct snd_ctl_elem_value *ucontrol)
  810. {
  811. struct soc_mixer_control *mc =
  812. (struct soc_mixer_control *)kcontrol->private_value;
  813. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  814. unsigned int reg = mc->reg;
  815. unsigned int shift = mc->shift;
  816. unsigned int rshift = mc->rshift;
  817. int max = mc->max;
  818. int mask = (1 << fls(max)) - 1;
  819. ucontrol->value.integer.value[0] =
  820. (snd_soc_read(codec, reg) >> shift) & mask;
  821. if (ucontrol->value.integer.value[0])
  822. ucontrol->value.integer.value[0] =
  823. max + 1 - ucontrol->value.integer.value[0];
  824. if (shift != rshift) {
  825. ucontrol->value.integer.value[1] =
  826. (snd_soc_read(codec, reg) >> rshift) & mask;
  827. if (ucontrol->value.integer.value[1])
  828. ucontrol->value.integer.value[1] =
  829. max + 1 - ucontrol->value.integer.value[1];
  830. }
  831. return 0;
  832. }
  833. static int snd_soc_put_volsw_twl4030(struct snd_kcontrol *kcontrol,
  834. struct snd_ctl_elem_value *ucontrol)
  835. {
  836. struct soc_mixer_control *mc =
  837. (struct soc_mixer_control *)kcontrol->private_value;
  838. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  839. unsigned int reg = mc->reg;
  840. unsigned int shift = mc->shift;
  841. unsigned int rshift = mc->rshift;
  842. int max = mc->max;
  843. int mask = (1 << fls(max)) - 1;
  844. unsigned short val, val2, val_mask;
  845. val = (ucontrol->value.integer.value[0] & mask);
  846. val_mask = mask << shift;
  847. if (val)
  848. val = max + 1 - val;
  849. val = val << shift;
  850. if (shift != rshift) {
  851. val2 = (ucontrol->value.integer.value[1] & mask);
  852. val_mask |= mask << rshift;
  853. if (val2)
  854. val2 = max + 1 - val2;
  855. val |= val2 << rshift;
  856. }
  857. return snd_soc_update_bits(codec, reg, val_mask, val);
  858. }
  859. static int snd_soc_get_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  860. struct snd_ctl_elem_value *ucontrol)
  861. {
  862. struct soc_mixer_control *mc =
  863. (struct soc_mixer_control *)kcontrol->private_value;
  864. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  865. unsigned int reg = mc->reg;
  866. unsigned int reg2 = mc->rreg;
  867. unsigned int shift = mc->shift;
  868. int max = mc->max;
  869. int mask = (1<<fls(max))-1;
  870. ucontrol->value.integer.value[0] =
  871. (snd_soc_read(codec, reg) >> shift) & mask;
  872. ucontrol->value.integer.value[1] =
  873. (snd_soc_read(codec, reg2) >> shift) & mask;
  874. if (ucontrol->value.integer.value[0])
  875. ucontrol->value.integer.value[0] =
  876. max + 1 - ucontrol->value.integer.value[0];
  877. if (ucontrol->value.integer.value[1])
  878. ucontrol->value.integer.value[1] =
  879. max + 1 - ucontrol->value.integer.value[1];
  880. return 0;
  881. }
  882. static int snd_soc_put_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  883. struct snd_ctl_elem_value *ucontrol)
  884. {
  885. struct soc_mixer_control *mc =
  886. (struct soc_mixer_control *)kcontrol->private_value;
  887. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  888. unsigned int reg = mc->reg;
  889. unsigned int reg2 = mc->rreg;
  890. unsigned int shift = mc->shift;
  891. int max = mc->max;
  892. int mask = (1 << fls(max)) - 1;
  893. int err;
  894. unsigned short val, val2, val_mask;
  895. val_mask = mask << shift;
  896. val = (ucontrol->value.integer.value[0] & mask);
  897. val2 = (ucontrol->value.integer.value[1] & mask);
  898. if (val)
  899. val = max + 1 - val;
  900. if (val2)
  901. val2 = max + 1 - val2;
  902. val = val << shift;
  903. val2 = val2 << shift;
  904. err = snd_soc_update_bits(codec, reg, val_mask, val);
  905. if (err < 0)
  906. return err;
  907. err = snd_soc_update_bits(codec, reg2, val_mask, val2);
  908. return err;
  909. }
  910. /* Codec operation modes */
  911. static const char *twl4030_op_modes_texts[] = {
  912. "Option 2 (voice/audio)", "Option 1 (audio)"
  913. };
  914. static const struct soc_enum twl4030_op_modes_enum =
  915. SOC_ENUM_SINGLE(TWL4030_REG_CODEC_MODE, 0,
  916. ARRAY_SIZE(twl4030_op_modes_texts),
  917. twl4030_op_modes_texts);
  918. static int snd_soc_put_twl4030_opmode_enum_double(struct snd_kcontrol *kcontrol,
  919. struct snd_ctl_elem_value *ucontrol)
  920. {
  921. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  922. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  923. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  924. unsigned short val;
  925. unsigned short mask;
  926. if (twl4030->configured) {
  927. dev_err(codec->dev,
  928. "operation mode cannot be changed on-the-fly\n");
  929. return -EBUSY;
  930. }
  931. if (ucontrol->value.enumerated.item[0] > e->max - 1)
  932. return -EINVAL;
  933. val = ucontrol->value.enumerated.item[0] << e->shift_l;
  934. mask = e->mask << e->shift_l;
  935. if (e->shift_l != e->shift_r) {
  936. if (ucontrol->value.enumerated.item[1] > e->max - 1)
  937. return -EINVAL;
  938. val |= ucontrol->value.enumerated.item[1] << e->shift_r;
  939. mask |= e->mask << e->shift_r;
  940. }
  941. return snd_soc_update_bits(codec, e->reg, mask, val);
  942. }
  943. /*
  944. * FGAIN volume control:
  945. * from -62 to 0 dB in 1 dB steps (mute instead of -63 dB)
  946. */
  947. static DECLARE_TLV_DB_SCALE(digital_fine_tlv, -6300, 100, 1);
  948. /*
  949. * CGAIN volume control:
  950. * 0 dB to 12 dB in 6 dB steps
  951. * value 2 and 3 means 12 dB
  952. */
  953. static DECLARE_TLV_DB_SCALE(digital_coarse_tlv, 0, 600, 0);
  954. /*
  955. * Voice Downlink GAIN volume control:
  956. * from -37 to 12 dB in 1 dB steps (mute instead of -37 dB)
  957. */
  958. static DECLARE_TLV_DB_SCALE(digital_voice_downlink_tlv, -3700, 100, 1);
  959. /*
  960. * Analog playback gain
  961. * -24 dB to 12 dB in 2 dB steps
  962. */
  963. static DECLARE_TLV_DB_SCALE(analog_tlv, -2400, 200, 0);
  964. /*
  965. * Gain controls tied to outputs
  966. * -6 dB to 6 dB in 6 dB steps (mute instead of -12)
  967. */
  968. static DECLARE_TLV_DB_SCALE(output_tvl, -1200, 600, 1);
  969. /*
  970. * Gain control for earpiece amplifier
  971. * 0 dB to 12 dB in 6 dB steps (mute instead of -6)
  972. */
  973. static DECLARE_TLV_DB_SCALE(output_ear_tvl, -600, 600, 1);
  974. /*
  975. * Capture gain after the ADCs
  976. * from 0 dB to 31 dB in 1 dB steps
  977. */
  978. static DECLARE_TLV_DB_SCALE(digital_capture_tlv, 0, 100, 0);
  979. /*
  980. * Gain control for input amplifiers
  981. * 0 dB to 30 dB in 6 dB steps
  982. */
  983. static DECLARE_TLV_DB_SCALE(input_gain_tlv, 0, 600, 0);
  984. /* AVADC clock priority */
  985. static const char *twl4030_avadc_clk_priority_texts[] = {
  986. "Voice high priority", "HiFi high priority"
  987. };
  988. static const struct soc_enum twl4030_avadc_clk_priority_enum =
  989. SOC_ENUM_SINGLE(TWL4030_REG_AVADC_CTL, 2,
  990. ARRAY_SIZE(twl4030_avadc_clk_priority_texts),
  991. twl4030_avadc_clk_priority_texts);
  992. static const char *twl4030_rampdelay_texts[] = {
  993. "27/20/14 ms", "55/40/27 ms", "109/81/55 ms", "218/161/109 ms",
  994. "437/323/218 ms", "874/645/437 ms", "1748/1291/874 ms",
  995. "3495/2581/1748 ms"
  996. };
  997. static const struct soc_enum twl4030_rampdelay_enum =
  998. SOC_ENUM_SINGLE(TWL4030_REG_HS_POPN_SET, 2,
  999. ARRAY_SIZE(twl4030_rampdelay_texts),
  1000. twl4030_rampdelay_texts);
  1001. /* Vibra H-bridge direction mode */
  1002. static const char *twl4030_vibradirmode_texts[] = {
  1003. "Vibra H-bridge direction", "Audio data MSB",
  1004. };
  1005. static const struct soc_enum twl4030_vibradirmode_enum =
  1006. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 5,
  1007. ARRAY_SIZE(twl4030_vibradirmode_texts),
  1008. twl4030_vibradirmode_texts);
  1009. /* Vibra H-bridge direction */
  1010. static const char *twl4030_vibradir_texts[] = {
  1011. "Positive polarity", "Negative polarity",
  1012. };
  1013. static const struct soc_enum twl4030_vibradir_enum =
  1014. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 1,
  1015. ARRAY_SIZE(twl4030_vibradir_texts),
  1016. twl4030_vibradir_texts);
  1017. /* Digimic Left and right swapping */
  1018. static const char *twl4030_digimicswap_texts[] = {
  1019. "Not swapped", "Swapped",
  1020. };
  1021. static const struct soc_enum twl4030_digimicswap_enum =
  1022. SOC_ENUM_SINGLE(TWL4030_REG_MISC_SET_1, 0,
  1023. ARRAY_SIZE(twl4030_digimicswap_texts),
  1024. twl4030_digimicswap_texts);
  1025. static const struct snd_kcontrol_new twl4030_snd_controls[] = {
  1026. /* Codec operation mode control */
  1027. SOC_ENUM_EXT("Codec Operation Mode", twl4030_op_modes_enum,
  1028. snd_soc_get_enum_double,
  1029. snd_soc_put_twl4030_opmode_enum_double),
  1030. /* Common playback gain controls */
  1031. SOC_DOUBLE_R_TLV("DAC1 Digital Fine Playback Volume",
  1032. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  1033. 0, 0x3f, 0, digital_fine_tlv),
  1034. SOC_DOUBLE_R_TLV("DAC2 Digital Fine Playback Volume",
  1035. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  1036. 0, 0x3f, 0, digital_fine_tlv),
  1037. SOC_DOUBLE_R_TLV("DAC1 Digital Coarse Playback Volume",
  1038. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  1039. 6, 0x2, 0, digital_coarse_tlv),
  1040. SOC_DOUBLE_R_TLV("DAC2 Digital Coarse Playback Volume",
  1041. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  1042. 6, 0x2, 0, digital_coarse_tlv),
  1043. SOC_DOUBLE_R_TLV("DAC1 Analog Playback Volume",
  1044. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  1045. 3, 0x12, 1, analog_tlv),
  1046. SOC_DOUBLE_R_TLV("DAC2 Analog Playback Volume",
  1047. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  1048. 3, 0x12, 1, analog_tlv),
  1049. SOC_DOUBLE_R("DAC1 Analog Playback Switch",
  1050. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  1051. 1, 1, 0),
  1052. SOC_DOUBLE_R("DAC2 Analog Playback Switch",
  1053. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  1054. 1, 1, 0),
  1055. /* Common voice downlink gain controls */
  1056. SOC_SINGLE_TLV("DAC Voice Digital Downlink Volume",
  1057. TWL4030_REG_VRXPGA, 0, 0x31, 0, digital_voice_downlink_tlv),
  1058. SOC_SINGLE_TLV("DAC Voice Analog Downlink Volume",
  1059. TWL4030_REG_VDL_APGA_CTL, 3, 0x12, 1, analog_tlv),
  1060. SOC_SINGLE("DAC Voice Analog Downlink Switch",
  1061. TWL4030_REG_VDL_APGA_CTL, 1, 1, 0),
  1062. /* Separate output gain controls */
  1063. SOC_DOUBLE_R_EXT_TLV("PreDriv Playback Volume",
  1064. TWL4030_REG_PREDL_CTL, TWL4030_REG_PREDR_CTL,
  1065. 4, 3, 0, snd_soc_get_volsw_r2_twl4030,
  1066. snd_soc_put_volsw_r2_twl4030, output_tvl),
  1067. SOC_DOUBLE_EXT_TLV("Headset Playback Volume",
  1068. TWL4030_REG_HS_GAIN_SET, 0, 2, 3, 0, snd_soc_get_volsw_twl4030,
  1069. snd_soc_put_volsw_twl4030, output_tvl),
  1070. SOC_DOUBLE_R_EXT_TLV("Carkit Playback Volume",
  1071. TWL4030_REG_PRECKL_CTL, TWL4030_REG_PRECKR_CTL,
  1072. 4, 3, 0, snd_soc_get_volsw_r2_twl4030,
  1073. snd_soc_put_volsw_r2_twl4030, output_tvl),
  1074. SOC_SINGLE_EXT_TLV("Earpiece Playback Volume",
  1075. TWL4030_REG_EAR_CTL, 4, 3, 0, snd_soc_get_volsw_twl4030,
  1076. snd_soc_put_volsw_twl4030, output_ear_tvl),
  1077. /* Common capture gain controls */
  1078. SOC_DOUBLE_R_TLV("TX1 Digital Capture Volume",
  1079. TWL4030_REG_ATXL1PGA, TWL4030_REG_ATXR1PGA,
  1080. 0, 0x1f, 0, digital_capture_tlv),
  1081. SOC_DOUBLE_R_TLV("TX2 Digital Capture Volume",
  1082. TWL4030_REG_AVTXL2PGA, TWL4030_REG_AVTXR2PGA,
  1083. 0, 0x1f, 0, digital_capture_tlv),
  1084. SOC_DOUBLE_TLV("Analog Capture Volume", TWL4030_REG_ANAMIC_GAIN,
  1085. 0, 3, 5, 0, input_gain_tlv),
  1086. SOC_ENUM("AVADC Clock Priority", twl4030_avadc_clk_priority_enum),
  1087. SOC_ENUM("HS ramp delay", twl4030_rampdelay_enum),
  1088. SOC_ENUM("Vibra H-bridge mode", twl4030_vibradirmode_enum),
  1089. SOC_ENUM("Vibra H-bridge direction", twl4030_vibradir_enum),
  1090. SOC_ENUM("Digimic LR Swap", twl4030_digimicswap_enum),
  1091. };
  1092. static const struct snd_soc_dapm_widget twl4030_dapm_widgets[] = {
  1093. /* Left channel inputs */
  1094. SND_SOC_DAPM_INPUT("MAINMIC"),
  1095. SND_SOC_DAPM_INPUT("HSMIC"),
  1096. SND_SOC_DAPM_INPUT("AUXL"),
  1097. SND_SOC_DAPM_INPUT("CARKITMIC"),
  1098. /* Right channel inputs */
  1099. SND_SOC_DAPM_INPUT("SUBMIC"),
  1100. SND_SOC_DAPM_INPUT("AUXR"),
  1101. /* Digital microphones (Stereo) */
  1102. SND_SOC_DAPM_INPUT("DIGIMIC0"),
  1103. SND_SOC_DAPM_INPUT("DIGIMIC1"),
  1104. /* Outputs */
  1105. SND_SOC_DAPM_OUTPUT("EARPIECE"),
  1106. SND_SOC_DAPM_OUTPUT("PREDRIVEL"),
  1107. SND_SOC_DAPM_OUTPUT("PREDRIVER"),
  1108. SND_SOC_DAPM_OUTPUT("HSOL"),
  1109. SND_SOC_DAPM_OUTPUT("HSOR"),
  1110. SND_SOC_DAPM_OUTPUT("CARKITL"),
  1111. SND_SOC_DAPM_OUTPUT("CARKITR"),
  1112. SND_SOC_DAPM_OUTPUT("HFL"),
  1113. SND_SOC_DAPM_OUTPUT("HFR"),
  1114. SND_SOC_DAPM_OUTPUT("VIBRA"),
  1115. /* AIF and APLL clocks for running DAIs (including loopback) */
  1116. SND_SOC_DAPM_OUTPUT("Virtual HiFi OUT"),
  1117. SND_SOC_DAPM_INPUT("Virtual HiFi IN"),
  1118. SND_SOC_DAPM_OUTPUT("Virtual Voice OUT"),
  1119. /* DACs */
  1120. SND_SOC_DAPM_DAC("DAC Right1", NULL, SND_SOC_NOPM, 0, 0),
  1121. SND_SOC_DAPM_DAC("DAC Left1", NULL, SND_SOC_NOPM, 0, 0),
  1122. SND_SOC_DAPM_DAC("DAC Right2", NULL, SND_SOC_NOPM, 0, 0),
  1123. SND_SOC_DAPM_DAC("DAC Left2", NULL, SND_SOC_NOPM, 0, 0),
  1124. SND_SOC_DAPM_DAC("DAC Voice", NULL, SND_SOC_NOPM, 0, 0),
  1125. SND_SOC_DAPM_AIF_IN("VAIFIN", "Voice Playback", 0,
  1126. TWL4030_REG_VOICE_IF, 6, 0),
  1127. /* Analog bypasses */
  1128. SND_SOC_DAPM_SWITCH("Right1 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1129. &twl4030_dapm_abypassr1_control),
  1130. SND_SOC_DAPM_SWITCH("Left1 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1131. &twl4030_dapm_abypassl1_control),
  1132. SND_SOC_DAPM_SWITCH("Right2 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1133. &twl4030_dapm_abypassr2_control),
  1134. SND_SOC_DAPM_SWITCH("Left2 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1135. &twl4030_dapm_abypassl2_control),
  1136. SND_SOC_DAPM_SWITCH("Voice Analog Loopback", SND_SOC_NOPM, 0, 0,
  1137. &twl4030_dapm_abypassv_control),
  1138. /* Master analog loopback switch */
  1139. SND_SOC_DAPM_SUPPLY("FM Loop Enable", TWL4030_REG_MISC_SET_1, 5, 0,
  1140. NULL, 0),
  1141. /* Digital bypasses */
  1142. SND_SOC_DAPM_SWITCH("Left Digital Loopback", SND_SOC_NOPM, 0, 0,
  1143. &twl4030_dapm_dbypassl_control),
  1144. SND_SOC_DAPM_SWITCH("Right Digital Loopback", SND_SOC_NOPM, 0, 0,
  1145. &twl4030_dapm_dbypassr_control),
  1146. SND_SOC_DAPM_SWITCH("Voice Digital Loopback", SND_SOC_NOPM, 0, 0,
  1147. &twl4030_dapm_dbypassv_control),
  1148. /* Digital mixers, power control for the physical DACs */
  1149. SND_SOC_DAPM_MIXER("Digital R1 Playback Mixer",
  1150. TWL4030_REG_AVDAC_CTL, 0, 0, NULL, 0),
  1151. SND_SOC_DAPM_MIXER("Digital L1 Playback Mixer",
  1152. TWL4030_REG_AVDAC_CTL, 1, 0, NULL, 0),
  1153. SND_SOC_DAPM_MIXER("Digital R2 Playback Mixer",
  1154. TWL4030_REG_AVDAC_CTL, 2, 0, NULL, 0),
  1155. SND_SOC_DAPM_MIXER("Digital L2 Playback Mixer",
  1156. TWL4030_REG_AVDAC_CTL, 3, 0, NULL, 0),
  1157. SND_SOC_DAPM_MIXER("Digital Voice Playback Mixer",
  1158. TWL4030_REG_AVDAC_CTL, 4, 0, NULL, 0),
  1159. /* Analog mixers, power control for the physical PGAs */
  1160. SND_SOC_DAPM_MIXER("Analog R1 Playback Mixer",
  1161. TWL4030_REG_ARXR1_APGA_CTL, 0, 0, NULL, 0),
  1162. SND_SOC_DAPM_MIXER("Analog L1 Playback Mixer",
  1163. TWL4030_REG_ARXL1_APGA_CTL, 0, 0, NULL, 0),
  1164. SND_SOC_DAPM_MIXER("Analog R2 Playback Mixer",
  1165. TWL4030_REG_ARXR2_APGA_CTL, 0, 0, NULL, 0),
  1166. SND_SOC_DAPM_MIXER("Analog L2 Playback Mixer",
  1167. TWL4030_REG_ARXL2_APGA_CTL, 0, 0, NULL, 0),
  1168. SND_SOC_DAPM_MIXER("Analog Voice Playback Mixer",
  1169. TWL4030_REG_VDL_APGA_CTL, 0, 0, NULL, 0),
  1170. SND_SOC_DAPM_SUPPLY("APLL Enable", SND_SOC_NOPM, 0, 0, apll_event,
  1171. SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
  1172. SND_SOC_DAPM_SUPPLY("AIF Enable", SND_SOC_NOPM, 0, 0, aif_event,
  1173. SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
  1174. /* Output MIXER controls */
  1175. /* Earpiece */
  1176. SND_SOC_DAPM_MIXER("Earpiece Mixer", SND_SOC_NOPM, 0, 0,
  1177. &twl4030_dapm_earpiece_controls[0],
  1178. ARRAY_SIZE(twl4030_dapm_earpiece_controls)),
  1179. SND_SOC_DAPM_PGA_E("Earpiece PGA", SND_SOC_NOPM,
  1180. 0, 0, NULL, 0, earpiecepga_event,
  1181. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1182. /* PreDrivL/R */
  1183. SND_SOC_DAPM_MIXER("PredriveL Mixer", SND_SOC_NOPM, 0, 0,
  1184. &twl4030_dapm_predrivel_controls[0],
  1185. ARRAY_SIZE(twl4030_dapm_predrivel_controls)),
  1186. SND_SOC_DAPM_PGA_E("PredriveL PGA", SND_SOC_NOPM,
  1187. 0, 0, NULL, 0, predrivelpga_event,
  1188. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1189. SND_SOC_DAPM_MIXER("PredriveR Mixer", SND_SOC_NOPM, 0, 0,
  1190. &twl4030_dapm_predriver_controls[0],
  1191. ARRAY_SIZE(twl4030_dapm_predriver_controls)),
  1192. SND_SOC_DAPM_PGA_E("PredriveR PGA", SND_SOC_NOPM,
  1193. 0, 0, NULL, 0, predriverpga_event,
  1194. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1195. /* HeadsetL/R */
  1196. SND_SOC_DAPM_MIXER("HeadsetL Mixer", SND_SOC_NOPM, 0, 0,
  1197. &twl4030_dapm_hsol_controls[0],
  1198. ARRAY_SIZE(twl4030_dapm_hsol_controls)),
  1199. SND_SOC_DAPM_PGA_E("HeadsetL PGA", SND_SOC_NOPM,
  1200. 0, 0, NULL, 0, headsetlpga_event,
  1201. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1202. SND_SOC_DAPM_MIXER("HeadsetR Mixer", SND_SOC_NOPM, 0, 0,
  1203. &twl4030_dapm_hsor_controls[0],
  1204. ARRAY_SIZE(twl4030_dapm_hsor_controls)),
  1205. SND_SOC_DAPM_PGA_E("HeadsetR PGA", SND_SOC_NOPM,
  1206. 0, 0, NULL, 0, headsetrpga_event,
  1207. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1208. /* CarkitL/R */
  1209. SND_SOC_DAPM_MIXER("CarkitL Mixer", SND_SOC_NOPM, 0, 0,
  1210. &twl4030_dapm_carkitl_controls[0],
  1211. ARRAY_SIZE(twl4030_dapm_carkitl_controls)),
  1212. SND_SOC_DAPM_PGA_E("CarkitL PGA", SND_SOC_NOPM,
  1213. 0, 0, NULL, 0, carkitlpga_event,
  1214. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1215. SND_SOC_DAPM_MIXER("CarkitR Mixer", SND_SOC_NOPM, 0, 0,
  1216. &twl4030_dapm_carkitr_controls[0],
  1217. ARRAY_SIZE(twl4030_dapm_carkitr_controls)),
  1218. SND_SOC_DAPM_PGA_E("CarkitR PGA", SND_SOC_NOPM,
  1219. 0, 0, NULL, 0, carkitrpga_event,
  1220. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1221. /* Output MUX controls */
  1222. /* HandsfreeL/R */
  1223. SND_SOC_DAPM_MUX("HandsfreeL Mux", SND_SOC_NOPM, 0, 0,
  1224. &twl4030_dapm_handsfreel_control),
  1225. SND_SOC_DAPM_SWITCH("HandsfreeL", SND_SOC_NOPM, 0, 0,
  1226. &twl4030_dapm_handsfreelmute_control),
  1227. SND_SOC_DAPM_PGA_E("HandsfreeL PGA", SND_SOC_NOPM,
  1228. 0, 0, NULL, 0, handsfreelpga_event,
  1229. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1230. SND_SOC_DAPM_MUX("HandsfreeR Mux", SND_SOC_NOPM, 5, 0,
  1231. &twl4030_dapm_handsfreer_control),
  1232. SND_SOC_DAPM_SWITCH("HandsfreeR", SND_SOC_NOPM, 0, 0,
  1233. &twl4030_dapm_handsfreermute_control),
  1234. SND_SOC_DAPM_PGA_E("HandsfreeR PGA", SND_SOC_NOPM,
  1235. 0, 0, NULL, 0, handsfreerpga_event,
  1236. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1237. /* Vibra */
  1238. SND_SOC_DAPM_MUX_E("Vibra Mux", TWL4030_REG_VIBRA_CTL, 0, 0,
  1239. &twl4030_dapm_vibra_control, vibramux_event,
  1240. SND_SOC_DAPM_PRE_PMU),
  1241. SND_SOC_DAPM_MUX("Vibra Route", SND_SOC_NOPM, 0, 0,
  1242. &twl4030_dapm_vibrapath_control),
  1243. /* Introducing four virtual ADC, since TWL4030 have four channel for
  1244. capture */
  1245. SND_SOC_DAPM_ADC("ADC Virtual Left1", NULL, SND_SOC_NOPM, 0, 0),
  1246. SND_SOC_DAPM_ADC("ADC Virtual Right1", NULL, SND_SOC_NOPM, 0, 0),
  1247. SND_SOC_DAPM_ADC("ADC Virtual Left2", NULL, SND_SOC_NOPM, 0, 0),
  1248. SND_SOC_DAPM_ADC("ADC Virtual Right2", NULL, SND_SOC_NOPM, 0, 0),
  1249. SND_SOC_DAPM_AIF_OUT("VAIFOUT", "Voice Capture", 0,
  1250. TWL4030_REG_VOICE_IF, 5, 0),
  1251. /* Analog/Digital mic path selection.
  1252. TX1 Left/Right: either analog Left/Right or Digimic0
  1253. TX2 Left/Right: either analog Left/Right or Digimic1 */
  1254. SND_SOC_DAPM_MUX("TX1 Capture Route", SND_SOC_NOPM, 0, 0,
  1255. &twl4030_dapm_micpathtx1_control),
  1256. SND_SOC_DAPM_MUX("TX2 Capture Route", SND_SOC_NOPM, 0, 0,
  1257. &twl4030_dapm_micpathtx2_control),
  1258. /* Analog input mixers for the capture amplifiers */
  1259. SND_SOC_DAPM_MIXER("Analog Left",
  1260. TWL4030_REG_ANAMICL, 4, 0,
  1261. &twl4030_dapm_analoglmic_controls[0],
  1262. ARRAY_SIZE(twl4030_dapm_analoglmic_controls)),
  1263. SND_SOC_DAPM_MIXER("Analog Right",
  1264. TWL4030_REG_ANAMICR, 4, 0,
  1265. &twl4030_dapm_analogrmic_controls[0],
  1266. ARRAY_SIZE(twl4030_dapm_analogrmic_controls)),
  1267. SND_SOC_DAPM_PGA("ADC Physical Left",
  1268. TWL4030_REG_AVADC_CTL, 3, 0, NULL, 0),
  1269. SND_SOC_DAPM_PGA("ADC Physical Right",
  1270. TWL4030_REG_AVADC_CTL, 1, 0, NULL, 0),
  1271. SND_SOC_DAPM_PGA_E("Digimic0 Enable",
  1272. TWL4030_REG_ADCMICSEL, 1, 0, NULL, 0,
  1273. digimic_event, SND_SOC_DAPM_POST_PMU),
  1274. SND_SOC_DAPM_PGA_E("Digimic1 Enable",
  1275. TWL4030_REG_ADCMICSEL, 3, 0, NULL, 0,
  1276. digimic_event, SND_SOC_DAPM_POST_PMU),
  1277. SND_SOC_DAPM_SUPPLY("micbias1 select", TWL4030_REG_MICBIAS_CTL, 5, 0,
  1278. NULL, 0),
  1279. SND_SOC_DAPM_SUPPLY("micbias2 select", TWL4030_REG_MICBIAS_CTL, 6, 0,
  1280. NULL, 0),
  1281. /* Microphone bias */
  1282. SND_SOC_DAPM_SUPPLY("Mic Bias 1",
  1283. TWL4030_REG_MICBIAS_CTL, 0, 0, NULL, 0),
  1284. SND_SOC_DAPM_SUPPLY("Mic Bias 2",
  1285. TWL4030_REG_MICBIAS_CTL, 1, 0, NULL, 0),
  1286. SND_SOC_DAPM_SUPPLY("Headset Mic Bias",
  1287. TWL4030_REG_MICBIAS_CTL, 2, 0, NULL, 0),
  1288. SND_SOC_DAPM_SUPPLY("VIF Enable", TWL4030_REG_VOICE_IF, 0, 0, NULL, 0),
  1289. };
  1290. static const struct snd_soc_dapm_route intercon[] = {
  1291. /* Stream -> DAC mapping */
  1292. {"DAC Right1", NULL, "HiFi Playback"},
  1293. {"DAC Left1", NULL, "HiFi Playback"},
  1294. {"DAC Right2", NULL, "HiFi Playback"},
  1295. {"DAC Left2", NULL, "HiFi Playback"},
  1296. {"DAC Voice", NULL, "VAIFIN"},
  1297. /* ADC -> Stream mapping */
  1298. {"HiFi Capture", NULL, "ADC Virtual Left1"},
  1299. {"HiFi Capture", NULL, "ADC Virtual Right1"},
  1300. {"HiFi Capture", NULL, "ADC Virtual Left2"},
  1301. {"HiFi Capture", NULL, "ADC Virtual Right2"},
  1302. {"VAIFOUT", NULL, "ADC Virtual Left2"},
  1303. {"VAIFOUT", NULL, "ADC Virtual Right2"},
  1304. {"VAIFOUT", NULL, "VIF Enable"},
  1305. {"Digital L1 Playback Mixer", NULL, "DAC Left1"},
  1306. {"Digital R1 Playback Mixer", NULL, "DAC Right1"},
  1307. {"Digital L2 Playback Mixer", NULL, "DAC Left2"},
  1308. {"Digital R2 Playback Mixer", NULL, "DAC Right2"},
  1309. {"Digital Voice Playback Mixer", NULL, "DAC Voice"},
  1310. /* Supply for the digital part (APLL) */
  1311. {"Digital Voice Playback Mixer", NULL, "APLL Enable"},
  1312. {"DAC Left1", NULL, "AIF Enable"},
  1313. {"DAC Right1", NULL, "AIF Enable"},
  1314. {"DAC Left2", NULL, "AIF Enable"},
  1315. {"DAC Right1", NULL, "AIF Enable"},
  1316. {"DAC Voice", NULL, "VIF Enable"},
  1317. {"Digital R2 Playback Mixer", NULL, "AIF Enable"},
  1318. {"Digital L2 Playback Mixer", NULL, "AIF Enable"},
  1319. {"Analog L1 Playback Mixer", NULL, "Digital L1 Playback Mixer"},
  1320. {"Analog R1 Playback Mixer", NULL, "Digital R1 Playback Mixer"},
  1321. {"Analog L2 Playback Mixer", NULL, "Digital L2 Playback Mixer"},
  1322. {"Analog R2 Playback Mixer", NULL, "Digital R2 Playback Mixer"},
  1323. {"Analog Voice Playback Mixer", NULL, "Digital Voice Playback Mixer"},
  1324. /* Internal playback routings */
  1325. /* Earpiece */
  1326. {"Earpiece Mixer", "Voice", "Analog Voice Playback Mixer"},
  1327. {"Earpiece Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1328. {"Earpiece Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1329. {"Earpiece Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1330. {"Earpiece PGA", NULL, "Earpiece Mixer"},
  1331. /* PreDrivL */
  1332. {"PredriveL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1333. {"PredriveL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1334. {"PredriveL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1335. {"PredriveL Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1336. {"PredriveL PGA", NULL, "PredriveL Mixer"},
  1337. /* PreDrivR */
  1338. {"PredriveR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1339. {"PredriveR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1340. {"PredriveR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1341. {"PredriveR Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1342. {"PredriveR PGA", NULL, "PredriveR Mixer"},
  1343. /* HeadsetL */
  1344. {"HeadsetL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1345. {"HeadsetL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1346. {"HeadsetL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1347. {"HeadsetL PGA", NULL, "HeadsetL Mixer"},
  1348. /* HeadsetR */
  1349. {"HeadsetR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1350. {"HeadsetR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1351. {"HeadsetR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1352. {"HeadsetR PGA", NULL, "HeadsetR Mixer"},
  1353. /* CarkitL */
  1354. {"CarkitL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1355. {"CarkitL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1356. {"CarkitL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1357. {"CarkitL PGA", NULL, "CarkitL Mixer"},
  1358. /* CarkitR */
  1359. {"CarkitR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1360. {"CarkitR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1361. {"CarkitR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1362. {"CarkitR PGA", NULL, "CarkitR Mixer"},
  1363. /* HandsfreeL */
  1364. {"HandsfreeL Mux", "Voice", "Analog Voice Playback Mixer"},
  1365. {"HandsfreeL Mux", "AudioL1", "Analog L1 Playback Mixer"},
  1366. {"HandsfreeL Mux", "AudioL2", "Analog L2 Playback Mixer"},
  1367. {"HandsfreeL Mux", "AudioR2", "Analog R2 Playback Mixer"},
  1368. {"HandsfreeL", "Switch", "HandsfreeL Mux"},
  1369. {"HandsfreeL PGA", NULL, "HandsfreeL"},
  1370. /* HandsfreeR */
  1371. {"HandsfreeR Mux", "Voice", "Analog Voice Playback Mixer"},
  1372. {"HandsfreeR Mux", "AudioR1", "Analog R1 Playback Mixer"},
  1373. {"HandsfreeR Mux", "AudioR2", "Analog R2 Playback Mixer"},
  1374. {"HandsfreeR Mux", "AudioL2", "Analog L2 Playback Mixer"},
  1375. {"HandsfreeR", "Switch", "HandsfreeR Mux"},
  1376. {"HandsfreeR PGA", NULL, "HandsfreeR"},
  1377. /* Vibra */
  1378. {"Vibra Mux", "AudioL1", "DAC Left1"},
  1379. {"Vibra Mux", "AudioR1", "DAC Right1"},
  1380. {"Vibra Mux", "AudioL2", "DAC Left2"},
  1381. {"Vibra Mux", "AudioR2", "DAC Right2"},
  1382. /* outputs */
  1383. /* Must be always connected (for AIF and APLL) */
  1384. {"Virtual HiFi OUT", NULL, "DAC Left1"},
  1385. {"Virtual HiFi OUT", NULL, "DAC Right1"},
  1386. {"Virtual HiFi OUT", NULL, "DAC Left2"},
  1387. {"Virtual HiFi OUT", NULL, "DAC Right2"},
  1388. /* Must be always connected (for APLL) */
  1389. {"Virtual Voice OUT", NULL, "Digital Voice Playback Mixer"},
  1390. /* Physical outputs */
  1391. {"EARPIECE", NULL, "Earpiece PGA"},
  1392. {"PREDRIVEL", NULL, "PredriveL PGA"},
  1393. {"PREDRIVER", NULL, "PredriveR PGA"},
  1394. {"HSOL", NULL, "HeadsetL PGA"},
  1395. {"HSOR", NULL, "HeadsetR PGA"},
  1396. {"CARKITL", NULL, "CarkitL PGA"},
  1397. {"CARKITR", NULL, "CarkitR PGA"},
  1398. {"HFL", NULL, "HandsfreeL PGA"},
  1399. {"HFR", NULL, "HandsfreeR PGA"},
  1400. {"Vibra Route", "Audio", "Vibra Mux"},
  1401. {"VIBRA", NULL, "Vibra Route"},
  1402. /* Capture path */
  1403. /* Must be always connected (for AIF and APLL) */
  1404. {"ADC Virtual Left1", NULL, "Virtual HiFi IN"},
  1405. {"ADC Virtual Right1", NULL, "Virtual HiFi IN"},
  1406. {"ADC Virtual Left2", NULL, "Virtual HiFi IN"},
  1407. {"ADC Virtual Right2", NULL, "Virtual HiFi IN"},
  1408. /* Physical inputs */
  1409. {"Analog Left", "Main Mic Capture Switch", "MAINMIC"},
  1410. {"Analog Left", "Headset Mic Capture Switch", "HSMIC"},
  1411. {"Analog Left", "AUXL Capture Switch", "AUXL"},
  1412. {"Analog Left", "Carkit Mic Capture Switch", "CARKITMIC"},
  1413. {"Analog Right", "Sub Mic Capture Switch", "SUBMIC"},
  1414. {"Analog Right", "AUXR Capture Switch", "AUXR"},
  1415. {"ADC Physical Left", NULL, "Analog Left"},
  1416. {"ADC Physical Right", NULL, "Analog Right"},
  1417. {"Digimic0 Enable", NULL, "DIGIMIC0"},
  1418. {"Digimic1 Enable", NULL, "DIGIMIC1"},
  1419. {"DIGIMIC0", NULL, "micbias1 select"},
  1420. {"DIGIMIC1", NULL, "micbias2 select"},
  1421. /* TX1 Left capture path */
  1422. {"TX1 Capture Route", "Analog", "ADC Physical Left"},
  1423. {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
  1424. /* TX1 Right capture path */
  1425. {"TX1 Capture Route", "Analog", "ADC Physical Right"},
  1426. {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
  1427. /* TX2 Left capture path */
  1428. {"TX2 Capture Route", "Analog", "ADC Physical Left"},
  1429. {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
  1430. /* TX2 Right capture path */
  1431. {"TX2 Capture Route", "Analog", "ADC Physical Right"},
  1432. {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
  1433. {"ADC Virtual Left1", NULL, "TX1 Capture Route"},
  1434. {"ADC Virtual Right1", NULL, "TX1 Capture Route"},
  1435. {"ADC Virtual Left2", NULL, "TX2 Capture Route"},
  1436. {"ADC Virtual Right2", NULL, "TX2 Capture Route"},
  1437. {"ADC Virtual Left1", NULL, "AIF Enable"},
  1438. {"ADC Virtual Right1", NULL, "AIF Enable"},
  1439. {"ADC Virtual Left2", NULL, "AIF Enable"},
  1440. {"ADC Virtual Right2", NULL, "AIF Enable"},
  1441. /* Analog bypass routes */
  1442. {"Right1 Analog Loopback", "Switch", "Analog Right"},
  1443. {"Left1 Analog Loopback", "Switch", "Analog Left"},
  1444. {"Right2 Analog Loopback", "Switch", "Analog Right"},
  1445. {"Left2 Analog Loopback", "Switch", "Analog Left"},
  1446. {"Voice Analog Loopback", "Switch", "Analog Left"},
  1447. /* Supply for the Analog loopbacks */
  1448. {"Right1 Analog Loopback", NULL, "FM Loop Enable"},
  1449. {"Left1 Analog Loopback", NULL, "FM Loop Enable"},
  1450. {"Right2 Analog Loopback", NULL, "FM Loop Enable"},
  1451. {"Left2 Analog Loopback", NULL, "FM Loop Enable"},
  1452. {"Voice Analog Loopback", NULL, "FM Loop Enable"},
  1453. {"Analog R1 Playback Mixer", NULL, "Right1 Analog Loopback"},
  1454. {"Analog L1 Playback Mixer", NULL, "Left1 Analog Loopback"},
  1455. {"Analog R2 Playback Mixer", NULL, "Right2 Analog Loopback"},
  1456. {"Analog L2 Playback Mixer", NULL, "Left2 Analog Loopback"},
  1457. {"Analog Voice Playback Mixer", NULL, "Voice Analog Loopback"},
  1458. /* Digital bypass routes */
  1459. {"Right Digital Loopback", "Volume", "TX1 Capture Route"},
  1460. {"Left Digital Loopback", "Volume", "TX1 Capture Route"},
  1461. {"Voice Digital Loopback", "Volume", "TX2 Capture Route"},
  1462. {"Digital R2 Playback Mixer", NULL, "Right Digital Loopback"},
  1463. {"Digital L2 Playback Mixer", NULL, "Left Digital Loopback"},
  1464. {"Digital Voice Playback Mixer", NULL, "Voice Digital Loopback"},
  1465. };
  1466. static int twl4030_set_bias_level(struct snd_soc_codec *codec,
  1467. enum snd_soc_bias_level level)
  1468. {
  1469. switch (level) {
  1470. case SND_SOC_BIAS_ON:
  1471. break;
  1472. case SND_SOC_BIAS_PREPARE:
  1473. break;
  1474. case SND_SOC_BIAS_STANDBY:
  1475. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  1476. twl4030_codec_enable(codec, 1);
  1477. break;
  1478. case SND_SOC_BIAS_OFF:
  1479. twl4030_codec_enable(codec, 0);
  1480. break;
  1481. }
  1482. codec->dapm.bias_level = level;
  1483. return 0;
  1484. }
  1485. static void twl4030_constraints(struct twl4030_priv *twl4030,
  1486. struct snd_pcm_substream *mst_substream)
  1487. {
  1488. struct snd_pcm_substream *slv_substream;
  1489. /* Pick the stream, which need to be constrained */
  1490. if (mst_substream == twl4030->master_substream)
  1491. slv_substream = twl4030->slave_substream;
  1492. else if (mst_substream == twl4030->slave_substream)
  1493. slv_substream = twl4030->master_substream;
  1494. else /* This should not happen.. */
  1495. return;
  1496. /* Set the constraints according to the already configured stream */
  1497. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1498. SNDRV_PCM_HW_PARAM_RATE,
  1499. twl4030->rate,
  1500. twl4030->rate);
  1501. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1502. SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
  1503. twl4030->sample_bits,
  1504. twl4030->sample_bits);
  1505. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1506. SNDRV_PCM_HW_PARAM_CHANNELS,
  1507. twl4030->channels,
  1508. twl4030->channels);
  1509. }
  1510. /* In case of 4 channel mode, the RX1 L/R for playback and the TX2 L/R for
  1511. * capture has to be enabled/disabled. */
  1512. static void twl4030_tdm_enable(struct snd_soc_codec *codec, int direction,
  1513. int enable)
  1514. {
  1515. u8 reg, mask;
  1516. reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
  1517. if (direction == SNDRV_PCM_STREAM_PLAYBACK)
  1518. mask = TWL4030_ARXL1_VRX_EN | TWL4030_ARXR1_EN;
  1519. else
  1520. mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
  1521. if (enable)
  1522. reg |= mask;
  1523. else
  1524. reg &= ~mask;
  1525. twl4030_write(codec, TWL4030_REG_OPTION, reg);
  1526. }
  1527. static int twl4030_startup(struct snd_pcm_substream *substream,
  1528. struct snd_soc_dai *dai)
  1529. {
  1530. struct snd_soc_codec *codec = dai->codec;
  1531. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1532. if (twl4030->master_substream) {
  1533. twl4030->slave_substream = substream;
  1534. /* The DAI has one configuration for playback and capture, so
  1535. * if the DAI has been already configured then constrain this
  1536. * substream to match it. */
  1537. if (twl4030->configured)
  1538. twl4030_constraints(twl4030, twl4030->master_substream);
  1539. } else {
  1540. if (!(twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE) &
  1541. TWL4030_OPTION_1)) {
  1542. /* In option2 4 channel is not supported, set the
  1543. * constraint for the first stream for channels, the
  1544. * second stream will 'inherit' this cosntraint */
  1545. snd_pcm_hw_constraint_minmax(substream->runtime,
  1546. SNDRV_PCM_HW_PARAM_CHANNELS,
  1547. 2, 2);
  1548. }
  1549. twl4030->master_substream = substream;
  1550. }
  1551. return 0;
  1552. }
  1553. static void twl4030_shutdown(struct snd_pcm_substream *substream,
  1554. struct snd_soc_dai *dai)
  1555. {
  1556. struct snd_soc_codec *codec = dai->codec;
  1557. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1558. if (twl4030->master_substream == substream)
  1559. twl4030->master_substream = twl4030->slave_substream;
  1560. twl4030->slave_substream = NULL;
  1561. /* If all streams are closed, or the remaining stream has not yet
  1562. * been configured than set the DAI as not configured. */
  1563. if (!twl4030->master_substream)
  1564. twl4030->configured = 0;
  1565. else if (!twl4030->master_substream->runtime->channels)
  1566. twl4030->configured = 0;
  1567. /* If the closing substream had 4 channel, do the necessary cleanup */
  1568. if (substream->runtime->channels == 4)
  1569. twl4030_tdm_enable(codec, substream->stream, 0);
  1570. }
  1571. static int twl4030_hw_params(struct snd_pcm_substream *substream,
  1572. struct snd_pcm_hw_params *params,
  1573. struct snd_soc_dai *dai)
  1574. {
  1575. struct snd_soc_codec *codec = dai->codec;
  1576. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1577. u8 mode, old_mode, format, old_format;
  1578. /* If the substream has 4 channel, do the necessary setup */
  1579. if (params_channels(params) == 4) {
  1580. format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1581. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
  1582. /* Safety check: are we in the correct operating mode and
  1583. * the interface is in TDM mode? */
  1584. if ((mode & TWL4030_OPTION_1) &&
  1585. ((format & TWL4030_AIF_FORMAT) == TWL4030_AIF_FORMAT_TDM))
  1586. twl4030_tdm_enable(codec, substream->stream, 1);
  1587. else
  1588. return -EINVAL;
  1589. }
  1590. if (twl4030->configured)
  1591. /* Ignoring hw_params for already configured DAI */
  1592. return 0;
  1593. /* bit rate */
  1594. old_mode = twl4030_read_reg_cache(codec,
  1595. TWL4030_REG_CODEC_MODE) & ~TWL4030_CODECPDZ;
  1596. mode = old_mode & ~TWL4030_APLL_RATE;
  1597. switch (params_rate(params)) {
  1598. case 8000:
  1599. mode |= TWL4030_APLL_RATE_8000;
  1600. break;
  1601. case 11025:
  1602. mode |= TWL4030_APLL_RATE_11025;
  1603. break;
  1604. case 12000:
  1605. mode |= TWL4030_APLL_RATE_12000;
  1606. break;
  1607. case 16000:
  1608. mode |= TWL4030_APLL_RATE_16000;
  1609. break;
  1610. case 22050:
  1611. mode |= TWL4030_APLL_RATE_22050;
  1612. break;
  1613. case 24000:
  1614. mode |= TWL4030_APLL_RATE_24000;
  1615. break;
  1616. case 32000:
  1617. mode |= TWL4030_APLL_RATE_32000;
  1618. break;
  1619. case 44100:
  1620. mode |= TWL4030_APLL_RATE_44100;
  1621. break;
  1622. case 48000:
  1623. mode |= TWL4030_APLL_RATE_48000;
  1624. break;
  1625. case 96000:
  1626. mode |= TWL4030_APLL_RATE_96000;
  1627. break;
  1628. default:
  1629. dev_err(codec->dev, "%s: unknown rate %d\n", __func__,
  1630. params_rate(params));
  1631. return -EINVAL;
  1632. }
  1633. /* sample size */
  1634. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1635. format = old_format;
  1636. format &= ~TWL4030_DATA_WIDTH;
  1637. switch (params_format(params)) {
  1638. case SNDRV_PCM_FORMAT_S16_LE:
  1639. format |= TWL4030_DATA_WIDTH_16S_16W;
  1640. break;
  1641. case SNDRV_PCM_FORMAT_S32_LE:
  1642. format |= TWL4030_DATA_WIDTH_32S_24W;
  1643. break;
  1644. default:
  1645. dev_err(codec->dev, "%s: unknown format %d\n", __func__,
  1646. params_format(params));
  1647. return -EINVAL;
  1648. }
  1649. if (format != old_format || mode != old_mode) {
  1650. if (twl4030->codec_powered) {
  1651. /*
  1652. * If the codec is powered, than we need to toggle the
  1653. * codec power.
  1654. */
  1655. twl4030_codec_enable(codec, 0);
  1656. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1657. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1658. twl4030_codec_enable(codec, 1);
  1659. } else {
  1660. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1661. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1662. }
  1663. }
  1664. /* Store the important parameters for the DAI configuration and set
  1665. * the DAI as configured */
  1666. twl4030->configured = 1;
  1667. twl4030->rate = params_rate(params);
  1668. twl4030->sample_bits = hw_param_interval(params,
  1669. SNDRV_PCM_HW_PARAM_SAMPLE_BITS)->min;
  1670. twl4030->channels = params_channels(params);
  1671. /* If both playback and capture streams are open, and one of them
  1672. * is setting the hw parameters right now (since we are here), set
  1673. * constraints to the other stream to match the current one. */
  1674. if (twl4030->slave_substream)
  1675. twl4030_constraints(twl4030, substream);
  1676. return 0;
  1677. }
  1678. static int twl4030_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1679. int clk_id, unsigned int freq, int dir)
  1680. {
  1681. struct snd_soc_codec *codec = codec_dai->codec;
  1682. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1683. switch (freq) {
  1684. case 19200000:
  1685. case 26000000:
  1686. case 38400000:
  1687. break;
  1688. default:
  1689. dev_err(codec->dev, "Unsupported HFCLKIN: %u\n", freq);
  1690. return -EINVAL;
  1691. }
  1692. if ((freq / 1000) != twl4030->sysclk) {
  1693. dev_err(codec->dev,
  1694. "Mismatch in HFCLKIN: %u (configured: %u)\n",
  1695. freq, twl4030->sysclk * 1000);
  1696. return -EINVAL;
  1697. }
  1698. return 0;
  1699. }
  1700. static int twl4030_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1701. unsigned int fmt)
  1702. {
  1703. struct snd_soc_codec *codec = codec_dai->codec;
  1704. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1705. u8 old_format, format;
  1706. /* get format */
  1707. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1708. format = old_format;
  1709. /* set master/slave audio interface */
  1710. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1711. case SND_SOC_DAIFMT_CBM_CFM:
  1712. format &= ~(TWL4030_AIF_SLAVE_EN);
  1713. format &= ~(TWL4030_CLK256FS_EN);
  1714. break;
  1715. case SND_SOC_DAIFMT_CBS_CFS:
  1716. format |= TWL4030_AIF_SLAVE_EN;
  1717. format |= TWL4030_CLK256FS_EN;
  1718. break;
  1719. default:
  1720. return -EINVAL;
  1721. }
  1722. /* interface format */
  1723. format &= ~TWL4030_AIF_FORMAT;
  1724. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1725. case SND_SOC_DAIFMT_I2S:
  1726. format |= TWL4030_AIF_FORMAT_CODEC;
  1727. break;
  1728. case SND_SOC_DAIFMT_DSP_A:
  1729. format |= TWL4030_AIF_FORMAT_TDM;
  1730. break;
  1731. default:
  1732. return -EINVAL;
  1733. }
  1734. if (format != old_format) {
  1735. if (twl4030->codec_powered) {
  1736. /*
  1737. * If the codec is powered, than we need to toggle the
  1738. * codec power.
  1739. */
  1740. twl4030_codec_enable(codec, 0);
  1741. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1742. twl4030_codec_enable(codec, 1);
  1743. } else {
  1744. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1745. }
  1746. }
  1747. return 0;
  1748. }
  1749. static int twl4030_set_tristate(struct snd_soc_dai *dai, int tristate)
  1750. {
  1751. struct snd_soc_codec *codec = dai->codec;
  1752. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1753. if (tristate)
  1754. reg |= TWL4030_AIF_TRI_EN;
  1755. else
  1756. reg &= ~TWL4030_AIF_TRI_EN;
  1757. return twl4030_write(codec, TWL4030_REG_AUDIO_IF, reg);
  1758. }
  1759. /* In case of voice mode, the RX1 L(VRX) for downlink and the TX2 L/R
  1760. * (VTXL, VTXR) for uplink has to be enabled/disabled. */
  1761. static void twl4030_voice_enable(struct snd_soc_codec *codec, int direction,
  1762. int enable)
  1763. {
  1764. u8 reg, mask;
  1765. reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
  1766. if (direction == SNDRV_PCM_STREAM_PLAYBACK)
  1767. mask = TWL4030_ARXL1_VRX_EN;
  1768. else
  1769. mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
  1770. if (enable)
  1771. reg |= mask;
  1772. else
  1773. reg &= ~mask;
  1774. twl4030_write(codec, TWL4030_REG_OPTION, reg);
  1775. }
  1776. static int twl4030_voice_startup(struct snd_pcm_substream *substream,
  1777. struct snd_soc_dai *dai)
  1778. {
  1779. struct snd_soc_codec *codec = dai->codec;
  1780. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1781. u8 mode;
  1782. /* If the system master clock is not 26MHz, the voice PCM interface is
  1783. * not available.
  1784. */
  1785. if (twl4030->sysclk != 26000) {
  1786. dev_err(codec->dev,
  1787. "%s: HFCLKIN is %u KHz, voice interface needs 26MHz\n",
  1788. __func__, twl4030->sysclk);
  1789. return -EINVAL;
  1790. }
  1791. /* If the codec mode is not option2, the voice PCM interface is not
  1792. * available.
  1793. */
  1794. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
  1795. & TWL4030_OPT_MODE;
  1796. if (mode != TWL4030_OPTION_2) {
  1797. dev_err(codec->dev, "%s: the codec mode is not option2\n",
  1798. __func__);
  1799. return -EINVAL;
  1800. }
  1801. return 0;
  1802. }
  1803. static void twl4030_voice_shutdown(struct snd_pcm_substream *substream,
  1804. struct snd_soc_dai *dai)
  1805. {
  1806. struct snd_soc_codec *codec = dai->codec;
  1807. /* Enable voice digital filters */
  1808. twl4030_voice_enable(codec, substream->stream, 0);
  1809. }
  1810. static int twl4030_voice_hw_params(struct snd_pcm_substream *substream,
  1811. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  1812. {
  1813. struct snd_soc_codec *codec = dai->codec;
  1814. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1815. u8 old_mode, mode;
  1816. /* Enable voice digital filters */
  1817. twl4030_voice_enable(codec, substream->stream, 1);
  1818. /* bit rate */
  1819. old_mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
  1820. & ~(TWL4030_CODECPDZ);
  1821. mode = old_mode;
  1822. switch (params_rate(params)) {
  1823. case 8000:
  1824. mode &= ~(TWL4030_SEL_16K);
  1825. break;
  1826. case 16000:
  1827. mode |= TWL4030_SEL_16K;
  1828. break;
  1829. default:
  1830. dev_err(codec->dev, "%s: unknown rate %d\n", __func__,
  1831. params_rate(params));
  1832. return -EINVAL;
  1833. }
  1834. if (mode != old_mode) {
  1835. if (twl4030->codec_powered) {
  1836. /*
  1837. * If the codec is powered, than we need to toggle the
  1838. * codec power.
  1839. */
  1840. twl4030_codec_enable(codec, 0);
  1841. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1842. twl4030_codec_enable(codec, 1);
  1843. } else {
  1844. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1845. }
  1846. }
  1847. return 0;
  1848. }
  1849. static int twl4030_voice_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1850. int clk_id, unsigned int freq, int dir)
  1851. {
  1852. struct snd_soc_codec *codec = codec_dai->codec;
  1853. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1854. if (freq != 26000000) {
  1855. dev_err(codec->dev,
  1856. "%s: HFCLKIN is %u KHz, voice interface needs 26MHz\n",
  1857. __func__, freq / 1000);
  1858. return -EINVAL;
  1859. }
  1860. if ((freq / 1000) != twl4030->sysclk) {
  1861. dev_err(codec->dev,
  1862. "Mismatch in HFCLKIN: %u (configured: %u)\n",
  1863. freq, twl4030->sysclk * 1000);
  1864. return -EINVAL;
  1865. }
  1866. return 0;
  1867. }
  1868. static int twl4030_voice_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1869. unsigned int fmt)
  1870. {
  1871. struct snd_soc_codec *codec = codec_dai->codec;
  1872. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1873. u8 old_format, format;
  1874. /* get format */
  1875. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
  1876. format = old_format;
  1877. /* set master/slave audio interface */
  1878. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1879. case SND_SOC_DAIFMT_CBM_CFM:
  1880. format &= ~(TWL4030_VIF_SLAVE_EN);
  1881. break;
  1882. case SND_SOC_DAIFMT_CBS_CFS:
  1883. format |= TWL4030_VIF_SLAVE_EN;
  1884. break;
  1885. default:
  1886. return -EINVAL;
  1887. }
  1888. /* clock inversion */
  1889. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1890. case SND_SOC_DAIFMT_IB_NF:
  1891. format &= ~(TWL4030_VIF_FORMAT);
  1892. break;
  1893. case SND_SOC_DAIFMT_NB_IF:
  1894. format |= TWL4030_VIF_FORMAT;
  1895. break;
  1896. default:
  1897. return -EINVAL;
  1898. }
  1899. if (format != old_format) {
  1900. if (twl4030->codec_powered) {
  1901. /*
  1902. * If the codec is powered, than we need to toggle the
  1903. * codec power.
  1904. */
  1905. twl4030_codec_enable(codec, 0);
  1906. twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
  1907. twl4030_codec_enable(codec, 1);
  1908. } else {
  1909. twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
  1910. }
  1911. }
  1912. return 0;
  1913. }
  1914. static int twl4030_voice_set_tristate(struct snd_soc_dai *dai, int tristate)
  1915. {
  1916. struct snd_soc_codec *codec = dai->codec;
  1917. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
  1918. if (tristate)
  1919. reg |= TWL4030_VIF_TRI_EN;
  1920. else
  1921. reg &= ~TWL4030_VIF_TRI_EN;
  1922. return twl4030_write(codec, TWL4030_REG_VOICE_IF, reg);
  1923. }
  1924. #define TWL4030_RATES (SNDRV_PCM_RATE_8000_48000)
  1925. #define TWL4030_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1926. static const struct snd_soc_dai_ops twl4030_dai_hifi_ops = {
  1927. .startup = twl4030_startup,
  1928. .shutdown = twl4030_shutdown,
  1929. .hw_params = twl4030_hw_params,
  1930. .set_sysclk = twl4030_set_dai_sysclk,
  1931. .set_fmt = twl4030_set_dai_fmt,
  1932. .set_tristate = twl4030_set_tristate,
  1933. };
  1934. static const struct snd_soc_dai_ops twl4030_dai_voice_ops = {
  1935. .startup = twl4030_voice_startup,
  1936. .shutdown = twl4030_voice_shutdown,
  1937. .hw_params = twl4030_voice_hw_params,
  1938. .set_sysclk = twl4030_voice_set_dai_sysclk,
  1939. .set_fmt = twl4030_voice_set_dai_fmt,
  1940. .set_tristate = twl4030_voice_set_tristate,
  1941. };
  1942. static struct snd_soc_dai_driver twl4030_dai[] = {
  1943. {
  1944. .name = "twl4030-hifi",
  1945. .playback = {
  1946. .stream_name = "HiFi Playback",
  1947. .channels_min = 2,
  1948. .channels_max = 4,
  1949. .rates = TWL4030_RATES | SNDRV_PCM_RATE_96000,
  1950. .formats = TWL4030_FORMATS,
  1951. .sig_bits = 24,},
  1952. .capture = {
  1953. .stream_name = "HiFi Capture",
  1954. .channels_min = 2,
  1955. .channels_max = 4,
  1956. .rates = TWL4030_RATES,
  1957. .formats = TWL4030_FORMATS,
  1958. .sig_bits = 24,},
  1959. .ops = &twl4030_dai_hifi_ops,
  1960. },
  1961. {
  1962. .name = "twl4030-voice",
  1963. .playback = {
  1964. .stream_name = "Voice Playback",
  1965. .channels_min = 1,
  1966. .channels_max = 1,
  1967. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  1968. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  1969. .capture = {
  1970. .stream_name = "Voice Capture",
  1971. .channels_min = 1,
  1972. .channels_max = 2,
  1973. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  1974. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  1975. .ops = &twl4030_dai_voice_ops,
  1976. },
  1977. };
  1978. static int twl4030_soc_probe(struct snd_soc_codec *codec)
  1979. {
  1980. struct twl4030_priv *twl4030;
  1981. twl4030 = devm_kzalloc(codec->dev, sizeof(struct twl4030_priv),
  1982. GFP_KERNEL);
  1983. if (twl4030 == NULL) {
  1984. dev_err(codec->dev, "Can not allocate memory\n");
  1985. return -ENOMEM;
  1986. }
  1987. snd_soc_codec_set_drvdata(codec, twl4030);
  1988. /* Set the defaults, and power up the codec */
  1989. twl4030->sysclk = twl4030_audio_get_mclk() / 1000;
  1990. twl4030_init_chip(codec);
  1991. return 0;
  1992. }
  1993. static int twl4030_soc_remove(struct snd_soc_codec *codec)
  1994. {
  1995. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1996. struct twl4030_codec_data *pdata = twl4030->pdata;
  1997. /* Reset registers to their chip default before leaving */
  1998. twl4030_reset_registers(codec);
  1999. twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2000. if (pdata && pdata->hs_extmute && gpio_is_valid(pdata->hs_extmute_gpio))
  2001. gpio_free(pdata->hs_extmute_gpio);
  2002. return 0;
  2003. }
  2004. static struct snd_soc_codec_driver soc_codec_dev_twl4030 = {
  2005. .probe = twl4030_soc_probe,
  2006. .remove = twl4030_soc_remove,
  2007. .read = twl4030_read_reg_cache,
  2008. .write = twl4030_write,
  2009. .set_bias_level = twl4030_set_bias_level,
  2010. .idle_bias_off = true,
  2011. .reg_cache_size = sizeof(twl4030_reg),
  2012. .reg_word_size = sizeof(u8),
  2013. .reg_cache_default = twl4030_reg,
  2014. .controls = twl4030_snd_controls,
  2015. .num_controls = ARRAY_SIZE(twl4030_snd_controls),
  2016. .dapm_widgets = twl4030_dapm_widgets,
  2017. .num_dapm_widgets = ARRAY_SIZE(twl4030_dapm_widgets),
  2018. .dapm_routes = intercon,
  2019. .num_dapm_routes = ARRAY_SIZE(intercon),
  2020. };
  2021. static int twl4030_codec_probe(struct platform_device *pdev)
  2022. {
  2023. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_twl4030,
  2024. twl4030_dai, ARRAY_SIZE(twl4030_dai));
  2025. }
  2026. static int twl4030_codec_remove(struct platform_device *pdev)
  2027. {
  2028. snd_soc_unregister_codec(&pdev->dev);
  2029. return 0;
  2030. }
  2031. MODULE_ALIAS("platform:twl4030-codec");
  2032. static struct platform_driver twl4030_codec_driver = {
  2033. .probe = twl4030_codec_probe,
  2034. .remove = twl4030_codec_remove,
  2035. .driver = {
  2036. .name = "twl4030-codec",
  2037. .owner = THIS_MODULE,
  2038. },
  2039. };
  2040. module_platform_driver(twl4030_codec_driver);
  2041. MODULE_DESCRIPTION("ASoC TWL4030 codec driver");
  2042. MODULE_AUTHOR("Steve Sakoman");
  2043. MODULE_LICENSE("GPL");