ahci.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/device.h>
  43. #include <scsi/scsi_host.h>
  44. #include <scsi/scsi_cmnd.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "ahci"
  47. #define DRV_VERSION "2.2"
  48. enum {
  49. AHCI_PCI_BAR = 5,
  50. AHCI_MAX_PORTS = 32,
  51. AHCI_MAX_SG = 168, /* hardware max is 64K */
  52. AHCI_DMA_BOUNDARY = 0xffffffff,
  53. AHCI_USE_CLUSTERING = 0,
  54. AHCI_MAX_CMDS = 32,
  55. AHCI_CMD_SZ = 32,
  56. AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
  57. AHCI_RX_FIS_SZ = 256,
  58. AHCI_CMD_TBL_CDB = 0x40,
  59. AHCI_CMD_TBL_HDR_SZ = 0x80,
  60. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
  61. AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
  62. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
  63. AHCI_RX_FIS_SZ,
  64. AHCI_IRQ_ON_SG = (1 << 31),
  65. AHCI_CMD_ATAPI = (1 << 5),
  66. AHCI_CMD_WRITE = (1 << 6),
  67. AHCI_CMD_PREFETCH = (1 << 7),
  68. AHCI_CMD_RESET = (1 << 8),
  69. AHCI_CMD_CLR_BUSY = (1 << 10),
  70. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  71. RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
  72. RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
  73. board_ahci = 0,
  74. board_ahci_pi = 1,
  75. board_ahci_vt8251 = 2,
  76. board_ahci_ign_iferr = 3,
  77. board_ahci_sb600 = 4,
  78. /* global controller registers */
  79. HOST_CAP = 0x00, /* host capabilities */
  80. HOST_CTL = 0x04, /* global host control */
  81. HOST_IRQ_STAT = 0x08, /* interrupt status */
  82. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  83. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  84. /* HOST_CTL bits */
  85. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  86. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  87. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  88. /* HOST_CAP bits */
  89. HOST_CAP_SSC = (1 << 14), /* Slumber capable */
  90. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  91. HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
  92. HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
  93. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  94. /* registers for each SATA port */
  95. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  96. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  97. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  98. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  99. PORT_IRQ_STAT = 0x10, /* interrupt status */
  100. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  101. PORT_CMD = 0x18, /* port command */
  102. PORT_TFDATA = 0x20, /* taskfile data */
  103. PORT_SIG = 0x24, /* device TF signature */
  104. PORT_CMD_ISSUE = 0x38, /* command issue */
  105. PORT_SCR = 0x28, /* SATA phy register block */
  106. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  107. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  108. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  109. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  110. /* PORT_IRQ_{STAT,MASK} bits */
  111. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  112. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  113. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  114. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  115. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  116. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  117. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  118. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  119. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  120. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  121. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  122. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  123. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  124. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  125. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  126. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  127. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  128. PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
  129. PORT_IRQ_IF_ERR |
  130. PORT_IRQ_CONNECT |
  131. PORT_IRQ_PHYRDY |
  132. PORT_IRQ_UNK_FIS,
  133. PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
  134. PORT_IRQ_TF_ERR |
  135. PORT_IRQ_HBUS_DATA_ERR,
  136. DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
  137. PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
  138. PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
  139. /* PORT_CMD bits */
  140. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  141. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  142. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  143. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  144. PORT_CMD_CLO = (1 << 3), /* Command list override */
  145. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  146. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  147. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  148. PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
  149. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  150. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  151. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  152. /* ap->flags bits */
  153. AHCI_FLAG_NO_NCQ = (1 << 24),
  154. AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
  155. AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
  156. AHCI_FLAG_IGN_SERR_INTERNAL = (1 << 27), /* ignore SERR_INTERNAL */
  157. AHCI_FLAG_32BIT_ONLY = (1 << 28), /* force 32bit */
  158. AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  159. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  160. ATA_FLAG_SKIP_D2H_BSY |
  161. ATA_FLAG_ACPI_SATA,
  162. };
  163. struct ahci_cmd_hdr {
  164. u32 opts;
  165. u32 status;
  166. u32 tbl_addr;
  167. u32 tbl_addr_hi;
  168. u32 reserved[4];
  169. };
  170. struct ahci_sg {
  171. u32 addr;
  172. u32 addr_hi;
  173. u32 reserved;
  174. u32 flags_size;
  175. };
  176. struct ahci_host_priv {
  177. u32 cap; /* cap to use */
  178. u32 port_map; /* port map to use */
  179. u32 saved_cap; /* saved initial cap */
  180. u32 saved_port_map; /* saved initial port_map */
  181. };
  182. struct ahci_port_priv {
  183. struct ahci_cmd_hdr *cmd_slot;
  184. dma_addr_t cmd_slot_dma;
  185. void *cmd_tbl;
  186. dma_addr_t cmd_tbl_dma;
  187. void *rx_fis;
  188. dma_addr_t rx_fis_dma;
  189. /* for NCQ spurious interrupt analysis */
  190. unsigned int ncq_saw_d2h:1;
  191. unsigned int ncq_saw_dmas:1;
  192. unsigned int ncq_saw_sdb:1;
  193. };
  194. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
  195. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  196. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  197. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  198. static void ahci_irq_clear(struct ata_port *ap);
  199. static int ahci_port_start(struct ata_port *ap);
  200. static void ahci_port_stop(struct ata_port *ap);
  201. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  202. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  203. static u8 ahci_check_status(struct ata_port *ap);
  204. static void ahci_freeze(struct ata_port *ap);
  205. static void ahci_thaw(struct ata_port *ap);
  206. static void ahci_error_handler(struct ata_port *ap);
  207. static void ahci_vt8251_error_handler(struct ata_port *ap);
  208. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
  209. #ifdef CONFIG_PM
  210. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
  211. static int ahci_port_resume(struct ata_port *ap);
  212. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  213. static int ahci_pci_device_resume(struct pci_dev *pdev);
  214. #endif
  215. static struct scsi_host_template ahci_sht = {
  216. .module = THIS_MODULE,
  217. .name = DRV_NAME,
  218. .ioctl = ata_scsi_ioctl,
  219. .queuecommand = ata_scsi_queuecmd,
  220. .change_queue_depth = ata_scsi_change_queue_depth,
  221. .can_queue = AHCI_MAX_CMDS - 1,
  222. .this_id = ATA_SHT_THIS_ID,
  223. .sg_tablesize = AHCI_MAX_SG,
  224. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  225. .emulated = ATA_SHT_EMULATED,
  226. .use_clustering = AHCI_USE_CLUSTERING,
  227. .proc_name = DRV_NAME,
  228. .dma_boundary = AHCI_DMA_BOUNDARY,
  229. .slave_configure = ata_scsi_slave_config,
  230. .slave_destroy = ata_scsi_slave_destroy,
  231. .bios_param = ata_std_bios_param,
  232. };
  233. static const struct ata_port_operations ahci_ops = {
  234. .port_disable = ata_port_disable,
  235. .check_status = ahci_check_status,
  236. .check_altstatus = ahci_check_status,
  237. .dev_select = ata_noop_dev_select,
  238. .tf_read = ahci_tf_read,
  239. .qc_prep = ahci_qc_prep,
  240. .qc_issue = ahci_qc_issue,
  241. .irq_clear = ahci_irq_clear,
  242. .irq_on = ata_dummy_irq_on,
  243. .irq_ack = ata_dummy_irq_ack,
  244. .scr_read = ahci_scr_read,
  245. .scr_write = ahci_scr_write,
  246. .freeze = ahci_freeze,
  247. .thaw = ahci_thaw,
  248. .error_handler = ahci_error_handler,
  249. .post_internal_cmd = ahci_post_internal_cmd,
  250. #ifdef CONFIG_PM
  251. .port_suspend = ahci_port_suspend,
  252. .port_resume = ahci_port_resume,
  253. #endif
  254. .port_start = ahci_port_start,
  255. .port_stop = ahci_port_stop,
  256. };
  257. static const struct ata_port_operations ahci_vt8251_ops = {
  258. .port_disable = ata_port_disable,
  259. .check_status = ahci_check_status,
  260. .check_altstatus = ahci_check_status,
  261. .dev_select = ata_noop_dev_select,
  262. .tf_read = ahci_tf_read,
  263. .qc_prep = ahci_qc_prep,
  264. .qc_issue = ahci_qc_issue,
  265. .irq_clear = ahci_irq_clear,
  266. .irq_on = ata_dummy_irq_on,
  267. .irq_ack = ata_dummy_irq_ack,
  268. .scr_read = ahci_scr_read,
  269. .scr_write = ahci_scr_write,
  270. .freeze = ahci_freeze,
  271. .thaw = ahci_thaw,
  272. .error_handler = ahci_vt8251_error_handler,
  273. .post_internal_cmd = ahci_post_internal_cmd,
  274. #ifdef CONFIG_PM
  275. .port_suspend = ahci_port_suspend,
  276. .port_resume = ahci_port_resume,
  277. #endif
  278. .port_start = ahci_port_start,
  279. .port_stop = ahci_port_stop,
  280. };
  281. static const struct ata_port_info ahci_port_info[] = {
  282. /* board_ahci */
  283. {
  284. .flags = AHCI_FLAG_COMMON,
  285. .pio_mask = 0x1f, /* pio0-4 */
  286. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  287. .port_ops = &ahci_ops,
  288. },
  289. /* board_ahci_pi */
  290. {
  291. .flags = AHCI_FLAG_COMMON | AHCI_FLAG_HONOR_PI,
  292. .pio_mask = 0x1f, /* pio0-4 */
  293. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  294. .port_ops = &ahci_ops,
  295. },
  296. /* board_ahci_vt8251 */
  297. {
  298. .flags = AHCI_FLAG_COMMON | ATA_FLAG_HRST_TO_RESUME |
  299. AHCI_FLAG_NO_NCQ,
  300. .pio_mask = 0x1f, /* pio0-4 */
  301. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  302. .port_ops = &ahci_vt8251_ops,
  303. },
  304. /* board_ahci_ign_iferr */
  305. {
  306. .flags = AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
  307. .pio_mask = 0x1f, /* pio0-4 */
  308. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  309. .port_ops = &ahci_ops,
  310. },
  311. /* board_ahci_sb600 */
  312. {
  313. .flags = AHCI_FLAG_COMMON |
  314. AHCI_FLAG_IGN_SERR_INTERNAL |
  315. AHCI_FLAG_32BIT_ONLY,
  316. .pio_mask = 0x1f, /* pio0-4 */
  317. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  318. .port_ops = &ahci_ops,
  319. },
  320. };
  321. static const struct pci_device_id ahci_pci_tbl[] = {
  322. /* Intel */
  323. { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
  324. { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
  325. { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
  326. { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
  327. { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
  328. { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
  329. { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
  330. { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
  331. { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
  332. { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
  333. { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
  334. { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
  335. { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
  336. { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
  337. { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
  338. { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
  339. { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
  340. { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
  341. { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
  342. { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
  343. { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
  344. { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
  345. { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
  346. { PCI_VDEVICE(INTEL, 0x292c), board_ahci_pi }, /* ICH9M */
  347. { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
  348. { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
  349. { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
  350. /* JMicron 360/1/3/5/6, match class to avoid IDE function */
  351. { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  352. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
  353. /* ATI */
  354. { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
  355. { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700 */
  356. /* VIA */
  357. { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
  358. { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
  359. /* NVIDIA */
  360. { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
  361. { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
  362. { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
  363. { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
  364. { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
  365. { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
  366. { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
  367. { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
  368. { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
  369. { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
  370. { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
  371. { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
  372. { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
  373. { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
  374. { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
  375. { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
  376. { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
  377. { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
  378. { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
  379. { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
  380. { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
  381. { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
  382. { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
  383. { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
  384. { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
  385. { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
  386. { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
  387. { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
  388. { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
  389. { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
  390. { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
  391. { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
  392. { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
  393. { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
  394. { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
  395. { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
  396. { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
  397. { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
  398. { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
  399. { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
  400. { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
  401. { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
  402. { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
  403. { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
  404. /* SiS */
  405. { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
  406. { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
  407. { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
  408. /* Generic, PCI class code for AHCI */
  409. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  410. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
  411. { } /* terminate list */
  412. };
  413. static struct pci_driver ahci_pci_driver = {
  414. .name = DRV_NAME,
  415. .id_table = ahci_pci_tbl,
  416. .probe = ahci_init_one,
  417. .remove = ata_pci_remove_one,
  418. #ifdef CONFIG_PM
  419. .suspend = ahci_pci_device_suspend,
  420. .resume = ahci_pci_device_resume,
  421. #endif
  422. };
  423. static inline int ahci_nr_ports(u32 cap)
  424. {
  425. return (cap & 0x1f) + 1;
  426. }
  427. static inline void __iomem *ahci_port_base(struct ata_port *ap)
  428. {
  429. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  430. return mmio + 0x100 + (ap->port_no * 0x80);
  431. }
  432. /**
  433. * ahci_save_initial_config - Save and fixup initial config values
  434. * @pdev: target PCI device
  435. * @pi: associated ATA port info
  436. * @hpriv: host private area to store config values
  437. *
  438. * Some registers containing configuration info might be setup by
  439. * BIOS and might be cleared on reset. This function saves the
  440. * initial values of those registers into @hpriv such that they
  441. * can be restored after controller reset.
  442. *
  443. * If inconsistent, config values are fixed up by this function.
  444. *
  445. * LOCKING:
  446. * None.
  447. */
  448. static void ahci_save_initial_config(struct pci_dev *pdev,
  449. const struct ata_port_info *pi,
  450. struct ahci_host_priv *hpriv)
  451. {
  452. void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
  453. u32 cap, port_map;
  454. int i;
  455. /* Values prefixed with saved_ are written back to host after
  456. * reset. Values without are used for driver operation.
  457. */
  458. hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
  459. hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
  460. /* some chips lie about 64bit support */
  461. if ((cap & HOST_CAP_64) && (pi->flags & AHCI_FLAG_32BIT_ONLY)) {
  462. dev_printk(KERN_INFO, &pdev->dev,
  463. "controller can't do 64bit DMA, forcing 32bit\n");
  464. cap &= ~HOST_CAP_64;
  465. }
  466. /* fixup zero port_map */
  467. if (!port_map) {
  468. port_map = (1 << ahci_nr_ports(hpriv->cap)) - 1;
  469. dev_printk(KERN_WARNING, &pdev->dev,
  470. "PORTS_IMPL is zero, forcing 0x%x\n", port_map);
  471. /* write the fixed up value to the PI register */
  472. hpriv->saved_port_map = port_map;
  473. }
  474. /* cross check port_map and cap.n_ports */
  475. if (pi->flags & AHCI_FLAG_HONOR_PI) {
  476. u32 tmp_port_map = port_map;
  477. int n_ports = ahci_nr_ports(cap);
  478. for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
  479. if (tmp_port_map & (1 << i)) {
  480. n_ports--;
  481. tmp_port_map &= ~(1 << i);
  482. }
  483. }
  484. /* Whine if inconsistent. No need to update cap.
  485. * port_map is used to determine number of ports.
  486. */
  487. if (n_ports || tmp_port_map)
  488. dev_printk(KERN_WARNING, &pdev->dev,
  489. "nr_ports (%u) and implemented port map "
  490. "(0x%x) don't match\n",
  491. ahci_nr_ports(cap), port_map);
  492. } else {
  493. /* fabricate port_map from cap.nr_ports */
  494. port_map = (1 << ahci_nr_ports(cap)) - 1;
  495. }
  496. /* record values to use during operation */
  497. hpriv->cap = cap;
  498. hpriv->port_map = port_map;
  499. }
  500. /**
  501. * ahci_restore_initial_config - Restore initial config
  502. * @host: target ATA host
  503. *
  504. * Restore initial config stored by ahci_save_initial_config().
  505. *
  506. * LOCKING:
  507. * None.
  508. */
  509. static void ahci_restore_initial_config(struct ata_host *host)
  510. {
  511. struct ahci_host_priv *hpriv = host->private_data;
  512. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  513. writel(hpriv->saved_cap, mmio + HOST_CAP);
  514. writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
  515. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  516. }
  517. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
  518. {
  519. unsigned int sc_reg;
  520. switch (sc_reg_in) {
  521. case SCR_STATUS: sc_reg = 0; break;
  522. case SCR_CONTROL: sc_reg = 1; break;
  523. case SCR_ERROR: sc_reg = 2; break;
  524. case SCR_ACTIVE: sc_reg = 3; break;
  525. default:
  526. return 0xffffffffU;
  527. }
  528. return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
  529. }
  530. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
  531. u32 val)
  532. {
  533. unsigned int sc_reg;
  534. switch (sc_reg_in) {
  535. case SCR_STATUS: sc_reg = 0; break;
  536. case SCR_CONTROL: sc_reg = 1; break;
  537. case SCR_ERROR: sc_reg = 2; break;
  538. case SCR_ACTIVE: sc_reg = 3; break;
  539. default:
  540. return;
  541. }
  542. writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
  543. }
  544. static void ahci_start_engine(struct ata_port *ap)
  545. {
  546. void __iomem *port_mmio = ahci_port_base(ap);
  547. u32 tmp;
  548. /* start DMA */
  549. tmp = readl(port_mmio + PORT_CMD);
  550. tmp |= PORT_CMD_START;
  551. writel(tmp, port_mmio + PORT_CMD);
  552. readl(port_mmio + PORT_CMD); /* flush */
  553. }
  554. static int ahci_stop_engine(struct ata_port *ap)
  555. {
  556. void __iomem *port_mmio = ahci_port_base(ap);
  557. u32 tmp;
  558. tmp = readl(port_mmio + PORT_CMD);
  559. /* check if the HBA is idle */
  560. if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
  561. return 0;
  562. /* setting HBA to idle */
  563. tmp &= ~PORT_CMD_START;
  564. writel(tmp, port_mmio + PORT_CMD);
  565. /* wait for engine to stop. This could be as long as 500 msec */
  566. tmp = ata_wait_register(port_mmio + PORT_CMD,
  567. PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
  568. if (tmp & PORT_CMD_LIST_ON)
  569. return -EIO;
  570. return 0;
  571. }
  572. static void ahci_start_fis_rx(struct ata_port *ap)
  573. {
  574. void __iomem *port_mmio = ahci_port_base(ap);
  575. struct ahci_host_priv *hpriv = ap->host->private_data;
  576. struct ahci_port_priv *pp = ap->private_data;
  577. u32 tmp;
  578. /* set FIS registers */
  579. if (hpriv->cap & HOST_CAP_64)
  580. writel((pp->cmd_slot_dma >> 16) >> 16,
  581. port_mmio + PORT_LST_ADDR_HI);
  582. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  583. if (hpriv->cap & HOST_CAP_64)
  584. writel((pp->rx_fis_dma >> 16) >> 16,
  585. port_mmio + PORT_FIS_ADDR_HI);
  586. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  587. /* enable FIS reception */
  588. tmp = readl(port_mmio + PORT_CMD);
  589. tmp |= PORT_CMD_FIS_RX;
  590. writel(tmp, port_mmio + PORT_CMD);
  591. /* flush */
  592. readl(port_mmio + PORT_CMD);
  593. }
  594. static int ahci_stop_fis_rx(struct ata_port *ap)
  595. {
  596. void __iomem *port_mmio = ahci_port_base(ap);
  597. u32 tmp;
  598. /* disable FIS reception */
  599. tmp = readl(port_mmio + PORT_CMD);
  600. tmp &= ~PORT_CMD_FIS_RX;
  601. writel(tmp, port_mmio + PORT_CMD);
  602. /* wait for completion, spec says 500ms, give it 1000 */
  603. tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
  604. PORT_CMD_FIS_ON, 10, 1000);
  605. if (tmp & PORT_CMD_FIS_ON)
  606. return -EBUSY;
  607. return 0;
  608. }
  609. static void ahci_power_up(struct ata_port *ap)
  610. {
  611. struct ahci_host_priv *hpriv = ap->host->private_data;
  612. void __iomem *port_mmio = ahci_port_base(ap);
  613. u32 cmd;
  614. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  615. /* spin up device */
  616. if (hpriv->cap & HOST_CAP_SSS) {
  617. cmd |= PORT_CMD_SPIN_UP;
  618. writel(cmd, port_mmio + PORT_CMD);
  619. }
  620. /* wake up link */
  621. writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
  622. }
  623. #ifdef CONFIG_PM
  624. static void ahci_power_down(struct ata_port *ap)
  625. {
  626. struct ahci_host_priv *hpriv = ap->host->private_data;
  627. void __iomem *port_mmio = ahci_port_base(ap);
  628. u32 cmd, scontrol;
  629. if (!(hpriv->cap & HOST_CAP_SSS))
  630. return;
  631. /* put device into listen mode, first set PxSCTL.DET to 0 */
  632. scontrol = readl(port_mmio + PORT_SCR_CTL);
  633. scontrol &= ~0xf;
  634. writel(scontrol, port_mmio + PORT_SCR_CTL);
  635. /* then set PxCMD.SUD to 0 */
  636. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  637. cmd &= ~PORT_CMD_SPIN_UP;
  638. writel(cmd, port_mmio + PORT_CMD);
  639. }
  640. #endif
  641. static void ahci_init_port(struct ata_port *ap)
  642. {
  643. /* enable FIS reception */
  644. ahci_start_fis_rx(ap);
  645. /* enable DMA */
  646. ahci_start_engine(ap);
  647. }
  648. static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
  649. {
  650. int rc;
  651. /* disable DMA */
  652. rc = ahci_stop_engine(ap);
  653. if (rc) {
  654. *emsg = "failed to stop engine";
  655. return rc;
  656. }
  657. /* disable FIS reception */
  658. rc = ahci_stop_fis_rx(ap);
  659. if (rc) {
  660. *emsg = "failed stop FIS RX";
  661. return rc;
  662. }
  663. return 0;
  664. }
  665. static int ahci_reset_controller(struct ata_host *host)
  666. {
  667. struct pci_dev *pdev = to_pci_dev(host->dev);
  668. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  669. u32 tmp;
  670. /* global controller reset */
  671. tmp = readl(mmio + HOST_CTL);
  672. if ((tmp & HOST_RESET) == 0) {
  673. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  674. readl(mmio + HOST_CTL); /* flush */
  675. }
  676. /* reset must complete within 1 second, or
  677. * the hardware should be considered fried.
  678. */
  679. ssleep(1);
  680. tmp = readl(mmio + HOST_CTL);
  681. if (tmp & HOST_RESET) {
  682. dev_printk(KERN_ERR, host->dev,
  683. "controller reset failed (0x%x)\n", tmp);
  684. return -EIO;
  685. }
  686. /* turn on AHCI mode */
  687. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  688. (void) readl(mmio + HOST_CTL); /* flush */
  689. /* some registers might be cleared on reset. restore initial values */
  690. ahci_restore_initial_config(host);
  691. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  692. u16 tmp16;
  693. /* configure PCS */
  694. pci_read_config_word(pdev, 0x92, &tmp16);
  695. tmp16 |= 0xf;
  696. pci_write_config_word(pdev, 0x92, tmp16);
  697. }
  698. return 0;
  699. }
  700. static void ahci_init_controller(struct ata_host *host)
  701. {
  702. struct pci_dev *pdev = to_pci_dev(host->dev);
  703. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  704. int i, rc;
  705. u32 tmp;
  706. for (i = 0; i < host->n_ports; i++) {
  707. struct ata_port *ap = host->ports[i];
  708. void __iomem *port_mmio = ahci_port_base(ap);
  709. const char *emsg = NULL;
  710. if (ata_port_is_dummy(ap))
  711. continue;
  712. /* make sure port is not active */
  713. rc = ahci_deinit_port(ap, &emsg);
  714. if (rc)
  715. dev_printk(KERN_WARNING, &pdev->dev,
  716. "%s (%d)\n", emsg, rc);
  717. /* clear SError */
  718. tmp = readl(port_mmio + PORT_SCR_ERR);
  719. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  720. writel(tmp, port_mmio + PORT_SCR_ERR);
  721. /* clear port IRQ */
  722. tmp = readl(port_mmio + PORT_IRQ_STAT);
  723. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  724. if (tmp)
  725. writel(tmp, port_mmio + PORT_IRQ_STAT);
  726. writel(1 << i, mmio + HOST_IRQ_STAT);
  727. }
  728. tmp = readl(mmio + HOST_CTL);
  729. VPRINTK("HOST_CTL 0x%x\n", tmp);
  730. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  731. tmp = readl(mmio + HOST_CTL);
  732. VPRINTK("HOST_CTL 0x%x\n", tmp);
  733. }
  734. static unsigned int ahci_dev_classify(struct ata_port *ap)
  735. {
  736. void __iomem *port_mmio = ahci_port_base(ap);
  737. struct ata_taskfile tf;
  738. u32 tmp;
  739. tmp = readl(port_mmio + PORT_SIG);
  740. tf.lbah = (tmp >> 24) & 0xff;
  741. tf.lbam = (tmp >> 16) & 0xff;
  742. tf.lbal = (tmp >> 8) & 0xff;
  743. tf.nsect = (tmp) & 0xff;
  744. return ata_dev_classify(&tf);
  745. }
  746. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  747. u32 opts)
  748. {
  749. dma_addr_t cmd_tbl_dma;
  750. cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
  751. pp->cmd_slot[tag].opts = cpu_to_le32(opts);
  752. pp->cmd_slot[tag].status = 0;
  753. pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
  754. pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
  755. }
  756. static int ahci_clo(struct ata_port *ap)
  757. {
  758. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  759. struct ahci_host_priv *hpriv = ap->host->private_data;
  760. u32 tmp;
  761. if (!(hpriv->cap & HOST_CAP_CLO))
  762. return -EOPNOTSUPP;
  763. tmp = readl(port_mmio + PORT_CMD);
  764. tmp |= PORT_CMD_CLO;
  765. writel(tmp, port_mmio + PORT_CMD);
  766. tmp = ata_wait_register(port_mmio + PORT_CMD,
  767. PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
  768. if (tmp & PORT_CMD_CLO)
  769. return -EIO;
  770. return 0;
  771. }
  772. static int ahci_softreset(struct ata_port *ap, unsigned int *class,
  773. unsigned long deadline)
  774. {
  775. struct ahci_port_priv *pp = ap->private_data;
  776. void __iomem *port_mmio = ahci_port_base(ap);
  777. const u32 cmd_fis_len = 5; /* five dwords */
  778. const char *reason = NULL;
  779. struct ata_taskfile tf;
  780. u32 tmp;
  781. u8 *fis;
  782. int rc;
  783. DPRINTK("ENTER\n");
  784. if (ata_port_offline(ap)) {
  785. DPRINTK("PHY reports no device\n");
  786. *class = ATA_DEV_NONE;
  787. return 0;
  788. }
  789. /* prepare for SRST (AHCI-1.1 10.4.1) */
  790. rc = ahci_stop_engine(ap);
  791. if (rc) {
  792. reason = "failed to stop engine";
  793. goto fail_restart;
  794. }
  795. /* check BUSY/DRQ, perform Command List Override if necessary */
  796. if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
  797. rc = ahci_clo(ap);
  798. if (rc == -EOPNOTSUPP) {
  799. reason = "port busy but CLO unavailable";
  800. goto fail_restart;
  801. } else if (rc) {
  802. reason = "port busy but CLO failed";
  803. goto fail_restart;
  804. }
  805. }
  806. /* restart engine */
  807. ahci_start_engine(ap);
  808. ata_tf_init(ap->device, &tf);
  809. fis = pp->cmd_tbl;
  810. /* issue the first D2H Register FIS */
  811. ahci_fill_cmd_slot(pp, 0,
  812. cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
  813. tf.ctl |= ATA_SRST;
  814. ata_tf_to_fis(&tf, fis, 0);
  815. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  816. writel(1, port_mmio + PORT_CMD_ISSUE);
  817. tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
  818. if (tmp & 0x1) {
  819. rc = -EIO;
  820. reason = "1st FIS failed";
  821. goto fail;
  822. }
  823. /* spec says at least 5us, but be generous and sleep for 1ms */
  824. msleep(1);
  825. /* issue the second D2H Register FIS */
  826. ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
  827. tf.ctl &= ~ATA_SRST;
  828. ata_tf_to_fis(&tf, fis, 0);
  829. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  830. writel(1, port_mmio + PORT_CMD_ISSUE);
  831. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  832. /* spec mandates ">= 2ms" before checking status.
  833. * We wait 150ms, because that was the magic delay used for
  834. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  835. * between when the ATA command register is written, and then
  836. * status is checked. Because waiting for "a while" before
  837. * checking status is fine, post SRST, we perform this magic
  838. * delay here as well.
  839. */
  840. msleep(150);
  841. rc = ata_wait_ready(ap, deadline);
  842. /* link occupied, -ENODEV too is an error */
  843. if (rc) {
  844. reason = "device not ready";
  845. goto fail;
  846. }
  847. *class = ahci_dev_classify(ap);
  848. DPRINTK("EXIT, class=%u\n", *class);
  849. return 0;
  850. fail_restart:
  851. ahci_start_engine(ap);
  852. fail:
  853. ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
  854. return rc;
  855. }
  856. static int ahci_hardreset(struct ata_port *ap, unsigned int *class,
  857. unsigned long deadline)
  858. {
  859. struct ahci_port_priv *pp = ap->private_data;
  860. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  861. struct ata_taskfile tf;
  862. int rc;
  863. DPRINTK("ENTER\n");
  864. ahci_stop_engine(ap);
  865. /* clear D2H reception area to properly wait for D2H FIS */
  866. ata_tf_init(ap->device, &tf);
  867. tf.command = 0x80;
  868. ata_tf_to_fis(&tf, d2h_fis, 0);
  869. rc = sata_std_hardreset(ap, class, deadline);
  870. ahci_start_engine(ap);
  871. if (rc == 0 && ata_port_online(ap))
  872. *class = ahci_dev_classify(ap);
  873. if (*class == ATA_DEV_UNKNOWN)
  874. *class = ATA_DEV_NONE;
  875. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  876. return rc;
  877. }
  878. static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class,
  879. unsigned long deadline)
  880. {
  881. int rc;
  882. DPRINTK("ENTER\n");
  883. ahci_stop_engine(ap);
  884. rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context),
  885. deadline);
  886. /* vt8251 needs SError cleared for the port to operate */
  887. ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
  888. ahci_start_engine(ap);
  889. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  890. /* vt8251 doesn't clear BSY on signature FIS reception,
  891. * request follow-up softreset.
  892. */
  893. return rc ?: -EAGAIN;
  894. }
  895. static void ahci_postreset(struct ata_port *ap, unsigned int *class)
  896. {
  897. void __iomem *port_mmio = ahci_port_base(ap);
  898. u32 new_tmp, tmp;
  899. ata_std_postreset(ap, class);
  900. /* Make sure port's ATAPI bit is set appropriately */
  901. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  902. if (*class == ATA_DEV_ATAPI)
  903. new_tmp |= PORT_CMD_ATAPI;
  904. else
  905. new_tmp &= ~PORT_CMD_ATAPI;
  906. if (new_tmp != tmp) {
  907. writel(new_tmp, port_mmio + PORT_CMD);
  908. readl(port_mmio + PORT_CMD); /* flush */
  909. }
  910. }
  911. static u8 ahci_check_status(struct ata_port *ap)
  912. {
  913. void __iomem *mmio = ap->ioaddr.cmd_addr;
  914. return readl(mmio + PORT_TFDATA) & 0xFF;
  915. }
  916. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  917. {
  918. struct ahci_port_priv *pp = ap->private_data;
  919. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  920. ata_tf_from_fis(d2h_fis, tf);
  921. }
  922. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  923. {
  924. struct scatterlist *sg;
  925. struct ahci_sg *ahci_sg;
  926. unsigned int n_sg = 0;
  927. VPRINTK("ENTER\n");
  928. /*
  929. * Next, the S/G list.
  930. */
  931. ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  932. ata_for_each_sg(sg, qc) {
  933. dma_addr_t addr = sg_dma_address(sg);
  934. u32 sg_len = sg_dma_len(sg);
  935. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  936. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  937. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  938. ahci_sg++;
  939. n_sg++;
  940. }
  941. return n_sg;
  942. }
  943. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  944. {
  945. struct ata_port *ap = qc->ap;
  946. struct ahci_port_priv *pp = ap->private_data;
  947. int is_atapi = is_atapi_taskfile(&qc->tf);
  948. void *cmd_tbl;
  949. u32 opts;
  950. const u32 cmd_fis_len = 5; /* five dwords */
  951. unsigned int n_elem;
  952. /*
  953. * Fill in command table information. First, the header,
  954. * a SATA Register - Host to Device command FIS.
  955. */
  956. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  957. ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
  958. if (is_atapi) {
  959. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  960. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  961. }
  962. n_elem = 0;
  963. if (qc->flags & ATA_QCFLAG_DMAMAP)
  964. n_elem = ahci_fill_sg(qc, cmd_tbl);
  965. /*
  966. * Fill in command slot information.
  967. */
  968. opts = cmd_fis_len | n_elem << 16;
  969. if (qc->tf.flags & ATA_TFLAG_WRITE)
  970. opts |= AHCI_CMD_WRITE;
  971. if (is_atapi)
  972. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  973. ahci_fill_cmd_slot(pp, qc->tag, opts);
  974. }
  975. static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
  976. {
  977. struct ahci_port_priv *pp = ap->private_data;
  978. struct ata_eh_info *ehi = &ap->eh_info;
  979. unsigned int err_mask = 0, action = 0;
  980. struct ata_queued_cmd *qc;
  981. u32 serror;
  982. ata_ehi_clear_desc(ehi);
  983. /* AHCI needs SError cleared; otherwise, it might lock up */
  984. serror = ahci_scr_read(ap, SCR_ERROR);
  985. ahci_scr_write(ap, SCR_ERROR, serror);
  986. /* analyze @irq_stat */
  987. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  988. /* some controllers set IRQ_IF_ERR on device errors, ignore it */
  989. if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
  990. irq_stat &= ~PORT_IRQ_IF_ERR;
  991. if (irq_stat & PORT_IRQ_TF_ERR) {
  992. err_mask |= AC_ERR_DEV;
  993. if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
  994. serror &= ~SERR_INTERNAL;
  995. }
  996. if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
  997. err_mask |= AC_ERR_HOST_BUS;
  998. action |= ATA_EH_SOFTRESET;
  999. }
  1000. if (irq_stat & PORT_IRQ_IF_ERR) {
  1001. err_mask |= AC_ERR_ATA_BUS;
  1002. action |= ATA_EH_SOFTRESET;
  1003. ata_ehi_push_desc(ehi, ", interface fatal error");
  1004. }
  1005. if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
  1006. ata_ehi_hotplugged(ehi);
  1007. ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
  1008. "connection status changed" : "PHY RDY changed");
  1009. }
  1010. if (irq_stat & PORT_IRQ_UNK_FIS) {
  1011. u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
  1012. err_mask |= AC_ERR_HSM;
  1013. action |= ATA_EH_SOFTRESET;
  1014. ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
  1015. unk[0], unk[1], unk[2], unk[3]);
  1016. }
  1017. /* okay, let's hand over to EH */
  1018. ehi->serror |= serror;
  1019. ehi->action |= action;
  1020. qc = ata_qc_from_tag(ap, ap->active_tag);
  1021. if (qc)
  1022. qc->err_mask |= err_mask;
  1023. else
  1024. ehi->err_mask |= err_mask;
  1025. if (irq_stat & PORT_IRQ_FREEZE)
  1026. ata_port_freeze(ap);
  1027. else
  1028. ata_port_abort(ap);
  1029. }
  1030. static void ahci_host_intr(struct ata_port *ap)
  1031. {
  1032. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  1033. struct ata_eh_info *ehi = &ap->eh_info;
  1034. struct ahci_port_priv *pp = ap->private_data;
  1035. u32 status, qc_active;
  1036. int rc, known_irq = 0;
  1037. status = readl(port_mmio + PORT_IRQ_STAT);
  1038. writel(status, port_mmio + PORT_IRQ_STAT);
  1039. if (unlikely(status & PORT_IRQ_ERROR)) {
  1040. ahci_error_intr(ap, status);
  1041. return;
  1042. }
  1043. if (ap->sactive)
  1044. qc_active = readl(port_mmio + PORT_SCR_ACT);
  1045. else
  1046. qc_active = readl(port_mmio + PORT_CMD_ISSUE);
  1047. rc = ata_qc_complete_multiple(ap, qc_active, NULL);
  1048. if (rc > 0)
  1049. return;
  1050. if (rc < 0) {
  1051. ehi->err_mask |= AC_ERR_HSM;
  1052. ehi->action |= ATA_EH_SOFTRESET;
  1053. ata_port_freeze(ap);
  1054. return;
  1055. }
  1056. /* hmmm... a spurious interupt */
  1057. /* if !NCQ, ignore. No modern ATA device has broken HSM
  1058. * implementation for non-NCQ commands.
  1059. */
  1060. if (!ap->sactive)
  1061. return;
  1062. if (status & PORT_IRQ_D2H_REG_FIS) {
  1063. if (!pp->ncq_saw_d2h)
  1064. ata_port_printk(ap, KERN_INFO,
  1065. "D2H reg with I during NCQ, "
  1066. "this message won't be printed again\n");
  1067. pp->ncq_saw_d2h = 1;
  1068. known_irq = 1;
  1069. }
  1070. if (status & PORT_IRQ_DMAS_FIS) {
  1071. if (!pp->ncq_saw_dmas)
  1072. ata_port_printk(ap, KERN_INFO,
  1073. "DMAS FIS during NCQ, "
  1074. "this message won't be printed again\n");
  1075. pp->ncq_saw_dmas = 1;
  1076. known_irq = 1;
  1077. }
  1078. if (status & PORT_IRQ_SDB_FIS) {
  1079. const __le32 *f = pp->rx_fis + RX_FIS_SDB;
  1080. if (le32_to_cpu(f[1])) {
  1081. /* SDB FIS containing spurious completions
  1082. * might be dangerous, whine and fail commands
  1083. * with HSM violation. EH will turn off NCQ
  1084. * after several such failures.
  1085. */
  1086. ata_ehi_push_desc(ehi,
  1087. "spurious completions during NCQ "
  1088. "issue=0x%x SAct=0x%x FIS=%08x:%08x",
  1089. readl(port_mmio + PORT_CMD_ISSUE),
  1090. readl(port_mmio + PORT_SCR_ACT),
  1091. le32_to_cpu(f[0]), le32_to_cpu(f[1]));
  1092. ehi->err_mask |= AC_ERR_HSM;
  1093. ehi->action |= ATA_EH_SOFTRESET;
  1094. ata_port_freeze(ap);
  1095. } else {
  1096. if (!pp->ncq_saw_sdb)
  1097. ata_port_printk(ap, KERN_INFO,
  1098. "spurious SDB FIS %08x:%08x during NCQ, "
  1099. "this message won't be printed again\n",
  1100. le32_to_cpu(f[0]), le32_to_cpu(f[1]));
  1101. pp->ncq_saw_sdb = 1;
  1102. }
  1103. known_irq = 1;
  1104. }
  1105. if (!known_irq)
  1106. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  1107. "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
  1108. status, ap->active_tag, ap->sactive);
  1109. }
  1110. static void ahci_irq_clear(struct ata_port *ap)
  1111. {
  1112. /* TODO */
  1113. }
  1114. static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
  1115. {
  1116. struct ata_host *host = dev_instance;
  1117. struct ahci_host_priv *hpriv;
  1118. unsigned int i, handled = 0;
  1119. void __iomem *mmio;
  1120. u32 irq_stat, irq_ack = 0;
  1121. VPRINTK("ENTER\n");
  1122. hpriv = host->private_data;
  1123. mmio = host->iomap[AHCI_PCI_BAR];
  1124. /* sigh. 0xffffffff is a valid return from h/w */
  1125. irq_stat = readl(mmio + HOST_IRQ_STAT);
  1126. irq_stat &= hpriv->port_map;
  1127. if (!irq_stat)
  1128. return IRQ_NONE;
  1129. spin_lock(&host->lock);
  1130. for (i = 0; i < host->n_ports; i++) {
  1131. struct ata_port *ap;
  1132. if (!(irq_stat & (1 << i)))
  1133. continue;
  1134. ap = host->ports[i];
  1135. if (ap) {
  1136. ahci_host_intr(ap);
  1137. VPRINTK("port %u\n", i);
  1138. } else {
  1139. VPRINTK("port %u (no irq)\n", i);
  1140. if (ata_ratelimit())
  1141. dev_printk(KERN_WARNING, host->dev,
  1142. "interrupt on disabled port %u\n", i);
  1143. }
  1144. irq_ack |= (1 << i);
  1145. }
  1146. if (irq_ack) {
  1147. writel(irq_ack, mmio + HOST_IRQ_STAT);
  1148. handled = 1;
  1149. }
  1150. spin_unlock(&host->lock);
  1151. VPRINTK("EXIT\n");
  1152. return IRQ_RETVAL(handled);
  1153. }
  1154. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  1155. {
  1156. struct ata_port *ap = qc->ap;
  1157. void __iomem *port_mmio = ahci_port_base(ap);
  1158. if (qc->tf.protocol == ATA_PROT_NCQ)
  1159. writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
  1160. writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
  1161. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1162. return 0;
  1163. }
  1164. static void ahci_freeze(struct ata_port *ap)
  1165. {
  1166. void __iomem *port_mmio = ahci_port_base(ap);
  1167. /* turn IRQ off */
  1168. writel(0, port_mmio + PORT_IRQ_MASK);
  1169. }
  1170. static void ahci_thaw(struct ata_port *ap)
  1171. {
  1172. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1173. void __iomem *port_mmio = ahci_port_base(ap);
  1174. u32 tmp;
  1175. /* clear IRQ */
  1176. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1177. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1178. writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
  1179. /* turn IRQ back on */
  1180. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  1181. }
  1182. static void ahci_error_handler(struct ata_port *ap)
  1183. {
  1184. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1185. /* restart engine */
  1186. ahci_stop_engine(ap);
  1187. ahci_start_engine(ap);
  1188. }
  1189. /* perform recovery */
  1190. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
  1191. ahci_postreset);
  1192. }
  1193. static void ahci_vt8251_error_handler(struct ata_port *ap)
  1194. {
  1195. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1196. /* restart engine */
  1197. ahci_stop_engine(ap);
  1198. ahci_start_engine(ap);
  1199. }
  1200. /* perform recovery */
  1201. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
  1202. ahci_postreset);
  1203. }
  1204. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
  1205. {
  1206. struct ata_port *ap = qc->ap;
  1207. if (qc->flags & ATA_QCFLAG_FAILED) {
  1208. /* make DMA engine forget about the failed command */
  1209. ahci_stop_engine(ap);
  1210. ahci_start_engine(ap);
  1211. }
  1212. }
  1213. #ifdef CONFIG_PM
  1214. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
  1215. {
  1216. const char *emsg = NULL;
  1217. int rc;
  1218. rc = ahci_deinit_port(ap, &emsg);
  1219. if (rc == 0)
  1220. ahci_power_down(ap);
  1221. else {
  1222. ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
  1223. ahci_init_port(ap);
  1224. }
  1225. return rc;
  1226. }
  1227. static int ahci_port_resume(struct ata_port *ap)
  1228. {
  1229. ahci_power_up(ap);
  1230. ahci_init_port(ap);
  1231. return 0;
  1232. }
  1233. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1234. {
  1235. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1236. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1237. u32 ctl;
  1238. if (mesg.event == PM_EVENT_SUSPEND) {
  1239. /* AHCI spec rev1.1 section 8.3.3:
  1240. * Software must disable interrupts prior to requesting a
  1241. * transition of the HBA to D3 state.
  1242. */
  1243. ctl = readl(mmio + HOST_CTL);
  1244. ctl &= ~HOST_IRQ_EN;
  1245. writel(ctl, mmio + HOST_CTL);
  1246. readl(mmio + HOST_CTL); /* flush */
  1247. }
  1248. return ata_pci_device_suspend(pdev, mesg);
  1249. }
  1250. static int ahci_pci_device_resume(struct pci_dev *pdev)
  1251. {
  1252. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1253. int rc;
  1254. rc = ata_pci_device_do_resume(pdev);
  1255. if (rc)
  1256. return rc;
  1257. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  1258. rc = ahci_reset_controller(host);
  1259. if (rc)
  1260. return rc;
  1261. ahci_init_controller(host);
  1262. }
  1263. ata_host_resume(host);
  1264. return 0;
  1265. }
  1266. #endif
  1267. static int ahci_port_start(struct ata_port *ap)
  1268. {
  1269. struct device *dev = ap->host->dev;
  1270. struct ahci_port_priv *pp;
  1271. void *mem;
  1272. dma_addr_t mem_dma;
  1273. int rc;
  1274. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1275. if (!pp)
  1276. return -ENOMEM;
  1277. rc = ata_pad_alloc(ap, dev);
  1278. if (rc)
  1279. return rc;
  1280. mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
  1281. GFP_KERNEL);
  1282. if (!mem)
  1283. return -ENOMEM;
  1284. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  1285. /*
  1286. * First item in chunk of DMA memory: 32-slot command table,
  1287. * 32 bytes each in size
  1288. */
  1289. pp->cmd_slot = mem;
  1290. pp->cmd_slot_dma = mem_dma;
  1291. mem += AHCI_CMD_SLOT_SZ;
  1292. mem_dma += AHCI_CMD_SLOT_SZ;
  1293. /*
  1294. * Second item: Received-FIS area
  1295. */
  1296. pp->rx_fis = mem;
  1297. pp->rx_fis_dma = mem_dma;
  1298. mem += AHCI_RX_FIS_SZ;
  1299. mem_dma += AHCI_RX_FIS_SZ;
  1300. /*
  1301. * Third item: data area for storing a single command
  1302. * and its scatter-gather table
  1303. */
  1304. pp->cmd_tbl = mem;
  1305. pp->cmd_tbl_dma = mem_dma;
  1306. ap->private_data = pp;
  1307. /* power up port */
  1308. ahci_power_up(ap);
  1309. /* initialize port */
  1310. ahci_init_port(ap);
  1311. return 0;
  1312. }
  1313. static void ahci_port_stop(struct ata_port *ap)
  1314. {
  1315. const char *emsg = NULL;
  1316. int rc;
  1317. /* de-initialize port */
  1318. rc = ahci_deinit_port(ap, &emsg);
  1319. if (rc)
  1320. ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
  1321. }
  1322. static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
  1323. {
  1324. int rc;
  1325. if (using_dac &&
  1326. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1327. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1328. if (rc) {
  1329. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1330. if (rc) {
  1331. dev_printk(KERN_ERR, &pdev->dev,
  1332. "64-bit DMA enable failed\n");
  1333. return rc;
  1334. }
  1335. }
  1336. } else {
  1337. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1338. if (rc) {
  1339. dev_printk(KERN_ERR, &pdev->dev,
  1340. "32-bit DMA enable failed\n");
  1341. return rc;
  1342. }
  1343. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1344. if (rc) {
  1345. dev_printk(KERN_ERR, &pdev->dev,
  1346. "32-bit consistent DMA enable failed\n");
  1347. return rc;
  1348. }
  1349. }
  1350. return 0;
  1351. }
  1352. static void ahci_print_info(struct ata_host *host)
  1353. {
  1354. struct ahci_host_priv *hpriv = host->private_data;
  1355. struct pci_dev *pdev = to_pci_dev(host->dev);
  1356. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1357. u32 vers, cap, impl, speed;
  1358. const char *speed_s;
  1359. u16 cc;
  1360. const char *scc_s;
  1361. vers = readl(mmio + HOST_VERSION);
  1362. cap = hpriv->cap;
  1363. impl = hpriv->port_map;
  1364. speed = (cap >> 20) & 0xf;
  1365. if (speed == 1)
  1366. speed_s = "1.5";
  1367. else if (speed == 2)
  1368. speed_s = "3";
  1369. else
  1370. speed_s = "?";
  1371. pci_read_config_word(pdev, 0x0a, &cc);
  1372. if (cc == PCI_CLASS_STORAGE_IDE)
  1373. scc_s = "IDE";
  1374. else if (cc == PCI_CLASS_STORAGE_SATA)
  1375. scc_s = "SATA";
  1376. else if (cc == PCI_CLASS_STORAGE_RAID)
  1377. scc_s = "RAID";
  1378. else
  1379. scc_s = "unknown";
  1380. dev_printk(KERN_INFO, &pdev->dev,
  1381. "AHCI %02x%02x.%02x%02x "
  1382. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  1383. ,
  1384. (vers >> 24) & 0xff,
  1385. (vers >> 16) & 0xff,
  1386. (vers >> 8) & 0xff,
  1387. vers & 0xff,
  1388. ((cap >> 8) & 0x1f) + 1,
  1389. (cap & 0x1f) + 1,
  1390. speed_s,
  1391. impl,
  1392. scc_s);
  1393. dev_printk(KERN_INFO, &pdev->dev,
  1394. "flags: "
  1395. "%s%s%s%s%s%s"
  1396. "%s%s%s%s%s%s%s\n"
  1397. ,
  1398. cap & (1 << 31) ? "64bit " : "",
  1399. cap & (1 << 30) ? "ncq " : "",
  1400. cap & (1 << 28) ? "ilck " : "",
  1401. cap & (1 << 27) ? "stag " : "",
  1402. cap & (1 << 26) ? "pm " : "",
  1403. cap & (1 << 25) ? "led " : "",
  1404. cap & (1 << 24) ? "clo " : "",
  1405. cap & (1 << 19) ? "nz " : "",
  1406. cap & (1 << 18) ? "only " : "",
  1407. cap & (1 << 17) ? "pmp " : "",
  1408. cap & (1 << 15) ? "pio " : "",
  1409. cap & (1 << 14) ? "slum " : "",
  1410. cap & (1 << 13) ? "part " : ""
  1411. );
  1412. }
  1413. static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1414. {
  1415. static int printed_version;
  1416. struct ata_port_info pi = ahci_port_info[ent->driver_data];
  1417. const struct ata_port_info *ppi[] = { &pi, NULL };
  1418. struct device *dev = &pdev->dev;
  1419. struct ahci_host_priv *hpriv;
  1420. struct ata_host *host;
  1421. int i, rc;
  1422. VPRINTK("ENTER\n");
  1423. WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
  1424. if (!printed_version++)
  1425. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1426. /* acquire resources */
  1427. rc = pcim_enable_device(pdev);
  1428. if (rc)
  1429. return rc;
  1430. rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
  1431. if (rc == -EBUSY)
  1432. pcim_pin_device(pdev);
  1433. if (rc)
  1434. return rc;
  1435. if (pci_enable_msi(pdev))
  1436. pci_intx(pdev, 1);
  1437. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1438. if (!hpriv)
  1439. return -ENOMEM;
  1440. /* save initial config */
  1441. ahci_save_initial_config(pdev, &pi, hpriv);
  1442. /* prepare host */
  1443. if (!(pi.flags & AHCI_FLAG_NO_NCQ) && (hpriv->cap & HOST_CAP_NCQ))
  1444. pi.flags |= ATA_FLAG_NCQ;
  1445. host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
  1446. if (!host)
  1447. return -ENOMEM;
  1448. host->iomap = pcim_iomap_table(pdev);
  1449. host->private_data = hpriv;
  1450. for (i = 0; i < host->n_ports; i++) {
  1451. if (hpriv->port_map & (1 << i)) {
  1452. struct ata_port *ap = host->ports[i];
  1453. void __iomem *port_mmio = ahci_port_base(ap);
  1454. ap->ioaddr.cmd_addr = port_mmio;
  1455. ap->ioaddr.scr_addr = port_mmio + PORT_SCR;
  1456. } else
  1457. host->ports[i]->ops = &ata_dummy_port_ops;
  1458. }
  1459. /* initialize adapter */
  1460. rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
  1461. if (rc)
  1462. return rc;
  1463. rc = ahci_reset_controller(host);
  1464. if (rc)
  1465. return rc;
  1466. ahci_init_controller(host);
  1467. ahci_print_info(host);
  1468. pci_set_master(pdev);
  1469. return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
  1470. &ahci_sht);
  1471. }
  1472. static int __init ahci_init(void)
  1473. {
  1474. return pci_register_driver(&ahci_pci_driver);
  1475. }
  1476. static void __exit ahci_exit(void)
  1477. {
  1478. pci_unregister_driver(&ahci_pci_driver);
  1479. }
  1480. MODULE_AUTHOR("Jeff Garzik");
  1481. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  1482. MODULE_LICENSE("GPL");
  1483. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  1484. MODULE_VERSION(DRV_VERSION);
  1485. module_init(ahci_init);
  1486. module_exit(ahci_exit);