qla_dbg.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x0116 | 0xfa |
  14. * | Mailbox commands | 0x112b | |
  15. * | Device Discovery | 0x2084 | |
  16. * | Queue Command and IO tracing | 0x302f | 0x3008,0x302d, |
  17. * | | | 0x302e |
  18. * | DPC Thread | 0x401c | |
  19. * | Async Events | 0x5057 | 0x5052 |
  20. * | Timer Routines | 0x6011 | 0x600e,0x600f |
  21. * | User Space Interactions | 0x709e | 0x7018,0x702e |
  22. * | | | 0x7039,0x7045 |
  23. * | Task Management | 0x803c | 0x8025-0x8026 |
  24. * | | | 0x800b,0x8039 |
  25. * | AER/EEH | 0x900f | |
  26. * | Virtual Port | 0xa007 | |
  27. * | ISP82XX Specific | 0xb052 | |
  28. * | MultiQ | 0xc00b | |
  29. * | Misc | 0xd00b | |
  30. * ----------------------------------------------------------------------
  31. */
  32. #include "qla_def.h"
  33. #include <linux/delay.h>
  34. static uint32_t ql_dbg_offset = 0x800;
  35. static inline void
  36. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  37. {
  38. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  39. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  40. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  41. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  42. fw_dump->vendor = htonl(ha->pdev->vendor);
  43. fw_dump->device = htonl(ha->pdev->device);
  44. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  45. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  46. }
  47. static inline void *
  48. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  49. {
  50. struct req_que *req = ha->req_q_map[0];
  51. struct rsp_que *rsp = ha->rsp_q_map[0];
  52. /* Request queue. */
  53. memcpy(ptr, req->ring, req->length *
  54. sizeof(request_t));
  55. /* Response queue. */
  56. ptr += req->length * sizeof(request_t);
  57. memcpy(ptr, rsp->ring, rsp->length *
  58. sizeof(response_t));
  59. return ptr + (rsp->length * sizeof(response_t));
  60. }
  61. static int
  62. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  63. uint32_t ram_dwords, void **nxt)
  64. {
  65. int rval;
  66. uint32_t cnt, stat, timer, dwords, idx;
  67. uint16_t mb0;
  68. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  69. dma_addr_t dump_dma = ha->gid_list_dma;
  70. uint32_t *dump = (uint32_t *)ha->gid_list;
  71. rval = QLA_SUCCESS;
  72. mb0 = 0;
  73. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  74. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  75. dwords = GID_LIST_SIZE / 4;
  76. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  77. cnt += dwords, addr += dwords) {
  78. if (cnt + dwords > ram_dwords)
  79. dwords = ram_dwords - cnt;
  80. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  81. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  82. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  83. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  84. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  85. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  86. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  87. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  88. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  89. for (timer = 6000000; timer; timer--) {
  90. /* Check for pending interrupts. */
  91. stat = RD_REG_DWORD(&reg->host_status);
  92. if (stat & HSRX_RISC_INT) {
  93. stat &= 0xff;
  94. if (stat == 0x1 || stat == 0x2 ||
  95. stat == 0x10 || stat == 0x11) {
  96. set_bit(MBX_INTERRUPT,
  97. &ha->mbx_cmd_flags);
  98. mb0 = RD_REG_WORD(&reg->mailbox0);
  99. WRT_REG_DWORD(&reg->hccr,
  100. HCCRX_CLR_RISC_INT);
  101. RD_REG_DWORD(&reg->hccr);
  102. break;
  103. }
  104. /* Clear this intr; it wasn't a mailbox intr */
  105. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  106. RD_REG_DWORD(&reg->hccr);
  107. }
  108. udelay(5);
  109. }
  110. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  111. rval = mb0 & MBS_MASK;
  112. for (idx = 0; idx < dwords; idx++)
  113. ram[cnt + idx] = swab32(dump[idx]);
  114. } else {
  115. rval = QLA_FUNCTION_FAILED;
  116. }
  117. }
  118. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  119. return rval;
  120. }
  121. static int
  122. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  123. uint32_t cram_size, void **nxt)
  124. {
  125. int rval;
  126. /* Code RAM. */
  127. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  128. if (rval != QLA_SUCCESS)
  129. return rval;
  130. /* External Memory. */
  131. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  132. ha->fw_memory_size - 0x100000 + 1, nxt);
  133. }
  134. static uint32_t *
  135. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  136. uint32_t count, uint32_t *buf)
  137. {
  138. uint32_t __iomem *dmp_reg;
  139. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  140. dmp_reg = &reg->iobase_window;
  141. while (count--)
  142. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  143. return buf;
  144. }
  145. static inline int
  146. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  147. {
  148. int rval = QLA_SUCCESS;
  149. uint32_t cnt;
  150. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  151. for (cnt = 30000;
  152. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  153. rval == QLA_SUCCESS; cnt--) {
  154. if (cnt)
  155. udelay(100);
  156. else
  157. rval = QLA_FUNCTION_TIMEOUT;
  158. }
  159. return rval;
  160. }
  161. static int
  162. qla24xx_soft_reset(struct qla_hw_data *ha)
  163. {
  164. int rval = QLA_SUCCESS;
  165. uint32_t cnt;
  166. uint16_t mb0, wd;
  167. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  168. /* Reset RISC. */
  169. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  170. for (cnt = 0; cnt < 30000; cnt++) {
  171. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  172. break;
  173. udelay(10);
  174. }
  175. WRT_REG_DWORD(&reg->ctrl_status,
  176. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  177. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  178. udelay(100);
  179. /* Wait for firmware to complete NVRAM accesses. */
  180. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  181. for (cnt = 10000 ; cnt && mb0; cnt--) {
  182. udelay(5);
  183. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  184. barrier();
  185. }
  186. /* Wait for soft-reset to complete. */
  187. for (cnt = 0; cnt < 30000; cnt++) {
  188. if ((RD_REG_DWORD(&reg->ctrl_status) &
  189. CSRX_ISP_SOFT_RESET) == 0)
  190. break;
  191. udelay(10);
  192. }
  193. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  194. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  195. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  196. rval == QLA_SUCCESS; cnt--) {
  197. if (cnt)
  198. udelay(100);
  199. else
  200. rval = QLA_FUNCTION_TIMEOUT;
  201. }
  202. return rval;
  203. }
  204. static int
  205. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  206. uint32_t ram_words, void **nxt)
  207. {
  208. int rval;
  209. uint32_t cnt, stat, timer, words, idx;
  210. uint16_t mb0;
  211. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  212. dma_addr_t dump_dma = ha->gid_list_dma;
  213. uint16_t *dump = (uint16_t *)ha->gid_list;
  214. rval = QLA_SUCCESS;
  215. mb0 = 0;
  216. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  217. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  218. words = GID_LIST_SIZE / 2;
  219. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  220. cnt += words, addr += words) {
  221. if (cnt + words > ram_words)
  222. words = ram_words - cnt;
  223. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  224. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  225. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  226. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  227. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  228. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  229. WRT_MAILBOX_REG(ha, reg, 4, words);
  230. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  231. for (timer = 6000000; timer; timer--) {
  232. /* Check for pending interrupts. */
  233. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  234. if (stat & HSR_RISC_INT) {
  235. stat &= 0xff;
  236. if (stat == 0x1 || stat == 0x2) {
  237. set_bit(MBX_INTERRUPT,
  238. &ha->mbx_cmd_flags);
  239. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  240. /* Release mailbox registers. */
  241. WRT_REG_WORD(&reg->semaphore, 0);
  242. WRT_REG_WORD(&reg->hccr,
  243. HCCR_CLR_RISC_INT);
  244. RD_REG_WORD(&reg->hccr);
  245. break;
  246. } else if (stat == 0x10 || stat == 0x11) {
  247. set_bit(MBX_INTERRUPT,
  248. &ha->mbx_cmd_flags);
  249. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  250. WRT_REG_WORD(&reg->hccr,
  251. HCCR_CLR_RISC_INT);
  252. RD_REG_WORD(&reg->hccr);
  253. break;
  254. }
  255. /* clear this intr; it wasn't a mailbox intr */
  256. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  257. RD_REG_WORD(&reg->hccr);
  258. }
  259. udelay(5);
  260. }
  261. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  262. rval = mb0 & MBS_MASK;
  263. for (idx = 0; idx < words; idx++)
  264. ram[cnt + idx] = swab16(dump[idx]);
  265. } else {
  266. rval = QLA_FUNCTION_FAILED;
  267. }
  268. }
  269. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  270. return rval;
  271. }
  272. static inline void
  273. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  274. uint16_t *buf)
  275. {
  276. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  277. while (count--)
  278. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  279. }
  280. static inline void *
  281. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  282. {
  283. if (!ha->eft)
  284. return ptr;
  285. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  286. return ptr + ntohl(ha->fw_dump->eft_size);
  287. }
  288. static inline void *
  289. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  290. {
  291. uint32_t cnt;
  292. uint32_t *iter_reg;
  293. struct qla2xxx_fce_chain *fcec = ptr;
  294. if (!ha->fce)
  295. return ptr;
  296. *last_chain = &fcec->type;
  297. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  298. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  299. fce_calc_size(ha->fce_bufs));
  300. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  301. fcec->addr_l = htonl(LSD(ha->fce_dma));
  302. fcec->addr_h = htonl(MSD(ha->fce_dma));
  303. iter_reg = fcec->eregs;
  304. for (cnt = 0; cnt < 8; cnt++)
  305. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  306. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  307. return (char *)iter_reg + ntohl(fcec->size);
  308. }
  309. static inline void *
  310. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  311. {
  312. struct qla2xxx_mqueue_chain *q;
  313. struct qla2xxx_mqueue_header *qh;
  314. struct req_que *req;
  315. struct rsp_que *rsp;
  316. int que;
  317. if (!ha->mqenable)
  318. return ptr;
  319. /* Request queues */
  320. for (que = 1; que < ha->max_req_queues; que++) {
  321. req = ha->req_q_map[que];
  322. if (!req)
  323. break;
  324. /* Add chain. */
  325. q = ptr;
  326. *last_chain = &q->type;
  327. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  328. q->chain_size = htonl(
  329. sizeof(struct qla2xxx_mqueue_chain) +
  330. sizeof(struct qla2xxx_mqueue_header) +
  331. (req->length * sizeof(request_t)));
  332. ptr += sizeof(struct qla2xxx_mqueue_chain);
  333. /* Add header. */
  334. qh = ptr;
  335. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  336. qh->number = htonl(que);
  337. qh->size = htonl(req->length * sizeof(request_t));
  338. ptr += sizeof(struct qla2xxx_mqueue_header);
  339. /* Add data. */
  340. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  341. ptr += req->length * sizeof(request_t);
  342. }
  343. /* Response queues */
  344. for (que = 1; que < ha->max_rsp_queues; que++) {
  345. rsp = ha->rsp_q_map[que];
  346. if (!rsp)
  347. break;
  348. /* Add chain. */
  349. q = ptr;
  350. *last_chain = &q->type;
  351. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  352. q->chain_size = htonl(
  353. sizeof(struct qla2xxx_mqueue_chain) +
  354. sizeof(struct qla2xxx_mqueue_header) +
  355. (rsp->length * sizeof(response_t)));
  356. ptr += sizeof(struct qla2xxx_mqueue_chain);
  357. /* Add header. */
  358. qh = ptr;
  359. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  360. qh->number = htonl(que);
  361. qh->size = htonl(rsp->length * sizeof(response_t));
  362. ptr += sizeof(struct qla2xxx_mqueue_header);
  363. /* Add data. */
  364. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  365. ptr += rsp->length * sizeof(response_t);
  366. }
  367. return ptr;
  368. }
  369. static inline void *
  370. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  371. {
  372. uint32_t cnt, que_idx;
  373. uint8_t que_cnt;
  374. struct qla2xxx_mq_chain *mq = ptr;
  375. struct device_reg_25xxmq __iomem *reg;
  376. if (!ha->mqenable)
  377. return ptr;
  378. mq = ptr;
  379. *last_chain = &mq->type;
  380. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  381. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  382. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  383. ha->max_req_queues : ha->max_rsp_queues;
  384. mq->count = htonl(que_cnt);
  385. for (cnt = 0; cnt < que_cnt; cnt++) {
  386. reg = (struct device_reg_25xxmq *) ((void *)
  387. ha->mqiobase + cnt * QLA_QUE_PAGE);
  388. que_idx = cnt * 4;
  389. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  390. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  391. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  392. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  393. }
  394. return ptr + sizeof(struct qla2xxx_mq_chain);
  395. }
  396. void
  397. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  398. {
  399. struct qla_hw_data *ha = vha->hw;
  400. if (rval != QLA_SUCCESS) {
  401. ql_log(ql_log_warn, vha, 0xd000,
  402. "Failed to dump firmware (%x).\n", rval);
  403. ha->fw_dumped = 0;
  404. } else {
  405. ql_log(ql_log_info, vha, 0xd001,
  406. "Firmware dump saved to temp buffer (%ld/%p).\n",
  407. vha->host_no, ha->fw_dump);
  408. ha->fw_dumped = 1;
  409. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  410. }
  411. }
  412. /**
  413. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  414. * @ha: HA context
  415. * @hardware_locked: Called with the hardware_lock
  416. */
  417. void
  418. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  419. {
  420. int rval;
  421. uint32_t cnt;
  422. struct qla_hw_data *ha = vha->hw;
  423. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  424. uint16_t __iomem *dmp_reg;
  425. unsigned long flags;
  426. struct qla2300_fw_dump *fw;
  427. void *nxt;
  428. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  429. flags = 0;
  430. if (!hardware_locked)
  431. spin_lock_irqsave(&ha->hardware_lock, flags);
  432. if (!ha->fw_dump) {
  433. ql_log(ql_log_warn, vha, 0xd002,
  434. "No buffer available for dump.\n");
  435. goto qla2300_fw_dump_failed;
  436. }
  437. if (ha->fw_dumped) {
  438. ql_log(ql_log_warn, vha, 0xd003,
  439. "Firmware has been previously dumped (%p) "
  440. "-- ignoring request.\n",
  441. ha->fw_dump);
  442. goto qla2300_fw_dump_failed;
  443. }
  444. fw = &ha->fw_dump->isp.isp23;
  445. qla2xxx_prep_dump(ha, ha->fw_dump);
  446. rval = QLA_SUCCESS;
  447. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  448. /* Pause RISC. */
  449. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  450. if (IS_QLA2300(ha)) {
  451. for (cnt = 30000;
  452. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  453. rval == QLA_SUCCESS; cnt--) {
  454. if (cnt)
  455. udelay(100);
  456. else
  457. rval = QLA_FUNCTION_TIMEOUT;
  458. }
  459. } else {
  460. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  461. udelay(10);
  462. }
  463. if (rval == QLA_SUCCESS) {
  464. dmp_reg = &reg->flash_address;
  465. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  466. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  467. dmp_reg = &reg->u.isp2300.req_q_in;
  468. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  469. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  470. dmp_reg = &reg->u.isp2300.mailbox0;
  471. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  472. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  473. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  474. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  475. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  476. qla2xxx_read_window(reg, 48, fw->dma_reg);
  477. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  478. dmp_reg = &reg->risc_hw;
  479. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  480. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  481. WRT_REG_WORD(&reg->pcr, 0x2000);
  482. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  483. WRT_REG_WORD(&reg->pcr, 0x2200);
  484. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  485. WRT_REG_WORD(&reg->pcr, 0x2400);
  486. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  487. WRT_REG_WORD(&reg->pcr, 0x2600);
  488. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  489. WRT_REG_WORD(&reg->pcr, 0x2800);
  490. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  491. WRT_REG_WORD(&reg->pcr, 0x2A00);
  492. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  493. WRT_REG_WORD(&reg->pcr, 0x2C00);
  494. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  495. WRT_REG_WORD(&reg->pcr, 0x2E00);
  496. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  497. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  498. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  499. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  500. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  501. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  502. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  503. /* Reset RISC. */
  504. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  505. for (cnt = 0; cnt < 30000; cnt++) {
  506. if ((RD_REG_WORD(&reg->ctrl_status) &
  507. CSR_ISP_SOFT_RESET) == 0)
  508. break;
  509. udelay(10);
  510. }
  511. }
  512. if (!IS_QLA2300(ha)) {
  513. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  514. rval == QLA_SUCCESS; cnt--) {
  515. if (cnt)
  516. udelay(100);
  517. else
  518. rval = QLA_FUNCTION_TIMEOUT;
  519. }
  520. }
  521. /* Get RISC SRAM. */
  522. if (rval == QLA_SUCCESS)
  523. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  524. sizeof(fw->risc_ram) / 2, &nxt);
  525. /* Get stack SRAM. */
  526. if (rval == QLA_SUCCESS)
  527. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  528. sizeof(fw->stack_ram) / 2, &nxt);
  529. /* Get data SRAM. */
  530. if (rval == QLA_SUCCESS)
  531. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  532. ha->fw_memory_size - 0x11000 + 1, &nxt);
  533. if (rval == QLA_SUCCESS)
  534. qla2xxx_copy_queues(ha, nxt);
  535. qla2xxx_dump_post_process(base_vha, rval);
  536. qla2300_fw_dump_failed:
  537. if (!hardware_locked)
  538. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  539. }
  540. /**
  541. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  542. * @ha: HA context
  543. * @hardware_locked: Called with the hardware_lock
  544. */
  545. void
  546. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  547. {
  548. int rval;
  549. uint32_t cnt, timer;
  550. uint16_t risc_address;
  551. uint16_t mb0, mb2;
  552. struct qla_hw_data *ha = vha->hw;
  553. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  554. uint16_t __iomem *dmp_reg;
  555. unsigned long flags;
  556. struct qla2100_fw_dump *fw;
  557. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  558. risc_address = 0;
  559. mb0 = mb2 = 0;
  560. flags = 0;
  561. if (!hardware_locked)
  562. spin_lock_irqsave(&ha->hardware_lock, flags);
  563. if (!ha->fw_dump) {
  564. ql_log(ql_log_warn, vha, 0xd004,
  565. "No buffer available for dump.\n");
  566. goto qla2100_fw_dump_failed;
  567. }
  568. if (ha->fw_dumped) {
  569. ql_log(ql_log_warn, vha, 0xd005,
  570. "Firmware has been previously dumped (%p) "
  571. "-- ignoring request.\n",
  572. ha->fw_dump);
  573. goto qla2100_fw_dump_failed;
  574. }
  575. fw = &ha->fw_dump->isp.isp21;
  576. qla2xxx_prep_dump(ha, ha->fw_dump);
  577. rval = QLA_SUCCESS;
  578. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  579. /* Pause RISC. */
  580. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  581. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  582. rval == QLA_SUCCESS; cnt--) {
  583. if (cnt)
  584. udelay(100);
  585. else
  586. rval = QLA_FUNCTION_TIMEOUT;
  587. }
  588. if (rval == QLA_SUCCESS) {
  589. dmp_reg = &reg->flash_address;
  590. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  591. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  592. dmp_reg = &reg->u.isp2100.mailbox0;
  593. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  594. if (cnt == 8)
  595. dmp_reg = &reg->u_end.isp2200.mailbox8;
  596. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  597. }
  598. dmp_reg = &reg->u.isp2100.unused_2[0];
  599. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  600. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  601. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  602. dmp_reg = &reg->risc_hw;
  603. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  604. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  605. WRT_REG_WORD(&reg->pcr, 0x2000);
  606. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  607. WRT_REG_WORD(&reg->pcr, 0x2100);
  608. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  609. WRT_REG_WORD(&reg->pcr, 0x2200);
  610. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  611. WRT_REG_WORD(&reg->pcr, 0x2300);
  612. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  613. WRT_REG_WORD(&reg->pcr, 0x2400);
  614. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  615. WRT_REG_WORD(&reg->pcr, 0x2500);
  616. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  617. WRT_REG_WORD(&reg->pcr, 0x2600);
  618. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  619. WRT_REG_WORD(&reg->pcr, 0x2700);
  620. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  621. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  622. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  623. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  624. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  625. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  626. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  627. /* Reset the ISP. */
  628. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  629. }
  630. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  631. rval == QLA_SUCCESS; cnt--) {
  632. if (cnt)
  633. udelay(100);
  634. else
  635. rval = QLA_FUNCTION_TIMEOUT;
  636. }
  637. /* Pause RISC. */
  638. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  639. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  640. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  641. for (cnt = 30000;
  642. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  643. rval == QLA_SUCCESS; cnt--) {
  644. if (cnt)
  645. udelay(100);
  646. else
  647. rval = QLA_FUNCTION_TIMEOUT;
  648. }
  649. if (rval == QLA_SUCCESS) {
  650. /* Set memory configuration and timing. */
  651. if (IS_QLA2100(ha))
  652. WRT_REG_WORD(&reg->mctr, 0xf1);
  653. else
  654. WRT_REG_WORD(&reg->mctr, 0xf2);
  655. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  656. /* Release RISC. */
  657. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  658. }
  659. }
  660. if (rval == QLA_SUCCESS) {
  661. /* Get RISC SRAM. */
  662. risc_address = 0x1000;
  663. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  664. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  665. }
  666. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  667. cnt++, risc_address++) {
  668. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  669. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  670. for (timer = 6000000; timer != 0; timer--) {
  671. /* Check for pending interrupts. */
  672. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  673. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  674. set_bit(MBX_INTERRUPT,
  675. &ha->mbx_cmd_flags);
  676. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  677. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  678. WRT_REG_WORD(&reg->semaphore, 0);
  679. WRT_REG_WORD(&reg->hccr,
  680. HCCR_CLR_RISC_INT);
  681. RD_REG_WORD(&reg->hccr);
  682. break;
  683. }
  684. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  685. RD_REG_WORD(&reg->hccr);
  686. }
  687. udelay(5);
  688. }
  689. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  690. rval = mb0 & MBS_MASK;
  691. fw->risc_ram[cnt] = htons(mb2);
  692. } else {
  693. rval = QLA_FUNCTION_FAILED;
  694. }
  695. }
  696. if (rval == QLA_SUCCESS)
  697. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  698. qla2xxx_dump_post_process(base_vha, rval);
  699. qla2100_fw_dump_failed:
  700. if (!hardware_locked)
  701. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  702. }
  703. void
  704. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  705. {
  706. int rval;
  707. uint32_t cnt;
  708. uint32_t risc_address;
  709. struct qla_hw_data *ha = vha->hw;
  710. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  711. uint32_t __iomem *dmp_reg;
  712. uint32_t *iter_reg;
  713. uint16_t __iomem *mbx_reg;
  714. unsigned long flags;
  715. struct qla24xx_fw_dump *fw;
  716. uint32_t ext_mem_cnt;
  717. void *nxt;
  718. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  719. if (IS_QLA82XX(ha))
  720. return;
  721. risc_address = ext_mem_cnt = 0;
  722. flags = 0;
  723. if (!hardware_locked)
  724. spin_lock_irqsave(&ha->hardware_lock, flags);
  725. if (!ha->fw_dump) {
  726. ql_log(ql_log_warn, vha, 0xd006,
  727. "No buffer available for dump.\n");
  728. goto qla24xx_fw_dump_failed;
  729. }
  730. if (ha->fw_dumped) {
  731. ql_log(ql_log_warn, vha, 0xd007,
  732. "Firmware has been previously dumped (%p) "
  733. "-- ignoring request.\n",
  734. ha->fw_dump);
  735. goto qla24xx_fw_dump_failed;
  736. }
  737. fw = &ha->fw_dump->isp.isp24;
  738. qla2xxx_prep_dump(ha, ha->fw_dump);
  739. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  740. /* Pause RISC. */
  741. rval = qla24xx_pause_risc(reg);
  742. if (rval != QLA_SUCCESS)
  743. goto qla24xx_fw_dump_failed_0;
  744. /* Host interface registers. */
  745. dmp_reg = &reg->flash_addr;
  746. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  747. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  748. /* Disable interrupts. */
  749. WRT_REG_DWORD(&reg->ictrl, 0);
  750. RD_REG_DWORD(&reg->ictrl);
  751. /* Shadow registers. */
  752. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  753. RD_REG_DWORD(&reg->iobase_addr);
  754. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  755. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  756. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  757. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  758. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  759. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  760. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  761. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  762. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  763. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  764. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  765. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  766. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  767. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  768. /* Mailbox registers. */
  769. mbx_reg = &reg->mailbox0;
  770. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  771. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  772. /* Transfer sequence registers. */
  773. iter_reg = fw->xseq_gp_reg;
  774. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  775. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  776. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  777. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  778. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  779. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  780. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  781. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  782. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  783. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  784. /* Receive sequence registers. */
  785. iter_reg = fw->rseq_gp_reg;
  786. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  787. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  788. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  789. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  790. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  791. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  792. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  793. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  794. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  795. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  796. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  797. /* Command DMA registers. */
  798. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  799. /* Queues. */
  800. iter_reg = fw->req0_dma_reg;
  801. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  802. dmp_reg = &reg->iobase_q;
  803. for (cnt = 0; cnt < 7; cnt++)
  804. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  805. iter_reg = fw->resp0_dma_reg;
  806. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  807. dmp_reg = &reg->iobase_q;
  808. for (cnt = 0; cnt < 7; cnt++)
  809. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  810. iter_reg = fw->req1_dma_reg;
  811. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  812. dmp_reg = &reg->iobase_q;
  813. for (cnt = 0; cnt < 7; cnt++)
  814. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  815. /* Transmit DMA registers. */
  816. iter_reg = fw->xmt0_dma_reg;
  817. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  818. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  819. iter_reg = fw->xmt1_dma_reg;
  820. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  821. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  822. iter_reg = fw->xmt2_dma_reg;
  823. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  824. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  825. iter_reg = fw->xmt3_dma_reg;
  826. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  827. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  828. iter_reg = fw->xmt4_dma_reg;
  829. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  830. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  831. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  832. /* Receive DMA registers. */
  833. iter_reg = fw->rcvt0_data_dma_reg;
  834. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  835. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  836. iter_reg = fw->rcvt1_data_dma_reg;
  837. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  838. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  839. /* RISC registers. */
  840. iter_reg = fw->risc_gp_reg;
  841. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  842. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  843. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  844. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  845. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  846. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  847. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  848. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  849. /* Local memory controller registers. */
  850. iter_reg = fw->lmc_reg;
  851. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  852. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  853. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  854. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  855. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  856. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  857. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  858. /* Fibre Protocol Module registers. */
  859. iter_reg = fw->fpm_hdw_reg;
  860. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  861. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  862. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  863. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  864. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  865. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  866. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  867. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  868. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  869. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  870. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  871. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  872. /* Frame Buffer registers. */
  873. iter_reg = fw->fb_hdw_reg;
  874. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  875. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  876. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  877. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  878. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  879. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  880. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  881. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  882. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  883. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  884. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  885. rval = qla24xx_soft_reset(ha);
  886. if (rval != QLA_SUCCESS)
  887. goto qla24xx_fw_dump_failed_0;
  888. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  889. &nxt);
  890. if (rval != QLA_SUCCESS)
  891. goto qla24xx_fw_dump_failed_0;
  892. nxt = qla2xxx_copy_queues(ha, nxt);
  893. qla24xx_copy_eft(ha, nxt);
  894. qla24xx_fw_dump_failed_0:
  895. qla2xxx_dump_post_process(base_vha, rval);
  896. qla24xx_fw_dump_failed:
  897. if (!hardware_locked)
  898. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  899. }
  900. void
  901. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  902. {
  903. int rval;
  904. uint32_t cnt;
  905. uint32_t risc_address;
  906. struct qla_hw_data *ha = vha->hw;
  907. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  908. uint32_t __iomem *dmp_reg;
  909. uint32_t *iter_reg;
  910. uint16_t __iomem *mbx_reg;
  911. unsigned long flags;
  912. struct qla25xx_fw_dump *fw;
  913. uint32_t ext_mem_cnt;
  914. void *nxt, *nxt_chain;
  915. uint32_t *last_chain = NULL;
  916. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  917. risc_address = ext_mem_cnt = 0;
  918. flags = 0;
  919. if (!hardware_locked)
  920. spin_lock_irqsave(&ha->hardware_lock, flags);
  921. if (!ha->fw_dump) {
  922. ql_log(ql_log_warn, vha, 0xd008,
  923. "No buffer available for dump.\n");
  924. goto qla25xx_fw_dump_failed;
  925. }
  926. if (ha->fw_dumped) {
  927. ql_log(ql_log_warn, vha, 0xd009,
  928. "Firmware has been previously dumped (%p) "
  929. "-- ignoring request.\n",
  930. ha->fw_dump);
  931. goto qla25xx_fw_dump_failed;
  932. }
  933. fw = &ha->fw_dump->isp.isp25;
  934. qla2xxx_prep_dump(ha, ha->fw_dump);
  935. ha->fw_dump->version = __constant_htonl(2);
  936. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  937. /* Pause RISC. */
  938. rval = qla24xx_pause_risc(reg);
  939. if (rval != QLA_SUCCESS)
  940. goto qla25xx_fw_dump_failed_0;
  941. /* Host/Risc registers. */
  942. iter_reg = fw->host_risc_reg;
  943. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  944. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  945. /* PCIe registers. */
  946. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  947. RD_REG_DWORD(&reg->iobase_addr);
  948. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  949. dmp_reg = &reg->iobase_c4;
  950. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  951. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  952. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  953. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  954. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  955. RD_REG_DWORD(&reg->iobase_window);
  956. /* Host interface registers. */
  957. dmp_reg = &reg->flash_addr;
  958. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  959. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  960. /* Disable interrupts. */
  961. WRT_REG_DWORD(&reg->ictrl, 0);
  962. RD_REG_DWORD(&reg->ictrl);
  963. /* Shadow registers. */
  964. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  965. RD_REG_DWORD(&reg->iobase_addr);
  966. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  967. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  968. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  969. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  970. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  971. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  972. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  973. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  974. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  975. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  976. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  977. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  978. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  979. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  980. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  981. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  982. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  983. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  984. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  985. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  986. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  987. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  988. /* RISC I/O register. */
  989. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  990. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  991. /* Mailbox registers. */
  992. mbx_reg = &reg->mailbox0;
  993. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  994. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  995. /* Transfer sequence registers. */
  996. iter_reg = fw->xseq_gp_reg;
  997. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  998. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  999. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1000. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1001. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1002. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1003. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1004. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1005. iter_reg = fw->xseq_0_reg;
  1006. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1007. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1008. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1009. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1010. /* Receive sequence registers. */
  1011. iter_reg = fw->rseq_gp_reg;
  1012. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1013. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1014. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1015. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1016. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1017. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1018. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1019. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1020. iter_reg = fw->rseq_0_reg;
  1021. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1022. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1023. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1024. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1025. /* Auxiliary sequence registers. */
  1026. iter_reg = fw->aseq_gp_reg;
  1027. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1028. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1029. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1030. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1031. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1032. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1033. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1034. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1035. iter_reg = fw->aseq_0_reg;
  1036. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1037. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1038. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1039. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1040. /* Command DMA registers. */
  1041. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1042. /* Queues. */
  1043. iter_reg = fw->req0_dma_reg;
  1044. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1045. dmp_reg = &reg->iobase_q;
  1046. for (cnt = 0; cnt < 7; cnt++)
  1047. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1048. iter_reg = fw->resp0_dma_reg;
  1049. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1050. dmp_reg = &reg->iobase_q;
  1051. for (cnt = 0; cnt < 7; cnt++)
  1052. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1053. iter_reg = fw->req1_dma_reg;
  1054. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1055. dmp_reg = &reg->iobase_q;
  1056. for (cnt = 0; cnt < 7; cnt++)
  1057. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1058. /* Transmit DMA registers. */
  1059. iter_reg = fw->xmt0_dma_reg;
  1060. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1061. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1062. iter_reg = fw->xmt1_dma_reg;
  1063. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1064. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1065. iter_reg = fw->xmt2_dma_reg;
  1066. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1067. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1068. iter_reg = fw->xmt3_dma_reg;
  1069. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1070. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1071. iter_reg = fw->xmt4_dma_reg;
  1072. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1073. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1074. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1075. /* Receive DMA registers. */
  1076. iter_reg = fw->rcvt0_data_dma_reg;
  1077. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1078. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1079. iter_reg = fw->rcvt1_data_dma_reg;
  1080. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1081. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1082. /* RISC registers. */
  1083. iter_reg = fw->risc_gp_reg;
  1084. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1085. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1086. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1087. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1088. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1089. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1090. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1091. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1092. /* Local memory controller registers. */
  1093. iter_reg = fw->lmc_reg;
  1094. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1095. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1096. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1097. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1098. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1099. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1100. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1101. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1102. /* Fibre Protocol Module registers. */
  1103. iter_reg = fw->fpm_hdw_reg;
  1104. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1105. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1106. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1107. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1108. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1109. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1110. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1111. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1112. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1113. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1114. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1115. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1116. /* Frame Buffer registers. */
  1117. iter_reg = fw->fb_hdw_reg;
  1118. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1119. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1120. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1121. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1122. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1123. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1124. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1125. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1126. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1127. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1128. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1129. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1130. /* Multi queue registers */
  1131. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1132. &last_chain);
  1133. rval = qla24xx_soft_reset(ha);
  1134. if (rval != QLA_SUCCESS)
  1135. goto qla25xx_fw_dump_failed_0;
  1136. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1137. &nxt);
  1138. if (rval != QLA_SUCCESS)
  1139. goto qla25xx_fw_dump_failed_0;
  1140. nxt = qla2xxx_copy_queues(ha, nxt);
  1141. nxt = qla24xx_copy_eft(ha, nxt);
  1142. /* Chain entries -- started with MQ. */
  1143. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1144. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1145. if (last_chain) {
  1146. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1147. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1148. }
  1149. /* Adjust valid length. */
  1150. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1151. qla25xx_fw_dump_failed_0:
  1152. qla2xxx_dump_post_process(base_vha, rval);
  1153. qla25xx_fw_dump_failed:
  1154. if (!hardware_locked)
  1155. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1156. }
  1157. void
  1158. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1159. {
  1160. int rval;
  1161. uint32_t cnt;
  1162. uint32_t risc_address;
  1163. struct qla_hw_data *ha = vha->hw;
  1164. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1165. uint32_t __iomem *dmp_reg;
  1166. uint32_t *iter_reg;
  1167. uint16_t __iomem *mbx_reg;
  1168. unsigned long flags;
  1169. struct qla81xx_fw_dump *fw;
  1170. uint32_t ext_mem_cnt;
  1171. void *nxt, *nxt_chain;
  1172. uint32_t *last_chain = NULL;
  1173. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1174. risc_address = ext_mem_cnt = 0;
  1175. flags = 0;
  1176. if (!hardware_locked)
  1177. spin_lock_irqsave(&ha->hardware_lock, flags);
  1178. if (!ha->fw_dump) {
  1179. ql_log(ql_log_warn, vha, 0xd00a,
  1180. "No buffer available for dump.\n");
  1181. goto qla81xx_fw_dump_failed;
  1182. }
  1183. if (ha->fw_dumped) {
  1184. ql_log(ql_log_warn, vha, 0xd00b,
  1185. "Firmware has been previously dumped (%p) "
  1186. "-- ignoring request.\n",
  1187. ha->fw_dump);
  1188. goto qla81xx_fw_dump_failed;
  1189. }
  1190. fw = &ha->fw_dump->isp.isp81;
  1191. qla2xxx_prep_dump(ha, ha->fw_dump);
  1192. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1193. /* Pause RISC. */
  1194. rval = qla24xx_pause_risc(reg);
  1195. if (rval != QLA_SUCCESS)
  1196. goto qla81xx_fw_dump_failed_0;
  1197. /* Host/Risc registers. */
  1198. iter_reg = fw->host_risc_reg;
  1199. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1200. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1201. /* PCIe registers. */
  1202. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1203. RD_REG_DWORD(&reg->iobase_addr);
  1204. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1205. dmp_reg = &reg->iobase_c4;
  1206. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1207. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1208. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1209. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1210. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1211. RD_REG_DWORD(&reg->iobase_window);
  1212. /* Host interface registers. */
  1213. dmp_reg = &reg->flash_addr;
  1214. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1215. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1216. /* Disable interrupts. */
  1217. WRT_REG_DWORD(&reg->ictrl, 0);
  1218. RD_REG_DWORD(&reg->ictrl);
  1219. /* Shadow registers. */
  1220. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1221. RD_REG_DWORD(&reg->iobase_addr);
  1222. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1223. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1224. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1225. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1226. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1227. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1228. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1229. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1230. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1231. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1232. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1233. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1234. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1235. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1236. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1237. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1238. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1239. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1240. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1241. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1242. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1243. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1244. /* RISC I/O register. */
  1245. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1246. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1247. /* Mailbox registers. */
  1248. mbx_reg = &reg->mailbox0;
  1249. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1250. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1251. /* Transfer sequence registers. */
  1252. iter_reg = fw->xseq_gp_reg;
  1253. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1254. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1255. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1256. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1257. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1258. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1259. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1260. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1261. iter_reg = fw->xseq_0_reg;
  1262. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1263. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1264. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1265. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1266. /* Receive sequence registers. */
  1267. iter_reg = fw->rseq_gp_reg;
  1268. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1269. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1270. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1271. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1272. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1273. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1274. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1275. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1276. iter_reg = fw->rseq_0_reg;
  1277. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1278. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1279. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1280. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1281. /* Auxiliary sequence registers. */
  1282. iter_reg = fw->aseq_gp_reg;
  1283. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1284. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1285. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1286. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1287. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1288. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1289. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1290. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1291. iter_reg = fw->aseq_0_reg;
  1292. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1293. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1294. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1295. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1296. /* Command DMA registers. */
  1297. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1298. /* Queues. */
  1299. iter_reg = fw->req0_dma_reg;
  1300. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1301. dmp_reg = &reg->iobase_q;
  1302. for (cnt = 0; cnt < 7; cnt++)
  1303. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1304. iter_reg = fw->resp0_dma_reg;
  1305. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1306. dmp_reg = &reg->iobase_q;
  1307. for (cnt = 0; cnt < 7; cnt++)
  1308. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1309. iter_reg = fw->req1_dma_reg;
  1310. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1311. dmp_reg = &reg->iobase_q;
  1312. for (cnt = 0; cnt < 7; cnt++)
  1313. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1314. /* Transmit DMA registers. */
  1315. iter_reg = fw->xmt0_dma_reg;
  1316. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1317. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1318. iter_reg = fw->xmt1_dma_reg;
  1319. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1320. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1321. iter_reg = fw->xmt2_dma_reg;
  1322. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1323. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1324. iter_reg = fw->xmt3_dma_reg;
  1325. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1326. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1327. iter_reg = fw->xmt4_dma_reg;
  1328. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1329. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1330. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1331. /* Receive DMA registers. */
  1332. iter_reg = fw->rcvt0_data_dma_reg;
  1333. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1334. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1335. iter_reg = fw->rcvt1_data_dma_reg;
  1336. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1337. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1338. /* RISC registers. */
  1339. iter_reg = fw->risc_gp_reg;
  1340. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1341. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1342. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1343. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1344. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1345. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1346. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1347. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1348. /* Local memory controller registers. */
  1349. iter_reg = fw->lmc_reg;
  1350. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1351. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1352. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1353. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1354. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1355. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1356. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1357. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1358. /* Fibre Protocol Module registers. */
  1359. iter_reg = fw->fpm_hdw_reg;
  1360. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1361. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1362. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1363. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1364. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1365. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1366. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1367. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1368. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1369. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1370. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1371. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1372. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1373. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1374. /* Frame Buffer registers. */
  1375. iter_reg = fw->fb_hdw_reg;
  1376. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1377. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1378. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1379. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1380. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1381. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1382. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1383. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1384. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1385. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1386. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1387. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1388. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1389. /* Multi queue registers */
  1390. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1391. &last_chain);
  1392. rval = qla24xx_soft_reset(ha);
  1393. if (rval != QLA_SUCCESS)
  1394. goto qla81xx_fw_dump_failed_0;
  1395. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1396. &nxt);
  1397. if (rval != QLA_SUCCESS)
  1398. goto qla81xx_fw_dump_failed_0;
  1399. nxt = qla2xxx_copy_queues(ha, nxt);
  1400. nxt = qla24xx_copy_eft(ha, nxt);
  1401. /* Chain entries -- started with MQ. */
  1402. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1403. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1404. if (last_chain) {
  1405. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1406. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1407. }
  1408. /* Adjust valid length. */
  1409. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1410. qla81xx_fw_dump_failed_0:
  1411. qla2xxx_dump_post_process(base_vha, rval);
  1412. qla81xx_fw_dump_failed:
  1413. if (!hardware_locked)
  1414. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1415. }
  1416. /****************************************************************************/
  1417. /* Driver Debug Functions. */
  1418. /****************************************************************************/
  1419. static inline int
  1420. ql_mask_match(uint32_t level)
  1421. {
  1422. if (ql2xextended_error_logging == 1)
  1423. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1424. return (level & ql2xextended_error_logging) == level;
  1425. }
  1426. /*
  1427. * This function is for formatting and logging debug information.
  1428. * It is to be used when vha is available. It formats the message
  1429. * and logs it to the messages file.
  1430. * parameters:
  1431. * level: The level of the debug messages to be printed.
  1432. * If ql2xextended_error_logging value is correctly set,
  1433. * this message will appear in the messages file.
  1434. * vha: Pointer to the scsi_qla_host_t.
  1435. * id: This is a unique identifier for the level. It identifies the
  1436. * part of the code from where the message originated.
  1437. * msg: The message to be displayed.
  1438. */
  1439. void
  1440. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1441. {
  1442. va_list va;
  1443. struct va_format vaf;
  1444. if (!ql_mask_match(level))
  1445. return;
  1446. va_start(va, fmt);
  1447. vaf.fmt = fmt;
  1448. vaf.va = &va;
  1449. if (vha != NULL) {
  1450. const struct pci_dev *pdev = vha->hw->pdev;
  1451. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1452. pr_warn("%s [%s]-%04x:%ld: %pV",
  1453. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1454. vha->host_no, &vaf);
  1455. } else {
  1456. pr_warn("%s [%s]-%04x: : %pV",
  1457. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1458. }
  1459. va_end(va);
  1460. }
  1461. /*
  1462. * This function is for formatting and logging debug information.
  1463. * It is to be used when vha is not available and pci is availble,
  1464. * i.e., before host allocation. It formats the message and logs it
  1465. * to the messages file.
  1466. * parameters:
  1467. * level: The level of the debug messages to be printed.
  1468. * If ql2xextended_error_logging value is correctly set,
  1469. * this message will appear in the messages file.
  1470. * pdev: Pointer to the struct pci_dev.
  1471. * id: This is a unique id for the level. It identifies the part
  1472. * of the code from where the message originated.
  1473. * msg: The message to be displayed.
  1474. */
  1475. void
  1476. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1477. const char *fmt, ...)
  1478. {
  1479. va_list va;
  1480. struct va_format vaf;
  1481. if (pdev == NULL)
  1482. return;
  1483. if (!ql_mask_match(level))
  1484. return;
  1485. va_start(va, fmt);
  1486. vaf.fmt = fmt;
  1487. vaf.va = &va;
  1488. /* <module-name> <dev-name>:<msg-id> Message */
  1489. pr_warn("%s [%s]-%04x: : %pV",
  1490. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  1491. va_end(va);
  1492. }
  1493. /*
  1494. * This function is for formatting and logging log messages.
  1495. * It is to be used when vha is available. It formats the message
  1496. * and logs it to the messages file. All the messages will be logged
  1497. * irrespective of value of ql2xextended_error_logging.
  1498. * parameters:
  1499. * level: The level of the log messages to be printed in the
  1500. * messages file.
  1501. * vha: Pointer to the scsi_qla_host_t
  1502. * id: This is a unique id for the level. It identifies the
  1503. * part of the code from where the message originated.
  1504. * msg: The message to be displayed.
  1505. */
  1506. void
  1507. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1508. {
  1509. va_list va;
  1510. struct va_format vaf;
  1511. char pbuf[128];
  1512. if (level > ql_errlev)
  1513. return;
  1514. if (vha != NULL) {
  1515. const struct pci_dev *pdev = vha->hw->pdev;
  1516. /* <module-name> <msg-id>:<host> Message */
  1517. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  1518. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  1519. } else {
  1520. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  1521. QL_MSGHDR, "0000:00:00.0", id);
  1522. }
  1523. pbuf[sizeof(pbuf) - 1] = 0;
  1524. va_start(va, fmt);
  1525. vaf.fmt = fmt;
  1526. vaf.va = &va;
  1527. switch (level) {
  1528. case 0: /* FATAL LOG */
  1529. pr_crit("%s%pV", pbuf, &vaf);
  1530. break;
  1531. case 1:
  1532. pr_err("%s%pV", pbuf, &vaf);
  1533. break;
  1534. case 2:
  1535. pr_warn("%s%pV", pbuf, &vaf);
  1536. break;
  1537. default:
  1538. pr_info("%s%pV", pbuf, &vaf);
  1539. break;
  1540. }
  1541. va_end(va);
  1542. }
  1543. /*
  1544. * This function is for formatting and logging log messages.
  1545. * It is to be used when vha is not available and pci is availble,
  1546. * i.e., before host allocation. It formats the message and logs
  1547. * it to the messages file. All the messages are logged irrespective
  1548. * of the value of ql2xextended_error_logging.
  1549. * parameters:
  1550. * level: The level of the log messages to be printed in the
  1551. * messages file.
  1552. * pdev: Pointer to the struct pci_dev.
  1553. * id: This is a unique id for the level. It identifies the
  1554. * part of the code from where the message originated.
  1555. * msg: The message to be displayed.
  1556. */
  1557. void
  1558. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1559. const char *fmt, ...)
  1560. {
  1561. va_list va;
  1562. struct va_format vaf;
  1563. char pbuf[128];
  1564. if (pdev == NULL)
  1565. return;
  1566. if (level > ql_errlev)
  1567. return;
  1568. /* <module-name> <dev-name>:<msg-id> Message */
  1569. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  1570. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  1571. pbuf[sizeof(pbuf) - 1] = 0;
  1572. va_start(va, fmt);
  1573. vaf.fmt = fmt;
  1574. vaf.va = &va;
  1575. switch (level) {
  1576. case 0: /* FATAL LOG */
  1577. pr_crit("%s%pV", pbuf, &vaf);
  1578. break;
  1579. case 1:
  1580. pr_err("%s%pV", pbuf, &vaf);
  1581. break;
  1582. case 2:
  1583. pr_warn("%s%pV", pbuf, &vaf);
  1584. break;
  1585. default:
  1586. pr_info("%s%pV", pbuf, &vaf);
  1587. break;
  1588. }
  1589. va_end(va);
  1590. }
  1591. void
  1592. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  1593. {
  1594. int i;
  1595. struct qla_hw_data *ha = vha->hw;
  1596. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  1597. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  1598. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  1599. uint16_t __iomem *mbx_reg;
  1600. if (!ql_mask_match(level))
  1601. return;
  1602. if (IS_QLA82XX(ha))
  1603. mbx_reg = &reg82->mailbox_in[0];
  1604. else if (IS_FWI2_CAPABLE(ha))
  1605. mbx_reg = &reg24->mailbox0;
  1606. else
  1607. mbx_reg = MAILBOX_REG(ha, reg, 0);
  1608. ql_dbg(level, vha, id, "Mailbox registers:\n");
  1609. for (i = 0; i < 6; i++)
  1610. ql_dbg(level, vha, id,
  1611. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  1612. }
  1613. void
  1614. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  1615. uint8_t *b, uint32_t size)
  1616. {
  1617. uint32_t cnt;
  1618. uint8_t c;
  1619. if (!ql_mask_match(level))
  1620. return;
  1621. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  1622. "9 Ah Bh Ch Dh Eh Fh\n");
  1623. ql_dbg(level, vha, id, "----------------------------------"
  1624. "----------------------------\n");
  1625. ql_dbg(level, vha, id, " ");
  1626. for (cnt = 0; cnt < size;) {
  1627. c = *b++;
  1628. printk("%02x", (uint32_t) c);
  1629. cnt++;
  1630. if (!(cnt % 16))
  1631. printk("\n");
  1632. else
  1633. printk(" ");
  1634. }
  1635. if (cnt % 16)
  1636. ql_dbg(level, vha, id, "\n");
  1637. }