ti_hdmi_4xxx_ip.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597
  1. /*
  2. * ti_hdmi_4xxx_ip.h
  3. *
  4. * HDMI header definition for DM81xx, DM38xx, TI OMAP4 etc processors.
  5. *
  6. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License version 2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #ifndef _HDMI_TI_4xxx_H_
  21. #define _HDMI_TI_4xxx_H_
  22. #include <linux/string.h>
  23. #include <video/omapdss.h>
  24. #include "ti_hdmi.h"
  25. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  26. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  27. #include <sound/soc.h>
  28. #include <sound/pcm_params.h>
  29. #endif
  30. struct hdmi_reg { u16 idx; };
  31. #define HDMI_REG(idx) ((const struct hdmi_reg) { idx })
  32. /* HDMI Wrapper */
  33. #define HDMI_WP_REVISION HDMI_REG(0x0)
  34. #define HDMI_WP_SYSCONFIG HDMI_REG(0x10)
  35. #define HDMI_WP_IRQSTATUS_RAW HDMI_REG(0x24)
  36. #define HDMI_WP_IRQSTATUS HDMI_REG(0x28)
  37. #define HDMI_WP_PWR_CTRL HDMI_REG(0x40)
  38. #define HDMI_WP_IRQENABLE_SET HDMI_REG(0x2C)
  39. #define HDMI_WP_VIDEO_CFG HDMI_REG(0x50)
  40. #define HDMI_WP_VIDEO_SIZE HDMI_REG(0x60)
  41. #define HDMI_WP_VIDEO_TIMING_H HDMI_REG(0x68)
  42. #define HDMI_WP_VIDEO_TIMING_V HDMI_REG(0x6C)
  43. #define HDMI_WP_WP_CLK HDMI_REG(0x70)
  44. #define HDMI_WP_AUDIO_CFG HDMI_REG(0x80)
  45. #define HDMI_WP_AUDIO_CFG2 HDMI_REG(0x84)
  46. #define HDMI_WP_AUDIO_CTRL HDMI_REG(0x88)
  47. #define HDMI_WP_AUDIO_DATA HDMI_REG(0x8C)
  48. /* HDMI IP Core System */
  49. #define HDMI_CORE_SYS_VND_IDL HDMI_REG(0x0)
  50. #define HDMI_CORE_SYS_DEV_IDL HDMI_REG(0x8)
  51. #define HDMI_CORE_SYS_DEV_IDH HDMI_REG(0xC)
  52. #define HDMI_CORE_SYS_DEV_REV HDMI_REG(0x10)
  53. #define HDMI_CORE_SYS_SRST HDMI_REG(0x14)
  54. #define HDMI_CORE_CTRL1 HDMI_REG(0x20)
  55. #define HDMI_CORE_SYS_SYS_STAT HDMI_REG(0x24)
  56. #define HDMI_CORE_SYS_VID_ACEN HDMI_REG(0x124)
  57. #define HDMI_CORE_SYS_VID_MODE HDMI_REG(0x128)
  58. #define HDMI_CORE_SYS_INTR_STATE HDMI_REG(0x1C0)
  59. #define HDMI_CORE_SYS_INTR1 HDMI_REG(0x1C4)
  60. #define HDMI_CORE_SYS_INTR2 HDMI_REG(0x1C8)
  61. #define HDMI_CORE_SYS_INTR3 HDMI_REG(0x1CC)
  62. #define HDMI_CORE_SYS_INTR4 HDMI_REG(0x1D0)
  63. #define HDMI_CORE_SYS_UMASK1 HDMI_REG(0x1D4)
  64. #define HDMI_CORE_SYS_TMDS_CTRL HDMI_REG(0x208)
  65. #define HDMI_CORE_SYS_DE_DLY HDMI_REG(0xC8)
  66. #define HDMI_CORE_SYS_DE_CTRL HDMI_REG(0xCC)
  67. #define HDMI_CORE_SYS_DE_TOP HDMI_REG(0xD0)
  68. #define HDMI_CORE_SYS_DE_CNTL HDMI_REG(0xD8)
  69. #define HDMI_CORE_SYS_DE_CNTH HDMI_REG(0xDC)
  70. #define HDMI_CORE_SYS_DE_LINL HDMI_REG(0xE0)
  71. #define HDMI_CORE_SYS_DE_LINH_1 HDMI_REG(0xE4)
  72. #define HDMI_CORE_CTRL1_VEN_FOLLOWVSYNC 0x1
  73. #define HDMI_CORE_CTRL1_HEN_FOLLOWHSYNC 0x1
  74. #define HDMI_CORE_CTRL1_BSEL_24BITBUS 0x1
  75. #define HDMI_CORE_CTRL1_EDGE_RISINGEDGE 0x1
  76. /* HDMI DDC E-DID */
  77. #define HDMI_CORE_DDC_CMD HDMI_REG(0x3CC)
  78. #define HDMI_CORE_DDC_STATUS HDMI_REG(0x3C8)
  79. #define HDMI_CORE_DDC_ADDR HDMI_REG(0x3B4)
  80. #define HDMI_CORE_DDC_OFFSET HDMI_REG(0x3BC)
  81. #define HDMI_CORE_DDC_COUNT1 HDMI_REG(0x3C0)
  82. #define HDMI_CORE_DDC_COUNT2 HDMI_REG(0x3C4)
  83. #define HDMI_CORE_DDC_DATA HDMI_REG(0x3D0)
  84. #define HDMI_CORE_DDC_SEGM HDMI_REG(0x3B8)
  85. /* HDMI IP Core Audio Video */
  86. #define HDMI_CORE_AV_HDMI_CTRL HDMI_REG(0xBC)
  87. #define HDMI_CORE_AV_DPD HDMI_REG(0xF4)
  88. #define HDMI_CORE_AV_PB_CTRL1 HDMI_REG(0xF8)
  89. #define HDMI_CORE_AV_PB_CTRL2 HDMI_REG(0xFC)
  90. #define HDMI_CORE_AV_AVI_TYPE HDMI_REG(0x100)
  91. #define HDMI_CORE_AV_AVI_VERS HDMI_REG(0x104)
  92. #define HDMI_CORE_AV_AVI_LEN HDMI_REG(0x108)
  93. #define HDMI_CORE_AV_AVI_CHSUM HDMI_REG(0x10C)
  94. #define HDMI_CORE_AV_AVI_DBYTE(n) HDMI_REG(n * 4 + 0x110)
  95. #define HDMI_CORE_AV_AVI_DBYTE_NELEMS HDMI_REG(15)
  96. #define HDMI_CORE_AV_SPD_DBYTE HDMI_REG(0x190)
  97. #define HDMI_CORE_AV_SPD_DBYTE_NELEMS HDMI_REG(27)
  98. #define HDMI_CORE_AV_AUD_DBYTE(n) HDMI_REG(n * 4 + 0x210)
  99. #define HDMI_CORE_AV_AUD_DBYTE_NELEMS HDMI_REG(10)
  100. #define HDMI_CORE_AV_MPEG_DBYTE HDMI_REG(0x290)
  101. #define HDMI_CORE_AV_MPEG_DBYTE_NELEMS HDMI_REG(27)
  102. #define HDMI_CORE_AV_GEN_DBYTE HDMI_REG(0x300)
  103. #define HDMI_CORE_AV_GEN_DBYTE_NELEMS HDMI_REG(31)
  104. #define HDMI_CORE_AV_GEN2_DBYTE HDMI_REG(0x380)
  105. #define HDMI_CORE_AV_GEN2_DBYTE_NELEMS HDMI_REG(31)
  106. #define HDMI_CORE_AV_ACR_CTRL HDMI_REG(0x4)
  107. #define HDMI_CORE_AV_FREQ_SVAL HDMI_REG(0x8)
  108. #define HDMI_CORE_AV_N_SVAL1 HDMI_REG(0xC)
  109. #define HDMI_CORE_AV_N_SVAL2 HDMI_REG(0x10)
  110. #define HDMI_CORE_AV_N_SVAL3 HDMI_REG(0x14)
  111. #define HDMI_CORE_AV_CTS_SVAL1 HDMI_REG(0x18)
  112. #define HDMI_CORE_AV_CTS_SVAL2 HDMI_REG(0x1C)
  113. #define HDMI_CORE_AV_CTS_SVAL3 HDMI_REG(0x20)
  114. #define HDMI_CORE_AV_CTS_HVAL1 HDMI_REG(0x24)
  115. #define HDMI_CORE_AV_CTS_HVAL2 HDMI_REG(0x28)
  116. #define HDMI_CORE_AV_CTS_HVAL3 HDMI_REG(0x2C)
  117. #define HDMI_CORE_AV_AUD_MODE HDMI_REG(0x50)
  118. #define HDMI_CORE_AV_SPDIF_CTRL HDMI_REG(0x54)
  119. #define HDMI_CORE_AV_HW_SPDIF_FS HDMI_REG(0x60)
  120. #define HDMI_CORE_AV_SWAP_I2S HDMI_REG(0x64)
  121. #define HDMI_CORE_AV_SPDIF_ERTH HDMI_REG(0x6C)
  122. #define HDMI_CORE_AV_I2S_IN_MAP HDMI_REG(0x70)
  123. #define HDMI_CORE_AV_I2S_IN_CTRL HDMI_REG(0x74)
  124. #define HDMI_CORE_AV_I2S_CHST0 HDMI_REG(0x78)
  125. #define HDMI_CORE_AV_I2S_CHST1 HDMI_REG(0x7C)
  126. #define HDMI_CORE_AV_I2S_CHST2 HDMI_REG(0x80)
  127. #define HDMI_CORE_AV_I2S_CHST4 HDMI_REG(0x84)
  128. #define HDMI_CORE_AV_I2S_CHST5 HDMI_REG(0x88)
  129. #define HDMI_CORE_AV_ASRC HDMI_REG(0x8C)
  130. #define HDMI_CORE_AV_I2S_IN_LEN HDMI_REG(0x90)
  131. #define HDMI_CORE_AV_HDMI_CTRL HDMI_REG(0xBC)
  132. #define HDMI_CORE_AV_AUDO_TXSTAT HDMI_REG(0xC0)
  133. #define HDMI_CORE_AV_AUD_PAR_BUSCLK_1 HDMI_REG(0xCC)
  134. #define HDMI_CORE_AV_AUD_PAR_BUSCLK_2 HDMI_REG(0xD0)
  135. #define HDMI_CORE_AV_AUD_PAR_BUSCLK_3 HDMI_REG(0xD4)
  136. #define HDMI_CORE_AV_TEST_TXCTRL HDMI_REG(0xF0)
  137. #define HDMI_CORE_AV_DPD HDMI_REG(0xF4)
  138. #define HDMI_CORE_AV_PB_CTRL1 HDMI_REG(0xF8)
  139. #define HDMI_CORE_AV_PB_CTRL2 HDMI_REG(0xFC)
  140. #define HDMI_CORE_AV_AVI_TYPE HDMI_REG(0x100)
  141. #define HDMI_CORE_AV_AVI_VERS HDMI_REG(0x104)
  142. #define HDMI_CORE_AV_AVI_LEN HDMI_REG(0x108)
  143. #define HDMI_CORE_AV_AVI_CHSUM HDMI_REG(0x10C)
  144. #define HDMI_CORE_AV_SPD_TYPE HDMI_REG(0x180)
  145. #define HDMI_CORE_AV_SPD_VERS HDMI_REG(0x184)
  146. #define HDMI_CORE_AV_SPD_LEN HDMI_REG(0x188)
  147. #define HDMI_CORE_AV_SPD_CHSUM HDMI_REG(0x18C)
  148. #define HDMI_CORE_AV_AUDIO_TYPE HDMI_REG(0x200)
  149. #define HDMI_CORE_AV_AUDIO_VERS HDMI_REG(0x204)
  150. #define HDMI_CORE_AV_AUDIO_LEN HDMI_REG(0x208)
  151. #define HDMI_CORE_AV_AUDIO_CHSUM HDMI_REG(0x20C)
  152. #define HDMI_CORE_AV_MPEG_TYPE HDMI_REG(0x280)
  153. #define HDMI_CORE_AV_MPEG_VERS HDMI_REG(0x284)
  154. #define HDMI_CORE_AV_MPEG_LEN HDMI_REG(0x288)
  155. #define HDMI_CORE_AV_MPEG_CHSUM HDMI_REG(0x28C)
  156. #define HDMI_CORE_AV_CP_BYTE1 HDMI_REG(0x37C)
  157. #define HDMI_CORE_AV_CEC_ADDR_ID HDMI_REG(0x3FC)
  158. #define HDMI_CORE_AV_SPD_DBYTE_ELSIZE 0x4
  159. #define HDMI_CORE_AV_GEN2_DBYTE_ELSIZE 0x4
  160. #define HDMI_CORE_AV_MPEG_DBYTE_ELSIZE 0x4
  161. #define HDMI_CORE_AV_GEN_DBYTE_ELSIZE 0x4
  162. /* PLL */
  163. #define PLLCTRL_PLL_CONTROL HDMI_REG(0x0)
  164. #define PLLCTRL_PLL_STATUS HDMI_REG(0x4)
  165. #define PLLCTRL_PLL_GO HDMI_REG(0x8)
  166. #define PLLCTRL_CFG1 HDMI_REG(0xC)
  167. #define PLLCTRL_CFG2 HDMI_REG(0x10)
  168. #define PLLCTRL_CFG3 HDMI_REG(0x14)
  169. #define PLLCTRL_CFG4 HDMI_REG(0x20)
  170. /* HDMI PHY */
  171. #define HDMI_TXPHY_TX_CTRL HDMI_REG(0x0)
  172. #define HDMI_TXPHY_DIGITAL_CTRL HDMI_REG(0x4)
  173. #define HDMI_TXPHY_POWER_CTRL HDMI_REG(0x8)
  174. #define HDMI_TXPHY_PAD_CFG_CTRL HDMI_REG(0xC)
  175. #define REG_FLD_MOD(base, idx, val, start, end) \
  176. hdmi_write_reg(base, idx, FLD_MOD(hdmi_read_reg(base, idx),\
  177. val, start, end))
  178. #define REG_GET(base, idx, start, end) \
  179. FLD_GET(hdmi_read_reg(base, idx), start, end)
  180. enum hdmi_phy_pwr {
  181. HDMI_PHYPWRCMD_OFF = 0,
  182. HDMI_PHYPWRCMD_LDOON = 1,
  183. HDMI_PHYPWRCMD_TXON = 2
  184. };
  185. enum hdmi_core_inputbus_width {
  186. HDMI_INPUT_8BIT = 0,
  187. HDMI_INPUT_10BIT = 1,
  188. HDMI_INPUT_12BIT = 2
  189. };
  190. enum hdmi_core_dither_trunc {
  191. HDMI_OUTPUTTRUNCATION_8BIT = 0,
  192. HDMI_OUTPUTTRUNCATION_10BIT = 1,
  193. HDMI_OUTPUTTRUNCATION_12BIT = 2,
  194. HDMI_OUTPUTDITHER_8BIT = 3,
  195. HDMI_OUTPUTDITHER_10BIT = 4,
  196. HDMI_OUTPUTDITHER_12BIT = 5
  197. };
  198. enum hdmi_core_deepcolor_ed {
  199. HDMI_DEEPCOLORPACKECTDISABLE = 0,
  200. HDMI_DEEPCOLORPACKECTENABLE = 1
  201. };
  202. enum hdmi_core_packet_mode {
  203. HDMI_PACKETMODERESERVEDVALUE = 0,
  204. HDMI_PACKETMODE24BITPERPIXEL = 4,
  205. HDMI_PACKETMODE30BITPERPIXEL = 5,
  206. HDMI_PACKETMODE36BITPERPIXEL = 6,
  207. HDMI_PACKETMODE48BITPERPIXEL = 7
  208. };
  209. enum hdmi_core_tclkselclkmult {
  210. HDMI_FPLL05IDCK = 0,
  211. HDMI_FPLL10IDCK = 1,
  212. HDMI_FPLL20IDCK = 2,
  213. HDMI_FPLL40IDCK = 3
  214. };
  215. enum hdmi_core_packet_ctrl {
  216. HDMI_PACKETENABLE = 1,
  217. HDMI_PACKETDISABLE = 0,
  218. HDMI_PACKETREPEATON = 1,
  219. HDMI_PACKETREPEATOFF = 0
  220. };
  221. /* INFOFRAME_AVI_ and INFOFRAME_AUDIO_ definitions */
  222. enum hdmi_core_infoframe {
  223. HDMI_INFOFRAME_AVI_DB1Y_RGB = 0,
  224. HDMI_INFOFRAME_AVI_DB1Y_YUV422 = 1,
  225. HDMI_INFOFRAME_AVI_DB1Y_YUV444 = 2,
  226. HDMI_INFOFRAME_AVI_DB1A_ACTIVE_FORMAT_OFF = 0,
  227. HDMI_INFOFRAME_AVI_DB1A_ACTIVE_FORMAT_ON = 1,
  228. HDMI_INFOFRAME_AVI_DB1B_NO = 0,
  229. HDMI_INFOFRAME_AVI_DB1B_VERT = 1,
  230. HDMI_INFOFRAME_AVI_DB1B_HORI = 2,
  231. HDMI_INFOFRAME_AVI_DB1B_VERTHORI = 3,
  232. HDMI_INFOFRAME_AVI_DB1S_0 = 0,
  233. HDMI_INFOFRAME_AVI_DB1S_1 = 1,
  234. HDMI_INFOFRAME_AVI_DB1S_2 = 2,
  235. HDMI_INFOFRAME_AVI_DB2C_NO = 0,
  236. HDMI_INFOFRAME_AVI_DB2C_ITU601 = 1,
  237. HDMI_INFOFRAME_AVI_DB2C_ITU709 = 2,
  238. HDMI_INFOFRAME_AVI_DB2C_EC_EXTENDED = 3,
  239. HDMI_INFOFRAME_AVI_DB2M_NO = 0,
  240. HDMI_INFOFRAME_AVI_DB2M_43 = 1,
  241. HDMI_INFOFRAME_AVI_DB2M_169 = 2,
  242. HDMI_INFOFRAME_AVI_DB2R_SAME = 8,
  243. HDMI_INFOFRAME_AVI_DB2R_43 = 9,
  244. HDMI_INFOFRAME_AVI_DB2R_169 = 10,
  245. HDMI_INFOFRAME_AVI_DB2R_149 = 11,
  246. HDMI_INFOFRAME_AVI_DB3ITC_NO = 0,
  247. HDMI_INFOFRAME_AVI_DB3ITC_YES = 1,
  248. HDMI_INFOFRAME_AVI_DB3EC_XVYUV601 = 0,
  249. HDMI_INFOFRAME_AVI_DB3EC_XVYUV709 = 1,
  250. HDMI_INFOFRAME_AVI_DB3Q_DEFAULT = 0,
  251. HDMI_INFOFRAME_AVI_DB3Q_LR = 1,
  252. HDMI_INFOFRAME_AVI_DB3Q_FR = 2,
  253. HDMI_INFOFRAME_AVI_DB3SC_NO = 0,
  254. HDMI_INFOFRAME_AVI_DB3SC_HORI = 1,
  255. HDMI_INFOFRAME_AVI_DB3SC_VERT = 2,
  256. HDMI_INFOFRAME_AVI_DB3SC_HORIVERT = 3,
  257. HDMI_INFOFRAME_AVI_DB5PR_NO = 0,
  258. HDMI_INFOFRAME_AVI_DB5PR_2 = 1,
  259. HDMI_INFOFRAME_AVI_DB5PR_3 = 2,
  260. HDMI_INFOFRAME_AVI_DB5PR_4 = 3,
  261. HDMI_INFOFRAME_AVI_DB5PR_5 = 4,
  262. HDMI_INFOFRAME_AVI_DB5PR_6 = 5,
  263. HDMI_INFOFRAME_AVI_DB5PR_7 = 6,
  264. HDMI_INFOFRAME_AVI_DB5PR_8 = 7,
  265. HDMI_INFOFRAME_AVI_DB5PR_9 = 8,
  266. HDMI_INFOFRAME_AVI_DB5PR_10 = 9,
  267. HDMI_INFOFRAME_AUDIO_DB1CT_FROM_STREAM = 0,
  268. HDMI_INFOFRAME_AUDIO_DB1CT_IEC60958 = 1,
  269. HDMI_INFOFRAME_AUDIO_DB1CT_AC3 = 2,
  270. HDMI_INFOFRAME_AUDIO_DB1CT_MPEG1 = 3,
  271. HDMI_INFOFRAME_AUDIO_DB1CT_MP3 = 4,
  272. HDMI_INFOFRAME_AUDIO_DB1CT_MPEG2_MULTICH = 5,
  273. HDMI_INFOFRAME_AUDIO_DB1CT_AAC = 6,
  274. HDMI_INFOFRAME_AUDIO_DB1CT_DTS = 7,
  275. HDMI_INFOFRAME_AUDIO_DB1CT_ATRAC = 8,
  276. HDMI_INFOFRAME_AUDIO_DB1CT_ONEBIT = 9,
  277. HDMI_INFOFRAME_AUDIO_DB1CT_DOLBY_DIGITAL_PLUS = 10,
  278. HDMI_INFOFRAME_AUDIO_DB1CT_DTS_HD = 11,
  279. HDMI_INFOFRAME_AUDIO_DB1CT_MAT = 12,
  280. HDMI_INFOFRAME_AUDIO_DB1CT_DST = 13,
  281. HDMI_INFOFRAME_AUDIO_DB1CT_WMA_PRO = 14,
  282. HDMI_INFOFRAME_AUDIO_DB2SF_FROM_STREAM = 0,
  283. HDMI_INFOFRAME_AUDIO_DB2SF_32000 = 1,
  284. HDMI_INFOFRAME_AUDIO_DB2SF_44100 = 2,
  285. HDMI_INFOFRAME_AUDIO_DB2SF_48000 = 3,
  286. HDMI_INFOFRAME_AUDIO_DB2SF_88200 = 4,
  287. HDMI_INFOFRAME_AUDIO_DB2SF_96000 = 5,
  288. HDMI_INFOFRAME_AUDIO_DB2SF_176400 = 6,
  289. HDMI_INFOFRAME_AUDIO_DB2SF_192000 = 7,
  290. HDMI_INFOFRAME_AUDIO_DB2SS_FROM_STREAM = 0,
  291. HDMI_INFOFRAME_AUDIO_DB2SS_16BIT = 1,
  292. HDMI_INFOFRAME_AUDIO_DB2SS_20BIT = 2,
  293. HDMI_INFOFRAME_AUDIO_DB2SS_24BIT = 3,
  294. HDMI_INFOFRAME_AUDIO_DB5_DM_INH_PERMITTED = 0,
  295. HDMI_INFOFRAME_AUDIO_DB5_DM_INH_PROHIBITED = 1
  296. };
  297. enum hdmi_packing_mode {
  298. HDMI_PACK_10b_RGB_YUV444 = 0,
  299. HDMI_PACK_24b_RGB_YUV444_YUV422 = 1,
  300. HDMI_PACK_20b_YUV422 = 2,
  301. HDMI_PACK_ALREADYPACKED = 7
  302. };
  303. enum hdmi_core_audio_sample_freq {
  304. HDMI_AUDIO_FS_32000 = 0x3,
  305. HDMI_AUDIO_FS_44100 = 0x0,
  306. HDMI_AUDIO_FS_48000 = 0x2,
  307. HDMI_AUDIO_FS_88200 = 0x8,
  308. HDMI_AUDIO_FS_96000 = 0xA,
  309. HDMI_AUDIO_FS_176400 = 0xC,
  310. HDMI_AUDIO_FS_192000 = 0xE,
  311. HDMI_AUDIO_FS_NOT_INDICATED = 0x1
  312. };
  313. enum hdmi_core_audio_layout {
  314. HDMI_AUDIO_LAYOUT_2CH = 0,
  315. HDMI_AUDIO_LAYOUT_8CH = 1
  316. };
  317. enum hdmi_core_cts_mode {
  318. HDMI_AUDIO_CTS_MODE_HW = 0,
  319. HDMI_AUDIO_CTS_MODE_SW = 1
  320. };
  321. enum hdmi_stereo_channels {
  322. HDMI_AUDIO_STEREO_NOCHANNELS = 0,
  323. HDMI_AUDIO_STEREO_ONECHANNEL = 1,
  324. HDMI_AUDIO_STEREO_TWOCHANNELS = 2,
  325. HDMI_AUDIO_STEREO_THREECHANNELS = 3,
  326. HDMI_AUDIO_STEREO_FOURCHANNELS = 4
  327. };
  328. enum hdmi_audio_type {
  329. HDMI_AUDIO_TYPE_LPCM = 0,
  330. HDMI_AUDIO_TYPE_IEC = 1
  331. };
  332. enum hdmi_audio_justify {
  333. HDMI_AUDIO_JUSTIFY_LEFT = 0,
  334. HDMI_AUDIO_JUSTIFY_RIGHT = 1
  335. };
  336. enum hdmi_audio_sample_order {
  337. HDMI_AUDIO_SAMPLE_RIGHT_FIRST = 0,
  338. HDMI_AUDIO_SAMPLE_LEFT_FIRST = 1
  339. };
  340. enum hdmi_audio_samples_perword {
  341. HDMI_AUDIO_ONEWORD_ONESAMPLE = 0,
  342. HDMI_AUDIO_ONEWORD_TWOSAMPLES = 1
  343. };
  344. enum hdmi_audio_sample_size {
  345. HDMI_AUDIO_SAMPLE_16BITS = 0,
  346. HDMI_AUDIO_SAMPLE_24BITS = 1
  347. };
  348. enum hdmi_audio_transf_mode {
  349. HDMI_AUDIO_TRANSF_DMA = 0,
  350. HDMI_AUDIO_TRANSF_IRQ = 1
  351. };
  352. enum hdmi_audio_blk_strt_end_sig {
  353. HDMI_AUDIO_BLOCK_SIG_STARTEND_ON = 0,
  354. HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF = 1
  355. };
  356. enum hdmi_audio_i2s_config {
  357. HDMI_AUDIO_I2S_WS_POLARITY_LOW_IS_LEFT = 0,
  358. HDMI_AUDIO_I2S_WS_POLARIT_YLOW_IS_RIGHT = 1,
  359. HDMI_AUDIO_I2S_MSB_SHIFTED_FIRST = 0,
  360. HDMI_AUDIO_I2S_LSB_SHIFTED_FIRST = 1,
  361. HDMI_AUDIO_I2S_MAX_WORD_20BITS = 0,
  362. HDMI_AUDIO_I2S_MAX_WORD_24BITS = 1,
  363. HDMI_AUDIO_I2S_CHST_WORD_NOT_SPECIFIED = 0,
  364. HDMI_AUDIO_I2S_CHST_WORD_16_BITS = 1,
  365. HDMI_AUDIO_I2S_CHST_WORD_17_BITS = 6,
  366. HDMI_AUDIO_I2S_CHST_WORD_18_BITS = 2,
  367. HDMI_AUDIO_I2S_CHST_WORD_19_BITS = 4,
  368. HDMI_AUDIO_I2S_CHST_WORD_20_BITS_20MAX = 5,
  369. HDMI_AUDIO_I2S_CHST_WORD_20_BITS_24MAX = 1,
  370. HDMI_AUDIO_I2S_CHST_WORD_21_BITS = 6,
  371. HDMI_AUDIO_I2S_CHST_WORD_22_BITS = 2,
  372. HDMI_AUDIO_I2S_CHST_WORD_23_BITS = 4,
  373. HDMI_AUDIO_I2S_CHST_WORD_24_BITS = 5,
  374. HDMI_AUDIO_I2S_SCK_EDGE_FALLING = 0,
  375. HDMI_AUDIO_I2S_SCK_EDGE_RISING = 1,
  376. HDMI_AUDIO_I2S_VBIT_FOR_PCM = 0,
  377. HDMI_AUDIO_I2S_VBIT_FOR_COMPRESSED = 1,
  378. HDMI_AUDIO_I2S_INPUT_LENGTH_NA = 0,
  379. HDMI_AUDIO_I2S_INPUT_LENGTH_16 = 2,
  380. HDMI_AUDIO_I2S_INPUT_LENGTH_17 = 12,
  381. HDMI_AUDIO_I2S_INPUT_LENGTH_18 = 4,
  382. HDMI_AUDIO_I2S_INPUT_LENGTH_19 = 8,
  383. HDMI_AUDIO_I2S_INPUT_LENGTH_20 = 10,
  384. HDMI_AUDIO_I2S_INPUT_LENGTH_21 = 13,
  385. HDMI_AUDIO_I2S_INPUT_LENGTH_22 = 5,
  386. HDMI_AUDIO_I2S_INPUT_LENGTH_23 = 9,
  387. HDMI_AUDIO_I2S_INPUT_LENGTH_24 = 11,
  388. HDMI_AUDIO_I2S_FIRST_BIT_SHIFT = 0,
  389. HDMI_AUDIO_I2S_FIRST_BIT_NO_SHIFT = 1,
  390. HDMI_AUDIO_I2S_SD0_EN = 1,
  391. HDMI_AUDIO_I2S_SD1_EN = 1 << 1,
  392. HDMI_AUDIO_I2S_SD2_EN = 1 << 2,
  393. HDMI_AUDIO_I2S_SD3_EN = 1 << 3,
  394. };
  395. enum hdmi_audio_mclk_mode {
  396. HDMI_AUDIO_MCLK_128FS = 0,
  397. HDMI_AUDIO_MCLK_256FS = 1,
  398. HDMI_AUDIO_MCLK_384FS = 2,
  399. HDMI_AUDIO_MCLK_512FS = 3,
  400. HDMI_AUDIO_MCLK_768FS = 4,
  401. HDMI_AUDIO_MCLK_1024FS = 5,
  402. HDMI_AUDIO_MCLK_1152FS = 6,
  403. HDMI_AUDIO_MCLK_192FS = 7
  404. };
  405. struct hdmi_core_video_config {
  406. enum hdmi_core_inputbus_width ip_bus_width;
  407. enum hdmi_core_dither_trunc op_dither_truc;
  408. enum hdmi_core_deepcolor_ed deep_color_pkt;
  409. enum hdmi_core_packet_mode pkt_mode;
  410. enum hdmi_core_hdmi_dvi hdmi_dvi;
  411. enum hdmi_core_tclkselclkmult tclk_sel_clkmult;
  412. };
  413. /*
  414. * Refer to section 8.2 in HDMI 1.3 specification for
  415. * details about infoframe databytes
  416. */
  417. struct hdmi_core_infoframe_avi {
  418. /* Y0, Y1 rgb,yCbCr */
  419. u8 db1_format;
  420. /* A0 Active information Present */
  421. u8 db1_active_info;
  422. /* B0, B1 Bar info data valid */
  423. u8 db1_bar_info_dv;
  424. /* S0, S1 scan information */
  425. u8 db1_scan_info;
  426. /* C0, C1 colorimetry */
  427. u8 db2_colorimetry;
  428. /* M0, M1 Aspect ratio (4:3, 16:9) */
  429. u8 db2_aspect_ratio;
  430. /* R0...R3 Active format aspect ratio */
  431. u8 db2_active_fmt_ar;
  432. /* ITC IT content. */
  433. u8 db3_itc;
  434. /* EC0, EC1, EC2 Extended colorimetry */
  435. u8 db3_ec;
  436. /* Q1, Q0 Quantization range */
  437. u8 db3_q_range;
  438. /* SC1, SC0 Non-uniform picture scaling */
  439. u8 db3_nup_scaling;
  440. /* VIC0..6 Video format identification */
  441. u8 db4_videocode;
  442. /* PR0..PR3 Pixel repetition factor */
  443. u8 db5_pixel_repeat;
  444. /* Line number end of top bar */
  445. u16 db6_7_line_eoftop;
  446. /* Line number start of bottom bar */
  447. u16 db8_9_line_sofbottom;
  448. /* Pixel number end of left bar */
  449. u16 db10_11_pixel_eofleft;
  450. /* Pixel number start of right bar */
  451. u16 db12_13_pixel_sofright;
  452. };
  453. /*
  454. * Refer to section 8.2 in HDMI 1.3 specification for
  455. * details about infoframe databytes
  456. */
  457. struct hdmi_core_infoframe_audio {
  458. u8 db1_coding_type;
  459. u8 db1_channel_count;
  460. u8 db2_sample_freq;
  461. u8 db2_sample_size;
  462. u8 db4_channel_alloc;
  463. bool db5_downmix_inh;
  464. u8 db5_lsv; /* Level shift values for downmix */
  465. };
  466. struct hdmi_core_packet_enable_repeat {
  467. u32 audio_pkt;
  468. u32 audio_pkt_repeat;
  469. u32 avi_infoframe;
  470. u32 avi_infoframe_repeat;
  471. u32 gen_cntrl_pkt;
  472. u32 gen_cntrl_pkt_repeat;
  473. u32 generic_pkt;
  474. u32 generic_pkt_repeat;
  475. };
  476. struct hdmi_video_format {
  477. enum hdmi_packing_mode packing_mode;
  478. u32 y_res; /* Line per panel */
  479. u32 x_res; /* pixel per line */
  480. };
  481. struct hdmi_video_interface {
  482. int vsp; /* Vsync polarity */
  483. int hsp; /* Hsync polarity */
  484. int interlacing;
  485. int tm; /* Timing mode */
  486. };
  487. struct hdmi_audio_format {
  488. enum hdmi_stereo_channels stereo_channels;
  489. u8 active_chnnls_msk;
  490. enum hdmi_audio_type type;
  491. enum hdmi_audio_justify justification;
  492. enum hdmi_audio_sample_order sample_order;
  493. enum hdmi_audio_samples_perword samples_per_word;
  494. enum hdmi_audio_sample_size sample_size;
  495. enum hdmi_audio_blk_strt_end_sig en_sig_blk_strt_end;
  496. };
  497. struct hdmi_audio_dma {
  498. u8 transfer_size;
  499. u8 block_size;
  500. enum hdmi_audio_transf_mode mode;
  501. u16 fifo_threshold;
  502. };
  503. struct hdmi_core_audio_i2s_config {
  504. u8 word_max_length;
  505. u8 word_length;
  506. u8 in_length_bits;
  507. u8 justification;
  508. u8 en_high_bitrate_aud;
  509. u8 sck_edge_mode;
  510. u8 cbit_order;
  511. u8 vbit;
  512. u8 ws_polarity;
  513. u8 direction;
  514. u8 shift;
  515. u8 active_sds;
  516. };
  517. struct hdmi_core_audio_config {
  518. struct hdmi_core_audio_i2s_config i2s_cfg;
  519. enum hdmi_core_audio_sample_freq freq_sample;
  520. bool fs_override;
  521. u32 n;
  522. u32 cts;
  523. u32 aud_par_busclk;
  524. enum hdmi_core_audio_layout layout;
  525. enum hdmi_core_cts_mode cts_mode;
  526. bool use_mclk;
  527. enum hdmi_audio_mclk_mode mclk_mode;
  528. bool en_acr_pkt;
  529. bool en_dsd_audio;
  530. bool en_parallel_aud_input;
  531. bool en_spdif;
  532. };
  533. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  534. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  535. int hdmi_audio_trigger(struct hdmi_ip_data *ip_data,
  536. struct snd_pcm_substream *substream, int cmd,
  537. struct snd_soc_dai *dai);
  538. int hdmi_config_audio_acr(struct hdmi_ip_data *ip_data,
  539. u32 sample_freq, u32 *n, u32 *cts);
  540. void hdmi_core_audio_infoframe_config(struct hdmi_ip_data *ip_data,
  541. struct hdmi_core_infoframe_audio *info_aud);
  542. void hdmi_core_audio_config(struct hdmi_ip_data *ip_data,
  543. struct hdmi_core_audio_config *cfg);
  544. void hdmi_wp_audio_config_dma(struct hdmi_ip_data *ip_data,
  545. struct hdmi_audio_dma *aud_dma);
  546. void hdmi_wp_audio_config_format(struct hdmi_ip_data *ip_data,
  547. struct hdmi_audio_format *aud_fmt);
  548. #endif
  549. #endif