main.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098
  1. /*
  2. * This file is part of wl18xx
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/ip.h>
  24. #include "../wlcore/wlcore.h"
  25. #include "../wlcore/debug.h"
  26. #include "../wlcore/io.h"
  27. #include "../wlcore/acx.h"
  28. #include "../wlcore/tx.h"
  29. #include "../wlcore/rx.h"
  30. #include "../wlcore/io.h"
  31. #include "../wlcore/boot.h"
  32. #include "reg.h"
  33. #include "conf.h"
  34. #include "acx.h"
  35. #include "tx.h"
  36. #include "wl18xx.h"
  37. #include "io.h"
  38. #define WL18XX_RX_CHECKSUM_MASK 0x40
  39. static char *ht_mode_param;
  40. static char *board_type_param;
  41. static const u8 wl18xx_rate_to_idx_2ghz[] = {
  42. /* MCS rates are used only with 11n */
  43. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  44. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  45. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  46. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  47. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  48. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  49. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  50. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  51. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  52. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  53. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  54. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  55. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  56. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  57. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  58. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  59. 11, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  60. 10, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  61. 9, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  62. 8, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  63. /* TI-specific rate */
  64. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  65. 7, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  66. 6, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  67. 3, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  68. 5, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  69. 4, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  70. 2, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  71. 1, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  72. 0 /* WL18XX_CONF_HW_RXTX_RATE_1 */
  73. };
  74. static const u8 wl18xx_rate_to_idx_5ghz[] = {
  75. /* MCS rates are used only with 11n */
  76. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  77. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  78. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  79. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  80. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  81. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  82. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  83. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  84. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  85. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  86. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  87. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  88. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  89. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  90. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  91. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  92. 7, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  93. 6, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  94. 5, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  95. 4, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  96. /* TI-specific rate */
  97. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  98. 3, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  99. 2, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  100. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  101. 1, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  102. 0, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  103. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  104. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  105. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_1 */
  106. };
  107. static const u8 *wl18xx_band_rate_to_idx[] = {
  108. [IEEE80211_BAND_2GHZ] = wl18xx_rate_to_idx_2ghz,
  109. [IEEE80211_BAND_5GHZ] = wl18xx_rate_to_idx_5ghz
  110. };
  111. enum wl18xx_hw_rates {
  112. WL18XX_CONF_HW_RXTX_RATE_MCS15 = 0,
  113. WL18XX_CONF_HW_RXTX_RATE_MCS14,
  114. WL18XX_CONF_HW_RXTX_RATE_MCS13,
  115. WL18XX_CONF_HW_RXTX_RATE_MCS12,
  116. WL18XX_CONF_HW_RXTX_RATE_MCS11,
  117. WL18XX_CONF_HW_RXTX_RATE_MCS10,
  118. WL18XX_CONF_HW_RXTX_RATE_MCS9,
  119. WL18XX_CONF_HW_RXTX_RATE_MCS8,
  120. WL18XX_CONF_HW_RXTX_RATE_MCS7,
  121. WL18XX_CONF_HW_RXTX_RATE_MCS6,
  122. WL18XX_CONF_HW_RXTX_RATE_MCS5,
  123. WL18XX_CONF_HW_RXTX_RATE_MCS4,
  124. WL18XX_CONF_HW_RXTX_RATE_MCS3,
  125. WL18XX_CONF_HW_RXTX_RATE_MCS2,
  126. WL18XX_CONF_HW_RXTX_RATE_MCS1,
  127. WL18XX_CONF_HW_RXTX_RATE_MCS0,
  128. WL18XX_CONF_HW_RXTX_RATE_54,
  129. WL18XX_CONF_HW_RXTX_RATE_48,
  130. WL18XX_CONF_HW_RXTX_RATE_36,
  131. WL18XX_CONF_HW_RXTX_RATE_24,
  132. WL18XX_CONF_HW_RXTX_RATE_22,
  133. WL18XX_CONF_HW_RXTX_RATE_18,
  134. WL18XX_CONF_HW_RXTX_RATE_12,
  135. WL18XX_CONF_HW_RXTX_RATE_11,
  136. WL18XX_CONF_HW_RXTX_RATE_9,
  137. WL18XX_CONF_HW_RXTX_RATE_6,
  138. WL18XX_CONF_HW_RXTX_RATE_5_5,
  139. WL18XX_CONF_HW_RXTX_RATE_2,
  140. WL18XX_CONF_HW_RXTX_RATE_1,
  141. WL18XX_CONF_HW_RXTX_RATE_MAX,
  142. };
  143. static struct wlcore_conf wl18xx_conf = {
  144. .sg = {
  145. .params = {
  146. [CONF_SG_ACL_BT_MASTER_MIN_BR] = 10,
  147. [CONF_SG_ACL_BT_MASTER_MAX_BR] = 180,
  148. [CONF_SG_ACL_BT_SLAVE_MIN_BR] = 10,
  149. [CONF_SG_ACL_BT_SLAVE_MAX_BR] = 180,
  150. [CONF_SG_ACL_BT_MASTER_MIN_EDR] = 10,
  151. [CONF_SG_ACL_BT_MASTER_MAX_EDR] = 80,
  152. [CONF_SG_ACL_BT_SLAVE_MIN_EDR] = 10,
  153. [CONF_SG_ACL_BT_SLAVE_MAX_EDR] = 80,
  154. [CONF_SG_ACL_WLAN_PS_MASTER_BR] = 8,
  155. [CONF_SG_ACL_WLAN_PS_SLAVE_BR] = 8,
  156. [CONF_SG_ACL_WLAN_PS_MASTER_EDR] = 20,
  157. [CONF_SG_ACL_WLAN_PS_SLAVE_EDR] = 20,
  158. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_BR] = 20,
  159. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_BR] = 35,
  160. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_BR] = 16,
  161. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_BR] = 35,
  162. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_EDR] = 32,
  163. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_EDR] = 50,
  164. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_EDR] = 28,
  165. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_EDR] = 50,
  166. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_BR] = 10,
  167. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_EDR] = 20,
  168. [CONF_SG_ACL_PASSIVE_SCAN_BT_BR] = 75,
  169. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_BR] = 15,
  170. [CONF_SG_ACL_PASSIVE_SCAN_BT_EDR] = 27,
  171. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_EDR] = 17,
  172. /* active scan params */
  173. [CONF_SG_AUTO_SCAN_PROBE_REQ] = 170,
  174. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_HV3] = 50,
  175. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_A2DP] = 100,
  176. /* passive scan params */
  177. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_BR] = 800,
  178. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_EDR] = 200,
  179. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_HV3] = 200,
  180. /* passive scan in dual antenna params */
  181. [CONF_SG_CONSECUTIVE_HV3_IN_PASSIVE_SCAN] = 0,
  182. [CONF_SG_BCN_HV3_COLLISION_THRESH_IN_PASSIVE_SCAN] = 0,
  183. [CONF_SG_TX_RX_PROTECTION_BWIDTH_IN_PASSIVE_SCAN] = 0,
  184. /* general params */
  185. [CONF_SG_STA_FORCE_PS_IN_BT_SCO] = 1,
  186. [CONF_SG_ANTENNA_CONFIGURATION] = 0,
  187. [CONF_SG_BEACON_MISS_PERCENT] = 60,
  188. [CONF_SG_DHCP_TIME] = 5000,
  189. [CONF_SG_RXT] = 1200,
  190. [CONF_SG_TXT] = 1000,
  191. [CONF_SG_ADAPTIVE_RXT_TXT] = 1,
  192. [CONF_SG_GENERAL_USAGE_BIT_MAP] = 3,
  193. [CONF_SG_HV3_MAX_SERVED] = 6,
  194. [CONF_SG_PS_POLL_TIMEOUT] = 10,
  195. [CONF_SG_UPSD_TIMEOUT] = 10,
  196. [CONF_SG_CONSECUTIVE_CTS_THRESHOLD] = 2,
  197. [CONF_SG_STA_RX_WINDOW_AFTER_DTIM] = 5,
  198. [CONF_SG_STA_CONNECTION_PROTECTION_TIME] = 30,
  199. /* AP params */
  200. [CONF_AP_BEACON_MISS_TX] = 3,
  201. [CONF_AP_RX_WINDOW_AFTER_BEACON] = 10,
  202. [CONF_AP_BEACON_WINDOW_INTERVAL] = 2,
  203. [CONF_AP_CONNECTION_PROTECTION_TIME] = 0,
  204. [CONF_AP_BT_ACL_VAL_BT_SERVE_TIME] = 25,
  205. [CONF_AP_BT_ACL_VAL_WL_SERVE_TIME] = 25,
  206. /* CTS Diluting params */
  207. [CONF_SG_CTS_DILUTED_BAD_RX_PACKETS_TH] = 0,
  208. [CONF_SG_CTS_CHOP_IN_DUAL_ANT_SCO_MASTER] = 0,
  209. },
  210. .state = CONF_SG_PROTECTIVE,
  211. },
  212. .rx = {
  213. .rx_msdu_life_time = 512000,
  214. .packet_detection_threshold = 0,
  215. .ps_poll_timeout = 15,
  216. .upsd_timeout = 15,
  217. .rts_threshold = IEEE80211_MAX_RTS_THRESHOLD,
  218. .rx_cca_threshold = 0,
  219. .irq_blk_threshold = 0xFFFF,
  220. .irq_pkt_threshold = 0,
  221. .irq_timeout = 600,
  222. .queue_type = CONF_RX_QUEUE_TYPE_LOW_PRIORITY,
  223. },
  224. .tx = {
  225. .tx_energy_detection = 0,
  226. .sta_rc_conf = {
  227. .enabled_rates = 0,
  228. .short_retry_limit = 10,
  229. .long_retry_limit = 10,
  230. .aflags = 0,
  231. },
  232. .ac_conf_count = 4,
  233. .ac_conf = {
  234. [CONF_TX_AC_BE] = {
  235. .ac = CONF_TX_AC_BE,
  236. .cw_min = 15,
  237. .cw_max = 63,
  238. .aifsn = 3,
  239. .tx_op_limit = 0,
  240. },
  241. [CONF_TX_AC_BK] = {
  242. .ac = CONF_TX_AC_BK,
  243. .cw_min = 15,
  244. .cw_max = 63,
  245. .aifsn = 7,
  246. .tx_op_limit = 0,
  247. },
  248. [CONF_TX_AC_VI] = {
  249. .ac = CONF_TX_AC_VI,
  250. .cw_min = 15,
  251. .cw_max = 63,
  252. .aifsn = CONF_TX_AIFS_PIFS,
  253. .tx_op_limit = 3008,
  254. },
  255. [CONF_TX_AC_VO] = {
  256. .ac = CONF_TX_AC_VO,
  257. .cw_min = 15,
  258. .cw_max = 63,
  259. .aifsn = CONF_TX_AIFS_PIFS,
  260. .tx_op_limit = 1504,
  261. },
  262. },
  263. .max_tx_retries = 100,
  264. .ap_aging_period = 300,
  265. .tid_conf_count = 4,
  266. .tid_conf = {
  267. [CONF_TX_AC_BE] = {
  268. .queue_id = CONF_TX_AC_BE,
  269. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  270. .tsid = CONF_TX_AC_BE,
  271. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  272. .ack_policy = CONF_ACK_POLICY_LEGACY,
  273. .apsd_conf = {0, 0},
  274. },
  275. [CONF_TX_AC_BK] = {
  276. .queue_id = CONF_TX_AC_BK,
  277. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  278. .tsid = CONF_TX_AC_BK,
  279. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  280. .ack_policy = CONF_ACK_POLICY_LEGACY,
  281. .apsd_conf = {0, 0},
  282. },
  283. [CONF_TX_AC_VI] = {
  284. .queue_id = CONF_TX_AC_VI,
  285. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  286. .tsid = CONF_TX_AC_VI,
  287. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  288. .ack_policy = CONF_ACK_POLICY_LEGACY,
  289. .apsd_conf = {0, 0},
  290. },
  291. [CONF_TX_AC_VO] = {
  292. .queue_id = CONF_TX_AC_VO,
  293. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  294. .tsid = CONF_TX_AC_VO,
  295. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  296. .ack_policy = CONF_ACK_POLICY_LEGACY,
  297. .apsd_conf = {0, 0},
  298. },
  299. },
  300. .frag_threshold = IEEE80211_MAX_FRAG_THRESHOLD,
  301. .tx_compl_timeout = 350,
  302. .tx_compl_threshold = 10,
  303. .basic_rate = CONF_HW_BIT_RATE_1MBPS,
  304. .basic_rate_5 = CONF_HW_BIT_RATE_6MBPS,
  305. .tmpl_short_retry_limit = 10,
  306. .tmpl_long_retry_limit = 10,
  307. .tx_watchdog_timeout = 5000,
  308. },
  309. .conn = {
  310. .wake_up_event = CONF_WAKE_UP_EVENT_DTIM,
  311. .listen_interval = 1,
  312. .suspend_wake_up_event = CONF_WAKE_UP_EVENT_N_DTIM,
  313. .suspend_listen_interval = 3,
  314. .bcn_filt_mode = CONF_BCN_FILT_MODE_ENABLED,
  315. .bcn_filt_ie_count = 2,
  316. .bcn_filt_ie = {
  317. [0] = {
  318. .ie = WLAN_EID_CHANNEL_SWITCH,
  319. .rule = CONF_BCN_RULE_PASS_ON_APPEARANCE,
  320. },
  321. [1] = {
  322. .ie = WLAN_EID_HT_OPERATION,
  323. .rule = CONF_BCN_RULE_PASS_ON_CHANGE,
  324. },
  325. },
  326. .synch_fail_thold = 10,
  327. .bss_lose_timeout = 100,
  328. .beacon_rx_timeout = 10000,
  329. .broadcast_timeout = 20000,
  330. .rx_broadcast_in_ps = 1,
  331. .ps_poll_threshold = 10,
  332. .bet_enable = CONF_BET_MODE_ENABLE,
  333. .bet_max_consecutive = 50,
  334. .psm_entry_retries = 8,
  335. .psm_exit_retries = 16,
  336. .psm_entry_nullfunc_retries = 3,
  337. .dynamic_ps_timeout = 40,
  338. .forced_ps = false,
  339. .keep_alive_interval = 55000,
  340. .max_listen_interval = 20,
  341. },
  342. .itrim = {
  343. .enable = false,
  344. .timeout = 50000,
  345. },
  346. .pm_config = {
  347. .host_clk_settling_time = 5000,
  348. .host_fast_wakeup_support = false
  349. },
  350. .roam_trigger = {
  351. .trigger_pacing = 1,
  352. .avg_weight_rssi_beacon = 20,
  353. .avg_weight_rssi_data = 10,
  354. .avg_weight_snr_beacon = 20,
  355. .avg_weight_snr_data = 10,
  356. },
  357. .scan = {
  358. .min_dwell_time_active = 7500,
  359. .max_dwell_time_active = 30000,
  360. .min_dwell_time_passive = 100000,
  361. .max_dwell_time_passive = 100000,
  362. .num_probe_reqs = 2,
  363. .split_scan_timeout = 50000,
  364. },
  365. .sched_scan = {
  366. /*
  367. * Values are in TU/1000 but since sched scan FW command
  368. * params are in TUs rounding up may occur.
  369. */
  370. .base_dwell_time = 7500,
  371. .max_dwell_time_delta = 22500,
  372. /* based on 250bits per probe @1Mbps */
  373. .dwell_time_delta_per_probe = 2000,
  374. /* based on 250bits per probe @6Mbps (plus a bit more) */
  375. .dwell_time_delta_per_probe_5 = 350,
  376. .dwell_time_passive = 100000,
  377. .dwell_time_dfs = 150000,
  378. .num_probe_reqs = 2,
  379. .rssi_threshold = -90,
  380. .snr_threshold = 0,
  381. },
  382. .ht = {
  383. .rx_ba_win_size = 10,
  384. .tx_ba_win_size = 10,
  385. .inactivity_timeout = 10000,
  386. .tx_ba_tid_bitmap = CONF_TX_BA_ENABLED_TID_BITMAP,
  387. },
  388. .mem = {
  389. .num_stations = 1,
  390. .ssid_profiles = 1,
  391. .rx_block_num = 40,
  392. .tx_min_block_num = 40,
  393. .dynamic_memory = 1,
  394. .min_req_tx_blocks = 45,
  395. .min_req_rx_blocks = 22,
  396. .tx_min = 27,
  397. },
  398. .fm_coex = {
  399. .enable = true,
  400. .swallow_period = 5,
  401. .n_divider_fref_set_1 = 0xff, /* default */
  402. .n_divider_fref_set_2 = 12,
  403. .m_divider_fref_set_1 = 148,
  404. .m_divider_fref_set_2 = 0xffff, /* default */
  405. .coex_pll_stabilization_time = 0xffffffff, /* default */
  406. .ldo_stabilization_time = 0xffff, /* default */
  407. .fm_disturbed_band_margin = 0xff, /* default */
  408. .swallow_clk_diff = 0xff, /* default */
  409. },
  410. .rx_streaming = {
  411. .duration = 150,
  412. .queues = 0x1,
  413. .interval = 20,
  414. .always = 0,
  415. },
  416. .fwlog = {
  417. .mode = WL12XX_FWLOG_ON_DEMAND,
  418. .mem_blocks = 2,
  419. .severity = 0,
  420. .timestamp = WL12XX_FWLOG_TIMESTAMP_DISABLED,
  421. .output = WL12XX_FWLOG_OUTPUT_HOST,
  422. .threshold = 0,
  423. },
  424. .rate = {
  425. .rate_retry_score = 32000,
  426. .per_add = 8192,
  427. .per_th1 = 2048,
  428. .per_th2 = 4096,
  429. .max_per = 8100,
  430. .inverse_curiosity_factor = 5,
  431. .tx_fail_low_th = 4,
  432. .tx_fail_high_th = 10,
  433. .per_alpha_shift = 4,
  434. .per_add_shift = 13,
  435. .per_beta1_shift = 10,
  436. .per_beta2_shift = 8,
  437. .rate_check_up = 2,
  438. .rate_check_down = 12,
  439. .rate_retry_policy = {
  440. 0x00, 0x00, 0x00, 0x00, 0x00,
  441. 0x00, 0x00, 0x00, 0x00, 0x00,
  442. 0x00, 0x00, 0x00,
  443. },
  444. },
  445. .hangover = {
  446. .recover_time = 0,
  447. .hangover_period = 20,
  448. .dynamic_mode = 1,
  449. .early_termination_mode = 1,
  450. .max_period = 20,
  451. .min_period = 1,
  452. .increase_delta = 1,
  453. .decrease_delta = 2,
  454. .quiet_time = 4,
  455. .increase_time = 1,
  456. .window_size = 16,
  457. },
  458. };
  459. static struct wl18xx_priv_conf wl18xx_default_priv_conf = {
  460. .phy = {
  461. .phy_standalone = 0x00,
  462. .primary_clock_setting_time = 0x05,
  463. .clock_valid_on_wake_up = 0x00,
  464. .secondary_clock_setting_time = 0x05,
  465. .rdl = 0x01,
  466. .auto_detect = 0x00,
  467. .dedicated_fem = FEM_NONE,
  468. .low_band_component = COMPONENT_2_WAY_SWITCH,
  469. .low_band_component_type = 0x05,
  470. .high_band_component = COMPONENT_2_WAY_SWITCH,
  471. .high_band_component_type = 0x09,
  472. .number_of_assembled_ant2_4 = 0x01,
  473. .number_of_assembled_ant5 = 0x01,
  474. .external_pa_dc2dc = 0x00,
  475. .tcxo_ldo_voltage = 0x00,
  476. .xtal_itrim_val = 0x04,
  477. .srf_state = 0x00,
  478. .io_configuration = 0x01,
  479. .sdio_configuration = 0x00,
  480. .settings = 0x00,
  481. .enable_clpc = 0x00,
  482. .enable_tx_low_pwr_on_siso_rdl = 0x00,
  483. .rx_profile = 0x00,
  484. },
  485. };
  486. static const struct wlcore_partition_set wl18xx_ptable[PART_TABLE_LEN] = {
  487. [PART_TOP_PRCM_ELP_SOC] = {
  488. .mem = { .start = 0x00A02000, .size = 0x00010000 },
  489. .reg = { .start = 0x00807000, .size = 0x00005000 },
  490. .mem2 = { .start = 0x00800000, .size = 0x0000B000 },
  491. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  492. },
  493. [PART_DOWN] = {
  494. .mem = { .start = 0x00000000, .size = 0x00014000 },
  495. .reg = { .start = 0x00810000, .size = 0x0000BFFF },
  496. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  497. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  498. },
  499. [PART_BOOT] = {
  500. .mem = { .start = 0x00700000, .size = 0x0000030c },
  501. .reg = { .start = 0x00802000, .size = 0x00014578 },
  502. .mem2 = { .start = 0x00B00404, .size = 0x00001000 },
  503. .mem3 = { .start = 0x00C00000, .size = 0x00000400 },
  504. },
  505. [PART_WORK] = {
  506. .mem = { .start = 0x00800000, .size = 0x000050FC },
  507. .reg = { .start = 0x00B00404, .size = 0x00001000 },
  508. .mem2 = { .start = 0x00C00000, .size = 0x00000400 },
  509. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  510. },
  511. [PART_PHY_INIT] = {
  512. /* TODO: use the phy_conf struct size here */
  513. .mem = { .start = 0x80926000, .size = 252 },
  514. .reg = { .start = 0x00000000, .size = 0x00000000 },
  515. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  516. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  517. },
  518. };
  519. static const int wl18xx_rtable[REG_TABLE_LEN] = {
  520. [REG_ECPU_CONTROL] = WL18XX_REG_ECPU_CONTROL,
  521. [REG_INTERRUPT_NO_CLEAR] = WL18XX_REG_INTERRUPT_NO_CLEAR,
  522. [REG_INTERRUPT_ACK] = WL18XX_REG_INTERRUPT_ACK,
  523. [REG_COMMAND_MAILBOX_PTR] = WL18XX_REG_COMMAND_MAILBOX_PTR,
  524. [REG_EVENT_MAILBOX_PTR] = WL18XX_REG_EVENT_MAILBOX_PTR,
  525. [REG_INTERRUPT_TRIG] = WL18XX_REG_INTERRUPT_TRIG_H,
  526. [REG_INTERRUPT_MASK] = WL18XX_REG_INTERRUPT_MASK,
  527. [REG_PC_ON_RECOVERY] = WL18XX_SCR_PAD4,
  528. [REG_CHIP_ID_B] = WL18XX_REG_CHIP_ID_B,
  529. [REG_CMD_MBOX_ADDRESS] = WL18XX_CMD_MBOX_ADDRESS,
  530. /* data access memory addresses, used with partition translation */
  531. [REG_SLV_MEM_DATA] = WL18XX_SLV_MEM_DATA,
  532. [REG_SLV_REG_DATA] = WL18XX_SLV_REG_DATA,
  533. /* raw data access memory addresses */
  534. [REG_RAW_FW_STATUS_ADDR] = WL18XX_FW_STATUS_ADDR,
  535. };
  536. static const struct wl18xx_clk_cfg wl18xx_clk_table[NUM_CLOCK_CONFIGS] = {
  537. [CLOCK_CONFIG_16_2_M] = { 7, 104, 801, 4, true },
  538. [CLOCK_CONFIG_16_368_M] = { 9, 132, 3751, 4, true },
  539. [CLOCK_CONFIG_16_8_M] = { 7, 100, 0, 0, false },
  540. [CLOCK_CONFIG_19_2_M] = { 8, 100, 0, 0, false },
  541. [CLOCK_CONFIG_26_M] = { 13, 120, 0, 0, false },
  542. [CLOCK_CONFIG_32_736_M] = { 9, 132, 3751, 4, true },
  543. [CLOCK_CONFIG_33_6_M] = { 7, 100, 0, 0, false },
  544. [CLOCK_CONFIG_38_468_M] = { 8, 100, 0, 0, false },
  545. [CLOCK_CONFIG_52_M] = { 13, 120, 0, 0, false },
  546. };
  547. /* TODO: maybe move to a new header file? */
  548. #define WL18XX_FW_NAME "ti-connectivity/wl18xx-fw.bin"
  549. static int wl18xx_identify_chip(struct wl1271 *wl)
  550. {
  551. int ret = 0;
  552. switch (wl->chip.id) {
  553. case CHIP_ID_185x_PG10:
  554. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (185x PG10)",
  555. wl->chip.id);
  556. wl->sr_fw_name = WL18XX_FW_NAME;
  557. wl->quirks |= WLCORE_QUIRK_NO_ELP |
  558. WLCORE_QUIRK_FWLOG_NOT_IMPLEMENTED |
  559. WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN;
  560. /* TODO: need to blocksize alignment for RX/TX separately? */
  561. break;
  562. default:
  563. wl1271_warning("unsupported chip id: 0x%x", wl->chip.id);
  564. ret = -ENODEV;
  565. goto out;
  566. }
  567. out:
  568. return ret;
  569. }
  570. static void wl18xx_set_clk(struct wl1271 *wl)
  571. {
  572. u32 clk_freq;
  573. wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  574. /* TODO: PG2: apparently we need to read the clk type */
  575. clk_freq = wl18xx_top_reg_read(wl, PRIMARY_CLK_DETECT);
  576. wl1271_debug(DEBUG_BOOT, "clock freq %d (%d, %d, %d, %d, %s)", clk_freq,
  577. wl18xx_clk_table[clk_freq].n, wl18xx_clk_table[clk_freq].m,
  578. wl18xx_clk_table[clk_freq].p, wl18xx_clk_table[clk_freq].q,
  579. wl18xx_clk_table[clk_freq].swallow ? "swallow" : "spit");
  580. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_N, wl18xx_clk_table[clk_freq].n);
  581. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_M, wl18xx_clk_table[clk_freq].m);
  582. if (wl18xx_clk_table[clk_freq].swallow) {
  583. /* first the 16 lower bits */
  584. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_Q_FACTOR_CFG_1,
  585. wl18xx_clk_table[clk_freq].q &
  586. PLLSH_WCS_PLL_Q_FACTOR_CFG_1_MASK);
  587. /* then the 16 higher bits, masked out */
  588. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_Q_FACTOR_CFG_2,
  589. (wl18xx_clk_table[clk_freq].q >> 16) &
  590. PLLSH_WCS_PLL_Q_FACTOR_CFG_2_MASK);
  591. /* first the 16 lower bits */
  592. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_P_FACTOR_CFG_1,
  593. wl18xx_clk_table[clk_freq].p &
  594. PLLSH_WCS_PLL_P_FACTOR_CFG_1_MASK);
  595. /* then the 16 higher bits, masked out */
  596. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_P_FACTOR_CFG_2,
  597. (wl18xx_clk_table[clk_freq].p >> 16) &
  598. PLLSH_WCS_PLL_P_FACTOR_CFG_2_MASK);
  599. } else {
  600. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_SWALLOW_EN,
  601. PLLSH_WCS_PLL_SWALLOW_EN_VAL2);
  602. }
  603. }
  604. static void wl18xx_boot_soft_reset(struct wl1271 *wl)
  605. {
  606. /* disable Rx/Tx */
  607. wl1271_write32(wl, WL18XX_ENABLE, 0x0);
  608. /* disable auto calibration on start*/
  609. wl1271_write32(wl, WL18XX_SPARE_A2, 0xffff);
  610. }
  611. static int wl18xx_pre_boot(struct wl1271 *wl)
  612. {
  613. wl18xx_set_clk(wl);
  614. /* Continue the ELP wake up sequence */
  615. wl1271_write32(wl, WL18XX_WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  616. udelay(500);
  617. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  618. /* Disable interrupts */
  619. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  620. wl18xx_boot_soft_reset(wl);
  621. return 0;
  622. }
  623. static void wl18xx_pre_upload(struct wl1271 *wl)
  624. {
  625. u32 tmp;
  626. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  627. /* TODO: check if this is all needed */
  628. wl1271_write32(wl, WL18XX_EEPROMLESS_IND, WL18XX_EEPROMLESS_IND);
  629. tmp = wlcore_read_reg(wl, REG_CHIP_ID_B);
  630. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  631. tmp = wl1271_read32(wl, WL18XX_SCR_PAD2);
  632. }
  633. static void wl18xx_set_mac_and_phy(struct wl1271 *wl)
  634. {
  635. struct wl18xx_priv *priv = wl->priv;
  636. struct wl18xx_conf_phy *phy = &priv->conf.phy;
  637. struct wl18xx_mac_and_phy_params params;
  638. memset(&params, 0, sizeof(params));
  639. params.phy_standalone = phy->phy_standalone;
  640. params.rdl = phy->rdl;
  641. params.enable_clpc = phy->enable_clpc;
  642. params.enable_tx_low_pwr_on_siso_rdl =
  643. phy->enable_tx_low_pwr_on_siso_rdl;
  644. params.auto_detect = phy->auto_detect;
  645. params.dedicated_fem = phy->dedicated_fem;
  646. params.low_band_component = phy->low_band_component;
  647. params.low_band_component_type =
  648. phy->low_band_component_type;
  649. params.high_band_component = phy->high_band_component;
  650. params.high_band_component_type =
  651. phy->high_band_component_type;
  652. params.number_of_assembled_ant2_4 =
  653. phy->number_of_assembled_ant2_4;
  654. params.number_of_assembled_ant5 =
  655. phy->number_of_assembled_ant5;
  656. params.external_pa_dc2dc = phy->external_pa_dc2dc;
  657. params.tcxo_ldo_voltage = phy->tcxo_ldo_voltage;
  658. params.xtal_itrim_val = phy->xtal_itrim_val;
  659. params.srf_state = phy->srf_state;
  660. params.io_configuration = phy->io_configuration;
  661. params.sdio_configuration = phy->sdio_configuration;
  662. params.settings = phy->settings;
  663. params.rx_profile = phy->rx_profile;
  664. params.primary_clock_setting_time =
  665. phy->primary_clock_setting_time;
  666. params.clock_valid_on_wake_up =
  667. phy->clock_valid_on_wake_up;
  668. params.secondary_clock_setting_time =
  669. phy->secondary_clock_setting_time;
  670. params.board_type = priv->board_type;
  671. wlcore_set_partition(wl, &wl->ptable[PART_PHY_INIT]);
  672. wl1271_write(wl, WL18XX_PHY_INIT_MEM_ADDR, (u8 *)&params,
  673. sizeof(params), false);
  674. }
  675. static void wl18xx_enable_interrupts(struct wl1271 *wl)
  676. {
  677. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_ALL_EVENTS_VECTOR);
  678. wlcore_enable_interrupts(wl);
  679. wlcore_write_reg(wl, REG_INTERRUPT_MASK,
  680. WL1271_ACX_INTR_ALL & ~(WL1271_INTR_MASK));
  681. }
  682. static int wl18xx_boot(struct wl1271 *wl)
  683. {
  684. int ret;
  685. ret = wl18xx_pre_boot(wl);
  686. if (ret < 0)
  687. goto out;
  688. wl18xx_pre_upload(wl);
  689. ret = wlcore_boot_upload_firmware(wl);
  690. if (ret < 0)
  691. goto out;
  692. wl18xx_set_mac_and_phy(wl);
  693. ret = wlcore_boot_run_firmware(wl);
  694. if (ret < 0)
  695. goto out;
  696. wl18xx_enable_interrupts(wl);
  697. out:
  698. return ret;
  699. }
  700. static void wl18xx_trigger_cmd(struct wl1271 *wl, int cmd_box_addr,
  701. void *buf, size_t len)
  702. {
  703. struct wl18xx_priv *priv = wl->priv;
  704. memcpy(priv->cmd_buf, buf, len);
  705. memset(priv->cmd_buf + len, 0, WL18XX_CMD_MAX_SIZE - len);
  706. wl1271_write(wl, cmd_box_addr, priv->cmd_buf, WL18XX_CMD_MAX_SIZE,
  707. false);
  708. }
  709. static void wl18xx_ack_event(struct wl1271 *wl)
  710. {
  711. wlcore_write_reg(wl, REG_INTERRUPT_TRIG, WL18XX_INTR_TRIG_EVENT_ACK);
  712. }
  713. static u32 wl18xx_calc_tx_blocks(struct wl1271 *wl, u32 len, u32 spare_blks)
  714. {
  715. u32 blk_size = WL18XX_TX_HW_BLOCK_SIZE;
  716. return (len + blk_size - 1) / blk_size + spare_blks;
  717. }
  718. static void
  719. wl18xx_set_tx_desc_blocks(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  720. u32 blks, u32 spare_blks)
  721. {
  722. desc->wl18xx_mem.total_mem_blocks = blks;
  723. desc->wl18xx_mem.reserved = 0;
  724. }
  725. static void
  726. wl18xx_set_tx_desc_data_len(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  727. struct sk_buff *skb)
  728. {
  729. desc->length = cpu_to_le16(skb->len);
  730. wl1271_debug(DEBUG_TX, "tx_fill_hdr: hlid: %d "
  731. "len: %d life: %d mem: %d", desc->hlid,
  732. le16_to_cpu(desc->length),
  733. le16_to_cpu(desc->life_time),
  734. desc->wl18xx_mem.total_mem_blocks);
  735. }
  736. static enum wl_rx_buf_align
  737. wl18xx_get_rx_buf_align(struct wl1271 *wl, u32 rx_desc)
  738. {
  739. if (rx_desc & RX_BUF_PADDED_PAYLOAD)
  740. return WLCORE_RX_BUF_PADDED;
  741. return WLCORE_RX_BUF_ALIGNED;
  742. }
  743. static u32 wl18xx_get_rx_packet_len(struct wl1271 *wl, void *rx_data,
  744. u32 data_len)
  745. {
  746. struct wl1271_rx_descriptor *desc = rx_data;
  747. /* invalid packet */
  748. if (data_len < sizeof(*desc))
  749. return 0;
  750. return data_len - sizeof(*desc);
  751. }
  752. static void wl18xx_tx_immediate_completion(struct wl1271 *wl)
  753. {
  754. wl18xx_tx_immediate_complete(wl);
  755. }
  756. static int wl18xx_hw_init(struct wl1271 *wl)
  757. {
  758. int ret;
  759. struct wl18xx_priv *priv = wl->priv;
  760. u32 host_cfg_bitmap = HOST_IF_CFG_RX_FIFO_ENABLE |
  761. HOST_IF_CFG_ADD_RX_ALIGNMENT;
  762. u32 sdio_align_size = 0;
  763. /* (re)init private structures. Relevant on recovery as well. */
  764. priv->last_fw_rls_idx = 0;
  765. /* Enable Tx SDIO padding */
  766. if (wl->quirks & WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN) {
  767. host_cfg_bitmap |= HOST_IF_CFG_TX_PAD_TO_SDIO_BLK;
  768. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  769. }
  770. /* Enable Rx SDIO padding */
  771. if (wl->quirks & WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN) {
  772. host_cfg_bitmap |= HOST_IF_CFG_RX_PAD_TO_SDIO_BLK;
  773. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  774. }
  775. ret = wl18xx_acx_host_if_cfg_bitmap(wl, host_cfg_bitmap,
  776. sdio_align_size,
  777. WL18XX_TX_HW_BLOCK_SPARE,
  778. WL18XX_HOST_IF_LEN_SIZE_FIELD);
  779. if (ret < 0)
  780. return ret;
  781. ret = wl18xx_acx_set_checksum_state(wl);
  782. if (ret != 0)
  783. return ret;
  784. return ret;
  785. }
  786. static void wl18xx_set_tx_desc_csum(struct wl1271 *wl,
  787. struct wl1271_tx_hw_descr *desc,
  788. struct sk_buff *skb)
  789. {
  790. u32 ip_hdr_offset;
  791. struct iphdr *ip_hdr;
  792. if (skb->ip_summed != CHECKSUM_PARTIAL) {
  793. desc->wl18xx_checksum_data = 0;
  794. return;
  795. }
  796. ip_hdr_offset = skb_network_header(skb) - skb_mac_header(skb);
  797. if (WARN_ON(ip_hdr_offset >= (1<<7))) {
  798. desc->wl18xx_checksum_data = 0;
  799. return;
  800. }
  801. desc->wl18xx_checksum_data = ip_hdr_offset << 1;
  802. /* FW is interested only in the LSB of the protocol TCP=0 UDP=1 */
  803. ip_hdr = (void *)skb_network_header(skb);
  804. desc->wl18xx_checksum_data |= (ip_hdr->protocol & 0x01);
  805. }
  806. static void wl18xx_set_rx_csum(struct wl1271 *wl,
  807. struct wl1271_rx_descriptor *desc,
  808. struct sk_buff *skb)
  809. {
  810. if (desc->status & WL18XX_RX_CHECKSUM_MASK)
  811. skb->ip_summed = CHECKSUM_UNNECESSARY;
  812. }
  813. static u32 wl18xx_sta_get_ap_rate_mask(struct wl1271 *wl,
  814. struct wl12xx_vif *wlvif)
  815. {
  816. u32 hw_rate_set = wlvif->rate_set;
  817. if (wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  818. wlvif->channel_type == NL80211_CHAN_HT40PLUS) {
  819. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  820. hw_rate_set |= CONF_TX_RATE_USE_WIDE_CHAN;
  821. /* we don't support MIMO in wide-channel mode */
  822. hw_rate_set &= ~CONF_TX_MIMO_RATES;
  823. }
  824. return hw_rate_set;
  825. }
  826. static u32 wl18xx_ap_get_mimo_wide_rate_mask(struct wl1271 *wl,
  827. struct wl12xx_vif *wlvif)
  828. {
  829. if (wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  830. wlvif->channel_type == NL80211_CHAN_HT40PLUS) {
  831. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  832. return CONF_TX_RATE_USE_WIDE_CHAN;
  833. } else {
  834. wl1271_debug(DEBUG_ACX, "using MIMO rate mask");
  835. return CONF_TX_MIMO_RATES;
  836. }
  837. }
  838. static s8 wl18xx_get_pg_ver(struct wl1271 *wl)
  839. {
  840. u32 fuse;
  841. wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  842. fuse = wl1271_read32(wl, WL18XX_REG_FUSE_DATA_1_3);
  843. fuse = (fuse & WL18XX_PG_VER_MASK) >> WL18XX_PG_VER_OFFSET;
  844. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  845. return (s8)fuse;
  846. }
  847. static void wl18xx_conf_init(struct wl1271 *wl)
  848. {
  849. struct wl18xx_priv *priv = wl->priv;
  850. /* apply driver default configuration */
  851. memcpy(&wl->conf, &wl18xx_conf, sizeof(wl18xx_conf));
  852. /* apply default private configuration */
  853. memcpy(&priv->conf, &wl18xx_default_priv_conf, sizeof(priv->conf));
  854. }
  855. static struct wlcore_ops wl18xx_ops = {
  856. .identify_chip = wl18xx_identify_chip,
  857. .boot = wl18xx_boot,
  858. .trigger_cmd = wl18xx_trigger_cmd,
  859. .ack_event = wl18xx_ack_event,
  860. .calc_tx_blocks = wl18xx_calc_tx_blocks,
  861. .set_tx_desc_blocks = wl18xx_set_tx_desc_blocks,
  862. .set_tx_desc_data_len = wl18xx_set_tx_desc_data_len,
  863. .get_rx_buf_align = wl18xx_get_rx_buf_align,
  864. .get_rx_packet_len = wl18xx_get_rx_packet_len,
  865. .tx_immediate_compl = wl18xx_tx_immediate_completion,
  866. .tx_delayed_compl = NULL,
  867. .hw_init = wl18xx_hw_init,
  868. .set_tx_desc_csum = wl18xx_set_tx_desc_csum,
  869. .get_pg_ver = wl18xx_get_pg_ver,
  870. .set_rx_csum = wl18xx_set_rx_csum,
  871. .sta_get_ap_rate_mask = wl18xx_sta_get_ap_rate_mask,
  872. .ap_get_mimo_wide_rate_mask = wl18xx_ap_get_mimo_wide_rate_mask,
  873. };
  874. /* HT cap appropriate for wide channels */
  875. static struct ieee80211_sta_ht_cap wl18xx_ht_cap = {
  876. .cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40 |
  877. IEEE80211_HT_CAP_SUP_WIDTH_20_40 | IEEE80211_HT_CAP_DSSSCCK40,
  878. .ht_supported = true,
  879. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  880. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  881. .mcs = {
  882. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  883. .rx_highest = cpu_to_le16(150),
  884. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  885. },
  886. };
  887. /* HT cap appropriate for MIMO rates in 20mhz channel */
  888. static struct ieee80211_sta_ht_cap wl18xx_mimo_ht_cap = {
  889. .cap = IEEE80211_HT_CAP_SGI_20,
  890. .ht_supported = true,
  891. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  892. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  893. .mcs = {
  894. .rx_mask = { 0xff, 0xff, 0, 0, 0, 0, 0, 0, 0, 0, },
  895. .rx_highest = cpu_to_le16(144),
  896. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  897. },
  898. };
  899. int __devinit wl18xx_probe(struct platform_device *pdev)
  900. {
  901. struct wl1271 *wl;
  902. struct ieee80211_hw *hw;
  903. struct wl18xx_priv *priv;
  904. hw = wlcore_alloc_hw(sizeof(*priv));
  905. if (IS_ERR(hw)) {
  906. wl1271_error("can't allocate hw");
  907. return PTR_ERR(hw);
  908. }
  909. wl = hw->priv;
  910. priv = wl->priv;
  911. wl->ops = &wl18xx_ops;
  912. wl->ptable = wl18xx_ptable;
  913. wl->rtable = wl18xx_rtable;
  914. wl->num_tx_desc = 32;
  915. wl->normal_tx_spare = WL18XX_TX_HW_BLOCK_SPARE;
  916. wl->gem_tx_spare = WL18XX_TX_HW_GEM_BLOCK_SPARE;
  917. wl->band_rate_to_idx = wl18xx_band_rate_to_idx;
  918. wl->hw_tx_rate_tbl_size = WL18XX_CONF_HW_RXTX_RATE_MAX;
  919. wl->hw_min_ht_rate = WL18XX_CONF_HW_RXTX_RATE_MCS0;
  920. wl->fw_status_priv_len = sizeof(struct wl18xx_fw_status_priv);
  921. memcpy(&wl->ht_cap, &wl18xx_ht_cap, sizeof(wl18xx_ht_cap));
  922. if (ht_mode_param && !strcmp(ht_mode_param, "mimo"))
  923. memcpy(&wl->ht_cap, &wl18xx_mimo_ht_cap,
  924. sizeof(wl18xx_mimo_ht_cap));
  925. if (!board_type_param) {
  926. board_type_param = kstrdup("dvp", GFP_KERNEL);
  927. priv->board_type = BOARD_TYPE_DVP_18XX;
  928. } else if (!strcmp(board_type_param, "fpga")) {
  929. priv->board_type = BOARD_TYPE_FPGA_18XX;
  930. } else if (!strcmp(board_type_param, "hdk")) {
  931. priv->board_type = BOARD_TYPE_HDK_18XX;
  932. } else if (!strcmp(board_type_param, "dvp")) {
  933. priv->board_type = BOARD_TYPE_DVP_18XX;
  934. } else if (!strcmp(board_type_param, "evb")) {
  935. priv->board_type = BOARD_TYPE_EVB_18XX;
  936. } else if (!strcmp(board_type_param, "com8")) {
  937. priv->board_type = BOARD_TYPE_COM8_18XX;
  938. } else {
  939. wl1271_error("invalid board type '%s'", board_type_param);
  940. wlcore_free_hw(wl);
  941. return -EINVAL;
  942. }
  943. wl18xx_conf_init(wl);
  944. return wlcore_probe(wl, pdev);
  945. }
  946. static const struct platform_device_id wl18xx_id_table[] __devinitconst = {
  947. { "wl18xx", 0 },
  948. { } /* Terminating Entry */
  949. };
  950. MODULE_DEVICE_TABLE(platform, wl18xx_id_table);
  951. static struct platform_driver wl18xx_driver = {
  952. .probe = wl18xx_probe,
  953. .remove = __devexit_p(wlcore_remove),
  954. .id_table = wl18xx_id_table,
  955. .driver = {
  956. .name = "wl18xx_driver",
  957. .owner = THIS_MODULE,
  958. }
  959. };
  960. static int __init wl18xx_init(void)
  961. {
  962. return platform_driver_register(&wl18xx_driver);
  963. }
  964. module_init(wl18xx_init);
  965. static void __exit wl18xx_exit(void)
  966. {
  967. platform_driver_unregister(&wl18xx_driver);
  968. }
  969. module_exit(wl18xx_exit);
  970. module_param_named(ht_mode, ht_mode_param, charp, S_IRUSR);
  971. MODULE_PARM_DESC(ht_mode, "Force HT mode: wide or mimo");
  972. module_param_named(board_type, board_type_param, charp, S_IRUSR);
  973. MODULE_PARM_DESC(board_type, "Board type: fpga, hdk, evb, com8 or "
  974. "dvp (default)");
  975. MODULE_LICENSE("GPL v2");
  976. MODULE_AUTHOR("Luciano Coelho <coelho@ti.com>");
  977. MODULE_FIRMWARE(WL18XX_FW_NAME);