8250_pci.c 100 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956
  1. /*
  2. * Probe module for 8250/16550-type PCI serial ports.
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright (C) 2001 Russell King, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/tty.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/8250_pci.h>
  22. #include <linux/bitops.h>
  23. #include <asm/byteorder.h>
  24. #include <asm/io.h>
  25. #include "8250.h"
  26. #undef SERIAL_DEBUG_PCI
  27. /*
  28. * init function returns:
  29. * > 0 - number of ports
  30. * = 0 - use board->num_ports
  31. * < 0 - error
  32. */
  33. struct pci_serial_quirk {
  34. u32 vendor;
  35. u32 device;
  36. u32 subvendor;
  37. u32 subdevice;
  38. int (*init)(struct pci_dev *dev);
  39. int (*setup)(struct serial_private *,
  40. const struct pciserial_board *,
  41. struct uart_port *, int);
  42. void (*exit)(struct pci_dev *dev);
  43. };
  44. #define PCI_NUM_BAR_RESOURCES 6
  45. struct serial_private {
  46. struct pci_dev *dev;
  47. unsigned int nr;
  48. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  49. struct pci_serial_quirk *quirk;
  50. int line[0];
  51. };
  52. static void moan_device(const char *str, struct pci_dev *dev)
  53. {
  54. printk(KERN_WARNING
  55. "%s: %s\n"
  56. "Please send the output of lspci -vv, this\n"
  57. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  58. "manufacturer and name of serial board or\n"
  59. "modem board to rmk+serial@arm.linux.org.uk.\n",
  60. pci_name(dev), str, dev->vendor, dev->device,
  61. dev->subsystem_vendor, dev->subsystem_device);
  62. }
  63. static int
  64. setup_port(struct serial_private *priv, struct uart_port *port,
  65. int bar, int offset, int regshift)
  66. {
  67. struct pci_dev *dev = priv->dev;
  68. unsigned long base, len;
  69. if (bar >= PCI_NUM_BAR_RESOURCES)
  70. return -EINVAL;
  71. base = pci_resource_start(dev, bar);
  72. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  73. len = pci_resource_len(dev, bar);
  74. if (!priv->remapped_bar[bar])
  75. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  76. if (!priv->remapped_bar[bar])
  77. return -ENOMEM;
  78. port->iotype = UPIO_MEM;
  79. port->iobase = 0;
  80. port->mapbase = base + offset;
  81. port->membase = priv->remapped_bar[bar] + offset;
  82. port->regshift = regshift;
  83. } else {
  84. port->iotype = UPIO_PORT;
  85. port->iobase = base + offset;
  86. port->mapbase = 0;
  87. port->membase = NULL;
  88. port->regshift = 0;
  89. }
  90. return 0;
  91. }
  92. /*
  93. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  94. */
  95. static int addidata_apci7800_setup(struct serial_private *priv,
  96. const struct pciserial_board *board,
  97. struct uart_port *port, int idx)
  98. {
  99. unsigned int bar = 0, offset = board->first_offset;
  100. bar = FL_GET_BASE(board->flags);
  101. if (idx < 2) {
  102. offset += idx * board->uart_offset;
  103. } else if ((idx >= 2) && (idx < 4)) {
  104. bar += 1;
  105. offset += ((idx - 2) * board->uart_offset);
  106. } else if ((idx >= 4) && (idx < 6)) {
  107. bar += 2;
  108. offset += ((idx - 4) * board->uart_offset);
  109. } else if (idx >= 6) {
  110. bar += 3;
  111. offset += ((idx - 6) * board->uart_offset);
  112. }
  113. return setup_port(priv, port, bar, offset, board->reg_shift);
  114. }
  115. /*
  116. * AFAVLAB uses a different mixture of BARs and offsets
  117. * Not that ugly ;) -- HW
  118. */
  119. static int
  120. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  121. struct uart_port *port, int idx)
  122. {
  123. unsigned int bar, offset = board->first_offset;
  124. bar = FL_GET_BASE(board->flags);
  125. if (idx < 4)
  126. bar += idx;
  127. else {
  128. bar = 4;
  129. offset += (idx - 4) * board->uart_offset;
  130. }
  131. return setup_port(priv, port, bar, offset, board->reg_shift);
  132. }
  133. /*
  134. * HP's Remote Management Console. The Diva chip came in several
  135. * different versions. N-class, L2000 and A500 have two Diva chips, each
  136. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  137. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  138. * one Diva chip, but it has been expanded to 5 UARTs.
  139. */
  140. static int pci_hp_diva_init(struct pci_dev *dev)
  141. {
  142. int rc = 0;
  143. switch (dev->subsystem_device) {
  144. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  145. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  146. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  147. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  148. rc = 3;
  149. break;
  150. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  151. rc = 2;
  152. break;
  153. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  154. rc = 4;
  155. break;
  156. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  157. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  158. rc = 1;
  159. break;
  160. }
  161. return rc;
  162. }
  163. /*
  164. * HP's Diva chip puts the 4th/5th serial port further out, and
  165. * some serial ports are supposed to be hidden on certain models.
  166. */
  167. static int
  168. pci_hp_diva_setup(struct serial_private *priv,
  169. const struct pciserial_board *board,
  170. struct uart_port *port, int idx)
  171. {
  172. unsigned int offset = board->first_offset;
  173. unsigned int bar = FL_GET_BASE(board->flags);
  174. switch (priv->dev->subsystem_device) {
  175. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  176. if (idx == 3)
  177. idx++;
  178. break;
  179. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  180. if (idx > 0)
  181. idx++;
  182. if (idx > 2)
  183. idx++;
  184. break;
  185. }
  186. if (idx > 2)
  187. offset = 0x18;
  188. offset += idx * board->uart_offset;
  189. return setup_port(priv, port, bar, offset, board->reg_shift);
  190. }
  191. /*
  192. * Added for EKF Intel i960 serial boards
  193. */
  194. static int pci_inteli960ni_init(struct pci_dev *dev)
  195. {
  196. unsigned long oldval;
  197. if (!(dev->subsystem_device & 0x1000))
  198. return -ENODEV;
  199. /* is firmware started? */
  200. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  201. if (oldval == 0x00001000L) { /* RESET value */
  202. printk(KERN_DEBUG "Local i960 firmware missing");
  203. return -ENODEV;
  204. }
  205. return 0;
  206. }
  207. /*
  208. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  209. * that the card interrupt be explicitly enabled or disabled. This
  210. * seems to be mainly needed on card using the PLX which also use I/O
  211. * mapped memory.
  212. */
  213. static int pci_plx9050_init(struct pci_dev *dev)
  214. {
  215. u8 irq_config;
  216. void __iomem *p;
  217. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  218. moan_device("no memory in bar 0", dev);
  219. return 0;
  220. }
  221. irq_config = 0x41;
  222. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  223. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  224. irq_config = 0x43;
  225. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  226. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  227. /*
  228. * As the megawolf cards have the int pins active
  229. * high, and have 2 UART chips, both ints must be
  230. * enabled on the 9050. Also, the UARTS are set in
  231. * 16450 mode by default, so we have to enable the
  232. * 16C950 'enhanced' mode so that we can use the
  233. * deep FIFOs
  234. */
  235. irq_config = 0x5b;
  236. /*
  237. * enable/disable interrupts
  238. */
  239. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  240. if (p == NULL)
  241. return -ENOMEM;
  242. writel(irq_config, p + 0x4c);
  243. /*
  244. * Read the register back to ensure that it took effect.
  245. */
  246. readl(p + 0x4c);
  247. iounmap(p);
  248. return 0;
  249. }
  250. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  251. {
  252. u8 __iomem *p;
  253. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  254. return;
  255. /*
  256. * disable interrupts
  257. */
  258. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  259. if (p != NULL) {
  260. writel(0, p + 0x4c);
  261. /*
  262. * Read the register back to ensure that it took effect.
  263. */
  264. readl(p + 0x4c);
  265. iounmap(p);
  266. }
  267. }
  268. #define NI8420_INT_ENABLE_REG 0x38
  269. #define NI8420_INT_ENABLE_BIT 0x2000
  270. static void __devexit pci_ni8420_exit(struct pci_dev *dev)
  271. {
  272. void __iomem *p;
  273. unsigned long base, len;
  274. unsigned int bar = 0;
  275. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  276. moan_device("no memory in bar", dev);
  277. return;
  278. }
  279. base = pci_resource_start(dev, bar);
  280. len = pci_resource_len(dev, bar);
  281. p = ioremap_nocache(base, len);
  282. if (p == NULL)
  283. return;
  284. /* Disable the CPU Interrupt */
  285. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  286. p + NI8420_INT_ENABLE_REG);
  287. iounmap(p);
  288. }
  289. /* MITE registers */
  290. #define MITE_IOWBSR1 0xc4
  291. #define MITE_IOWCR1 0xf4
  292. #define MITE_LCIMR1 0x08
  293. #define MITE_LCIMR2 0x10
  294. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  295. static void __devexit pci_ni8430_exit(struct pci_dev *dev)
  296. {
  297. void __iomem *p;
  298. unsigned long base, len;
  299. unsigned int bar = 0;
  300. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  301. moan_device("no memory in bar", dev);
  302. return;
  303. }
  304. base = pci_resource_start(dev, bar);
  305. len = pci_resource_len(dev, bar);
  306. p = ioremap_nocache(base, len);
  307. if (p == NULL)
  308. return;
  309. /* Disable the CPU Interrupt */
  310. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  311. iounmap(p);
  312. }
  313. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  314. static int
  315. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  316. struct uart_port *port, int idx)
  317. {
  318. unsigned int bar, offset = board->first_offset;
  319. bar = 0;
  320. if (idx < 4) {
  321. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  322. offset += idx * board->uart_offset;
  323. } else if (idx < 8) {
  324. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  325. offset += idx * board->uart_offset + 0xC00;
  326. } else /* we have only 8 ports on PMC-OCTALPRO */
  327. return 1;
  328. return setup_port(priv, port, bar, offset, board->reg_shift);
  329. }
  330. /*
  331. * This does initialization for PMC OCTALPRO cards:
  332. * maps the device memory, resets the UARTs (needed, bc
  333. * if the module is removed and inserted again, the card
  334. * is in the sleep mode) and enables global interrupt.
  335. */
  336. /* global control register offset for SBS PMC-OctalPro */
  337. #define OCT_REG_CR_OFF 0x500
  338. static int sbs_init(struct pci_dev *dev)
  339. {
  340. u8 __iomem *p;
  341. p = pci_ioremap_bar(dev, 0);
  342. if (p == NULL)
  343. return -ENOMEM;
  344. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  345. writeb(0x10, p + OCT_REG_CR_OFF);
  346. udelay(50);
  347. writeb(0x0, p + OCT_REG_CR_OFF);
  348. /* Set bit-2 (INTENABLE) of Control Register */
  349. writeb(0x4, p + OCT_REG_CR_OFF);
  350. iounmap(p);
  351. return 0;
  352. }
  353. /*
  354. * Disables the global interrupt of PMC-OctalPro
  355. */
  356. static void __devexit sbs_exit(struct pci_dev *dev)
  357. {
  358. u8 __iomem *p;
  359. p = pci_ioremap_bar(dev, 0);
  360. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  361. if (p != NULL)
  362. writeb(0, p + OCT_REG_CR_OFF);
  363. iounmap(p);
  364. }
  365. /*
  366. * SIIG serial cards have an PCI interface chip which also controls
  367. * the UART clocking frequency. Each UART can be clocked independently
  368. * (except cards equipped with 4 UARTs) and initial clocking settings
  369. * are stored in the EEPROM chip. It can cause problems because this
  370. * version of serial driver doesn't support differently clocked UART's
  371. * on single PCI card. To prevent this, initialization functions set
  372. * high frequency clocking for all UART's on given card. It is safe (I
  373. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  374. * with other OSes (like M$ DOS).
  375. *
  376. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  377. *
  378. * There is two family of SIIG serial cards with different PCI
  379. * interface chip and different configuration methods:
  380. * - 10x cards have control registers in IO and/or memory space;
  381. * - 20x cards have control registers in standard PCI configuration space.
  382. *
  383. * Note: all 10x cards have PCI device ids 0x10..
  384. * all 20x cards have PCI device ids 0x20..
  385. *
  386. * There are also Quartet Serial cards which use Oxford Semiconductor
  387. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  388. *
  389. * Note: some SIIG cards are probed by the parport_serial object.
  390. */
  391. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  392. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  393. static int pci_siig10x_init(struct pci_dev *dev)
  394. {
  395. u16 data;
  396. void __iomem *p;
  397. switch (dev->device & 0xfff8) {
  398. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  399. data = 0xffdf;
  400. break;
  401. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  402. data = 0xf7ff;
  403. break;
  404. default: /* 1S1P, 4S */
  405. data = 0xfffb;
  406. break;
  407. }
  408. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  409. if (p == NULL)
  410. return -ENOMEM;
  411. writew(readw(p + 0x28) & data, p + 0x28);
  412. readw(p + 0x28);
  413. iounmap(p);
  414. return 0;
  415. }
  416. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  417. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  418. static int pci_siig20x_init(struct pci_dev *dev)
  419. {
  420. u8 data;
  421. /* Change clock frequency for the first UART. */
  422. pci_read_config_byte(dev, 0x6f, &data);
  423. pci_write_config_byte(dev, 0x6f, data & 0xef);
  424. /* If this card has 2 UART, we have to do the same with second UART. */
  425. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  426. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  427. pci_read_config_byte(dev, 0x73, &data);
  428. pci_write_config_byte(dev, 0x73, data & 0xef);
  429. }
  430. return 0;
  431. }
  432. static int pci_siig_init(struct pci_dev *dev)
  433. {
  434. unsigned int type = dev->device & 0xff00;
  435. if (type == 0x1000)
  436. return pci_siig10x_init(dev);
  437. else if (type == 0x2000)
  438. return pci_siig20x_init(dev);
  439. moan_device("Unknown SIIG card", dev);
  440. return -ENODEV;
  441. }
  442. static int pci_siig_setup(struct serial_private *priv,
  443. const struct pciserial_board *board,
  444. struct uart_port *port, int idx)
  445. {
  446. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  447. if (idx > 3) {
  448. bar = 4;
  449. offset = (idx - 4) * 8;
  450. }
  451. return setup_port(priv, port, bar, offset, 0);
  452. }
  453. /*
  454. * Timedia has an explosion of boards, and to avoid the PCI table from
  455. * growing *huge*, we use this function to collapse some 70 entries
  456. * in the PCI table into one, for sanity's and compactness's sake.
  457. */
  458. static const unsigned short timedia_single_port[] = {
  459. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  460. };
  461. static const unsigned short timedia_dual_port[] = {
  462. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  463. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  464. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  465. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  466. 0xD079, 0
  467. };
  468. static const unsigned short timedia_quad_port[] = {
  469. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  470. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  471. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  472. 0xB157, 0
  473. };
  474. static const unsigned short timedia_eight_port[] = {
  475. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  476. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  477. };
  478. static const struct timedia_struct {
  479. int num;
  480. const unsigned short *ids;
  481. } timedia_data[] = {
  482. { 1, timedia_single_port },
  483. { 2, timedia_dual_port },
  484. { 4, timedia_quad_port },
  485. { 8, timedia_eight_port }
  486. };
  487. static int pci_timedia_init(struct pci_dev *dev)
  488. {
  489. const unsigned short *ids;
  490. int i, j;
  491. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  492. ids = timedia_data[i].ids;
  493. for (j = 0; ids[j]; j++)
  494. if (dev->subsystem_device == ids[j])
  495. return timedia_data[i].num;
  496. }
  497. return 0;
  498. }
  499. /*
  500. * Timedia/SUNIX uses a mixture of BARs and offsets
  501. * Ugh, this is ugly as all hell --- TYT
  502. */
  503. static int
  504. pci_timedia_setup(struct serial_private *priv,
  505. const struct pciserial_board *board,
  506. struct uart_port *port, int idx)
  507. {
  508. unsigned int bar = 0, offset = board->first_offset;
  509. switch (idx) {
  510. case 0:
  511. bar = 0;
  512. break;
  513. case 1:
  514. offset = board->uart_offset;
  515. bar = 0;
  516. break;
  517. case 2:
  518. bar = 1;
  519. break;
  520. case 3:
  521. offset = board->uart_offset;
  522. /* FALLTHROUGH */
  523. case 4: /* BAR 2 */
  524. case 5: /* BAR 3 */
  525. case 6: /* BAR 4 */
  526. case 7: /* BAR 5 */
  527. bar = idx - 2;
  528. }
  529. return setup_port(priv, port, bar, offset, board->reg_shift);
  530. }
  531. /*
  532. * Some Titan cards are also a little weird
  533. */
  534. static int
  535. titan_400l_800l_setup(struct serial_private *priv,
  536. const struct pciserial_board *board,
  537. struct uart_port *port, int idx)
  538. {
  539. unsigned int bar, offset = board->first_offset;
  540. switch (idx) {
  541. case 0:
  542. bar = 1;
  543. break;
  544. case 1:
  545. bar = 2;
  546. break;
  547. default:
  548. bar = 4;
  549. offset = (idx - 2) * board->uart_offset;
  550. }
  551. return setup_port(priv, port, bar, offset, board->reg_shift);
  552. }
  553. static int pci_xircom_init(struct pci_dev *dev)
  554. {
  555. msleep(100);
  556. return 0;
  557. }
  558. static int pci_ni8420_init(struct pci_dev *dev)
  559. {
  560. void __iomem *p;
  561. unsigned long base, len;
  562. unsigned int bar = 0;
  563. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  564. moan_device("no memory in bar", dev);
  565. return 0;
  566. }
  567. base = pci_resource_start(dev, bar);
  568. len = pci_resource_len(dev, bar);
  569. p = ioremap_nocache(base, len);
  570. if (p == NULL)
  571. return -ENOMEM;
  572. /* Enable CPU Interrupt */
  573. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  574. p + NI8420_INT_ENABLE_REG);
  575. iounmap(p);
  576. return 0;
  577. }
  578. #define MITE_IOWBSR1_WSIZE 0xa
  579. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  580. #define MITE_IOWBSR1_WENAB (1 << 7)
  581. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  582. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  583. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  584. static int pci_ni8430_init(struct pci_dev *dev)
  585. {
  586. void __iomem *p;
  587. unsigned long base, len;
  588. u32 device_window;
  589. unsigned int bar = 0;
  590. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  591. moan_device("no memory in bar", dev);
  592. return 0;
  593. }
  594. base = pci_resource_start(dev, bar);
  595. len = pci_resource_len(dev, bar);
  596. p = ioremap_nocache(base, len);
  597. if (p == NULL)
  598. return -ENOMEM;
  599. /* Set device window address and size in BAR0 */
  600. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  601. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  602. writel(device_window, p + MITE_IOWBSR1);
  603. /* Set window access to go to RAMSEL IO address space */
  604. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  605. p + MITE_IOWCR1);
  606. /* Enable IO Bus Interrupt 0 */
  607. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  608. /* Enable CPU Interrupt */
  609. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  610. iounmap(p);
  611. return 0;
  612. }
  613. /* UART Port Control Register */
  614. #define NI8430_PORTCON 0x0f
  615. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  616. static int
  617. pci_ni8430_setup(struct serial_private *priv,
  618. const struct pciserial_board *board,
  619. struct uart_port *port, int idx)
  620. {
  621. void __iomem *p;
  622. unsigned long base, len;
  623. unsigned int bar, offset = board->first_offset;
  624. if (idx >= board->num_ports)
  625. return 1;
  626. bar = FL_GET_BASE(board->flags);
  627. offset += idx * board->uart_offset;
  628. base = pci_resource_start(priv->dev, bar);
  629. len = pci_resource_len(priv->dev, bar);
  630. p = ioremap_nocache(base, len);
  631. /* enable the transciever */
  632. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  633. p + offset + NI8430_PORTCON);
  634. iounmap(p);
  635. return setup_port(priv, port, bar, offset, board->reg_shift);
  636. }
  637. static int pci_netmos_init(struct pci_dev *dev)
  638. {
  639. /* subdevice 0x00PS means <P> parallel, <S> serial */
  640. unsigned int num_serial = dev->subsystem_device & 0xf;
  641. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  642. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  643. return 0;
  644. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  645. dev->subsystem_device == 0x0299)
  646. return 0;
  647. if (num_serial == 0)
  648. return -ENODEV;
  649. return num_serial;
  650. }
  651. /*
  652. * These chips are available with optionally one parallel port and up to
  653. * two serial ports. Unfortunately they all have the same product id.
  654. *
  655. * Basic configuration is done over a region of 32 I/O ports. The base
  656. * ioport is called INTA or INTC, depending on docs/other drivers.
  657. *
  658. * The region of the 32 I/O ports is configured in POSIO0R...
  659. */
  660. /* registers */
  661. #define ITE_887x_MISCR 0x9c
  662. #define ITE_887x_INTCBAR 0x78
  663. #define ITE_887x_UARTBAR 0x7c
  664. #define ITE_887x_PS0BAR 0x10
  665. #define ITE_887x_POSIO0 0x60
  666. /* I/O space size */
  667. #define ITE_887x_IOSIZE 32
  668. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  669. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  670. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  671. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  672. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  673. #define ITE_887x_POSIO_SPEED (3 << 29)
  674. /* enable IO_Space bit */
  675. #define ITE_887x_POSIO_ENABLE (1 << 31)
  676. static int pci_ite887x_init(struct pci_dev *dev)
  677. {
  678. /* inta_addr are the configuration addresses of the ITE */
  679. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  680. 0x200, 0x280, 0 };
  681. int ret, i, type;
  682. struct resource *iobase = NULL;
  683. u32 miscr, uartbar, ioport;
  684. /* search for the base-ioport */
  685. i = 0;
  686. while (inta_addr[i] && iobase == NULL) {
  687. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  688. "ite887x");
  689. if (iobase != NULL) {
  690. /* write POSIO0R - speed | size | ioport */
  691. pci_write_config_dword(dev, ITE_887x_POSIO0,
  692. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  693. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  694. /* write INTCBAR - ioport */
  695. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  696. inta_addr[i]);
  697. ret = inb(inta_addr[i]);
  698. if (ret != 0xff) {
  699. /* ioport connected */
  700. break;
  701. }
  702. release_region(iobase->start, ITE_887x_IOSIZE);
  703. iobase = NULL;
  704. }
  705. i++;
  706. }
  707. if (!inta_addr[i]) {
  708. printk(KERN_ERR "ite887x: could not find iobase\n");
  709. return -ENODEV;
  710. }
  711. /* start of undocumented type checking (see parport_pc.c) */
  712. type = inb(iobase->start + 0x18) & 0x0f;
  713. switch (type) {
  714. case 0x2: /* ITE8871 (1P) */
  715. case 0xa: /* ITE8875 (1P) */
  716. ret = 0;
  717. break;
  718. case 0xe: /* ITE8872 (2S1P) */
  719. ret = 2;
  720. break;
  721. case 0x6: /* ITE8873 (1S) */
  722. ret = 1;
  723. break;
  724. case 0x8: /* ITE8874 (2S) */
  725. ret = 2;
  726. break;
  727. default:
  728. moan_device("Unknown ITE887x", dev);
  729. ret = -ENODEV;
  730. }
  731. /* configure all serial ports */
  732. for (i = 0; i < ret; i++) {
  733. /* read the I/O port from the device */
  734. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  735. &ioport);
  736. ioport &= 0x0000FF00; /* the actual base address */
  737. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  738. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  739. ITE_887x_POSIO_IOSIZE_8 | ioport);
  740. /* write the ioport to the UARTBAR */
  741. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  742. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  743. uartbar |= (ioport << (16 * i)); /* set the ioport */
  744. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  745. /* get current config */
  746. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  747. /* disable interrupts (UARTx_Routing[3:0]) */
  748. miscr &= ~(0xf << (12 - 4 * i));
  749. /* activate the UART (UARTx_En) */
  750. miscr |= 1 << (23 - i);
  751. /* write new config with activated UART */
  752. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  753. }
  754. if (ret <= 0) {
  755. /* the device has no UARTs if we get here */
  756. release_region(iobase->start, ITE_887x_IOSIZE);
  757. }
  758. return ret;
  759. }
  760. static void __devexit pci_ite887x_exit(struct pci_dev *dev)
  761. {
  762. u32 ioport;
  763. /* the ioport is bit 0-15 in POSIO0R */
  764. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  765. ioport &= 0xffff;
  766. release_region(ioport, ITE_887x_IOSIZE);
  767. }
  768. /*
  769. * Oxford Semiconductor Inc.
  770. * Check that device is part of the Tornado range of devices, then determine
  771. * the number of ports available on the device.
  772. */
  773. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  774. {
  775. u8 __iomem *p;
  776. unsigned long deviceID;
  777. unsigned int number_uarts = 0;
  778. /* OxSemi Tornado devices are all 0xCxxx */
  779. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  780. (dev->device & 0xF000) != 0xC000)
  781. return 0;
  782. p = pci_iomap(dev, 0, 5);
  783. if (p == NULL)
  784. return -ENOMEM;
  785. deviceID = ioread32(p);
  786. /* Tornado device */
  787. if (deviceID == 0x07000200) {
  788. number_uarts = ioread8(p + 4);
  789. printk(KERN_DEBUG
  790. "%d ports detected on Oxford PCI Express device\n",
  791. number_uarts);
  792. }
  793. pci_iounmap(dev, p);
  794. return number_uarts;
  795. }
  796. static int
  797. pci_default_setup(struct serial_private *priv,
  798. const struct pciserial_board *board,
  799. struct uart_port *port, int idx)
  800. {
  801. unsigned int bar, offset = board->first_offset, maxnr;
  802. bar = FL_GET_BASE(board->flags);
  803. if (board->flags & FL_BASE_BARS)
  804. bar += idx;
  805. else
  806. offset += idx * board->uart_offset;
  807. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  808. (board->reg_shift + 3);
  809. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  810. return 1;
  811. return setup_port(priv, port, bar, offset, board->reg_shift);
  812. }
  813. static int
  814. ce4100_serial_setup(struct serial_private *priv,
  815. const struct pciserial_board *board,
  816. struct uart_port *port, int idx)
  817. {
  818. int ret;
  819. ret = setup_port(priv, port, 0, 0, board->reg_shift);
  820. port->iotype = UPIO_MEM32;
  821. port->type = PORT_XSCALE;
  822. port->flags = (port->flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  823. port->regshift = 2;
  824. return ret;
  825. }
  826. static int
  827. pci_omegapci_setup(struct serial_private *priv,
  828. const struct pciserial_board *board,
  829. struct uart_port *port, int idx)
  830. {
  831. return setup_port(priv, port, 2, idx * 8, 0);
  832. }
  833. static int skip_tx_en_setup(struct serial_private *priv,
  834. const struct pciserial_board *board,
  835. struct uart_port *port, int idx)
  836. {
  837. port->flags |= UPF_NO_TXEN_TEST;
  838. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  839. "[%04x:%04x] subsystem [%04x:%04x]\n",
  840. priv->dev->vendor,
  841. priv->dev->device,
  842. priv->dev->subsystem_vendor,
  843. priv->dev->subsystem_device);
  844. return pci_default_setup(priv, board, port, idx);
  845. }
  846. static int pci_eg20t_init(struct pci_dev *dev)
  847. {
  848. #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
  849. return -ENODEV;
  850. #else
  851. return 0;
  852. #endif
  853. }
  854. /* This should be in linux/pci_ids.h */
  855. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  856. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  857. #define PCI_DEVICE_ID_OCTPRO 0x0001
  858. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  859. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  860. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  861. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  862. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  863. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  864. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  865. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  866. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  867. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  868. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  869. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  870. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  871. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  872. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  873. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  874. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  875. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  876. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  877. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  878. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  879. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  880. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  881. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  882. /*
  883. * Master list of serial port init/setup/exit quirks.
  884. * This does not describe the general nature of the port.
  885. * (ie, baud base, number and location of ports, etc)
  886. *
  887. * This list is ordered alphabetically by vendor then device.
  888. * Specific entries must come before more generic entries.
  889. */
  890. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  891. /*
  892. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  893. */
  894. {
  895. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  896. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  897. .subvendor = PCI_ANY_ID,
  898. .subdevice = PCI_ANY_ID,
  899. .setup = addidata_apci7800_setup,
  900. },
  901. /*
  902. * AFAVLAB cards - these may be called via parport_serial
  903. * It is not clear whether this applies to all products.
  904. */
  905. {
  906. .vendor = PCI_VENDOR_ID_AFAVLAB,
  907. .device = PCI_ANY_ID,
  908. .subvendor = PCI_ANY_ID,
  909. .subdevice = PCI_ANY_ID,
  910. .setup = afavlab_setup,
  911. },
  912. /*
  913. * HP Diva
  914. */
  915. {
  916. .vendor = PCI_VENDOR_ID_HP,
  917. .device = PCI_DEVICE_ID_HP_DIVA,
  918. .subvendor = PCI_ANY_ID,
  919. .subdevice = PCI_ANY_ID,
  920. .init = pci_hp_diva_init,
  921. .setup = pci_hp_diva_setup,
  922. },
  923. /*
  924. * Intel
  925. */
  926. {
  927. .vendor = PCI_VENDOR_ID_INTEL,
  928. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  929. .subvendor = 0xe4bf,
  930. .subdevice = PCI_ANY_ID,
  931. .init = pci_inteli960ni_init,
  932. .setup = pci_default_setup,
  933. },
  934. {
  935. .vendor = PCI_VENDOR_ID_INTEL,
  936. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  937. .subvendor = PCI_ANY_ID,
  938. .subdevice = PCI_ANY_ID,
  939. .setup = skip_tx_en_setup,
  940. },
  941. {
  942. .vendor = PCI_VENDOR_ID_INTEL,
  943. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  944. .subvendor = PCI_ANY_ID,
  945. .subdevice = PCI_ANY_ID,
  946. .setup = skip_tx_en_setup,
  947. },
  948. {
  949. .vendor = PCI_VENDOR_ID_INTEL,
  950. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  951. .subvendor = PCI_ANY_ID,
  952. .subdevice = PCI_ANY_ID,
  953. .setup = skip_tx_en_setup,
  954. },
  955. {
  956. .vendor = PCI_VENDOR_ID_INTEL,
  957. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  958. .subvendor = PCI_ANY_ID,
  959. .subdevice = PCI_ANY_ID,
  960. .setup = ce4100_serial_setup,
  961. },
  962. /*
  963. * ITE
  964. */
  965. {
  966. .vendor = PCI_VENDOR_ID_ITE,
  967. .device = PCI_DEVICE_ID_ITE_8872,
  968. .subvendor = PCI_ANY_ID,
  969. .subdevice = PCI_ANY_ID,
  970. .init = pci_ite887x_init,
  971. .setup = pci_default_setup,
  972. .exit = __devexit_p(pci_ite887x_exit),
  973. },
  974. /*
  975. * National Instruments
  976. */
  977. {
  978. .vendor = PCI_VENDOR_ID_NI,
  979. .device = PCI_DEVICE_ID_NI_PCI23216,
  980. .subvendor = PCI_ANY_ID,
  981. .subdevice = PCI_ANY_ID,
  982. .init = pci_ni8420_init,
  983. .setup = pci_default_setup,
  984. .exit = __devexit_p(pci_ni8420_exit),
  985. },
  986. {
  987. .vendor = PCI_VENDOR_ID_NI,
  988. .device = PCI_DEVICE_ID_NI_PCI2328,
  989. .subvendor = PCI_ANY_ID,
  990. .subdevice = PCI_ANY_ID,
  991. .init = pci_ni8420_init,
  992. .setup = pci_default_setup,
  993. .exit = __devexit_p(pci_ni8420_exit),
  994. },
  995. {
  996. .vendor = PCI_VENDOR_ID_NI,
  997. .device = PCI_DEVICE_ID_NI_PCI2324,
  998. .subvendor = PCI_ANY_ID,
  999. .subdevice = PCI_ANY_ID,
  1000. .init = pci_ni8420_init,
  1001. .setup = pci_default_setup,
  1002. .exit = __devexit_p(pci_ni8420_exit),
  1003. },
  1004. {
  1005. .vendor = PCI_VENDOR_ID_NI,
  1006. .device = PCI_DEVICE_ID_NI_PCI2322,
  1007. .subvendor = PCI_ANY_ID,
  1008. .subdevice = PCI_ANY_ID,
  1009. .init = pci_ni8420_init,
  1010. .setup = pci_default_setup,
  1011. .exit = __devexit_p(pci_ni8420_exit),
  1012. },
  1013. {
  1014. .vendor = PCI_VENDOR_ID_NI,
  1015. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1016. .subvendor = PCI_ANY_ID,
  1017. .subdevice = PCI_ANY_ID,
  1018. .init = pci_ni8420_init,
  1019. .setup = pci_default_setup,
  1020. .exit = __devexit_p(pci_ni8420_exit),
  1021. },
  1022. {
  1023. .vendor = PCI_VENDOR_ID_NI,
  1024. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1025. .subvendor = PCI_ANY_ID,
  1026. .subdevice = PCI_ANY_ID,
  1027. .init = pci_ni8420_init,
  1028. .setup = pci_default_setup,
  1029. .exit = __devexit_p(pci_ni8420_exit),
  1030. },
  1031. {
  1032. .vendor = PCI_VENDOR_ID_NI,
  1033. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1034. .subvendor = PCI_ANY_ID,
  1035. .subdevice = PCI_ANY_ID,
  1036. .init = pci_ni8420_init,
  1037. .setup = pci_default_setup,
  1038. .exit = __devexit_p(pci_ni8420_exit),
  1039. },
  1040. {
  1041. .vendor = PCI_VENDOR_ID_NI,
  1042. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1043. .subvendor = PCI_ANY_ID,
  1044. .subdevice = PCI_ANY_ID,
  1045. .init = pci_ni8420_init,
  1046. .setup = pci_default_setup,
  1047. .exit = __devexit_p(pci_ni8420_exit),
  1048. },
  1049. {
  1050. .vendor = PCI_VENDOR_ID_NI,
  1051. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1052. .subvendor = PCI_ANY_ID,
  1053. .subdevice = PCI_ANY_ID,
  1054. .init = pci_ni8420_init,
  1055. .setup = pci_default_setup,
  1056. .exit = __devexit_p(pci_ni8420_exit),
  1057. },
  1058. {
  1059. .vendor = PCI_VENDOR_ID_NI,
  1060. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1061. .subvendor = PCI_ANY_ID,
  1062. .subdevice = PCI_ANY_ID,
  1063. .init = pci_ni8420_init,
  1064. .setup = pci_default_setup,
  1065. .exit = __devexit_p(pci_ni8420_exit),
  1066. },
  1067. {
  1068. .vendor = PCI_VENDOR_ID_NI,
  1069. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1070. .subvendor = PCI_ANY_ID,
  1071. .subdevice = PCI_ANY_ID,
  1072. .init = pci_ni8420_init,
  1073. .setup = pci_default_setup,
  1074. .exit = __devexit_p(pci_ni8420_exit),
  1075. },
  1076. {
  1077. .vendor = PCI_VENDOR_ID_NI,
  1078. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1079. .subvendor = PCI_ANY_ID,
  1080. .subdevice = PCI_ANY_ID,
  1081. .init = pci_ni8420_init,
  1082. .setup = pci_default_setup,
  1083. .exit = __devexit_p(pci_ni8420_exit),
  1084. },
  1085. {
  1086. .vendor = PCI_VENDOR_ID_NI,
  1087. .device = PCI_ANY_ID,
  1088. .subvendor = PCI_ANY_ID,
  1089. .subdevice = PCI_ANY_ID,
  1090. .init = pci_ni8430_init,
  1091. .setup = pci_ni8430_setup,
  1092. .exit = __devexit_p(pci_ni8430_exit),
  1093. },
  1094. /*
  1095. * Panacom
  1096. */
  1097. {
  1098. .vendor = PCI_VENDOR_ID_PANACOM,
  1099. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1100. .subvendor = PCI_ANY_ID,
  1101. .subdevice = PCI_ANY_ID,
  1102. .init = pci_plx9050_init,
  1103. .setup = pci_default_setup,
  1104. .exit = __devexit_p(pci_plx9050_exit),
  1105. },
  1106. {
  1107. .vendor = PCI_VENDOR_ID_PANACOM,
  1108. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1109. .subvendor = PCI_ANY_ID,
  1110. .subdevice = PCI_ANY_ID,
  1111. .init = pci_plx9050_init,
  1112. .setup = pci_default_setup,
  1113. .exit = __devexit_p(pci_plx9050_exit),
  1114. },
  1115. /*
  1116. * PLX
  1117. */
  1118. {
  1119. .vendor = PCI_VENDOR_ID_PLX,
  1120. .device = PCI_DEVICE_ID_PLX_9030,
  1121. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1122. .subdevice = PCI_ANY_ID,
  1123. .setup = pci_default_setup,
  1124. },
  1125. {
  1126. .vendor = PCI_VENDOR_ID_PLX,
  1127. .device = PCI_DEVICE_ID_PLX_9050,
  1128. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1129. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1130. .init = pci_plx9050_init,
  1131. .setup = pci_default_setup,
  1132. .exit = __devexit_p(pci_plx9050_exit),
  1133. },
  1134. {
  1135. .vendor = PCI_VENDOR_ID_PLX,
  1136. .device = PCI_DEVICE_ID_PLX_9050,
  1137. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1138. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1139. .init = pci_plx9050_init,
  1140. .setup = pci_default_setup,
  1141. .exit = __devexit_p(pci_plx9050_exit),
  1142. },
  1143. {
  1144. .vendor = PCI_VENDOR_ID_PLX,
  1145. .device = PCI_DEVICE_ID_PLX_9050,
  1146. .subvendor = PCI_VENDOR_ID_PLX,
  1147. .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
  1148. .init = pci_plx9050_init,
  1149. .setup = pci_default_setup,
  1150. .exit = __devexit_p(pci_plx9050_exit),
  1151. },
  1152. {
  1153. .vendor = PCI_VENDOR_ID_PLX,
  1154. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1155. .subvendor = PCI_VENDOR_ID_PLX,
  1156. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1157. .init = pci_plx9050_init,
  1158. .setup = pci_default_setup,
  1159. .exit = __devexit_p(pci_plx9050_exit),
  1160. },
  1161. /*
  1162. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1163. */
  1164. {
  1165. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1166. .device = PCI_DEVICE_ID_OCTPRO,
  1167. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1168. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1169. .init = sbs_init,
  1170. .setup = sbs_setup,
  1171. .exit = __devexit_p(sbs_exit),
  1172. },
  1173. /*
  1174. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1175. */
  1176. {
  1177. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1178. .device = PCI_DEVICE_ID_OCTPRO,
  1179. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1180. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1181. .init = sbs_init,
  1182. .setup = sbs_setup,
  1183. .exit = __devexit_p(sbs_exit),
  1184. },
  1185. /*
  1186. * SBS Technologies, Inc., P-Octal 232
  1187. */
  1188. {
  1189. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1190. .device = PCI_DEVICE_ID_OCTPRO,
  1191. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1192. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1193. .init = sbs_init,
  1194. .setup = sbs_setup,
  1195. .exit = __devexit_p(sbs_exit),
  1196. },
  1197. /*
  1198. * SBS Technologies, Inc., P-Octal 422
  1199. */
  1200. {
  1201. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1202. .device = PCI_DEVICE_ID_OCTPRO,
  1203. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1204. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1205. .init = sbs_init,
  1206. .setup = sbs_setup,
  1207. .exit = __devexit_p(sbs_exit),
  1208. },
  1209. /*
  1210. * SIIG cards - these may be called via parport_serial
  1211. */
  1212. {
  1213. .vendor = PCI_VENDOR_ID_SIIG,
  1214. .device = PCI_ANY_ID,
  1215. .subvendor = PCI_ANY_ID,
  1216. .subdevice = PCI_ANY_ID,
  1217. .init = pci_siig_init,
  1218. .setup = pci_siig_setup,
  1219. },
  1220. /*
  1221. * Titan cards
  1222. */
  1223. {
  1224. .vendor = PCI_VENDOR_ID_TITAN,
  1225. .device = PCI_DEVICE_ID_TITAN_400L,
  1226. .subvendor = PCI_ANY_ID,
  1227. .subdevice = PCI_ANY_ID,
  1228. .setup = titan_400l_800l_setup,
  1229. },
  1230. {
  1231. .vendor = PCI_VENDOR_ID_TITAN,
  1232. .device = PCI_DEVICE_ID_TITAN_800L,
  1233. .subvendor = PCI_ANY_ID,
  1234. .subdevice = PCI_ANY_ID,
  1235. .setup = titan_400l_800l_setup,
  1236. },
  1237. /*
  1238. * Timedia cards
  1239. */
  1240. {
  1241. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1242. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1243. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1244. .subdevice = PCI_ANY_ID,
  1245. .init = pci_timedia_init,
  1246. .setup = pci_timedia_setup,
  1247. },
  1248. {
  1249. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1250. .device = PCI_ANY_ID,
  1251. .subvendor = PCI_ANY_ID,
  1252. .subdevice = PCI_ANY_ID,
  1253. .setup = pci_timedia_setup,
  1254. },
  1255. /*
  1256. * Xircom cards
  1257. */
  1258. {
  1259. .vendor = PCI_VENDOR_ID_XIRCOM,
  1260. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1261. .subvendor = PCI_ANY_ID,
  1262. .subdevice = PCI_ANY_ID,
  1263. .init = pci_xircom_init,
  1264. .setup = pci_default_setup,
  1265. },
  1266. /*
  1267. * Netmos cards - these may be called via parport_serial
  1268. */
  1269. {
  1270. .vendor = PCI_VENDOR_ID_NETMOS,
  1271. .device = PCI_ANY_ID,
  1272. .subvendor = PCI_ANY_ID,
  1273. .subdevice = PCI_ANY_ID,
  1274. .init = pci_netmos_init,
  1275. .setup = pci_default_setup,
  1276. },
  1277. /*
  1278. * For Oxford Semiconductor Tornado based devices
  1279. */
  1280. {
  1281. .vendor = PCI_VENDOR_ID_OXSEMI,
  1282. .device = PCI_ANY_ID,
  1283. .subvendor = PCI_ANY_ID,
  1284. .subdevice = PCI_ANY_ID,
  1285. .init = pci_oxsemi_tornado_init,
  1286. .setup = pci_default_setup,
  1287. },
  1288. {
  1289. .vendor = PCI_VENDOR_ID_MAINPINE,
  1290. .device = PCI_ANY_ID,
  1291. .subvendor = PCI_ANY_ID,
  1292. .subdevice = PCI_ANY_ID,
  1293. .init = pci_oxsemi_tornado_init,
  1294. .setup = pci_default_setup,
  1295. },
  1296. {
  1297. .vendor = PCI_VENDOR_ID_DIGI,
  1298. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  1299. .subvendor = PCI_SUBVENDOR_ID_IBM,
  1300. .subdevice = PCI_ANY_ID,
  1301. .init = pci_oxsemi_tornado_init,
  1302. .setup = pci_default_setup,
  1303. },
  1304. {
  1305. .vendor = PCI_VENDOR_ID_INTEL,
  1306. .device = 0x8811,
  1307. .init = pci_eg20t_init,
  1308. },
  1309. {
  1310. .vendor = PCI_VENDOR_ID_INTEL,
  1311. .device = 0x8812,
  1312. .init = pci_eg20t_init,
  1313. },
  1314. {
  1315. .vendor = PCI_VENDOR_ID_INTEL,
  1316. .device = 0x8813,
  1317. .init = pci_eg20t_init,
  1318. },
  1319. {
  1320. .vendor = PCI_VENDOR_ID_INTEL,
  1321. .device = 0x8814,
  1322. .init = pci_eg20t_init,
  1323. },
  1324. {
  1325. .vendor = 0x10DB,
  1326. .device = 0x8027,
  1327. .init = pci_eg20t_init,
  1328. },
  1329. {
  1330. .vendor = 0x10DB,
  1331. .device = 0x8028,
  1332. .init = pci_eg20t_init,
  1333. },
  1334. {
  1335. .vendor = 0x10DB,
  1336. .device = 0x8029,
  1337. .init = pci_eg20t_init,
  1338. },
  1339. {
  1340. .vendor = 0x10DB,
  1341. .device = 0x800C,
  1342. .init = pci_eg20t_init,
  1343. },
  1344. {
  1345. .vendor = 0x10DB,
  1346. .device = 0x800D,
  1347. .init = pci_eg20t_init,
  1348. },
  1349. {
  1350. .vendor = 0x10DB,
  1351. .device = 0x800D,
  1352. .init = pci_eg20t_init,
  1353. },
  1354. /*
  1355. * Cronyx Omega PCI (PLX-chip based)
  1356. */
  1357. {
  1358. .vendor = PCI_VENDOR_ID_PLX,
  1359. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  1360. .subvendor = PCI_ANY_ID,
  1361. .subdevice = PCI_ANY_ID,
  1362. .setup = pci_omegapci_setup,
  1363. },
  1364. /*
  1365. * Default "match everything" terminator entry
  1366. */
  1367. {
  1368. .vendor = PCI_ANY_ID,
  1369. .device = PCI_ANY_ID,
  1370. .subvendor = PCI_ANY_ID,
  1371. .subdevice = PCI_ANY_ID,
  1372. .setup = pci_default_setup,
  1373. }
  1374. };
  1375. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  1376. {
  1377. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  1378. }
  1379. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  1380. {
  1381. struct pci_serial_quirk *quirk;
  1382. for (quirk = pci_serial_quirks; ; quirk++)
  1383. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  1384. quirk_id_matches(quirk->device, dev->device) &&
  1385. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  1386. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  1387. break;
  1388. return quirk;
  1389. }
  1390. static inline int get_pci_irq(struct pci_dev *dev,
  1391. const struct pciserial_board *board)
  1392. {
  1393. if (board->flags & FL_NOIRQ)
  1394. return 0;
  1395. else
  1396. return dev->irq;
  1397. }
  1398. /*
  1399. * This is the configuration table for all of the PCI serial boards
  1400. * which we support. It is directly indexed by the pci_board_num_t enum
  1401. * value, which is encoded in the pci_device_id PCI probe table's
  1402. * driver_data member.
  1403. *
  1404. * The makeup of these names are:
  1405. * pbn_bn{_bt}_n_baud{_offsetinhex}
  1406. *
  1407. * bn = PCI BAR number
  1408. * bt = Index using PCI BARs
  1409. * n = number of serial ports
  1410. * baud = baud rate
  1411. * offsetinhex = offset for each sequential port (in hex)
  1412. *
  1413. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  1414. *
  1415. * Please note: in theory if n = 1, _bt infix should make no difference.
  1416. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  1417. */
  1418. enum pci_board_num_t {
  1419. pbn_default = 0,
  1420. pbn_b0_1_115200,
  1421. pbn_b0_2_115200,
  1422. pbn_b0_4_115200,
  1423. pbn_b0_5_115200,
  1424. pbn_b0_8_115200,
  1425. pbn_b0_1_921600,
  1426. pbn_b0_2_921600,
  1427. pbn_b0_4_921600,
  1428. pbn_b0_2_1130000,
  1429. pbn_b0_4_1152000,
  1430. pbn_b0_2_1843200,
  1431. pbn_b0_4_1843200,
  1432. pbn_b0_2_1843200_200,
  1433. pbn_b0_4_1843200_200,
  1434. pbn_b0_8_1843200_200,
  1435. pbn_b0_1_4000000,
  1436. pbn_b0_bt_1_115200,
  1437. pbn_b0_bt_2_115200,
  1438. pbn_b0_bt_4_115200,
  1439. pbn_b0_bt_8_115200,
  1440. pbn_b0_bt_1_460800,
  1441. pbn_b0_bt_2_460800,
  1442. pbn_b0_bt_4_460800,
  1443. pbn_b0_bt_1_921600,
  1444. pbn_b0_bt_2_921600,
  1445. pbn_b0_bt_4_921600,
  1446. pbn_b0_bt_8_921600,
  1447. pbn_b1_1_115200,
  1448. pbn_b1_2_115200,
  1449. pbn_b1_4_115200,
  1450. pbn_b1_8_115200,
  1451. pbn_b1_16_115200,
  1452. pbn_b1_1_921600,
  1453. pbn_b1_2_921600,
  1454. pbn_b1_4_921600,
  1455. pbn_b1_8_921600,
  1456. pbn_b1_2_1250000,
  1457. pbn_b1_bt_1_115200,
  1458. pbn_b1_bt_2_115200,
  1459. pbn_b1_bt_4_115200,
  1460. pbn_b1_bt_2_921600,
  1461. pbn_b1_1_1382400,
  1462. pbn_b1_2_1382400,
  1463. pbn_b1_4_1382400,
  1464. pbn_b1_8_1382400,
  1465. pbn_b2_1_115200,
  1466. pbn_b2_2_115200,
  1467. pbn_b2_4_115200,
  1468. pbn_b2_8_115200,
  1469. pbn_b2_1_460800,
  1470. pbn_b2_4_460800,
  1471. pbn_b2_8_460800,
  1472. pbn_b2_16_460800,
  1473. pbn_b2_1_921600,
  1474. pbn_b2_4_921600,
  1475. pbn_b2_8_921600,
  1476. pbn_b2_8_1152000,
  1477. pbn_b2_bt_1_115200,
  1478. pbn_b2_bt_2_115200,
  1479. pbn_b2_bt_4_115200,
  1480. pbn_b2_bt_2_921600,
  1481. pbn_b2_bt_4_921600,
  1482. pbn_b3_2_115200,
  1483. pbn_b3_4_115200,
  1484. pbn_b3_8_115200,
  1485. pbn_b4_bt_2_921600,
  1486. pbn_b4_bt_4_921600,
  1487. pbn_b4_bt_8_921600,
  1488. /*
  1489. * Board-specific versions.
  1490. */
  1491. pbn_panacom,
  1492. pbn_panacom2,
  1493. pbn_panacom4,
  1494. pbn_exsys_4055,
  1495. pbn_plx_romulus,
  1496. pbn_oxsemi,
  1497. pbn_oxsemi_1_4000000,
  1498. pbn_oxsemi_2_4000000,
  1499. pbn_oxsemi_4_4000000,
  1500. pbn_oxsemi_8_4000000,
  1501. pbn_intel_i960,
  1502. pbn_sgi_ioc3,
  1503. pbn_computone_4,
  1504. pbn_computone_6,
  1505. pbn_computone_8,
  1506. pbn_sbsxrsio,
  1507. pbn_exar_XR17C152,
  1508. pbn_exar_XR17C154,
  1509. pbn_exar_XR17C158,
  1510. pbn_exar_ibm_saturn,
  1511. pbn_pasemi_1682M,
  1512. pbn_ni8430_2,
  1513. pbn_ni8430_4,
  1514. pbn_ni8430_8,
  1515. pbn_ni8430_16,
  1516. pbn_ADDIDATA_PCIe_1_3906250,
  1517. pbn_ADDIDATA_PCIe_2_3906250,
  1518. pbn_ADDIDATA_PCIe_4_3906250,
  1519. pbn_ADDIDATA_PCIe_8_3906250,
  1520. pbn_ce4100_1_115200,
  1521. pbn_omegapci,
  1522. };
  1523. /*
  1524. * uart_offset - the space between channels
  1525. * reg_shift - describes how the UART registers are mapped
  1526. * to PCI memory by the card.
  1527. * For example IER register on SBS, Inc. PMC-OctPro is located at
  1528. * offset 0x10 from the UART base, while UART_IER is defined as 1
  1529. * in include/linux/serial_reg.h,
  1530. * see first lines of serial_in() and serial_out() in 8250.c
  1531. */
  1532. static struct pciserial_board pci_boards[] __devinitdata = {
  1533. [pbn_default] = {
  1534. .flags = FL_BASE0,
  1535. .num_ports = 1,
  1536. .base_baud = 115200,
  1537. .uart_offset = 8,
  1538. },
  1539. [pbn_b0_1_115200] = {
  1540. .flags = FL_BASE0,
  1541. .num_ports = 1,
  1542. .base_baud = 115200,
  1543. .uart_offset = 8,
  1544. },
  1545. [pbn_b0_2_115200] = {
  1546. .flags = FL_BASE0,
  1547. .num_ports = 2,
  1548. .base_baud = 115200,
  1549. .uart_offset = 8,
  1550. },
  1551. [pbn_b0_4_115200] = {
  1552. .flags = FL_BASE0,
  1553. .num_ports = 4,
  1554. .base_baud = 115200,
  1555. .uart_offset = 8,
  1556. },
  1557. [pbn_b0_5_115200] = {
  1558. .flags = FL_BASE0,
  1559. .num_ports = 5,
  1560. .base_baud = 115200,
  1561. .uart_offset = 8,
  1562. },
  1563. [pbn_b0_8_115200] = {
  1564. .flags = FL_BASE0,
  1565. .num_ports = 8,
  1566. .base_baud = 115200,
  1567. .uart_offset = 8,
  1568. },
  1569. [pbn_b0_1_921600] = {
  1570. .flags = FL_BASE0,
  1571. .num_ports = 1,
  1572. .base_baud = 921600,
  1573. .uart_offset = 8,
  1574. },
  1575. [pbn_b0_2_921600] = {
  1576. .flags = FL_BASE0,
  1577. .num_ports = 2,
  1578. .base_baud = 921600,
  1579. .uart_offset = 8,
  1580. },
  1581. [pbn_b0_4_921600] = {
  1582. .flags = FL_BASE0,
  1583. .num_ports = 4,
  1584. .base_baud = 921600,
  1585. .uart_offset = 8,
  1586. },
  1587. [pbn_b0_2_1130000] = {
  1588. .flags = FL_BASE0,
  1589. .num_ports = 2,
  1590. .base_baud = 1130000,
  1591. .uart_offset = 8,
  1592. },
  1593. [pbn_b0_4_1152000] = {
  1594. .flags = FL_BASE0,
  1595. .num_ports = 4,
  1596. .base_baud = 1152000,
  1597. .uart_offset = 8,
  1598. },
  1599. [pbn_b0_2_1843200] = {
  1600. .flags = FL_BASE0,
  1601. .num_ports = 2,
  1602. .base_baud = 1843200,
  1603. .uart_offset = 8,
  1604. },
  1605. [pbn_b0_4_1843200] = {
  1606. .flags = FL_BASE0,
  1607. .num_ports = 4,
  1608. .base_baud = 1843200,
  1609. .uart_offset = 8,
  1610. },
  1611. [pbn_b0_2_1843200_200] = {
  1612. .flags = FL_BASE0,
  1613. .num_ports = 2,
  1614. .base_baud = 1843200,
  1615. .uart_offset = 0x200,
  1616. },
  1617. [pbn_b0_4_1843200_200] = {
  1618. .flags = FL_BASE0,
  1619. .num_ports = 4,
  1620. .base_baud = 1843200,
  1621. .uart_offset = 0x200,
  1622. },
  1623. [pbn_b0_8_1843200_200] = {
  1624. .flags = FL_BASE0,
  1625. .num_ports = 8,
  1626. .base_baud = 1843200,
  1627. .uart_offset = 0x200,
  1628. },
  1629. [pbn_b0_1_4000000] = {
  1630. .flags = FL_BASE0,
  1631. .num_ports = 1,
  1632. .base_baud = 4000000,
  1633. .uart_offset = 8,
  1634. },
  1635. [pbn_b0_bt_1_115200] = {
  1636. .flags = FL_BASE0|FL_BASE_BARS,
  1637. .num_ports = 1,
  1638. .base_baud = 115200,
  1639. .uart_offset = 8,
  1640. },
  1641. [pbn_b0_bt_2_115200] = {
  1642. .flags = FL_BASE0|FL_BASE_BARS,
  1643. .num_ports = 2,
  1644. .base_baud = 115200,
  1645. .uart_offset = 8,
  1646. },
  1647. [pbn_b0_bt_4_115200] = {
  1648. .flags = FL_BASE0|FL_BASE_BARS,
  1649. .num_ports = 4,
  1650. .base_baud = 115200,
  1651. .uart_offset = 8,
  1652. },
  1653. [pbn_b0_bt_8_115200] = {
  1654. .flags = FL_BASE0|FL_BASE_BARS,
  1655. .num_ports = 8,
  1656. .base_baud = 115200,
  1657. .uart_offset = 8,
  1658. },
  1659. [pbn_b0_bt_1_460800] = {
  1660. .flags = FL_BASE0|FL_BASE_BARS,
  1661. .num_ports = 1,
  1662. .base_baud = 460800,
  1663. .uart_offset = 8,
  1664. },
  1665. [pbn_b0_bt_2_460800] = {
  1666. .flags = FL_BASE0|FL_BASE_BARS,
  1667. .num_ports = 2,
  1668. .base_baud = 460800,
  1669. .uart_offset = 8,
  1670. },
  1671. [pbn_b0_bt_4_460800] = {
  1672. .flags = FL_BASE0|FL_BASE_BARS,
  1673. .num_ports = 4,
  1674. .base_baud = 460800,
  1675. .uart_offset = 8,
  1676. },
  1677. [pbn_b0_bt_1_921600] = {
  1678. .flags = FL_BASE0|FL_BASE_BARS,
  1679. .num_ports = 1,
  1680. .base_baud = 921600,
  1681. .uart_offset = 8,
  1682. },
  1683. [pbn_b0_bt_2_921600] = {
  1684. .flags = FL_BASE0|FL_BASE_BARS,
  1685. .num_ports = 2,
  1686. .base_baud = 921600,
  1687. .uart_offset = 8,
  1688. },
  1689. [pbn_b0_bt_4_921600] = {
  1690. .flags = FL_BASE0|FL_BASE_BARS,
  1691. .num_ports = 4,
  1692. .base_baud = 921600,
  1693. .uart_offset = 8,
  1694. },
  1695. [pbn_b0_bt_8_921600] = {
  1696. .flags = FL_BASE0|FL_BASE_BARS,
  1697. .num_ports = 8,
  1698. .base_baud = 921600,
  1699. .uart_offset = 8,
  1700. },
  1701. [pbn_b1_1_115200] = {
  1702. .flags = FL_BASE1,
  1703. .num_ports = 1,
  1704. .base_baud = 115200,
  1705. .uart_offset = 8,
  1706. },
  1707. [pbn_b1_2_115200] = {
  1708. .flags = FL_BASE1,
  1709. .num_ports = 2,
  1710. .base_baud = 115200,
  1711. .uart_offset = 8,
  1712. },
  1713. [pbn_b1_4_115200] = {
  1714. .flags = FL_BASE1,
  1715. .num_ports = 4,
  1716. .base_baud = 115200,
  1717. .uart_offset = 8,
  1718. },
  1719. [pbn_b1_8_115200] = {
  1720. .flags = FL_BASE1,
  1721. .num_ports = 8,
  1722. .base_baud = 115200,
  1723. .uart_offset = 8,
  1724. },
  1725. [pbn_b1_16_115200] = {
  1726. .flags = FL_BASE1,
  1727. .num_ports = 16,
  1728. .base_baud = 115200,
  1729. .uart_offset = 8,
  1730. },
  1731. [pbn_b1_1_921600] = {
  1732. .flags = FL_BASE1,
  1733. .num_ports = 1,
  1734. .base_baud = 921600,
  1735. .uart_offset = 8,
  1736. },
  1737. [pbn_b1_2_921600] = {
  1738. .flags = FL_BASE1,
  1739. .num_ports = 2,
  1740. .base_baud = 921600,
  1741. .uart_offset = 8,
  1742. },
  1743. [pbn_b1_4_921600] = {
  1744. .flags = FL_BASE1,
  1745. .num_ports = 4,
  1746. .base_baud = 921600,
  1747. .uart_offset = 8,
  1748. },
  1749. [pbn_b1_8_921600] = {
  1750. .flags = FL_BASE1,
  1751. .num_ports = 8,
  1752. .base_baud = 921600,
  1753. .uart_offset = 8,
  1754. },
  1755. [pbn_b1_2_1250000] = {
  1756. .flags = FL_BASE1,
  1757. .num_ports = 2,
  1758. .base_baud = 1250000,
  1759. .uart_offset = 8,
  1760. },
  1761. [pbn_b1_bt_1_115200] = {
  1762. .flags = FL_BASE1|FL_BASE_BARS,
  1763. .num_ports = 1,
  1764. .base_baud = 115200,
  1765. .uart_offset = 8,
  1766. },
  1767. [pbn_b1_bt_2_115200] = {
  1768. .flags = FL_BASE1|FL_BASE_BARS,
  1769. .num_ports = 2,
  1770. .base_baud = 115200,
  1771. .uart_offset = 8,
  1772. },
  1773. [pbn_b1_bt_4_115200] = {
  1774. .flags = FL_BASE1|FL_BASE_BARS,
  1775. .num_ports = 4,
  1776. .base_baud = 115200,
  1777. .uart_offset = 8,
  1778. },
  1779. [pbn_b1_bt_2_921600] = {
  1780. .flags = FL_BASE1|FL_BASE_BARS,
  1781. .num_ports = 2,
  1782. .base_baud = 921600,
  1783. .uart_offset = 8,
  1784. },
  1785. [pbn_b1_1_1382400] = {
  1786. .flags = FL_BASE1,
  1787. .num_ports = 1,
  1788. .base_baud = 1382400,
  1789. .uart_offset = 8,
  1790. },
  1791. [pbn_b1_2_1382400] = {
  1792. .flags = FL_BASE1,
  1793. .num_ports = 2,
  1794. .base_baud = 1382400,
  1795. .uart_offset = 8,
  1796. },
  1797. [pbn_b1_4_1382400] = {
  1798. .flags = FL_BASE1,
  1799. .num_ports = 4,
  1800. .base_baud = 1382400,
  1801. .uart_offset = 8,
  1802. },
  1803. [pbn_b1_8_1382400] = {
  1804. .flags = FL_BASE1,
  1805. .num_ports = 8,
  1806. .base_baud = 1382400,
  1807. .uart_offset = 8,
  1808. },
  1809. [pbn_b2_1_115200] = {
  1810. .flags = FL_BASE2,
  1811. .num_ports = 1,
  1812. .base_baud = 115200,
  1813. .uart_offset = 8,
  1814. },
  1815. [pbn_b2_2_115200] = {
  1816. .flags = FL_BASE2,
  1817. .num_ports = 2,
  1818. .base_baud = 115200,
  1819. .uart_offset = 8,
  1820. },
  1821. [pbn_b2_4_115200] = {
  1822. .flags = FL_BASE2,
  1823. .num_ports = 4,
  1824. .base_baud = 115200,
  1825. .uart_offset = 8,
  1826. },
  1827. [pbn_b2_8_115200] = {
  1828. .flags = FL_BASE2,
  1829. .num_ports = 8,
  1830. .base_baud = 115200,
  1831. .uart_offset = 8,
  1832. },
  1833. [pbn_b2_1_460800] = {
  1834. .flags = FL_BASE2,
  1835. .num_ports = 1,
  1836. .base_baud = 460800,
  1837. .uart_offset = 8,
  1838. },
  1839. [pbn_b2_4_460800] = {
  1840. .flags = FL_BASE2,
  1841. .num_ports = 4,
  1842. .base_baud = 460800,
  1843. .uart_offset = 8,
  1844. },
  1845. [pbn_b2_8_460800] = {
  1846. .flags = FL_BASE2,
  1847. .num_ports = 8,
  1848. .base_baud = 460800,
  1849. .uart_offset = 8,
  1850. },
  1851. [pbn_b2_16_460800] = {
  1852. .flags = FL_BASE2,
  1853. .num_ports = 16,
  1854. .base_baud = 460800,
  1855. .uart_offset = 8,
  1856. },
  1857. [pbn_b2_1_921600] = {
  1858. .flags = FL_BASE2,
  1859. .num_ports = 1,
  1860. .base_baud = 921600,
  1861. .uart_offset = 8,
  1862. },
  1863. [pbn_b2_4_921600] = {
  1864. .flags = FL_BASE2,
  1865. .num_ports = 4,
  1866. .base_baud = 921600,
  1867. .uart_offset = 8,
  1868. },
  1869. [pbn_b2_8_921600] = {
  1870. .flags = FL_BASE2,
  1871. .num_ports = 8,
  1872. .base_baud = 921600,
  1873. .uart_offset = 8,
  1874. },
  1875. [pbn_b2_8_1152000] = {
  1876. .flags = FL_BASE2,
  1877. .num_ports = 8,
  1878. .base_baud = 1152000,
  1879. .uart_offset = 8,
  1880. },
  1881. [pbn_b2_bt_1_115200] = {
  1882. .flags = FL_BASE2|FL_BASE_BARS,
  1883. .num_ports = 1,
  1884. .base_baud = 115200,
  1885. .uart_offset = 8,
  1886. },
  1887. [pbn_b2_bt_2_115200] = {
  1888. .flags = FL_BASE2|FL_BASE_BARS,
  1889. .num_ports = 2,
  1890. .base_baud = 115200,
  1891. .uart_offset = 8,
  1892. },
  1893. [pbn_b2_bt_4_115200] = {
  1894. .flags = FL_BASE2|FL_BASE_BARS,
  1895. .num_ports = 4,
  1896. .base_baud = 115200,
  1897. .uart_offset = 8,
  1898. },
  1899. [pbn_b2_bt_2_921600] = {
  1900. .flags = FL_BASE2|FL_BASE_BARS,
  1901. .num_ports = 2,
  1902. .base_baud = 921600,
  1903. .uart_offset = 8,
  1904. },
  1905. [pbn_b2_bt_4_921600] = {
  1906. .flags = FL_BASE2|FL_BASE_BARS,
  1907. .num_ports = 4,
  1908. .base_baud = 921600,
  1909. .uart_offset = 8,
  1910. },
  1911. [pbn_b3_2_115200] = {
  1912. .flags = FL_BASE3,
  1913. .num_ports = 2,
  1914. .base_baud = 115200,
  1915. .uart_offset = 8,
  1916. },
  1917. [pbn_b3_4_115200] = {
  1918. .flags = FL_BASE3,
  1919. .num_ports = 4,
  1920. .base_baud = 115200,
  1921. .uart_offset = 8,
  1922. },
  1923. [pbn_b3_8_115200] = {
  1924. .flags = FL_BASE3,
  1925. .num_ports = 8,
  1926. .base_baud = 115200,
  1927. .uart_offset = 8,
  1928. },
  1929. [pbn_b4_bt_2_921600] = {
  1930. .flags = FL_BASE4,
  1931. .num_ports = 2,
  1932. .base_baud = 921600,
  1933. .uart_offset = 8,
  1934. },
  1935. [pbn_b4_bt_4_921600] = {
  1936. .flags = FL_BASE4,
  1937. .num_ports = 4,
  1938. .base_baud = 921600,
  1939. .uart_offset = 8,
  1940. },
  1941. [pbn_b4_bt_8_921600] = {
  1942. .flags = FL_BASE4,
  1943. .num_ports = 8,
  1944. .base_baud = 921600,
  1945. .uart_offset = 8,
  1946. },
  1947. /*
  1948. * Entries following this are board-specific.
  1949. */
  1950. /*
  1951. * Panacom - IOMEM
  1952. */
  1953. [pbn_panacom] = {
  1954. .flags = FL_BASE2,
  1955. .num_ports = 2,
  1956. .base_baud = 921600,
  1957. .uart_offset = 0x400,
  1958. .reg_shift = 7,
  1959. },
  1960. [pbn_panacom2] = {
  1961. .flags = FL_BASE2|FL_BASE_BARS,
  1962. .num_ports = 2,
  1963. .base_baud = 921600,
  1964. .uart_offset = 0x400,
  1965. .reg_shift = 7,
  1966. },
  1967. [pbn_panacom4] = {
  1968. .flags = FL_BASE2|FL_BASE_BARS,
  1969. .num_ports = 4,
  1970. .base_baud = 921600,
  1971. .uart_offset = 0x400,
  1972. .reg_shift = 7,
  1973. },
  1974. [pbn_exsys_4055] = {
  1975. .flags = FL_BASE2,
  1976. .num_ports = 4,
  1977. .base_baud = 115200,
  1978. .uart_offset = 8,
  1979. },
  1980. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1981. [pbn_plx_romulus] = {
  1982. .flags = FL_BASE2,
  1983. .num_ports = 4,
  1984. .base_baud = 921600,
  1985. .uart_offset = 8 << 2,
  1986. .reg_shift = 2,
  1987. .first_offset = 0x03,
  1988. },
  1989. /*
  1990. * This board uses the size of PCI Base region 0 to
  1991. * signal now many ports are available
  1992. */
  1993. [pbn_oxsemi] = {
  1994. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1995. .num_ports = 32,
  1996. .base_baud = 115200,
  1997. .uart_offset = 8,
  1998. },
  1999. [pbn_oxsemi_1_4000000] = {
  2000. .flags = FL_BASE0,
  2001. .num_ports = 1,
  2002. .base_baud = 4000000,
  2003. .uart_offset = 0x200,
  2004. .first_offset = 0x1000,
  2005. },
  2006. [pbn_oxsemi_2_4000000] = {
  2007. .flags = FL_BASE0,
  2008. .num_ports = 2,
  2009. .base_baud = 4000000,
  2010. .uart_offset = 0x200,
  2011. .first_offset = 0x1000,
  2012. },
  2013. [pbn_oxsemi_4_4000000] = {
  2014. .flags = FL_BASE0,
  2015. .num_ports = 4,
  2016. .base_baud = 4000000,
  2017. .uart_offset = 0x200,
  2018. .first_offset = 0x1000,
  2019. },
  2020. [pbn_oxsemi_8_4000000] = {
  2021. .flags = FL_BASE0,
  2022. .num_ports = 8,
  2023. .base_baud = 4000000,
  2024. .uart_offset = 0x200,
  2025. .first_offset = 0x1000,
  2026. },
  2027. /*
  2028. * EKF addition for i960 Boards form EKF with serial port.
  2029. * Max 256 ports.
  2030. */
  2031. [pbn_intel_i960] = {
  2032. .flags = FL_BASE0,
  2033. .num_ports = 32,
  2034. .base_baud = 921600,
  2035. .uart_offset = 8 << 2,
  2036. .reg_shift = 2,
  2037. .first_offset = 0x10000,
  2038. },
  2039. [pbn_sgi_ioc3] = {
  2040. .flags = FL_BASE0|FL_NOIRQ,
  2041. .num_ports = 1,
  2042. .base_baud = 458333,
  2043. .uart_offset = 8,
  2044. .reg_shift = 0,
  2045. .first_offset = 0x20178,
  2046. },
  2047. /*
  2048. * Computone - uses IOMEM.
  2049. */
  2050. [pbn_computone_4] = {
  2051. .flags = FL_BASE0,
  2052. .num_ports = 4,
  2053. .base_baud = 921600,
  2054. .uart_offset = 0x40,
  2055. .reg_shift = 2,
  2056. .first_offset = 0x200,
  2057. },
  2058. [pbn_computone_6] = {
  2059. .flags = FL_BASE0,
  2060. .num_ports = 6,
  2061. .base_baud = 921600,
  2062. .uart_offset = 0x40,
  2063. .reg_shift = 2,
  2064. .first_offset = 0x200,
  2065. },
  2066. [pbn_computone_8] = {
  2067. .flags = FL_BASE0,
  2068. .num_ports = 8,
  2069. .base_baud = 921600,
  2070. .uart_offset = 0x40,
  2071. .reg_shift = 2,
  2072. .first_offset = 0x200,
  2073. },
  2074. [pbn_sbsxrsio] = {
  2075. .flags = FL_BASE0,
  2076. .num_ports = 8,
  2077. .base_baud = 460800,
  2078. .uart_offset = 256,
  2079. .reg_shift = 4,
  2080. },
  2081. /*
  2082. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2083. * Only basic 16550A support.
  2084. * XR17C15[24] are not tested, but they should work.
  2085. */
  2086. [pbn_exar_XR17C152] = {
  2087. .flags = FL_BASE0,
  2088. .num_ports = 2,
  2089. .base_baud = 921600,
  2090. .uart_offset = 0x200,
  2091. },
  2092. [pbn_exar_XR17C154] = {
  2093. .flags = FL_BASE0,
  2094. .num_ports = 4,
  2095. .base_baud = 921600,
  2096. .uart_offset = 0x200,
  2097. },
  2098. [pbn_exar_XR17C158] = {
  2099. .flags = FL_BASE0,
  2100. .num_ports = 8,
  2101. .base_baud = 921600,
  2102. .uart_offset = 0x200,
  2103. },
  2104. [pbn_exar_ibm_saturn] = {
  2105. .flags = FL_BASE0,
  2106. .num_ports = 1,
  2107. .base_baud = 921600,
  2108. .uart_offset = 0x200,
  2109. },
  2110. /*
  2111. * PA Semi PWRficient PA6T-1682M on-chip UART
  2112. */
  2113. [pbn_pasemi_1682M] = {
  2114. .flags = FL_BASE0,
  2115. .num_ports = 1,
  2116. .base_baud = 8333333,
  2117. },
  2118. /*
  2119. * National Instruments 843x
  2120. */
  2121. [pbn_ni8430_16] = {
  2122. .flags = FL_BASE0,
  2123. .num_ports = 16,
  2124. .base_baud = 3686400,
  2125. .uart_offset = 0x10,
  2126. .first_offset = 0x800,
  2127. },
  2128. [pbn_ni8430_8] = {
  2129. .flags = FL_BASE0,
  2130. .num_ports = 8,
  2131. .base_baud = 3686400,
  2132. .uart_offset = 0x10,
  2133. .first_offset = 0x800,
  2134. },
  2135. [pbn_ni8430_4] = {
  2136. .flags = FL_BASE0,
  2137. .num_ports = 4,
  2138. .base_baud = 3686400,
  2139. .uart_offset = 0x10,
  2140. .first_offset = 0x800,
  2141. },
  2142. [pbn_ni8430_2] = {
  2143. .flags = FL_BASE0,
  2144. .num_ports = 2,
  2145. .base_baud = 3686400,
  2146. .uart_offset = 0x10,
  2147. .first_offset = 0x800,
  2148. },
  2149. /*
  2150. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  2151. */
  2152. [pbn_ADDIDATA_PCIe_1_3906250] = {
  2153. .flags = FL_BASE0,
  2154. .num_ports = 1,
  2155. .base_baud = 3906250,
  2156. .uart_offset = 0x200,
  2157. .first_offset = 0x1000,
  2158. },
  2159. [pbn_ADDIDATA_PCIe_2_3906250] = {
  2160. .flags = FL_BASE0,
  2161. .num_ports = 2,
  2162. .base_baud = 3906250,
  2163. .uart_offset = 0x200,
  2164. .first_offset = 0x1000,
  2165. },
  2166. [pbn_ADDIDATA_PCIe_4_3906250] = {
  2167. .flags = FL_BASE0,
  2168. .num_ports = 4,
  2169. .base_baud = 3906250,
  2170. .uart_offset = 0x200,
  2171. .first_offset = 0x1000,
  2172. },
  2173. [pbn_ADDIDATA_PCIe_8_3906250] = {
  2174. .flags = FL_BASE0,
  2175. .num_ports = 8,
  2176. .base_baud = 3906250,
  2177. .uart_offset = 0x200,
  2178. .first_offset = 0x1000,
  2179. },
  2180. [pbn_ce4100_1_115200] = {
  2181. .flags = FL_BASE0,
  2182. .num_ports = 1,
  2183. .base_baud = 921600,
  2184. .reg_shift = 2,
  2185. },
  2186. [pbn_omegapci] = {
  2187. .flags = FL_BASE0,
  2188. .num_ports = 8,
  2189. .base_baud = 115200,
  2190. .uart_offset = 0x200,
  2191. },
  2192. };
  2193. static const struct pci_device_id softmodem_blacklist[] = {
  2194. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  2195. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  2196. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  2197. };
  2198. /*
  2199. * Given a complete unknown PCI device, try to use some heuristics to
  2200. * guess what the configuration might be, based on the pitiful PCI
  2201. * serial specs. Returns 0 on success, 1 on failure.
  2202. */
  2203. static int __devinit
  2204. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  2205. {
  2206. const struct pci_device_id *blacklist;
  2207. int num_iomem, num_port, first_port = -1, i;
  2208. /*
  2209. * If it is not a communications device or the programming
  2210. * interface is greater than 6, give up.
  2211. *
  2212. * (Should we try to make guesses for multiport serial devices
  2213. * later?)
  2214. */
  2215. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2216. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2217. (dev->class & 0xff) > 6)
  2218. return -ENODEV;
  2219. /*
  2220. * Do not access blacklisted devices that are known not to
  2221. * feature serial ports.
  2222. */
  2223. for (blacklist = softmodem_blacklist;
  2224. blacklist < softmodem_blacklist + ARRAY_SIZE(softmodem_blacklist);
  2225. blacklist++) {
  2226. if (dev->vendor == blacklist->vendor &&
  2227. dev->device == blacklist->device)
  2228. return -ENODEV;
  2229. }
  2230. num_iomem = num_port = 0;
  2231. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2232. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2233. num_port++;
  2234. if (first_port == -1)
  2235. first_port = i;
  2236. }
  2237. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2238. num_iomem++;
  2239. }
  2240. /*
  2241. * If there is 1 or 0 iomem regions, and exactly one port,
  2242. * use it. We guess the number of ports based on the IO
  2243. * region size.
  2244. */
  2245. if (num_iomem <= 1 && num_port == 1) {
  2246. board->flags = first_port;
  2247. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2248. return 0;
  2249. }
  2250. /*
  2251. * Now guess if we've got a board which indexes by BARs.
  2252. * Each IO BAR should be 8 bytes, and they should follow
  2253. * consecutively.
  2254. */
  2255. first_port = -1;
  2256. num_port = 0;
  2257. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2258. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2259. pci_resource_len(dev, i) == 8 &&
  2260. (first_port == -1 || (first_port + num_port) == i)) {
  2261. num_port++;
  2262. if (first_port == -1)
  2263. first_port = i;
  2264. }
  2265. }
  2266. if (num_port > 1) {
  2267. board->flags = first_port | FL_BASE_BARS;
  2268. board->num_ports = num_port;
  2269. return 0;
  2270. }
  2271. return -ENODEV;
  2272. }
  2273. static inline int
  2274. serial_pci_matches(const struct pciserial_board *board,
  2275. const struct pciserial_board *guessed)
  2276. {
  2277. return
  2278. board->num_ports == guessed->num_ports &&
  2279. board->base_baud == guessed->base_baud &&
  2280. board->uart_offset == guessed->uart_offset &&
  2281. board->reg_shift == guessed->reg_shift &&
  2282. board->first_offset == guessed->first_offset;
  2283. }
  2284. struct serial_private *
  2285. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  2286. {
  2287. struct uart_port serial_port;
  2288. struct serial_private *priv;
  2289. struct pci_serial_quirk *quirk;
  2290. int rc, nr_ports, i;
  2291. nr_ports = board->num_ports;
  2292. /*
  2293. * Find an init and setup quirks.
  2294. */
  2295. quirk = find_quirk(dev);
  2296. /*
  2297. * Run the new-style initialization function.
  2298. * The initialization function returns:
  2299. * <0 - error
  2300. * 0 - use board->num_ports
  2301. * >0 - number of ports
  2302. */
  2303. if (quirk->init) {
  2304. rc = quirk->init(dev);
  2305. if (rc < 0) {
  2306. priv = ERR_PTR(rc);
  2307. goto err_out;
  2308. }
  2309. if (rc)
  2310. nr_ports = rc;
  2311. }
  2312. priv = kzalloc(sizeof(struct serial_private) +
  2313. sizeof(unsigned int) * nr_ports,
  2314. GFP_KERNEL);
  2315. if (!priv) {
  2316. priv = ERR_PTR(-ENOMEM);
  2317. goto err_deinit;
  2318. }
  2319. priv->dev = dev;
  2320. priv->quirk = quirk;
  2321. memset(&serial_port, 0, sizeof(struct uart_port));
  2322. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  2323. serial_port.uartclk = board->base_baud * 16;
  2324. serial_port.irq = get_pci_irq(dev, board);
  2325. serial_port.dev = &dev->dev;
  2326. for (i = 0; i < nr_ports; i++) {
  2327. if (quirk->setup(priv, board, &serial_port, i))
  2328. break;
  2329. #ifdef SERIAL_DEBUG_PCI
  2330. printk(KERN_DEBUG "Setup PCI port: port %lx, irq %d, type %d\n",
  2331. serial_port.iobase, serial_port.irq, serial_port.iotype);
  2332. #endif
  2333. priv->line[i] = serial8250_register_port(&serial_port);
  2334. if (priv->line[i] < 0) {
  2335. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  2336. break;
  2337. }
  2338. }
  2339. priv->nr = i;
  2340. return priv;
  2341. err_deinit:
  2342. if (quirk->exit)
  2343. quirk->exit(dev);
  2344. err_out:
  2345. return priv;
  2346. }
  2347. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  2348. void pciserial_remove_ports(struct serial_private *priv)
  2349. {
  2350. struct pci_serial_quirk *quirk;
  2351. int i;
  2352. for (i = 0; i < priv->nr; i++)
  2353. serial8250_unregister_port(priv->line[i]);
  2354. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2355. if (priv->remapped_bar[i])
  2356. iounmap(priv->remapped_bar[i]);
  2357. priv->remapped_bar[i] = NULL;
  2358. }
  2359. /*
  2360. * Find the exit quirks.
  2361. */
  2362. quirk = find_quirk(priv->dev);
  2363. if (quirk->exit)
  2364. quirk->exit(priv->dev);
  2365. kfree(priv);
  2366. }
  2367. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  2368. void pciserial_suspend_ports(struct serial_private *priv)
  2369. {
  2370. int i;
  2371. for (i = 0; i < priv->nr; i++)
  2372. if (priv->line[i] >= 0)
  2373. serial8250_suspend_port(priv->line[i]);
  2374. }
  2375. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  2376. void pciserial_resume_ports(struct serial_private *priv)
  2377. {
  2378. int i;
  2379. /*
  2380. * Ensure that the board is correctly configured.
  2381. */
  2382. if (priv->quirk->init)
  2383. priv->quirk->init(priv->dev);
  2384. for (i = 0; i < priv->nr; i++)
  2385. if (priv->line[i] >= 0)
  2386. serial8250_resume_port(priv->line[i]);
  2387. }
  2388. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  2389. /*
  2390. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  2391. * to the arrangement of serial ports on a PCI card.
  2392. */
  2393. static int __devinit
  2394. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  2395. {
  2396. struct serial_private *priv;
  2397. const struct pciserial_board *board;
  2398. struct pciserial_board tmp;
  2399. int rc;
  2400. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  2401. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  2402. ent->driver_data);
  2403. return -EINVAL;
  2404. }
  2405. board = &pci_boards[ent->driver_data];
  2406. rc = pci_enable_device(dev);
  2407. if (rc)
  2408. return rc;
  2409. if (ent->driver_data == pbn_default) {
  2410. /*
  2411. * Use a copy of the pci_board entry for this;
  2412. * avoid changing entries in the table.
  2413. */
  2414. memcpy(&tmp, board, sizeof(struct pciserial_board));
  2415. board = &tmp;
  2416. /*
  2417. * We matched one of our class entries. Try to
  2418. * determine the parameters of this board.
  2419. */
  2420. rc = serial_pci_guess_board(dev, &tmp);
  2421. if (rc)
  2422. goto disable;
  2423. } else {
  2424. /*
  2425. * We matched an explicit entry. If we are able to
  2426. * detect this boards settings with our heuristic,
  2427. * then we no longer need this entry.
  2428. */
  2429. memcpy(&tmp, &pci_boards[pbn_default],
  2430. sizeof(struct pciserial_board));
  2431. rc = serial_pci_guess_board(dev, &tmp);
  2432. if (rc == 0 && serial_pci_matches(board, &tmp))
  2433. moan_device("Redundant entry in serial pci_table.",
  2434. dev);
  2435. }
  2436. priv = pciserial_init_ports(dev, board);
  2437. if (!IS_ERR(priv)) {
  2438. pci_set_drvdata(dev, priv);
  2439. return 0;
  2440. }
  2441. rc = PTR_ERR(priv);
  2442. disable:
  2443. pci_disable_device(dev);
  2444. return rc;
  2445. }
  2446. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  2447. {
  2448. struct serial_private *priv = pci_get_drvdata(dev);
  2449. pci_set_drvdata(dev, NULL);
  2450. pciserial_remove_ports(priv);
  2451. pci_disable_device(dev);
  2452. }
  2453. #ifdef CONFIG_PM
  2454. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  2455. {
  2456. struct serial_private *priv = pci_get_drvdata(dev);
  2457. if (priv)
  2458. pciserial_suspend_ports(priv);
  2459. pci_save_state(dev);
  2460. pci_set_power_state(dev, pci_choose_state(dev, state));
  2461. return 0;
  2462. }
  2463. static int pciserial_resume_one(struct pci_dev *dev)
  2464. {
  2465. int err;
  2466. struct serial_private *priv = pci_get_drvdata(dev);
  2467. pci_set_power_state(dev, PCI_D0);
  2468. pci_restore_state(dev);
  2469. if (priv) {
  2470. /*
  2471. * The device may have been disabled. Re-enable it.
  2472. */
  2473. err = pci_enable_device(dev);
  2474. /* FIXME: We cannot simply error out here */
  2475. if (err)
  2476. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  2477. pciserial_resume_ports(priv);
  2478. }
  2479. return 0;
  2480. }
  2481. #endif
  2482. static struct pci_device_id serial_pci_tbl[] = {
  2483. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  2484. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  2485. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  2486. pbn_b2_8_921600 },
  2487. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2488. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2489. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2490. pbn_b1_8_1382400 },
  2491. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2492. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2493. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2494. pbn_b1_4_1382400 },
  2495. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2496. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2497. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2498. pbn_b1_2_1382400 },
  2499. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2500. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2501. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2502. pbn_b1_8_1382400 },
  2503. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2504. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2505. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2506. pbn_b1_4_1382400 },
  2507. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2508. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2509. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2510. pbn_b1_2_1382400 },
  2511. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2512. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2513. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  2514. pbn_b1_8_921600 },
  2515. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2516. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2517. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  2518. pbn_b1_8_921600 },
  2519. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2520. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2521. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  2522. pbn_b1_4_921600 },
  2523. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2524. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2525. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  2526. pbn_b1_4_921600 },
  2527. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2528. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2529. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  2530. pbn_b1_2_921600 },
  2531. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2532. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2533. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  2534. pbn_b1_8_921600 },
  2535. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2536. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2537. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  2538. pbn_b1_8_921600 },
  2539. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2540. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2541. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  2542. pbn_b1_4_921600 },
  2543. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2544. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2545. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  2546. pbn_b1_2_1250000 },
  2547. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2548. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2549. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  2550. pbn_b0_2_1843200 },
  2551. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2552. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2553. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  2554. pbn_b0_4_1843200 },
  2555. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2556. PCI_VENDOR_ID_AFAVLAB,
  2557. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  2558. pbn_b0_4_1152000 },
  2559. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2560. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2561. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  2562. pbn_b0_2_1843200_200 },
  2563. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2564. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2565. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  2566. pbn_b0_4_1843200_200 },
  2567. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2568. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2569. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  2570. pbn_b0_8_1843200_200 },
  2571. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2572. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2573. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  2574. pbn_b0_2_1843200_200 },
  2575. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2576. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2577. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  2578. pbn_b0_4_1843200_200 },
  2579. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2580. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2581. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  2582. pbn_b0_8_1843200_200 },
  2583. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2584. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2585. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  2586. pbn_b0_2_1843200_200 },
  2587. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2588. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2589. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  2590. pbn_b0_4_1843200_200 },
  2591. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2592. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2593. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  2594. pbn_b0_8_1843200_200 },
  2595. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2596. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2597. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  2598. pbn_b0_2_1843200_200 },
  2599. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2600. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2601. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  2602. pbn_b0_4_1843200_200 },
  2603. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2604. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2605. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  2606. pbn_b0_8_1843200_200 },
  2607. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2608. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  2609. 0, 0, pbn_exar_ibm_saturn },
  2610. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  2611. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2612. pbn_b2_bt_1_115200 },
  2613. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  2614. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2615. pbn_b2_bt_2_115200 },
  2616. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  2617. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2618. pbn_b2_bt_4_115200 },
  2619. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  2620. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2621. pbn_b2_bt_2_115200 },
  2622. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  2623. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2624. pbn_b2_bt_4_115200 },
  2625. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  2626. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2627. pbn_b2_8_115200 },
  2628. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  2629. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2630. pbn_b2_8_460800 },
  2631. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  2632. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2633. pbn_b2_8_115200 },
  2634. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  2635. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2636. pbn_b2_bt_2_115200 },
  2637. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  2638. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2639. pbn_b2_bt_2_921600 },
  2640. /*
  2641. * VScom SPCOM800, from sl@s.pl
  2642. */
  2643. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  2644. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2645. pbn_b2_8_921600 },
  2646. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  2647. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2648. pbn_b2_4_921600 },
  2649. /* Unknown card - subdevice 0x1584 */
  2650. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2651. PCI_VENDOR_ID_PLX,
  2652. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  2653. pbn_b0_4_115200 },
  2654. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2655. PCI_SUBVENDOR_ID_KEYSPAN,
  2656. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  2657. pbn_panacom },
  2658. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  2659. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2660. pbn_panacom4 },
  2661. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  2662. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2663. pbn_panacom2 },
  2664. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2665. PCI_VENDOR_ID_ESDGMBH,
  2666. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  2667. pbn_b2_4_115200 },
  2668. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2669. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2670. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  2671. pbn_b2_4_460800 },
  2672. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2673. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2674. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  2675. pbn_b2_8_460800 },
  2676. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2677. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2678. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  2679. pbn_b2_16_460800 },
  2680. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2681. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2682. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  2683. pbn_b2_16_460800 },
  2684. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2685. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2686. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  2687. pbn_b2_4_460800 },
  2688. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2689. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2690. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  2691. pbn_b2_8_460800 },
  2692. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2693. PCI_SUBVENDOR_ID_EXSYS,
  2694. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  2695. pbn_exsys_4055 },
  2696. /*
  2697. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  2698. * (Exoray@isys.ca)
  2699. */
  2700. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  2701. 0x10b5, 0x106a, 0, 0,
  2702. pbn_plx_romulus },
  2703. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  2704. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2705. pbn_b1_4_115200 },
  2706. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  2707. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2708. pbn_b1_2_115200 },
  2709. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  2710. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2711. pbn_b1_8_115200 },
  2712. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  2713. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2714. pbn_b1_8_115200 },
  2715. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2716. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  2717. 0, 0,
  2718. pbn_b0_4_921600 },
  2719. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2720. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  2721. 0, 0,
  2722. pbn_b0_4_1152000 },
  2723. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  2724. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2725. pbn_b0_bt_2_921600 },
  2726. /*
  2727. * The below card is a little controversial since it is the
  2728. * subject of a PCI vendor/device ID clash. (See
  2729. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  2730. * For now just used the hex ID 0x950a.
  2731. */
  2732. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2733. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_SERIAL, 0, 0,
  2734. pbn_b0_2_115200 },
  2735. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2736. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2737. pbn_b0_2_1130000 },
  2738. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  2739. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  2740. pbn_b0_1_921600 },
  2741. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2742. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2743. pbn_b0_4_115200 },
  2744. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  2745. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2746. pbn_b0_bt_2_921600 },
  2747. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  2748. PCI_ANY_ID , PCI_ANY_ID, 0, 0,
  2749. pbn_b2_8_1152000 },
  2750. /*
  2751. * Oxford Semiconductor Inc. Tornado PCI express device range.
  2752. */
  2753. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  2754. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2755. pbn_b0_1_4000000 },
  2756. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  2757. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2758. pbn_b0_1_4000000 },
  2759. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  2760. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2761. pbn_oxsemi_1_4000000 },
  2762. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  2763. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2764. pbn_oxsemi_1_4000000 },
  2765. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  2766. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2767. pbn_b0_1_4000000 },
  2768. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  2769. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2770. pbn_b0_1_4000000 },
  2771. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  2772. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2773. pbn_oxsemi_1_4000000 },
  2774. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  2775. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2776. pbn_oxsemi_1_4000000 },
  2777. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  2778. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2779. pbn_b0_1_4000000 },
  2780. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  2781. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2782. pbn_b0_1_4000000 },
  2783. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  2784. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2785. pbn_b0_1_4000000 },
  2786. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  2787. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2788. pbn_b0_1_4000000 },
  2789. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  2790. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2791. pbn_oxsemi_2_4000000 },
  2792. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  2793. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2794. pbn_oxsemi_2_4000000 },
  2795. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  2796. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2797. pbn_oxsemi_4_4000000 },
  2798. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  2799. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2800. pbn_oxsemi_4_4000000 },
  2801. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  2802. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2803. pbn_oxsemi_8_4000000 },
  2804. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  2805. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2806. pbn_oxsemi_8_4000000 },
  2807. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  2808. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2809. pbn_oxsemi_1_4000000 },
  2810. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  2811. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2812. pbn_oxsemi_1_4000000 },
  2813. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  2814. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2815. pbn_oxsemi_1_4000000 },
  2816. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  2817. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2818. pbn_oxsemi_1_4000000 },
  2819. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  2820. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2821. pbn_oxsemi_1_4000000 },
  2822. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  2823. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2824. pbn_oxsemi_1_4000000 },
  2825. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  2826. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2827. pbn_oxsemi_1_4000000 },
  2828. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  2829. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2830. pbn_oxsemi_1_4000000 },
  2831. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  2832. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2833. pbn_oxsemi_1_4000000 },
  2834. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  2835. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2836. pbn_oxsemi_1_4000000 },
  2837. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  2838. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2839. pbn_oxsemi_1_4000000 },
  2840. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  2841. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2842. pbn_oxsemi_1_4000000 },
  2843. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  2844. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2845. pbn_oxsemi_1_4000000 },
  2846. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  2847. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2848. pbn_oxsemi_1_4000000 },
  2849. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  2850. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2851. pbn_oxsemi_1_4000000 },
  2852. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  2853. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2854. pbn_oxsemi_1_4000000 },
  2855. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  2856. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2857. pbn_oxsemi_1_4000000 },
  2858. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  2859. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2860. pbn_oxsemi_1_4000000 },
  2861. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  2862. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2863. pbn_oxsemi_1_4000000 },
  2864. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  2865. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2866. pbn_oxsemi_1_4000000 },
  2867. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  2868. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2869. pbn_oxsemi_1_4000000 },
  2870. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  2871. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2872. pbn_oxsemi_1_4000000 },
  2873. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  2874. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2875. pbn_oxsemi_1_4000000 },
  2876. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  2877. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2878. pbn_oxsemi_1_4000000 },
  2879. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  2880. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2881. pbn_oxsemi_1_4000000 },
  2882. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  2883. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2884. pbn_oxsemi_1_4000000 },
  2885. /*
  2886. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  2887. */
  2888. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  2889. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  2890. pbn_oxsemi_1_4000000 },
  2891. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  2892. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  2893. pbn_oxsemi_2_4000000 },
  2894. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  2895. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  2896. pbn_oxsemi_4_4000000 },
  2897. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  2898. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  2899. pbn_oxsemi_8_4000000 },
  2900. /*
  2901. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  2902. */
  2903. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  2904. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  2905. pbn_oxsemi_2_4000000 },
  2906. /*
  2907. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  2908. * from skokodyn@yahoo.com
  2909. */
  2910. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2911. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  2912. pbn_sbsxrsio },
  2913. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2914. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  2915. pbn_sbsxrsio },
  2916. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2917. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  2918. pbn_sbsxrsio },
  2919. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2920. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  2921. pbn_sbsxrsio },
  2922. /*
  2923. * Digitan DS560-558, from jimd@esoft.com
  2924. */
  2925. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  2926. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2927. pbn_b1_1_115200 },
  2928. /*
  2929. * Titan Electronic cards
  2930. * The 400L and 800L have a custom setup quirk.
  2931. */
  2932. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  2933. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2934. pbn_b0_1_921600 },
  2935. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  2936. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2937. pbn_b0_2_921600 },
  2938. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  2939. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2940. pbn_b0_4_921600 },
  2941. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  2942. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2943. pbn_b0_4_921600 },
  2944. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  2945. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2946. pbn_b1_1_921600 },
  2947. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  2948. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2949. pbn_b1_bt_2_921600 },
  2950. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  2951. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2952. pbn_b0_bt_4_921600 },
  2953. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  2954. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2955. pbn_b0_bt_8_921600 },
  2956. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  2957. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2958. pbn_b4_bt_2_921600 },
  2959. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  2960. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2961. pbn_b4_bt_4_921600 },
  2962. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  2963. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2964. pbn_b4_bt_8_921600 },
  2965. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  2966. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2967. pbn_b0_4_921600 },
  2968. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  2969. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2970. pbn_b0_4_921600 },
  2971. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  2972. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2973. pbn_b0_4_921600 },
  2974. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  2975. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2976. pbn_oxsemi_1_4000000 },
  2977. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  2978. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2979. pbn_oxsemi_2_4000000 },
  2980. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  2981. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2982. pbn_oxsemi_4_4000000 },
  2983. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  2984. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2985. pbn_oxsemi_8_4000000 },
  2986. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  2987. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2988. pbn_oxsemi_2_4000000 },
  2989. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  2990. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2991. pbn_oxsemi_2_4000000 },
  2992. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  2993. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2994. pbn_b2_1_460800 },
  2995. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  2996. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2997. pbn_b2_1_460800 },
  2998. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  2999. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3000. pbn_b2_1_460800 },
  3001. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  3002. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3003. pbn_b2_bt_2_921600 },
  3004. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  3005. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3006. pbn_b2_bt_2_921600 },
  3007. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  3008. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3009. pbn_b2_bt_2_921600 },
  3010. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  3011. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3012. pbn_b2_bt_4_921600 },
  3013. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  3014. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3015. pbn_b2_bt_4_921600 },
  3016. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  3017. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3018. pbn_b2_bt_4_921600 },
  3019. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  3020. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3021. pbn_b0_1_921600 },
  3022. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  3023. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3024. pbn_b0_1_921600 },
  3025. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  3026. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3027. pbn_b0_1_921600 },
  3028. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  3029. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3030. pbn_b0_bt_2_921600 },
  3031. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  3032. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3033. pbn_b0_bt_2_921600 },
  3034. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  3035. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3036. pbn_b0_bt_2_921600 },
  3037. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  3038. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3039. pbn_b0_bt_4_921600 },
  3040. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  3041. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3042. pbn_b0_bt_4_921600 },
  3043. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  3044. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3045. pbn_b0_bt_4_921600 },
  3046. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  3047. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3048. pbn_b0_bt_8_921600 },
  3049. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  3050. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3051. pbn_b0_bt_8_921600 },
  3052. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  3053. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3054. pbn_b0_bt_8_921600 },
  3055. /*
  3056. * Computone devices submitted by Doug McNash dmcnash@computone.com
  3057. */
  3058. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3059. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  3060. 0, 0, pbn_computone_4 },
  3061. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3062. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  3063. 0, 0, pbn_computone_8 },
  3064. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3065. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  3066. 0, 0, pbn_computone_6 },
  3067. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  3068. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3069. pbn_oxsemi },
  3070. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  3071. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  3072. pbn_b0_bt_1_921600 },
  3073. /*
  3074. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  3075. */
  3076. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  3077. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3078. pbn_b0_bt_8_115200 },
  3079. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  3080. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3081. pbn_b0_bt_8_115200 },
  3082. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  3083. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3084. pbn_b0_bt_2_115200 },
  3085. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  3086. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3087. pbn_b0_bt_2_115200 },
  3088. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  3089. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3090. pbn_b0_bt_2_115200 },
  3091. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  3092. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3093. pbn_b0_bt_2_115200 },
  3094. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  3095. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3096. pbn_b0_bt_2_115200 },
  3097. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  3098. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3099. pbn_b0_bt_4_460800 },
  3100. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  3101. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3102. pbn_b0_bt_4_460800 },
  3103. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  3104. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3105. pbn_b0_bt_2_460800 },
  3106. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  3107. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3108. pbn_b0_bt_2_460800 },
  3109. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  3110. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3111. pbn_b0_bt_2_460800 },
  3112. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  3113. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3114. pbn_b0_bt_1_115200 },
  3115. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  3116. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3117. pbn_b0_bt_1_460800 },
  3118. /*
  3119. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  3120. * Cards are identified by their subsystem vendor IDs, which
  3121. * (in hex) match the model number.
  3122. *
  3123. * Note that JC140x are RS422/485 cards which require ox950
  3124. * ACR = 0x10, and as such are not currently fully supported.
  3125. */
  3126. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3127. 0x1204, 0x0004, 0, 0,
  3128. pbn_b0_4_921600 },
  3129. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3130. 0x1208, 0x0004, 0, 0,
  3131. pbn_b0_4_921600 },
  3132. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3133. 0x1402, 0x0002, 0, 0,
  3134. pbn_b0_2_921600 }, */
  3135. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3136. 0x1404, 0x0004, 0, 0,
  3137. pbn_b0_4_921600 }, */
  3138. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  3139. 0x1208, 0x0004, 0, 0,
  3140. pbn_b0_4_921600 },
  3141. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3142. 0x1204, 0x0004, 0, 0,
  3143. pbn_b0_4_921600 },
  3144. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3145. 0x1208, 0x0004, 0, 0,
  3146. pbn_b0_4_921600 },
  3147. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  3148. 0x1208, 0x0004, 0, 0,
  3149. pbn_b0_4_921600 },
  3150. /*
  3151. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  3152. */
  3153. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  3154. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3155. pbn_b1_1_1382400 },
  3156. /*
  3157. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  3158. */
  3159. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  3160. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3161. pbn_b1_1_1382400 },
  3162. /*
  3163. * RAStel 2 port modem, gerg@moreton.com.au
  3164. */
  3165. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  3166. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3167. pbn_b2_bt_2_115200 },
  3168. /*
  3169. * EKF addition for i960 Boards form EKF with serial port
  3170. */
  3171. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  3172. 0xE4BF, PCI_ANY_ID, 0, 0,
  3173. pbn_intel_i960 },
  3174. /*
  3175. * Xircom Cardbus/Ethernet combos
  3176. */
  3177. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  3178. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3179. pbn_b0_1_115200 },
  3180. /*
  3181. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  3182. */
  3183. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  3184. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3185. pbn_b0_1_115200 },
  3186. /*
  3187. * Untested PCI modems, sent in from various folks...
  3188. */
  3189. /*
  3190. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  3191. */
  3192. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  3193. 0x1048, 0x1500, 0, 0,
  3194. pbn_b1_1_115200 },
  3195. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  3196. 0xFF00, 0, 0, 0,
  3197. pbn_sgi_ioc3 },
  3198. /*
  3199. * HP Diva card
  3200. */
  3201. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3202. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  3203. pbn_b1_1_115200 },
  3204. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3205. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3206. pbn_b0_5_115200 },
  3207. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  3208. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3209. pbn_b2_1_115200 },
  3210. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  3211. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3212. pbn_b3_2_115200 },
  3213. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  3214. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3215. pbn_b3_4_115200 },
  3216. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  3217. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3218. pbn_b3_8_115200 },
  3219. /*
  3220. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  3221. */
  3222. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3223. PCI_ANY_ID, PCI_ANY_ID,
  3224. 0,
  3225. 0, pbn_exar_XR17C152 },
  3226. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3227. PCI_ANY_ID, PCI_ANY_ID,
  3228. 0,
  3229. 0, pbn_exar_XR17C154 },
  3230. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3231. PCI_ANY_ID, PCI_ANY_ID,
  3232. 0,
  3233. 0, pbn_exar_XR17C158 },
  3234. /*
  3235. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  3236. */
  3237. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  3238. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3239. pbn_b0_1_115200 },
  3240. /*
  3241. * ITE
  3242. */
  3243. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  3244. PCI_ANY_ID, PCI_ANY_ID,
  3245. 0, 0,
  3246. pbn_b1_bt_1_115200 },
  3247. /*
  3248. * IntaShield IS-200
  3249. */
  3250. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  3251. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  3252. pbn_b2_2_115200 },
  3253. /*
  3254. * IntaShield IS-400
  3255. */
  3256. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  3257. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  3258. pbn_b2_4_115200 },
  3259. /*
  3260. * Perle PCI-RAS cards
  3261. */
  3262. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3263. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  3264. 0, 0, pbn_b2_4_921600 },
  3265. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3266. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  3267. 0, 0, pbn_b2_8_921600 },
  3268. /*
  3269. * Mainpine series cards: Fairly standard layout but fools
  3270. * parts of the autodetect in some cases and uses otherwise
  3271. * unmatched communications subclasses in the PCI Express case
  3272. */
  3273. { /* RockForceDUO */
  3274. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3275. PCI_VENDOR_ID_MAINPINE, 0x0200,
  3276. 0, 0, pbn_b0_2_115200 },
  3277. { /* RockForceQUATRO */
  3278. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3279. PCI_VENDOR_ID_MAINPINE, 0x0300,
  3280. 0, 0, pbn_b0_4_115200 },
  3281. { /* RockForceDUO+ */
  3282. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3283. PCI_VENDOR_ID_MAINPINE, 0x0400,
  3284. 0, 0, pbn_b0_2_115200 },
  3285. { /* RockForceQUATRO+ */
  3286. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3287. PCI_VENDOR_ID_MAINPINE, 0x0500,
  3288. 0, 0, pbn_b0_4_115200 },
  3289. { /* RockForce+ */
  3290. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3291. PCI_VENDOR_ID_MAINPINE, 0x0600,
  3292. 0, 0, pbn_b0_2_115200 },
  3293. { /* RockForce+ */
  3294. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3295. PCI_VENDOR_ID_MAINPINE, 0x0700,
  3296. 0, 0, pbn_b0_4_115200 },
  3297. { /* RockForceOCTO+ */
  3298. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3299. PCI_VENDOR_ID_MAINPINE, 0x0800,
  3300. 0, 0, pbn_b0_8_115200 },
  3301. { /* RockForceDUO+ */
  3302. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3303. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  3304. 0, 0, pbn_b0_2_115200 },
  3305. { /* RockForceQUARTRO+ */
  3306. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3307. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  3308. 0, 0, pbn_b0_4_115200 },
  3309. { /* RockForceOCTO+ */
  3310. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3311. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  3312. 0, 0, pbn_b0_8_115200 },
  3313. { /* RockForceD1 */
  3314. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3315. PCI_VENDOR_ID_MAINPINE, 0x2000,
  3316. 0, 0, pbn_b0_1_115200 },
  3317. { /* RockForceF1 */
  3318. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3319. PCI_VENDOR_ID_MAINPINE, 0x2100,
  3320. 0, 0, pbn_b0_1_115200 },
  3321. { /* RockForceD2 */
  3322. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3323. PCI_VENDOR_ID_MAINPINE, 0x2200,
  3324. 0, 0, pbn_b0_2_115200 },
  3325. { /* RockForceF2 */
  3326. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3327. PCI_VENDOR_ID_MAINPINE, 0x2300,
  3328. 0, 0, pbn_b0_2_115200 },
  3329. { /* RockForceD4 */
  3330. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3331. PCI_VENDOR_ID_MAINPINE, 0x2400,
  3332. 0, 0, pbn_b0_4_115200 },
  3333. { /* RockForceF4 */
  3334. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3335. PCI_VENDOR_ID_MAINPINE, 0x2500,
  3336. 0, 0, pbn_b0_4_115200 },
  3337. { /* RockForceD8 */
  3338. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3339. PCI_VENDOR_ID_MAINPINE, 0x2600,
  3340. 0, 0, pbn_b0_8_115200 },
  3341. { /* RockForceF8 */
  3342. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3343. PCI_VENDOR_ID_MAINPINE, 0x2700,
  3344. 0, 0, pbn_b0_8_115200 },
  3345. { /* IQ Express D1 */
  3346. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3347. PCI_VENDOR_ID_MAINPINE, 0x3000,
  3348. 0, 0, pbn_b0_1_115200 },
  3349. { /* IQ Express F1 */
  3350. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3351. PCI_VENDOR_ID_MAINPINE, 0x3100,
  3352. 0, 0, pbn_b0_1_115200 },
  3353. { /* IQ Express D2 */
  3354. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3355. PCI_VENDOR_ID_MAINPINE, 0x3200,
  3356. 0, 0, pbn_b0_2_115200 },
  3357. { /* IQ Express F2 */
  3358. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3359. PCI_VENDOR_ID_MAINPINE, 0x3300,
  3360. 0, 0, pbn_b0_2_115200 },
  3361. { /* IQ Express D4 */
  3362. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3363. PCI_VENDOR_ID_MAINPINE, 0x3400,
  3364. 0, 0, pbn_b0_4_115200 },
  3365. { /* IQ Express F4 */
  3366. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3367. PCI_VENDOR_ID_MAINPINE, 0x3500,
  3368. 0, 0, pbn_b0_4_115200 },
  3369. { /* IQ Express D8 */
  3370. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3371. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  3372. 0, 0, pbn_b0_8_115200 },
  3373. { /* IQ Express F8 */
  3374. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3375. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  3376. 0, 0, pbn_b0_8_115200 },
  3377. /*
  3378. * PA Semi PA6T-1682M on-chip UART
  3379. */
  3380. { PCI_VENDOR_ID_PASEMI, 0xa004,
  3381. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3382. pbn_pasemi_1682M },
  3383. /*
  3384. * National Instruments
  3385. */
  3386. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  3387. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3388. pbn_b1_16_115200 },
  3389. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  3390. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3391. pbn_b1_8_115200 },
  3392. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  3393. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3394. pbn_b1_bt_4_115200 },
  3395. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  3396. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3397. pbn_b1_bt_2_115200 },
  3398. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  3399. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3400. pbn_b1_bt_4_115200 },
  3401. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  3402. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3403. pbn_b1_bt_2_115200 },
  3404. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  3405. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3406. pbn_b1_16_115200 },
  3407. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  3408. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3409. pbn_b1_8_115200 },
  3410. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  3411. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3412. pbn_b1_bt_4_115200 },
  3413. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  3414. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3415. pbn_b1_bt_2_115200 },
  3416. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  3417. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3418. pbn_b1_bt_4_115200 },
  3419. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  3420. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3421. pbn_b1_bt_2_115200 },
  3422. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  3423. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3424. pbn_ni8430_2 },
  3425. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  3426. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3427. pbn_ni8430_2 },
  3428. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  3429. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3430. pbn_ni8430_4 },
  3431. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  3432. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3433. pbn_ni8430_4 },
  3434. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  3435. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3436. pbn_ni8430_8 },
  3437. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  3438. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3439. pbn_ni8430_8 },
  3440. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  3441. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3442. pbn_ni8430_16 },
  3443. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  3444. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3445. pbn_ni8430_16 },
  3446. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  3447. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3448. pbn_ni8430_2 },
  3449. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  3450. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3451. pbn_ni8430_2 },
  3452. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  3453. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3454. pbn_ni8430_4 },
  3455. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  3456. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3457. pbn_ni8430_4 },
  3458. /*
  3459. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  3460. */
  3461. { PCI_VENDOR_ID_ADDIDATA,
  3462. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  3463. PCI_ANY_ID,
  3464. PCI_ANY_ID,
  3465. 0,
  3466. 0,
  3467. pbn_b0_4_115200 },
  3468. { PCI_VENDOR_ID_ADDIDATA,
  3469. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  3470. PCI_ANY_ID,
  3471. PCI_ANY_ID,
  3472. 0,
  3473. 0,
  3474. pbn_b0_2_115200 },
  3475. { PCI_VENDOR_ID_ADDIDATA,
  3476. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  3477. PCI_ANY_ID,
  3478. PCI_ANY_ID,
  3479. 0,
  3480. 0,
  3481. pbn_b0_1_115200 },
  3482. { PCI_VENDOR_ID_ADDIDATA_OLD,
  3483. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  3484. PCI_ANY_ID,
  3485. PCI_ANY_ID,
  3486. 0,
  3487. 0,
  3488. pbn_b1_8_115200 },
  3489. { PCI_VENDOR_ID_ADDIDATA,
  3490. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  3491. PCI_ANY_ID,
  3492. PCI_ANY_ID,
  3493. 0,
  3494. 0,
  3495. pbn_b0_4_115200 },
  3496. { PCI_VENDOR_ID_ADDIDATA,
  3497. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  3498. PCI_ANY_ID,
  3499. PCI_ANY_ID,
  3500. 0,
  3501. 0,
  3502. pbn_b0_2_115200 },
  3503. { PCI_VENDOR_ID_ADDIDATA,
  3504. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  3505. PCI_ANY_ID,
  3506. PCI_ANY_ID,
  3507. 0,
  3508. 0,
  3509. pbn_b0_1_115200 },
  3510. { PCI_VENDOR_ID_ADDIDATA,
  3511. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  3512. PCI_ANY_ID,
  3513. PCI_ANY_ID,
  3514. 0,
  3515. 0,
  3516. pbn_b0_4_115200 },
  3517. { PCI_VENDOR_ID_ADDIDATA,
  3518. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  3519. PCI_ANY_ID,
  3520. PCI_ANY_ID,
  3521. 0,
  3522. 0,
  3523. pbn_b0_2_115200 },
  3524. { PCI_VENDOR_ID_ADDIDATA,
  3525. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  3526. PCI_ANY_ID,
  3527. PCI_ANY_ID,
  3528. 0,
  3529. 0,
  3530. pbn_b0_1_115200 },
  3531. { PCI_VENDOR_ID_ADDIDATA,
  3532. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  3533. PCI_ANY_ID,
  3534. PCI_ANY_ID,
  3535. 0,
  3536. 0,
  3537. pbn_b0_8_115200 },
  3538. { PCI_VENDOR_ID_ADDIDATA,
  3539. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  3540. PCI_ANY_ID,
  3541. PCI_ANY_ID,
  3542. 0,
  3543. 0,
  3544. pbn_ADDIDATA_PCIe_4_3906250 },
  3545. { PCI_VENDOR_ID_ADDIDATA,
  3546. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  3547. PCI_ANY_ID,
  3548. PCI_ANY_ID,
  3549. 0,
  3550. 0,
  3551. pbn_ADDIDATA_PCIe_2_3906250 },
  3552. { PCI_VENDOR_ID_ADDIDATA,
  3553. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  3554. PCI_ANY_ID,
  3555. PCI_ANY_ID,
  3556. 0,
  3557. 0,
  3558. pbn_ADDIDATA_PCIe_1_3906250 },
  3559. { PCI_VENDOR_ID_ADDIDATA,
  3560. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  3561. PCI_ANY_ID,
  3562. PCI_ANY_ID,
  3563. 0,
  3564. 0,
  3565. pbn_ADDIDATA_PCIe_8_3906250 },
  3566. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  3567. PCI_VENDOR_ID_IBM, 0x0299,
  3568. 0, 0, pbn_b0_bt_2_115200 },
  3569. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  3570. 0xA000, 0x1000,
  3571. 0, 0, pbn_b0_1_115200 },
  3572. /*
  3573. * Best Connectivity PCI Multi I/O cards
  3574. */
  3575. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3576. 0xA000, 0x1000,
  3577. 0, 0, pbn_b0_1_115200 },
  3578. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3579. 0xA000, 0x3004,
  3580. 0, 0, pbn_b0_bt_4_115200 },
  3581. /* Intel CE4100 */
  3582. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  3583. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3584. pbn_ce4100_1_115200 },
  3585. /*
  3586. * Cronyx Omega PCI
  3587. */
  3588. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  3589. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3590. pbn_omegapci },
  3591. /*
  3592. * These entries match devices with class COMMUNICATION_SERIAL,
  3593. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  3594. */
  3595. { PCI_ANY_ID, PCI_ANY_ID,
  3596. PCI_ANY_ID, PCI_ANY_ID,
  3597. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  3598. 0xffff00, pbn_default },
  3599. { PCI_ANY_ID, PCI_ANY_ID,
  3600. PCI_ANY_ID, PCI_ANY_ID,
  3601. PCI_CLASS_COMMUNICATION_MODEM << 8,
  3602. 0xffff00, pbn_default },
  3603. { PCI_ANY_ID, PCI_ANY_ID,
  3604. PCI_ANY_ID, PCI_ANY_ID,
  3605. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  3606. 0xffff00, pbn_default },
  3607. { 0, }
  3608. };
  3609. static struct pci_driver serial_pci_driver = {
  3610. .name = "serial",
  3611. .probe = pciserial_init_one,
  3612. .remove = __devexit_p(pciserial_remove_one),
  3613. #ifdef CONFIG_PM
  3614. .suspend = pciserial_suspend_one,
  3615. .resume = pciserial_resume_one,
  3616. #endif
  3617. .id_table = serial_pci_tbl,
  3618. };
  3619. static int __init serial8250_pci_init(void)
  3620. {
  3621. return pci_register_driver(&serial_pci_driver);
  3622. }
  3623. static void __exit serial8250_pci_exit(void)
  3624. {
  3625. pci_unregister_driver(&serial_pci_driver);
  3626. }
  3627. module_init(serial8250_pci_init);
  3628. module_exit(serial8250_pci_exit);
  3629. MODULE_LICENSE("GPL");
  3630. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  3631. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);