be_cmds.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 32;
  21. static void be_mcc_notify(struct be_adapter *adapter)
  22. {
  23. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  24. u32 val = 0;
  25. if (adapter->eeh_err) {
  26. dev_info(&adapter->pdev->dev,
  27. "Error in Card Detected! Cannot issue commands\n");
  28. return;
  29. }
  30. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  31. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  32. wmb();
  33. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  34. }
  35. /* To check if valid bit is set, check the entire word as we don't know
  36. * the endianness of the data (old entry is host endian while a new entry is
  37. * little endian) */
  38. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  39. {
  40. if (compl->flags != 0) {
  41. compl->flags = le32_to_cpu(compl->flags);
  42. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  43. return true;
  44. } else {
  45. return false;
  46. }
  47. }
  48. /* Need to reset the entire word that houses the valid bit */
  49. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  50. {
  51. compl->flags = 0;
  52. }
  53. static int be_mcc_compl_process(struct be_adapter *adapter,
  54. struct be_mcc_compl *compl)
  55. {
  56. u16 compl_status, extd_status;
  57. /* Just swap the status to host endian; mcc tag is opaquely copied
  58. * from mcc_wrb */
  59. be_dws_le_to_cpu(compl, 4);
  60. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  61. CQE_STATUS_COMPL_MASK;
  62. if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
  63. (compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
  64. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  65. adapter->flash_status = compl_status;
  66. complete(&adapter->flash_compl);
  67. }
  68. if (compl_status == MCC_STATUS_SUCCESS) {
  69. if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
  70. (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
  71. (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
  72. be_parse_stats(adapter);
  73. adapter->stats_cmd_sent = false;
  74. }
  75. } else {
  76. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  77. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  78. goto done;
  79. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  80. dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
  81. "permitted to execute this cmd (opcode %d)\n",
  82. compl->tag0);
  83. } else {
  84. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  85. CQE_STATUS_EXTD_MASK;
  86. dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
  87. "status %d, extd-status %d\n",
  88. compl->tag0, compl_status, extd_status);
  89. }
  90. }
  91. done:
  92. return compl_status;
  93. }
  94. /* Link state evt is a string of bytes; no need for endian swapping */
  95. static void be_async_link_state_process(struct be_adapter *adapter,
  96. struct be_async_event_link_state *evt)
  97. {
  98. be_link_status_update(adapter, evt->port_link_status);
  99. }
  100. /* Grp5 CoS Priority evt */
  101. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  102. struct be_async_event_grp5_cos_priority *evt)
  103. {
  104. if (evt->valid) {
  105. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  106. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  107. adapter->recommended_prio =
  108. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  109. }
  110. }
  111. /* Grp5 QOS Speed evt */
  112. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  113. struct be_async_event_grp5_qos_link_speed *evt)
  114. {
  115. if (evt->physical_port == adapter->port_num) {
  116. /* qos_link_speed is in units of 10 Mbps */
  117. adapter->link_speed = evt->qos_link_speed * 10;
  118. }
  119. }
  120. /*Grp5 PVID evt*/
  121. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  122. struct be_async_event_grp5_pvid_state *evt)
  123. {
  124. if (evt->enabled)
  125. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  126. else
  127. adapter->pvid = 0;
  128. }
  129. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  130. u32 trailer, struct be_mcc_compl *evt)
  131. {
  132. u8 event_type = 0;
  133. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  134. ASYNC_TRAILER_EVENT_TYPE_MASK;
  135. switch (event_type) {
  136. case ASYNC_EVENT_COS_PRIORITY:
  137. be_async_grp5_cos_priority_process(adapter,
  138. (struct be_async_event_grp5_cos_priority *)evt);
  139. break;
  140. case ASYNC_EVENT_QOS_SPEED:
  141. be_async_grp5_qos_speed_process(adapter,
  142. (struct be_async_event_grp5_qos_link_speed *)evt);
  143. break;
  144. case ASYNC_EVENT_PVID_STATE:
  145. be_async_grp5_pvid_state_process(adapter,
  146. (struct be_async_event_grp5_pvid_state *)evt);
  147. break;
  148. default:
  149. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  150. break;
  151. }
  152. }
  153. static inline bool is_link_state_evt(u32 trailer)
  154. {
  155. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  156. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  157. ASYNC_EVENT_CODE_LINK_STATE;
  158. }
  159. static inline bool is_grp5_evt(u32 trailer)
  160. {
  161. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  162. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  163. ASYNC_EVENT_CODE_GRP_5);
  164. }
  165. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  166. {
  167. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  168. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  169. if (be_mcc_compl_is_new(compl)) {
  170. queue_tail_inc(mcc_cq);
  171. return compl;
  172. }
  173. return NULL;
  174. }
  175. void be_async_mcc_enable(struct be_adapter *adapter)
  176. {
  177. spin_lock_bh(&adapter->mcc_cq_lock);
  178. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  179. adapter->mcc_obj.rearm_cq = true;
  180. spin_unlock_bh(&adapter->mcc_cq_lock);
  181. }
  182. void be_async_mcc_disable(struct be_adapter *adapter)
  183. {
  184. adapter->mcc_obj.rearm_cq = false;
  185. }
  186. int be_process_mcc(struct be_adapter *adapter, int *status)
  187. {
  188. struct be_mcc_compl *compl;
  189. int num = 0;
  190. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  191. spin_lock_bh(&adapter->mcc_cq_lock);
  192. while ((compl = be_mcc_compl_get(adapter))) {
  193. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  194. /* Interpret flags as an async trailer */
  195. if (is_link_state_evt(compl->flags))
  196. be_async_link_state_process(adapter,
  197. (struct be_async_event_link_state *) compl);
  198. else if (is_grp5_evt(compl->flags))
  199. be_async_grp5_evt_process(adapter,
  200. compl->flags, compl);
  201. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  202. *status = be_mcc_compl_process(adapter, compl);
  203. atomic_dec(&mcc_obj->q.used);
  204. }
  205. be_mcc_compl_use(compl);
  206. num++;
  207. }
  208. spin_unlock_bh(&adapter->mcc_cq_lock);
  209. return num;
  210. }
  211. /* Wait till no more pending mcc requests are present */
  212. static int be_mcc_wait_compl(struct be_adapter *adapter)
  213. {
  214. #define mcc_timeout 120000 /* 12s timeout */
  215. int i, num, status = 0;
  216. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  217. if (adapter->eeh_err)
  218. return -EIO;
  219. for (i = 0; i < mcc_timeout; i++) {
  220. num = be_process_mcc(adapter, &status);
  221. if (num)
  222. be_cq_notify(adapter, mcc_obj->cq.id,
  223. mcc_obj->rearm_cq, num);
  224. if (atomic_read(&mcc_obj->q.used) == 0)
  225. break;
  226. udelay(100);
  227. }
  228. if (i == mcc_timeout) {
  229. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  230. return -1;
  231. }
  232. return status;
  233. }
  234. /* Notify MCC requests and wait for completion */
  235. static int be_mcc_notify_wait(struct be_adapter *adapter)
  236. {
  237. be_mcc_notify(adapter);
  238. return be_mcc_wait_compl(adapter);
  239. }
  240. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  241. {
  242. int msecs = 0;
  243. u32 ready;
  244. if (adapter->eeh_err) {
  245. dev_err(&adapter->pdev->dev,
  246. "Error detected in card.Cannot issue commands\n");
  247. return -EIO;
  248. }
  249. do {
  250. ready = ioread32(db);
  251. if (ready == 0xffffffff) {
  252. dev_err(&adapter->pdev->dev,
  253. "pci slot disconnected\n");
  254. return -1;
  255. }
  256. ready &= MPU_MAILBOX_DB_RDY_MASK;
  257. if (ready)
  258. break;
  259. if (msecs > 4000) {
  260. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  261. if (!lancer_chip(adapter))
  262. be_detect_dump_ue(adapter);
  263. return -1;
  264. }
  265. msleep(1);
  266. msecs++;
  267. } while (true);
  268. return 0;
  269. }
  270. /*
  271. * Insert the mailbox address into the doorbell in two steps
  272. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  273. */
  274. static int be_mbox_notify_wait(struct be_adapter *adapter)
  275. {
  276. int status;
  277. u32 val = 0;
  278. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  279. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  280. struct be_mcc_mailbox *mbox = mbox_mem->va;
  281. struct be_mcc_compl *compl = &mbox->compl;
  282. /* wait for ready to be set */
  283. status = be_mbox_db_ready_wait(adapter, db);
  284. if (status != 0)
  285. return status;
  286. val |= MPU_MAILBOX_DB_HI_MASK;
  287. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  288. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  289. iowrite32(val, db);
  290. /* wait for ready to be set */
  291. status = be_mbox_db_ready_wait(adapter, db);
  292. if (status != 0)
  293. return status;
  294. val = 0;
  295. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  296. val |= (u32)(mbox_mem->dma >> 4) << 2;
  297. iowrite32(val, db);
  298. status = be_mbox_db_ready_wait(adapter, db);
  299. if (status != 0)
  300. return status;
  301. /* A cq entry has been made now */
  302. if (be_mcc_compl_is_new(compl)) {
  303. status = be_mcc_compl_process(adapter, &mbox->compl);
  304. be_mcc_compl_use(compl);
  305. if (status)
  306. return status;
  307. } else {
  308. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  309. return -1;
  310. }
  311. return 0;
  312. }
  313. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  314. {
  315. u32 sem;
  316. if (lancer_chip(adapter))
  317. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  318. else
  319. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  320. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  321. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  322. return -1;
  323. else
  324. return 0;
  325. }
  326. int be_cmd_POST(struct be_adapter *adapter)
  327. {
  328. u16 stage;
  329. int status, timeout = 0;
  330. struct device *dev = &adapter->pdev->dev;
  331. do {
  332. status = be_POST_stage_get(adapter, &stage);
  333. if (status) {
  334. dev_err(dev, "POST error; stage=0x%x\n", stage);
  335. return -1;
  336. } else if (stage != POST_STAGE_ARMFW_RDY) {
  337. if (msleep_interruptible(2000)) {
  338. dev_err(dev, "Waiting for POST aborted\n");
  339. return -EINTR;
  340. }
  341. timeout += 2;
  342. } else {
  343. return 0;
  344. }
  345. } while (timeout < 40);
  346. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  347. return -1;
  348. }
  349. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  350. {
  351. return wrb->payload.embedded_payload;
  352. }
  353. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  354. {
  355. return &wrb->payload.sgl[0];
  356. }
  357. /* Don't touch the hdr after it's prepared */
  358. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  359. bool embedded, u8 sge_cnt, u32 opcode)
  360. {
  361. if (embedded)
  362. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  363. else
  364. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  365. MCC_WRB_SGE_CNT_SHIFT;
  366. wrb->payload_length = payload_len;
  367. wrb->tag0 = opcode;
  368. be_dws_cpu_to_le(wrb, 8);
  369. }
  370. /* Don't touch the hdr after it's prepared */
  371. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  372. u8 subsystem, u8 opcode, int cmd_len)
  373. {
  374. req_hdr->opcode = opcode;
  375. req_hdr->subsystem = subsystem;
  376. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  377. req_hdr->version = 0;
  378. }
  379. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  380. struct be_dma_mem *mem)
  381. {
  382. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  383. u64 dma = (u64)mem->dma;
  384. for (i = 0; i < buf_pages; i++) {
  385. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  386. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  387. dma += PAGE_SIZE_4K;
  388. }
  389. }
  390. /* Converts interrupt delay in microseconds to multiplier value */
  391. static u32 eq_delay_to_mult(u32 usec_delay)
  392. {
  393. #define MAX_INTR_RATE 651042
  394. const u32 round = 10;
  395. u32 multiplier;
  396. if (usec_delay == 0)
  397. multiplier = 0;
  398. else {
  399. u32 interrupt_rate = 1000000 / usec_delay;
  400. /* Max delay, corresponding to the lowest interrupt rate */
  401. if (interrupt_rate == 0)
  402. multiplier = 1023;
  403. else {
  404. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  405. multiplier /= interrupt_rate;
  406. /* Round the multiplier to the closest value.*/
  407. multiplier = (multiplier + round/2) / round;
  408. multiplier = min(multiplier, (u32)1023);
  409. }
  410. }
  411. return multiplier;
  412. }
  413. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  414. {
  415. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  416. struct be_mcc_wrb *wrb
  417. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  418. memset(wrb, 0, sizeof(*wrb));
  419. return wrb;
  420. }
  421. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  422. {
  423. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  424. struct be_mcc_wrb *wrb;
  425. if (atomic_read(&mccq->used) >= mccq->len) {
  426. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  427. return NULL;
  428. }
  429. wrb = queue_head_node(mccq);
  430. queue_head_inc(mccq);
  431. atomic_inc(&mccq->used);
  432. memset(wrb, 0, sizeof(*wrb));
  433. return wrb;
  434. }
  435. /* Tell fw we're about to start firing cmds by writing a
  436. * special pattern across the wrb hdr; uses mbox
  437. */
  438. int be_cmd_fw_init(struct be_adapter *adapter)
  439. {
  440. u8 *wrb;
  441. int status;
  442. if (mutex_lock_interruptible(&adapter->mbox_lock))
  443. return -1;
  444. wrb = (u8 *)wrb_from_mbox(adapter);
  445. *wrb++ = 0xFF;
  446. *wrb++ = 0x12;
  447. *wrb++ = 0x34;
  448. *wrb++ = 0xFF;
  449. *wrb++ = 0xFF;
  450. *wrb++ = 0x56;
  451. *wrb++ = 0x78;
  452. *wrb = 0xFF;
  453. status = be_mbox_notify_wait(adapter);
  454. mutex_unlock(&adapter->mbox_lock);
  455. return status;
  456. }
  457. /* Tell fw we're done with firing cmds by writing a
  458. * special pattern across the wrb hdr; uses mbox
  459. */
  460. int be_cmd_fw_clean(struct be_adapter *adapter)
  461. {
  462. u8 *wrb;
  463. int status;
  464. if (adapter->eeh_err)
  465. return -EIO;
  466. if (mutex_lock_interruptible(&adapter->mbox_lock))
  467. return -1;
  468. wrb = (u8 *)wrb_from_mbox(adapter);
  469. *wrb++ = 0xFF;
  470. *wrb++ = 0xAA;
  471. *wrb++ = 0xBB;
  472. *wrb++ = 0xFF;
  473. *wrb++ = 0xFF;
  474. *wrb++ = 0xCC;
  475. *wrb++ = 0xDD;
  476. *wrb = 0xFF;
  477. status = be_mbox_notify_wait(adapter);
  478. mutex_unlock(&adapter->mbox_lock);
  479. return status;
  480. }
  481. int be_cmd_eq_create(struct be_adapter *adapter,
  482. struct be_queue_info *eq, int eq_delay)
  483. {
  484. struct be_mcc_wrb *wrb;
  485. struct be_cmd_req_eq_create *req;
  486. struct be_dma_mem *q_mem = &eq->dma_mem;
  487. int status;
  488. if (mutex_lock_interruptible(&adapter->mbox_lock))
  489. return -1;
  490. wrb = wrb_from_mbox(adapter);
  491. req = embedded_payload(wrb);
  492. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
  493. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  494. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  495. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  496. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  497. /* 4byte eqe*/
  498. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  499. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  500. __ilog2_u32(eq->len/256));
  501. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  502. eq_delay_to_mult(eq_delay));
  503. be_dws_cpu_to_le(req->context, sizeof(req->context));
  504. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  505. status = be_mbox_notify_wait(adapter);
  506. if (!status) {
  507. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  508. eq->id = le16_to_cpu(resp->eq_id);
  509. eq->created = true;
  510. }
  511. mutex_unlock(&adapter->mbox_lock);
  512. return status;
  513. }
  514. /* Uses mbox */
  515. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  516. u8 type, bool permanent, u32 if_handle)
  517. {
  518. struct be_mcc_wrb *wrb;
  519. struct be_cmd_req_mac_query *req;
  520. int status;
  521. if (mutex_lock_interruptible(&adapter->mbox_lock))
  522. return -1;
  523. wrb = wrb_from_mbox(adapter);
  524. req = embedded_payload(wrb);
  525. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  526. OPCODE_COMMON_NTWK_MAC_QUERY);
  527. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  528. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  529. req->type = type;
  530. if (permanent) {
  531. req->permanent = 1;
  532. } else {
  533. req->if_id = cpu_to_le16((u16) if_handle);
  534. req->permanent = 0;
  535. }
  536. status = be_mbox_notify_wait(adapter);
  537. if (!status) {
  538. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  539. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  540. }
  541. mutex_unlock(&adapter->mbox_lock);
  542. return status;
  543. }
  544. /* Uses synchronous MCCQ */
  545. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  546. u32 if_id, u32 *pmac_id, u32 domain)
  547. {
  548. struct be_mcc_wrb *wrb;
  549. struct be_cmd_req_pmac_add *req;
  550. int status;
  551. spin_lock_bh(&adapter->mcc_lock);
  552. wrb = wrb_from_mccq(adapter);
  553. if (!wrb) {
  554. status = -EBUSY;
  555. goto err;
  556. }
  557. req = embedded_payload(wrb);
  558. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  559. OPCODE_COMMON_NTWK_PMAC_ADD);
  560. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  561. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  562. req->hdr.domain = domain;
  563. req->if_id = cpu_to_le32(if_id);
  564. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  565. status = be_mcc_notify_wait(adapter);
  566. if (!status) {
  567. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  568. *pmac_id = le32_to_cpu(resp->pmac_id);
  569. }
  570. err:
  571. spin_unlock_bh(&adapter->mcc_lock);
  572. return status;
  573. }
  574. /* Uses synchronous MCCQ */
  575. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
  576. {
  577. struct be_mcc_wrb *wrb;
  578. struct be_cmd_req_pmac_del *req;
  579. int status;
  580. spin_lock_bh(&adapter->mcc_lock);
  581. wrb = wrb_from_mccq(adapter);
  582. if (!wrb) {
  583. status = -EBUSY;
  584. goto err;
  585. }
  586. req = embedded_payload(wrb);
  587. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  588. OPCODE_COMMON_NTWK_PMAC_DEL);
  589. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  590. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  591. req->hdr.domain = dom;
  592. req->if_id = cpu_to_le32(if_id);
  593. req->pmac_id = cpu_to_le32(pmac_id);
  594. status = be_mcc_notify_wait(adapter);
  595. err:
  596. spin_unlock_bh(&adapter->mcc_lock);
  597. return status;
  598. }
  599. /* Uses Mbox */
  600. int be_cmd_cq_create(struct be_adapter *adapter,
  601. struct be_queue_info *cq, struct be_queue_info *eq,
  602. bool sol_evts, bool no_delay, int coalesce_wm)
  603. {
  604. struct be_mcc_wrb *wrb;
  605. struct be_cmd_req_cq_create *req;
  606. struct be_dma_mem *q_mem = &cq->dma_mem;
  607. void *ctxt;
  608. int status;
  609. if (mutex_lock_interruptible(&adapter->mbox_lock))
  610. return -1;
  611. wrb = wrb_from_mbox(adapter);
  612. req = embedded_payload(wrb);
  613. ctxt = &req->context;
  614. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  615. OPCODE_COMMON_CQ_CREATE);
  616. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  617. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  618. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  619. if (lancer_chip(adapter)) {
  620. req->hdr.version = 2;
  621. req->page_size = 1; /* 1 for 4K */
  622. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  623. no_delay);
  624. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  625. __ilog2_u32(cq->len/256));
  626. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  627. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  628. ctxt, 1);
  629. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  630. ctxt, eq->id);
  631. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  632. } else {
  633. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  634. coalesce_wm);
  635. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  636. ctxt, no_delay);
  637. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  638. __ilog2_u32(cq->len/256));
  639. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  640. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  641. ctxt, sol_evts);
  642. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  643. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  644. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  645. }
  646. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  647. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  648. status = be_mbox_notify_wait(adapter);
  649. if (!status) {
  650. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  651. cq->id = le16_to_cpu(resp->cq_id);
  652. cq->created = true;
  653. }
  654. mutex_unlock(&adapter->mbox_lock);
  655. return status;
  656. }
  657. static u32 be_encoded_q_len(int q_len)
  658. {
  659. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  660. if (len_encoded == 16)
  661. len_encoded = 0;
  662. return len_encoded;
  663. }
  664. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  665. struct be_queue_info *mccq,
  666. struct be_queue_info *cq)
  667. {
  668. struct be_mcc_wrb *wrb;
  669. struct be_cmd_req_mcc_ext_create *req;
  670. struct be_dma_mem *q_mem = &mccq->dma_mem;
  671. void *ctxt;
  672. int status;
  673. if (mutex_lock_interruptible(&adapter->mbox_lock))
  674. return -1;
  675. wrb = wrb_from_mbox(adapter);
  676. req = embedded_payload(wrb);
  677. ctxt = &req->context;
  678. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  679. OPCODE_COMMON_MCC_CREATE_EXT);
  680. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  681. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
  682. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  683. if (lancer_chip(adapter)) {
  684. req->hdr.version = 1;
  685. req->cq_id = cpu_to_le16(cq->id);
  686. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  687. be_encoded_q_len(mccq->len));
  688. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  689. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  690. ctxt, cq->id);
  691. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  692. ctxt, 1);
  693. } else {
  694. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  695. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  696. be_encoded_q_len(mccq->len));
  697. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  698. }
  699. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  700. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  701. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  702. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  703. status = be_mbox_notify_wait(adapter);
  704. if (!status) {
  705. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  706. mccq->id = le16_to_cpu(resp->id);
  707. mccq->created = true;
  708. }
  709. mutex_unlock(&adapter->mbox_lock);
  710. return status;
  711. }
  712. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  713. struct be_queue_info *mccq,
  714. struct be_queue_info *cq)
  715. {
  716. struct be_mcc_wrb *wrb;
  717. struct be_cmd_req_mcc_create *req;
  718. struct be_dma_mem *q_mem = &mccq->dma_mem;
  719. void *ctxt;
  720. int status;
  721. if (mutex_lock_interruptible(&adapter->mbox_lock))
  722. return -1;
  723. wrb = wrb_from_mbox(adapter);
  724. req = embedded_payload(wrb);
  725. ctxt = &req->context;
  726. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  727. OPCODE_COMMON_MCC_CREATE);
  728. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  729. OPCODE_COMMON_MCC_CREATE, sizeof(*req));
  730. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  731. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  732. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  733. be_encoded_q_len(mccq->len));
  734. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  735. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  736. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  737. status = be_mbox_notify_wait(adapter);
  738. if (!status) {
  739. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  740. mccq->id = le16_to_cpu(resp->id);
  741. mccq->created = true;
  742. }
  743. mutex_unlock(&adapter->mbox_lock);
  744. return status;
  745. }
  746. int be_cmd_mccq_create(struct be_adapter *adapter,
  747. struct be_queue_info *mccq,
  748. struct be_queue_info *cq)
  749. {
  750. int status;
  751. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  752. if (status && !lancer_chip(adapter)) {
  753. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  754. "or newer to avoid conflicting priorities between NIC "
  755. "and FCoE traffic");
  756. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  757. }
  758. return status;
  759. }
  760. int be_cmd_txq_create(struct be_adapter *adapter,
  761. struct be_queue_info *txq,
  762. struct be_queue_info *cq)
  763. {
  764. struct be_mcc_wrb *wrb;
  765. struct be_cmd_req_eth_tx_create *req;
  766. struct be_dma_mem *q_mem = &txq->dma_mem;
  767. void *ctxt;
  768. int status;
  769. if (mutex_lock_interruptible(&adapter->mbox_lock))
  770. return -1;
  771. wrb = wrb_from_mbox(adapter);
  772. req = embedded_payload(wrb);
  773. ctxt = &req->context;
  774. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  775. OPCODE_ETH_TX_CREATE);
  776. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  777. sizeof(*req));
  778. if (lancer_chip(adapter)) {
  779. req->hdr.version = 1;
  780. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  781. adapter->if_handle);
  782. }
  783. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  784. req->ulp_num = BE_ULP1_NUM;
  785. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  786. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  787. be_encoded_q_len(txq->len));
  788. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  789. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  790. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  791. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  792. status = be_mbox_notify_wait(adapter);
  793. if (!status) {
  794. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  795. txq->id = le16_to_cpu(resp->cid);
  796. txq->created = true;
  797. }
  798. mutex_unlock(&adapter->mbox_lock);
  799. return status;
  800. }
  801. /* Uses MCC */
  802. int be_cmd_rxq_create(struct be_adapter *adapter,
  803. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  804. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  805. {
  806. struct be_mcc_wrb *wrb;
  807. struct be_cmd_req_eth_rx_create *req;
  808. struct be_dma_mem *q_mem = &rxq->dma_mem;
  809. int status;
  810. spin_lock_bh(&adapter->mcc_lock);
  811. wrb = wrb_from_mccq(adapter);
  812. if (!wrb) {
  813. status = -EBUSY;
  814. goto err;
  815. }
  816. req = embedded_payload(wrb);
  817. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  818. OPCODE_ETH_RX_CREATE);
  819. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  820. sizeof(*req));
  821. req->cq_id = cpu_to_le16(cq_id);
  822. req->frag_size = fls(frag_size) - 1;
  823. req->num_pages = 2;
  824. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  825. req->interface_id = cpu_to_le32(if_id);
  826. req->max_frame_size = cpu_to_le16(max_frame_size);
  827. req->rss_queue = cpu_to_le32(rss);
  828. status = be_mcc_notify_wait(adapter);
  829. if (!status) {
  830. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  831. rxq->id = le16_to_cpu(resp->id);
  832. rxq->created = true;
  833. *rss_id = resp->rss_id;
  834. }
  835. err:
  836. spin_unlock_bh(&adapter->mcc_lock);
  837. return status;
  838. }
  839. /* Generic destroyer function for all types of queues
  840. * Uses Mbox
  841. */
  842. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  843. int queue_type)
  844. {
  845. struct be_mcc_wrb *wrb;
  846. struct be_cmd_req_q_destroy *req;
  847. u8 subsys = 0, opcode = 0;
  848. int status;
  849. if (adapter->eeh_err)
  850. return -EIO;
  851. if (mutex_lock_interruptible(&adapter->mbox_lock))
  852. return -1;
  853. wrb = wrb_from_mbox(adapter);
  854. req = embedded_payload(wrb);
  855. switch (queue_type) {
  856. case QTYPE_EQ:
  857. subsys = CMD_SUBSYSTEM_COMMON;
  858. opcode = OPCODE_COMMON_EQ_DESTROY;
  859. break;
  860. case QTYPE_CQ:
  861. subsys = CMD_SUBSYSTEM_COMMON;
  862. opcode = OPCODE_COMMON_CQ_DESTROY;
  863. break;
  864. case QTYPE_TXQ:
  865. subsys = CMD_SUBSYSTEM_ETH;
  866. opcode = OPCODE_ETH_TX_DESTROY;
  867. break;
  868. case QTYPE_RXQ:
  869. subsys = CMD_SUBSYSTEM_ETH;
  870. opcode = OPCODE_ETH_RX_DESTROY;
  871. break;
  872. case QTYPE_MCCQ:
  873. subsys = CMD_SUBSYSTEM_COMMON;
  874. opcode = OPCODE_COMMON_MCC_DESTROY;
  875. break;
  876. default:
  877. BUG();
  878. }
  879. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
  880. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  881. req->id = cpu_to_le16(q->id);
  882. status = be_mbox_notify_wait(adapter);
  883. if (!status)
  884. q->created = false;
  885. mutex_unlock(&adapter->mbox_lock);
  886. return status;
  887. }
  888. /* Uses MCC */
  889. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  890. {
  891. struct be_mcc_wrb *wrb;
  892. struct be_cmd_req_q_destroy *req;
  893. int status;
  894. spin_lock_bh(&adapter->mcc_lock);
  895. wrb = wrb_from_mccq(adapter);
  896. if (!wrb) {
  897. status = -EBUSY;
  898. goto err;
  899. }
  900. req = embedded_payload(wrb);
  901. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_RX_DESTROY);
  902. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_DESTROY,
  903. sizeof(*req));
  904. req->id = cpu_to_le16(q->id);
  905. status = be_mcc_notify_wait(adapter);
  906. if (!status)
  907. q->created = false;
  908. err:
  909. spin_unlock_bh(&adapter->mcc_lock);
  910. return status;
  911. }
  912. /* Create an rx filtering policy configuration on an i/f
  913. * Uses mbox
  914. */
  915. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  916. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
  917. u32 domain)
  918. {
  919. struct be_mcc_wrb *wrb;
  920. struct be_cmd_req_if_create *req;
  921. int status;
  922. if (mutex_lock_interruptible(&adapter->mbox_lock))
  923. return -1;
  924. wrb = wrb_from_mbox(adapter);
  925. req = embedded_payload(wrb);
  926. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  927. OPCODE_COMMON_NTWK_INTERFACE_CREATE);
  928. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  929. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  930. req->hdr.domain = domain;
  931. req->capability_flags = cpu_to_le32(cap_flags);
  932. req->enable_flags = cpu_to_le32(en_flags);
  933. req->pmac_invalid = pmac_invalid;
  934. if (!pmac_invalid)
  935. memcpy(req->mac_addr, mac, ETH_ALEN);
  936. status = be_mbox_notify_wait(adapter);
  937. if (!status) {
  938. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  939. *if_handle = le32_to_cpu(resp->interface_id);
  940. if (!pmac_invalid)
  941. *pmac_id = le32_to_cpu(resp->pmac_id);
  942. }
  943. mutex_unlock(&adapter->mbox_lock);
  944. return status;
  945. }
  946. /* Uses mbox */
  947. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
  948. {
  949. struct be_mcc_wrb *wrb;
  950. struct be_cmd_req_if_destroy *req;
  951. int status;
  952. if (adapter->eeh_err)
  953. return -EIO;
  954. if (mutex_lock_interruptible(&adapter->mbox_lock))
  955. return -1;
  956. wrb = wrb_from_mbox(adapter);
  957. req = embedded_payload(wrb);
  958. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  959. OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
  960. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  961. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  962. req->hdr.domain = domain;
  963. req->interface_id = cpu_to_le32(interface_id);
  964. status = be_mbox_notify_wait(adapter);
  965. mutex_unlock(&adapter->mbox_lock);
  966. return status;
  967. }
  968. /* Get stats is a non embedded command: the request is not embedded inside
  969. * WRB but is a separate dma memory block
  970. * Uses asynchronous MCC
  971. */
  972. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  973. {
  974. struct be_mcc_wrb *wrb;
  975. struct be_cmd_req_hdr *hdr;
  976. struct be_sge *sge;
  977. int status = 0;
  978. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  979. be_cmd_get_die_temperature(adapter);
  980. spin_lock_bh(&adapter->mcc_lock);
  981. wrb = wrb_from_mccq(adapter);
  982. if (!wrb) {
  983. status = -EBUSY;
  984. goto err;
  985. }
  986. hdr = nonemb_cmd->va;
  987. sge = nonembedded_sgl(wrb);
  988. be_wrb_hdr_prepare(wrb, nonemb_cmd->size, false, 1,
  989. OPCODE_ETH_GET_STATISTICS);
  990. be_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  991. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size);
  992. if (adapter->generation == BE_GEN3)
  993. hdr->version = 1;
  994. wrb->tag1 = CMD_SUBSYSTEM_ETH;
  995. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  996. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  997. sge->len = cpu_to_le32(nonemb_cmd->size);
  998. be_mcc_notify(adapter);
  999. adapter->stats_cmd_sent = true;
  1000. err:
  1001. spin_unlock_bh(&adapter->mcc_lock);
  1002. return status;
  1003. }
  1004. /* Lancer Stats */
  1005. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1006. struct be_dma_mem *nonemb_cmd)
  1007. {
  1008. struct be_mcc_wrb *wrb;
  1009. struct lancer_cmd_req_pport_stats *req;
  1010. struct be_sge *sge;
  1011. int status = 0;
  1012. spin_lock_bh(&adapter->mcc_lock);
  1013. wrb = wrb_from_mccq(adapter);
  1014. if (!wrb) {
  1015. status = -EBUSY;
  1016. goto err;
  1017. }
  1018. req = nonemb_cmd->va;
  1019. sge = nonembedded_sgl(wrb);
  1020. be_wrb_hdr_prepare(wrb, nonemb_cmd->size, false, 1,
  1021. OPCODE_ETH_GET_PPORT_STATS);
  1022. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1023. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size);
  1024. req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
  1025. req->cmd_params.params.reset_stats = 0;
  1026. wrb->tag1 = CMD_SUBSYSTEM_ETH;
  1027. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1028. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1029. sge->len = cpu_to_le32(nonemb_cmd->size);
  1030. be_mcc_notify(adapter);
  1031. adapter->stats_cmd_sent = true;
  1032. err:
  1033. spin_unlock_bh(&adapter->mcc_lock);
  1034. return status;
  1035. }
  1036. /* Uses synchronous mcc */
  1037. int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
  1038. u16 *link_speed, u32 dom)
  1039. {
  1040. struct be_mcc_wrb *wrb;
  1041. struct be_cmd_req_link_status *req;
  1042. int status;
  1043. spin_lock_bh(&adapter->mcc_lock);
  1044. wrb = wrb_from_mccq(adapter);
  1045. if (!wrb) {
  1046. status = -EBUSY;
  1047. goto err;
  1048. }
  1049. req = embedded_payload(wrb);
  1050. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1051. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
  1052. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1053. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  1054. status = be_mcc_notify_wait(adapter);
  1055. if (!status) {
  1056. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1057. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  1058. *link_speed = le16_to_cpu(resp->link_speed);
  1059. *mac_speed = resp->mac_speed;
  1060. }
  1061. }
  1062. err:
  1063. spin_unlock_bh(&adapter->mcc_lock);
  1064. return status;
  1065. }
  1066. /* Uses synchronous mcc */
  1067. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1068. {
  1069. struct be_mcc_wrb *wrb;
  1070. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1071. int status;
  1072. spin_lock_bh(&adapter->mcc_lock);
  1073. wrb = wrb_from_mccq(adapter);
  1074. if (!wrb) {
  1075. status = -EBUSY;
  1076. goto err;
  1077. }
  1078. req = embedded_payload(wrb);
  1079. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1080. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES);
  1081. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1082. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req));
  1083. status = be_mcc_notify_wait(adapter);
  1084. if (!status) {
  1085. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  1086. embedded_payload(wrb);
  1087. adapter->drv_stats.be_on_die_temperature =
  1088. resp->on_die_temperature;
  1089. }
  1090. /* If IOCTL fails once, do not bother issuing it again */
  1091. else
  1092. be_get_temp_freq = 0;
  1093. err:
  1094. spin_unlock_bh(&adapter->mcc_lock);
  1095. return status;
  1096. }
  1097. /* Uses synchronous mcc */
  1098. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1099. {
  1100. struct be_mcc_wrb *wrb;
  1101. struct be_cmd_req_get_fat *req;
  1102. int status;
  1103. spin_lock_bh(&adapter->mcc_lock);
  1104. wrb = wrb_from_mccq(adapter);
  1105. if (!wrb) {
  1106. status = -EBUSY;
  1107. goto err;
  1108. }
  1109. req = embedded_payload(wrb);
  1110. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1111. OPCODE_COMMON_MANAGE_FAT);
  1112. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1113. OPCODE_COMMON_MANAGE_FAT, sizeof(*req));
  1114. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1115. status = be_mcc_notify_wait(adapter);
  1116. if (!status) {
  1117. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1118. if (log_size && resp->log_size)
  1119. *log_size = le32_to_cpu(resp->log_size) -
  1120. sizeof(u32);
  1121. }
  1122. err:
  1123. spin_unlock_bh(&adapter->mcc_lock);
  1124. return status;
  1125. }
  1126. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1127. {
  1128. struct be_dma_mem get_fat_cmd;
  1129. struct be_mcc_wrb *wrb;
  1130. struct be_cmd_req_get_fat *req;
  1131. struct be_sge *sge;
  1132. u32 offset = 0, total_size, buf_size,
  1133. log_offset = sizeof(u32), payload_len;
  1134. int status;
  1135. if (buf_len == 0)
  1136. return;
  1137. total_size = buf_len;
  1138. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1139. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1140. get_fat_cmd.size,
  1141. &get_fat_cmd.dma);
  1142. if (!get_fat_cmd.va) {
  1143. status = -ENOMEM;
  1144. dev_err(&adapter->pdev->dev,
  1145. "Memory allocation failure while retrieving FAT data\n");
  1146. return;
  1147. }
  1148. spin_lock_bh(&adapter->mcc_lock);
  1149. while (total_size) {
  1150. buf_size = min(total_size, (u32)60*1024);
  1151. total_size -= buf_size;
  1152. wrb = wrb_from_mccq(adapter);
  1153. if (!wrb) {
  1154. status = -EBUSY;
  1155. goto err;
  1156. }
  1157. req = get_fat_cmd.va;
  1158. sge = nonembedded_sgl(wrb);
  1159. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1160. be_wrb_hdr_prepare(wrb, payload_len, false, 1,
  1161. OPCODE_COMMON_MANAGE_FAT);
  1162. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1163. OPCODE_COMMON_MANAGE_FAT, payload_len);
  1164. sge->pa_hi = cpu_to_le32(upper_32_bits(get_fat_cmd.dma));
  1165. sge->pa_lo = cpu_to_le32(get_fat_cmd.dma & 0xFFFFFFFF);
  1166. sge->len = cpu_to_le32(get_fat_cmd.size);
  1167. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1168. req->read_log_offset = cpu_to_le32(log_offset);
  1169. req->read_log_length = cpu_to_le32(buf_size);
  1170. req->data_buffer_size = cpu_to_le32(buf_size);
  1171. status = be_mcc_notify_wait(adapter);
  1172. if (!status) {
  1173. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1174. memcpy(buf + offset,
  1175. resp->data_buffer,
  1176. resp->read_log_length);
  1177. } else {
  1178. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1179. goto err;
  1180. }
  1181. offset += buf_size;
  1182. log_offset += buf_size;
  1183. }
  1184. err:
  1185. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1186. get_fat_cmd.va,
  1187. get_fat_cmd.dma);
  1188. spin_unlock_bh(&adapter->mcc_lock);
  1189. }
  1190. /* Uses synchronous mcc */
  1191. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1192. char *fw_on_flash)
  1193. {
  1194. struct be_mcc_wrb *wrb;
  1195. struct be_cmd_req_get_fw_version *req;
  1196. int status;
  1197. spin_lock_bh(&adapter->mcc_lock);
  1198. wrb = wrb_from_mccq(adapter);
  1199. if (!wrb) {
  1200. status = -EBUSY;
  1201. goto err;
  1202. }
  1203. req = embedded_payload(wrb);
  1204. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1205. OPCODE_COMMON_GET_FW_VERSION);
  1206. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1207. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  1208. status = be_mcc_notify_wait(adapter);
  1209. if (!status) {
  1210. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1211. strcpy(fw_ver, resp->firmware_version_string);
  1212. if (fw_on_flash)
  1213. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1214. }
  1215. err:
  1216. spin_unlock_bh(&adapter->mcc_lock);
  1217. return status;
  1218. }
  1219. /* set the EQ delay interval of an EQ to specified value
  1220. * Uses async mcc
  1221. */
  1222. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1223. {
  1224. struct be_mcc_wrb *wrb;
  1225. struct be_cmd_req_modify_eq_delay *req;
  1226. int status = 0;
  1227. spin_lock_bh(&adapter->mcc_lock);
  1228. wrb = wrb_from_mccq(adapter);
  1229. if (!wrb) {
  1230. status = -EBUSY;
  1231. goto err;
  1232. }
  1233. req = embedded_payload(wrb);
  1234. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1235. OPCODE_COMMON_MODIFY_EQ_DELAY);
  1236. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1237. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  1238. req->num_eq = cpu_to_le32(1);
  1239. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1240. req->delay[0].phase = 0;
  1241. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1242. be_mcc_notify(adapter);
  1243. err:
  1244. spin_unlock_bh(&adapter->mcc_lock);
  1245. return status;
  1246. }
  1247. /* Uses sycnhronous mcc */
  1248. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1249. u32 num, bool untagged, bool promiscuous)
  1250. {
  1251. struct be_mcc_wrb *wrb;
  1252. struct be_cmd_req_vlan_config *req;
  1253. int status;
  1254. spin_lock_bh(&adapter->mcc_lock);
  1255. wrb = wrb_from_mccq(adapter);
  1256. if (!wrb) {
  1257. status = -EBUSY;
  1258. goto err;
  1259. }
  1260. req = embedded_payload(wrb);
  1261. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1262. OPCODE_COMMON_NTWK_VLAN_CONFIG);
  1263. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1264. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  1265. req->interface_id = if_id;
  1266. req->promiscuous = promiscuous;
  1267. req->untagged = untagged;
  1268. req->num_vlan = num;
  1269. if (!promiscuous) {
  1270. memcpy(req->normal_vlan, vtag_array,
  1271. req->num_vlan * sizeof(vtag_array[0]));
  1272. }
  1273. status = be_mcc_notify_wait(adapter);
  1274. err:
  1275. spin_unlock_bh(&adapter->mcc_lock);
  1276. return status;
  1277. }
  1278. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1279. {
  1280. struct be_mcc_wrb *wrb;
  1281. struct be_dma_mem *mem = &adapter->rx_filter;
  1282. struct be_cmd_req_rx_filter *req = mem->va;
  1283. struct be_sge *sge;
  1284. int status;
  1285. spin_lock_bh(&adapter->mcc_lock);
  1286. wrb = wrb_from_mccq(adapter);
  1287. if (!wrb) {
  1288. status = -EBUSY;
  1289. goto err;
  1290. }
  1291. sge = nonembedded_sgl(wrb);
  1292. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  1293. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  1294. sge->len = cpu_to_le32(mem->size);
  1295. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1296. OPCODE_COMMON_NTWK_RX_FILTER);
  1297. memset(req, 0, sizeof(*req));
  1298. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1299. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req));
  1300. req->if_id = cpu_to_le32(adapter->if_handle);
  1301. if (flags & IFF_PROMISC) {
  1302. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1303. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1304. if (value == ON)
  1305. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1306. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1307. } else if (flags & IFF_ALLMULTI) {
  1308. req->if_flags_mask = req->if_flags =
  1309. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1310. } else {
  1311. struct netdev_hw_addr *ha;
  1312. int i = 0;
  1313. req->if_flags_mask = req->if_flags =
  1314. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1315. req->mcast_num = cpu_to_le16(netdev_mc_count(adapter->netdev));
  1316. netdev_for_each_mc_addr(ha, adapter->netdev)
  1317. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1318. }
  1319. status = be_mcc_notify_wait(adapter);
  1320. err:
  1321. spin_unlock_bh(&adapter->mcc_lock);
  1322. return status;
  1323. }
  1324. /* Uses synchrounous mcc */
  1325. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1326. {
  1327. struct be_mcc_wrb *wrb;
  1328. struct be_cmd_req_set_flow_control *req;
  1329. int status;
  1330. spin_lock_bh(&adapter->mcc_lock);
  1331. wrb = wrb_from_mccq(adapter);
  1332. if (!wrb) {
  1333. status = -EBUSY;
  1334. goto err;
  1335. }
  1336. req = embedded_payload(wrb);
  1337. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1338. OPCODE_COMMON_SET_FLOW_CONTROL);
  1339. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1340. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  1341. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1342. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1343. status = be_mcc_notify_wait(adapter);
  1344. err:
  1345. spin_unlock_bh(&adapter->mcc_lock);
  1346. return status;
  1347. }
  1348. /* Uses sycn mcc */
  1349. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1350. {
  1351. struct be_mcc_wrb *wrb;
  1352. struct be_cmd_req_get_flow_control *req;
  1353. int status;
  1354. spin_lock_bh(&adapter->mcc_lock);
  1355. wrb = wrb_from_mccq(adapter);
  1356. if (!wrb) {
  1357. status = -EBUSY;
  1358. goto err;
  1359. }
  1360. req = embedded_payload(wrb);
  1361. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1362. OPCODE_COMMON_GET_FLOW_CONTROL);
  1363. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1364. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  1365. status = be_mcc_notify_wait(adapter);
  1366. if (!status) {
  1367. struct be_cmd_resp_get_flow_control *resp =
  1368. embedded_payload(wrb);
  1369. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1370. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1371. }
  1372. err:
  1373. spin_unlock_bh(&adapter->mcc_lock);
  1374. return status;
  1375. }
  1376. /* Uses mbox */
  1377. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1378. u32 *mode, u32 *caps)
  1379. {
  1380. struct be_mcc_wrb *wrb;
  1381. struct be_cmd_req_query_fw_cfg *req;
  1382. int status;
  1383. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1384. return -1;
  1385. wrb = wrb_from_mbox(adapter);
  1386. req = embedded_payload(wrb);
  1387. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1388. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
  1389. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1390. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  1391. status = be_mbox_notify_wait(adapter);
  1392. if (!status) {
  1393. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1394. *port_num = le32_to_cpu(resp->phys_port);
  1395. *mode = le32_to_cpu(resp->function_mode);
  1396. *caps = le32_to_cpu(resp->function_caps);
  1397. }
  1398. mutex_unlock(&adapter->mbox_lock);
  1399. return status;
  1400. }
  1401. /* Uses mbox */
  1402. int be_cmd_reset_function(struct be_adapter *adapter)
  1403. {
  1404. struct be_mcc_wrb *wrb;
  1405. struct be_cmd_req_hdr *req;
  1406. int status;
  1407. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1408. return -1;
  1409. wrb = wrb_from_mbox(adapter);
  1410. req = embedded_payload(wrb);
  1411. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1412. OPCODE_COMMON_FUNCTION_RESET);
  1413. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1414. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  1415. status = be_mbox_notify_wait(adapter);
  1416. mutex_unlock(&adapter->mbox_lock);
  1417. return status;
  1418. }
  1419. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1420. {
  1421. struct be_mcc_wrb *wrb;
  1422. struct be_cmd_req_rss_config *req;
  1423. u32 myhash[10] = {0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF,
  1424. 0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF};
  1425. int status;
  1426. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1427. return -1;
  1428. wrb = wrb_from_mbox(adapter);
  1429. req = embedded_payload(wrb);
  1430. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1431. OPCODE_ETH_RSS_CONFIG);
  1432. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1433. OPCODE_ETH_RSS_CONFIG, sizeof(*req));
  1434. req->if_id = cpu_to_le32(adapter->if_handle);
  1435. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1436. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1437. memcpy(req->cpu_table, rsstable, table_size);
  1438. memcpy(req->hash, myhash, sizeof(myhash));
  1439. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1440. status = be_mbox_notify_wait(adapter);
  1441. mutex_unlock(&adapter->mbox_lock);
  1442. return status;
  1443. }
  1444. /* Uses sync mcc */
  1445. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1446. u8 bcn, u8 sts, u8 state)
  1447. {
  1448. struct be_mcc_wrb *wrb;
  1449. struct be_cmd_req_enable_disable_beacon *req;
  1450. int status;
  1451. spin_lock_bh(&adapter->mcc_lock);
  1452. wrb = wrb_from_mccq(adapter);
  1453. if (!wrb) {
  1454. status = -EBUSY;
  1455. goto err;
  1456. }
  1457. req = embedded_payload(wrb);
  1458. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1459. OPCODE_COMMON_ENABLE_DISABLE_BEACON);
  1460. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1461. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1462. req->port_num = port_num;
  1463. req->beacon_state = state;
  1464. req->beacon_duration = bcn;
  1465. req->status_duration = sts;
  1466. status = be_mcc_notify_wait(adapter);
  1467. err:
  1468. spin_unlock_bh(&adapter->mcc_lock);
  1469. return status;
  1470. }
  1471. /* Uses sync mcc */
  1472. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1473. {
  1474. struct be_mcc_wrb *wrb;
  1475. struct be_cmd_req_get_beacon_state *req;
  1476. int status;
  1477. spin_lock_bh(&adapter->mcc_lock);
  1478. wrb = wrb_from_mccq(adapter);
  1479. if (!wrb) {
  1480. status = -EBUSY;
  1481. goto err;
  1482. }
  1483. req = embedded_payload(wrb);
  1484. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1485. OPCODE_COMMON_GET_BEACON_STATE);
  1486. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1487. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1488. req->port_num = port_num;
  1489. status = be_mcc_notify_wait(adapter);
  1490. if (!status) {
  1491. struct be_cmd_resp_get_beacon_state *resp =
  1492. embedded_payload(wrb);
  1493. *state = resp->beacon_state;
  1494. }
  1495. err:
  1496. spin_unlock_bh(&adapter->mcc_lock);
  1497. return status;
  1498. }
  1499. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1500. u32 data_size, u32 data_offset, const char *obj_name,
  1501. u32 *data_written, u8 *addn_status)
  1502. {
  1503. struct be_mcc_wrb *wrb;
  1504. struct lancer_cmd_req_write_object *req;
  1505. struct lancer_cmd_resp_write_object *resp;
  1506. void *ctxt = NULL;
  1507. int status;
  1508. spin_lock_bh(&adapter->mcc_lock);
  1509. adapter->flash_status = 0;
  1510. wrb = wrb_from_mccq(adapter);
  1511. if (!wrb) {
  1512. status = -EBUSY;
  1513. goto err_unlock;
  1514. }
  1515. req = embedded_payload(wrb);
  1516. be_wrb_hdr_prepare(wrb, sizeof(struct lancer_cmd_req_write_object),
  1517. true, 1, OPCODE_COMMON_WRITE_OBJECT);
  1518. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1519. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1520. OPCODE_COMMON_WRITE_OBJECT,
  1521. sizeof(struct lancer_cmd_req_write_object));
  1522. ctxt = &req->context;
  1523. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1524. write_length, ctxt, data_size);
  1525. if (data_size == 0)
  1526. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1527. eof, ctxt, 1);
  1528. else
  1529. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1530. eof, ctxt, 0);
  1531. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1532. req->write_offset = cpu_to_le32(data_offset);
  1533. strcpy(req->object_name, obj_name);
  1534. req->descriptor_count = cpu_to_le32(1);
  1535. req->buf_len = cpu_to_le32(data_size);
  1536. req->addr_low = cpu_to_le32((cmd->dma +
  1537. sizeof(struct lancer_cmd_req_write_object))
  1538. & 0xFFFFFFFF);
  1539. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1540. sizeof(struct lancer_cmd_req_write_object)));
  1541. be_mcc_notify(adapter);
  1542. spin_unlock_bh(&adapter->mcc_lock);
  1543. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1544. msecs_to_jiffies(12000)))
  1545. status = -1;
  1546. else
  1547. status = adapter->flash_status;
  1548. resp = embedded_payload(wrb);
  1549. if (!status) {
  1550. *data_written = le32_to_cpu(resp->actual_write_len);
  1551. } else {
  1552. *addn_status = resp->additional_status;
  1553. status = resp->status;
  1554. }
  1555. return status;
  1556. err_unlock:
  1557. spin_unlock_bh(&adapter->mcc_lock);
  1558. return status;
  1559. }
  1560. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1561. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1562. {
  1563. struct be_mcc_wrb *wrb;
  1564. struct be_cmd_write_flashrom *req;
  1565. struct be_sge *sge;
  1566. int status;
  1567. spin_lock_bh(&adapter->mcc_lock);
  1568. adapter->flash_status = 0;
  1569. wrb = wrb_from_mccq(adapter);
  1570. if (!wrb) {
  1571. status = -EBUSY;
  1572. goto err_unlock;
  1573. }
  1574. req = cmd->va;
  1575. sge = nonembedded_sgl(wrb);
  1576. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1577. OPCODE_COMMON_WRITE_FLASHROM);
  1578. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1579. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1580. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1581. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1582. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1583. sge->len = cpu_to_le32(cmd->size);
  1584. req->params.op_type = cpu_to_le32(flash_type);
  1585. req->params.op_code = cpu_to_le32(flash_opcode);
  1586. req->params.data_buf_size = cpu_to_le32(buf_size);
  1587. be_mcc_notify(adapter);
  1588. spin_unlock_bh(&adapter->mcc_lock);
  1589. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1590. msecs_to_jiffies(40000)))
  1591. status = -1;
  1592. else
  1593. status = adapter->flash_status;
  1594. return status;
  1595. err_unlock:
  1596. spin_unlock_bh(&adapter->mcc_lock);
  1597. return status;
  1598. }
  1599. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1600. int offset)
  1601. {
  1602. struct be_mcc_wrb *wrb;
  1603. struct be_cmd_write_flashrom *req;
  1604. int status;
  1605. spin_lock_bh(&adapter->mcc_lock);
  1606. wrb = wrb_from_mccq(adapter);
  1607. if (!wrb) {
  1608. status = -EBUSY;
  1609. goto err;
  1610. }
  1611. req = embedded_payload(wrb);
  1612. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
  1613. OPCODE_COMMON_READ_FLASHROM);
  1614. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1615. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1616. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1617. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1618. req->params.offset = cpu_to_le32(offset);
  1619. req->params.data_buf_size = cpu_to_le32(0x4);
  1620. status = be_mcc_notify_wait(adapter);
  1621. if (!status)
  1622. memcpy(flashed_crc, req->params.data_buf, 4);
  1623. err:
  1624. spin_unlock_bh(&adapter->mcc_lock);
  1625. return status;
  1626. }
  1627. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1628. struct be_dma_mem *nonemb_cmd)
  1629. {
  1630. struct be_mcc_wrb *wrb;
  1631. struct be_cmd_req_acpi_wol_magic_config *req;
  1632. struct be_sge *sge;
  1633. int status;
  1634. spin_lock_bh(&adapter->mcc_lock);
  1635. wrb = wrb_from_mccq(adapter);
  1636. if (!wrb) {
  1637. status = -EBUSY;
  1638. goto err;
  1639. }
  1640. req = nonemb_cmd->va;
  1641. sge = nonembedded_sgl(wrb);
  1642. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1643. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
  1644. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1645. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
  1646. memcpy(req->magic_mac, mac, ETH_ALEN);
  1647. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1648. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1649. sge->len = cpu_to_le32(nonemb_cmd->size);
  1650. status = be_mcc_notify_wait(adapter);
  1651. err:
  1652. spin_unlock_bh(&adapter->mcc_lock);
  1653. return status;
  1654. }
  1655. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1656. u8 loopback_type, u8 enable)
  1657. {
  1658. struct be_mcc_wrb *wrb;
  1659. struct be_cmd_req_set_lmode *req;
  1660. int status;
  1661. spin_lock_bh(&adapter->mcc_lock);
  1662. wrb = wrb_from_mccq(adapter);
  1663. if (!wrb) {
  1664. status = -EBUSY;
  1665. goto err;
  1666. }
  1667. req = embedded_payload(wrb);
  1668. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1669. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
  1670. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1671. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  1672. sizeof(*req));
  1673. req->src_port = port_num;
  1674. req->dest_port = port_num;
  1675. req->loopback_type = loopback_type;
  1676. req->loopback_state = enable;
  1677. status = be_mcc_notify_wait(adapter);
  1678. err:
  1679. spin_unlock_bh(&adapter->mcc_lock);
  1680. return status;
  1681. }
  1682. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1683. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1684. {
  1685. struct be_mcc_wrb *wrb;
  1686. struct be_cmd_req_loopback_test *req;
  1687. int status;
  1688. spin_lock_bh(&adapter->mcc_lock);
  1689. wrb = wrb_from_mccq(adapter);
  1690. if (!wrb) {
  1691. status = -EBUSY;
  1692. goto err;
  1693. }
  1694. req = embedded_payload(wrb);
  1695. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1696. OPCODE_LOWLEVEL_LOOPBACK_TEST);
  1697. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1698. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
  1699. req->hdr.timeout = cpu_to_le32(4);
  1700. req->pattern = cpu_to_le64(pattern);
  1701. req->src_port = cpu_to_le32(port_num);
  1702. req->dest_port = cpu_to_le32(port_num);
  1703. req->pkt_size = cpu_to_le32(pkt_size);
  1704. req->num_pkts = cpu_to_le32(num_pkts);
  1705. req->loopback_type = cpu_to_le32(loopback_type);
  1706. status = be_mcc_notify_wait(adapter);
  1707. if (!status) {
  1708. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1709. status = le32_to_cpu(resp->status);
  1710. }
  1711. err:
  1712. spin_unlock_bh(&adapter->mcc_lock);
  1713. return status;
  1714. }
  1715. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1716. u32 byte_cnt, struct be_dma_mem *cmd)
  1717. {
  1718. struct be_mcc_wrb *wrb;
  1719. struct be_cmd_req_ddrdma_test *req;
  1720. struct be_sge *sge;
  1721. int status;
  1722. int i, j = 0;
  1723. spin_lock_bh(&adapter->mcc_lock);
  1724. wrb = wrb_from_mccq(adapter);
  1725. if (!wrb) {
  1726. status = -EBUSY;
  1727. goto err;
  1728. }
  1729. req = cmd->va;
  1730. sge = nonembedded_sgl(wrb);
  1731. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1732. OPCODE_LOWLEVEL_HOST_DDR_DMA);
  1733. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1734. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
  1735. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1736. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1737. sge->len = cpu_to_le32(cmd->size);
  1738. req->pattern = cpu_to_le64(pattern);
  1739. req->byte_count = cpu_to_le32(byte_cnt);
  1740. for (i = 0; i < byte_cnt; i++) {
  1741. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1742. j++;
  1743. if (j > 7)
  1744. j = 0;
  1745. }
  1746. status = be_mcc_notify_wait(adapter);
  1747. if (!status) {
  1748. struct be_cmd_resp_ddrdma_test *resp;
  1749. resp = cmd->va;
  1750. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1751. resp->snd_err) {
  1752. status = -1;
  1753. }
  1754. }
  1755. err:
  1756. spin_unlock_bh(&adapter->mcc_lock);
  1757. return status;
  1758. }
  1759. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1760. struct be_dma_mem *nonemb_cmd)
  1761. {
  1762. struct be_mcc_wrb *wrb;
  1763. struct be_cmd_req_seeprom_read *req;
  1764. struct be_sge *sge;
  1765. int status;
  1766. spin_lock_bh(&adapter->mcc_lock);
  1767. wrb = wrb_from_mccq(adapter);
  1768. if (!wrb) {
  1769. status = -EBUSY;
  1770. goto err;
  1771. }
  1772. req = nonemb_cmd->va;
  1773. sge = nonembedded_sgl(wrb);
  1774. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1775. OPCODE_COMMON_SEEPROM_READ);
  1776. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1777. OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
  1778. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1779. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1780. sge->len = cpu_to_le32(nonemb_cmd->size);
  1781. status = be_mcc_notify_wait(adapter);
  1782. err:
  1783. spin_unlock_bh(&adapter->mcc_lock);
  1784. return status;
  1785. }
  1786. int be_cmd_get_phy_info(struct be_adapter *adapter,
  1787. struct be_phy_info *phy_info)
  1788. {
  1789. struct be_mcc_wrb *wrb;
  1790. struct be_cmd_req_get_phy_info *req;
  1791. struct be_sge *sge;
  1792. struct be_dma_mem cmd;
  1793. int status;
  1794. spin_lock_bh(&adapter->mcc_lock);
  1795. wrb = wrb_from_mccq(adapter);
  1796. if (!wrb) {
  1797. status = -EBUSY;
  1798. goto err;
  1799. }
  1800. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1801. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1802. &cmd.dma);
  1803. if (!cmd.va) {
  1804. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1805. status = -ENOMEM;
  1806. goto err;
  1807. }
  1808. req = cmd.va;
  1809. sge = nonembedded_sgl(wrb);
  1810. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1811. OPCODE_COMMON_GET_PHY_DETAILS);
  1812. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1813. OPCODE_COMMON_GET_PHY_DETAILS,
  1814. sizeof(*req));
  1815. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd.dma));
  1816. sge->pa_lo = cpu_to_le32(cmd.dma & 0xFFFFFFFF);
  1817. sge->len = cpu_to_le32(cmd.size);
  1818. status = be_mcc_notify_wait(adapter);
  1819. if (!status) {
  1820. struct be_phy_info *resp_phy_info =
  1821. cmd.va + sizeof(struct be_cmd_req_hdr);
  1822. phy_info->phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1823. phy_info->interface_type =
  1824. le16_to_cpu(resp_phy_info->interface_type);
  1825. }
  1826. pci_free_consistent(adapter->pdev, cmd.size,
  1827. cmd.va, cmd.dma);
  1828. err:
  1829. spin_unlock_bh(&adapter->mcc_lock);
  1830. return status;
  1831. }
  1832. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1833. {
  1834. struct be_mcc_wrb *wrb;
  1835. struct be_cmd_req_set_qos *req;
  1836. int status;
  1837. spin_lock_bh(&adapter->mcc_lock);
  1838. wrb = wrb_from_mccq(adapter);
  1839. if (!wrb) {
  1840. status = -EBUSY;
  1841. goto err;
  1842. }
  1843. req = embedded_payload(wrb);
  1844. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1845. OPCODE_COMMON_SET_QOS);
  1846. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1847. OPCODE_COMMON_SET_QOS, sizeof(*req));
  1848. req->hdr.domain = domain;
  1849. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1850. req->max_bps_nic = cpu_to_le32(bps);
  1851. status = be_mcc_notify_wait(adapter);
  1852. err:
  1853. spin_unlock_bh(&adapter->mcc_lock);
  1854. return status;
  1855. }
  1856. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1857. {
  1858. struct be_mcc_wrb *wrb;
  1859. struct be_cmd_req_cntl_attribs *req;
  1860. struct be_cmd_resp_cntl_attribs *resp;
  1861. struct be_sge *sge;
  1862. int status;
  1863. int payload_len = max(sizeof(*req), sizeof(*resp));
  1864. struct mgmt_controller_attrib *attribs;
  1865. struct be_dma_mem attribs_cmd;
  1866. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1867. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1868. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1869. &attribs_cmd.dma);
  1870. if (!attribs_cmd.va) {
  1871. dev_err(&adapter->pdev->dev,
  1872. "Memory allocation failure\n");
  1873. return -ENOMEM;
  1874. }
  1875. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1876. return -1;
  1877. wrb = wrb_from_mbox(adapter);
  1878. if (!wrb) {
  1879. status = -EBUSY;
  1880. goto err;
  1881. }
  1882. req = attribs_cmd.va;
  1883. sge = nonembedded_sgl(wrb);
  1884. be_wrb_hdr_prepare(wrb, payload_len, false, 1,
  1885. OPCODE_COMMON_GET_CNTL_ATTRIBUTES);
  1886. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1887. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len);
  1888. sge->pa_hi = cpu_to_le32(upper_32_bits(attribs_cmd.dma));
  1889. sge->pa_lo = cpu_to_le32(attribs_cmd.dma & 0xFFFFFFFF);
  1890. sge->len = cpu_to_le32(attribs_cmd.size);
  1891. status = be_mbox_notify_wait(adapter);
  1892. if (!status) {
  1893. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1894. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1895. }
  1896. err:
  1897. mutex_unlock(&adapter->mbox_lock);
  1898. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1899. attribs_cmd.dma);
  1900. return status;
  1901. }
  1902. /* Uses mbox */
  1903. int be_cmd_req_native_mode(struct be_adapter *adapter)
  1904. {
  1905. struct be_mcc_wrb *wrb;
  1906. struct be_cmd_req_set_func_cap *req;
  1907. int status;
  1908. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1909. return -1;
  1910. wrb = wrb_from_mbox(adapter);
  1911. if (!wrb) {
  1912. status = -EBUSY;
  1913. goto err;
  1914. }
  1915. req = embedded_payload(wrb);
  1916. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1917. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP);
  1918. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1919. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req));
  1920. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1921. CAPABILITY_BE3_NATIVE_ERX_API);
  1922. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1923. status = be_mbox_notify_wait(adapter);
  1924. if (!status) {
  1925. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1926. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1927. CAPABILITY_BE3_NATIVE_ERX_API;
  1928. }
  1929. err:
  1930. mutex_unlock(&adapter->mbox_lock);
  1931. return status;
  1932. }