bfin_dma_5xx.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834
  1. /*
  2. * File: arch/blackfin/kernel/bfin_dma_5xx.c
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description: This file contains the simple DMA Implementation for Blackfin
  8. *
  9. * Modified:
  10. * Copyright 2004-2006 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/errno.h>
  30. #include <linux/module.h>
  31. #include <linux/sched.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/kernel.h>
  34. #include <linux/param.h>
  35. #include <asm/blackfin.h>
  36. #include <asm/dma.h>
  37. #include <asm/cacheflush.h>
  38. /* Remove unused code not exported by symbol or internally called */
  39. #define REMOVE_DEAD_CODE
  40. /**************************************************************************
  41. * Global Variables
  42. ***************************************************************************/
  43. static struct dma_channel dma_ch[MAX_BLACKFIN_DMA_CHANNEL];
  44. /*------------------------------------------------------------------------------
  45. * Set the Buffer Clear bit in the Configuration register of specific DMA
  46. * channel. This will stop the descriptor based DMA operation.
  47. *-----------------------------------------------------------------------------*/
  48. static void clear_dma_buffer(unsigned int channel)
  49. {
  50. dma_ch[channel].regs->cfg |= RESTART;
  51. SSYNC();
  52. dma_ch[channel].regs->cfg &= ~RESTART;
  53. SSYNC();
  54. }
  55. static int __init blackfin_dma_init(void)
  56. {
  57. int i;
  58. printk(KERN_INFO "Blackfin DMA Controller\n");
  59. for (i = 0; i < MAX_BLACKFIN_DMA_CHANNEL; i++) {
  60. dma_ch[i].chan_status = DMA_CHANNEL_FREE;
  61. dma_ch[i].regs = base_addr[i];
  62. mutex_init(&(dma_ch[i].dmalock));
  63. }
  64. /* Mark MEMDMA Channel 0 as requested since we're using it internally */
  65. dma_ch[CH_MEM_STREAM0_DEST].chan_status = DMA_CHANNEL_REQUESTED;
  66. dma_ch[CH_MEM_STREAM0_SRC].chan_status = DMA_CHANNEL_REQUESTED;
  67. #if defined(CONFIG_DEB_DMA_URGENT)
  68. bfin_write_EBIU_DDRQUE(bfin_read_EBIU_DDRQUE()
  69. | DEB1_URGENT | DEB2_URGENT | DEB3_URGENT);
  70. #endif
  71. return 0;
  72. }
  73. arch_initcall(blackfin_dma_init);
  74. /*------------------------------------------------------------------------------
  75. * Request the specific DMA channel from the system.
  76. *-----------------------------------------------------------------------------*/
  77. int request_dma(unsigned int channel, char *device_id)
  78. {
  79. pr_debug("request_dma() : BEGIN \n");
  80. mutex_lock(&(dma_ch[channel].dmalock));
  81. if ((dma_ch[channel].chan_status == DMA_CHANNEL_REQUESTED)
  82. || (dma_ch[channel].chan_status == DMA_CHANNEL_ENABLED)) {
  83. mutex_unlock(&(dma_ch[channel].dmalock));
  84. pr_debug("DMA CHANNEL IN USE \n");
  85. return -EBUSY;
  86. } else {
  87. dma_ch[channel].chan_status = DMA_CHANNEL_REQUESTED;
  88. pr_debug("DMA CHANNEL IS ALLOCATED \n");
  89. }
  90. mutex_unlock(&(dma_ch[channel].dmalock));
  91. #ifdef CONFIG_BF54x
  92. if (channel >= CH_UART2_RX && channel <= CH_UART3_TX &&
  93. strncmp(device_id, "BFIN_UART", 9) == 0)
  94. dma_ch[channel].regs->peripheral_map |=
  95. (channel - CH_UART2_RX + 0xC);
  96. else
  97. dma_ch[channel].regs->peripheral_map |=
  98. (channel - CH_UART2_RX + 0x6);
  99. #endif
  100. dma_ch[channel].device_id = device_id;
  101. dma_ch[channel].irq_callback = NULL;
  102. /* This is to be enabled by putting a restriction -
  103. * you have to request DMA, before doing any operations on
  104. * descriptor/channel
  105. */
  106. pr_debug("request_dma() : END \n");
  107. return channel;
  108. }
  109. EXPORT_SYMBOL(request_dma);
  110. int set_dma_callback(unsigned int channel, dma_interrupt_t callback, void *data)
  111. {
  112. int ret_irq = 0;
  113. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  114. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  115. if (callback != NULL) {
  116. int ret_val;
  117. ret_irq = channel2irq(channel);
  118. dma_ch[channel].data = data;
  119. ret_val =
  120. request_irq(ret_irq, (void *)callback, IRQF_DISABLED,
  121. dma_ch[channel].device_id, data);
  122. if (ret_val) {
  123. printk(KERN_NOTICE
  124. "Request irq in DMA engine failed.\n");
  125. return -EPERM;
  126. }
  127. dma_ch[channel].irq_callback = callback;
  128. }
  129. return 0;
  130. }
  131. EXPORT_SYMBOL(set_dma_callback);
  132. void free_dma(unsigned int channel)
  133. {
  134. int ret_irq;
  135. pr_debug("freedma() : BEGIN \n");
  136. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  137. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  138. /* Halt the DMA */
  139. disable_dma(channel);
  140. clear_dma_buffer(channel);
  141. if (dma_ch[channel].irq_callback != NULL) {
  142. ret_irq = channel2irq(channel);
  143. free_irq(ret_irq, dma_ch[channel].data);
  144. }
  145. /* Clear the DMA Variable in the Channel */
  146. mutex_lock(&(dma_ch[channel].dmalock));
  147. dma_ch[channel].chan_status = DMA_CHANNEL_FREE;
  148. mutex_unlock(&(dma_ch[channel].dmalock));
  149. pr_debug("freedma() : END \n");
  150. }
  151. EXPORT_SYMBOL(free_dma);
  152. void dma_enable_irq(unsigned int channel)
  153. {
  154. int ret_irq;
  155. pr_debug("dma_enable_irq() : BEGIN \n");
  156. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  157. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  158. ret_irq = channel2irq(channel);
  159. enable_irq(ret_irq);
  160. }
  161. EXPORT_SYMBOL(dma_enable_irq);
  162. void dma_disable_irq(unsigned int channel)
  163. {
  164. int ret_irq;
  165. pr_debug("dma_disable_irq() : BEGIN \n");
  166. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  167. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  168. ret_irq = channel2irq(channel);
  169. disable_irq(ret_irq);
  170. }
  171. EXPORT_SYMBOL(dma_disable_irq);
  172. int dma_channel_active(unsigned int channel)
  173. {
  174. if (dma_ch[channel].chan_status == DMA_CHANNEL_FREE) {
  175. return 0;
  176. } else {
  177. return 1;
  178. }
  179. }
  180. EXPORT_SYMBOL(dma_channel_active);
  181. /*------------------------------------------------------------------------------
  182. * stop the specific DMA channel.
  183. *-----------------------------------------------------------------------------*/
  184. void disable_dma(unsigned int channel)
  185. {
  186. pr_debug("stop_dma() : BEGIN \n");
  187. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  188. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  189. dma_ch[channel].regs->cfg &= ~DMAEN; /* Clean the enable bit */
  190. SSYNC();
  191. dma_ch[channel].chan_status = DMA_CHANNEL_REQUESTED;
  192. /* Needs to be enabled Later */
  193. pr_debug("stop_dma() : END \n");
  194. return;
  195. }
  196. EXPORT_SYMBOL(disable_dma);
  197. void enable_dma(unsigned int channel)
  198. {
  199. pr_debug("enable_dma() : BEGIN \n");
  200. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  201. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  202. dma_ch[channel].chan_status = DMA_CHANNEL_ENABLED;
  203. dma_ch[channel].regs->curr_x_count = 0;
  204. dma_ch[channel].regs->curr_y_count = 0;
  205. dma_ch[channel].regs->cfg |= DMAEN; /* Set the enable bit */
  206. SSYNC();
  207. pr_debug("enable_dma() : END \n");
  208. return;
  209. }
  210. EXPORT_SYMBOL(enable_dma);
  211. /*------------------------------------------------------------------------------
  212. * Set the Start Address register for the specific DMA channel
  213. * This function can be used for register based DMA,
  214. * to setup the start address
  215. * addr: Starting address of the DMA Data to be transferred.
  216. *-----------------------------------------------------------------------------*/
  217. void set_dma_start_addr(unsigned int channel, unsigned long addr)
  218. {
  219. pr_debug("set_dma_start_addr() : BEGIN \n");
  220. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  221. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  222. dma_ch[channel].regs->start_addr = addr;
  223. SSYNC();
  224. pr_debug("set_dma_start_addr() : END\n");
  225. }
  226. EXPORT_SYMBOL(set_dma_start_addr);
  227. void set_dma_next_desc_addr(unsigned int channel, unsigned long addr)
  228. {
  229. pr_debug("set_dma_next_desc_addr() : BEGIN \n");
  230. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  231. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  232. dma_ch[channel].regs->next_desc_ptr = addr;
  233. SSYNC();
  234. pr_debug("set_dma_next_desc_addr() : END\n");
  235. }
  236. EXPORT_SYMBOL(set_dma_next_desc_addr);
  237. void set_dma_curr_desc_addr(unsigned int channel, unsigned long addr)
  238. {
  239. pr_debug("set_dma_curr_desc_addr() : BEGIN \n");
  240. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  241. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  242. dma_ch[channel].regs->curr_desc_ptr = addr;
  243. SSYNC();
  244. pr_debug("set_dma_curr_desc_addr() : END\n");
  245. }
  246. EXPORT_SYMBOL(set_dma_curr_desc_addr);
  247. void set_dma_x_count(unsigned int channel, unsigned short x_count)
  248. {
  249. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  250. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  251. dma_ch[channel].regs->x_count = x_count;
  252. SSYNC();
  253. }
  254. EXPORT_SYMBOL(set_dma_x_count);
  255. void set_dma_y_count(unsigned int channel, unsigned short y_count)
  256. {
  257. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  258. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  259. dma_ch[channel].regs->y_count = y_count;
  260. SSYNC();
  261. }
  262. EXPORT_SYMBOL(set_dma_y_count);
  263. void set_dma_x_modify(unsigned int channel, short x_modify)
  264. {
  265. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  266. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  267. dma_ch[channel].regs->x_modify = x_modify;
  268. SSYNC();
  269. }
  270. EXPORT_SYMBOL(set_dma_x_modify);
  271. void set_dma_y_modify(unsigned int channel, short y_modify)
  272. {
  273. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  274. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  275. dma_ch[channel].regs->y_modify = y_modify;
  276. SSYNC();
  277. }
  278. EXPORT_SYMBOL(set_dma_y_modify);
  279. void set_dma_config(unsigned int channel, unsigned short config)
  280. {
  281. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  282. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  283. dma_ch[channel].regs->cfg = config;
  284. SSYNC();
  285. }
  286. EXPORT_SYMBOL(set_dma_config);
  287. unsigned short
  288. set_bfin_dma_config(char direction, char flow_mode,
  289. char intr_mode, char dma_mode, char width, char syncmode)
  290. {
  291. unsigned short config;
  292. config =
  293. ((direction << 1) | (width << 2) | (dma_mode << 4) |
  294. (intr_mode << 6) | (flow_mode << 12) | (syncmode << 5));
  295. return config;
  296. }
  297. EXPORT_SYMBOL(set_bfin_dma_config);
  298. void set_dma_sg(unsigned int channel, struct dmasg *sg, int nr_sg)
  299. {
  300. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  301. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  302. dma_ch[channel].regs->cfg |= ((nr_sg & 0x0F) << 8);
  303. dma_ch[channel].regs->next_desc_ptr = (unsigned int)sg;
  304. SSYNC();
  305. }
  306. EXPORT_SYMBOL(set_dma_sg);
  307. void set_dma_curr_addr(unsigned int channel, unsigned long addr)
  308. {
  309. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  310. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  311. dma_ch[channel].regs->curr_addr_ptr = addr;
  312. SSYNC();
  313. }
  314. EXPORT_SYMBOL(set_dma_curr_addr);
  315. /*------------------------------------------------------------------------------
  316. * Get the DMA status of a specific DMA channel from the system.
  317. *-----------------------------------------------------------------------------*/
  318. unsigned short get_dma_curr_irqstat(unsigned int channel)
  319. {
  320. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  321. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  322. return dma_ch[channel].regs->irq_status;
  323. }
  324. EXPORT_SYMBOL(get_dma_curr_irqstat);
  325. /*------------------------------------------------------------------------------
  326. * Clear the DMA_DONE bit in DMA status. Stop the DMA completion interrupt.
  327. *-----------------------------------------------------------------------------*/
  328. void clear_dma_irqstat(unsigned int channel)
  329. {
  330. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  331. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  332. dma_ch[channel].regs->irq_status |= 3;
  333. }
  334. EXPORT_SYMBOL(clear_dma_irqstat);
  335. /*------------------------------------------------------------------------------
  336. * Get current DMA xcount of a specific DMA channel from the system.
  337. *-----------------------------------------------------------------------------*/
  338. unsigned short get_dma_curr_xcount(unsigned int channel)
  339. {
  340. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  341. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  342. return dma_ch[channel].regs->curr_x_count;
  343. }
  344. EXPORT_SYMBOL(get_dma_curr_xcount);
  345. /*------------------------------------------------------------------------------
  346. * Get current DMA ycount of a specific DMA channel from the system.
  347. *-----------------------------------------------------------------------------*/
  348. unsigned short get_dma_curr_ycount(unsigned int channel)
  349. {
  350. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  351. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  352. return dma_ch[channel].regs->curr_y_count;
  353. }
  354. EXPORT_SYMBOL(get_dma_curr_ycount);
  355. unsigned long get_dma_next_desc_ptr(unsigned int channel)
  356. {
  357. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  358. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  359. return dma_ch[channel].regs->next_desc_ptr;
  360. }
  361. EXPORT_SYMBOL(get_dma_next_desc_ptr);
  362. unsigned long get_dma_curr_desc_ptr(unsigned int channel)
  363. {
  364. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  365. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  366. return dma_ch[channel].regs->curr_desc_ptr;
  367. }
  368. EXPORT_SYMBOL(get_dma_curr_desc_ptr);
  369. unsigned long get_dma_curr_addr(unsigned int channel)
  370. {
  371. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  372. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  373. return dma_ch[channel].regs->curr_addr_ptr;
  374. }
  375. EXPORT_SYMBOL(get_dma_curr_addr);
  376. static void *__dma_memcpy(void *dest, const void *src, size_t size)
  377. {
  378. int direction; /* 1 - address decrease, 0 - address increase */
  379. int flag_align; /* 1 - address aligned, 0 - address unaligned */
  380. int flag_2D; /* 1 - 2D DMA needed, 0 - 1D DMA needed */
  381. unsigned long flags;
  382. if (size <= 0)
  383. return NULL;
  384. local_irq_save(flags);
  385. if ((unsigned long)src < memory_end)
  386. blackfin_dcache_flush_range((unsigned int)src,
  387. (unsigned int)(src + size));
  388. if ((unsigned long)dest < memory_end)
  389. blackfin_dcache_invalidate_range((unsigned int)dest,
  390. (unsigned int)(dest + size));
  391. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  392. if ((unsigned long)src < (unsigned long)dest)
  393. direction = 1;
  394. else
  395. direction = 0;
  396. if ((((unsigned long)dest % 2) == 0) && (((unsigned long)src % 2) == 0)
  397. && ((size % 2) == 0))
  398. flag_align = 1;
  399. else
  400. flag_align = 0;
  401. if (size > 0x10000) /* size > 64K */
  402. flag_2D = 1;
  403. else
  404. flag_2D = 0;
  405. /* Setup destination and source start address */
  406. if (direction) {
  407. if (flag_align) {
  408. bfin_write_MDMA_D0_START_ADDR(dest + size - 2);
  409. bfin_write_MDMA_S0_START_ADDR(src + size - 2);
  410. } else {
  411. bfin_write_MDMA_D0_START_ADDR(dest + size - 1);
  412. bfin_write_MDMA_S0_START_ADDR(src + size - 1);
  413. }
  414. } else {
  415. bfin_write_MDMA_D0_START_ADDR(dest);
  416. bfin_write_MDMA_S0_START_ADDR(src);
  417. }
  418. /* Setup destination and source xcount */
  419. if (flag_2D) {
  420. if (flag_align) {
  421. bfin_write_MDMA_D0_X_COUNT(1024 / 2);
  422. bfin_write_MDMA_S0_X_COUNT(1024 / 2);
  423. } else {
  424. bfin_write_MDMA_D0_X_COUNT(1024);
  425. bfin_write_MDMA_S0_X_COUNT(1024);
  426. }
  427. bfin_write_MDMA_D0_Y_COUNT(size >> 10);
  428. bfin_write_MDMA_S0_Y_COUNT(size >> 10);
  429. } else {
  430. if (flag_align) {
  431. bfin_write_MDMA_D0_X_COUNT(size / 2);
  432. bfin_write_MDMA_S0_X_COUNT(size / 2);
  433. } else {
  434. bfin_write_MDMA_D0_X_COUNT(size);
  435. bfin_write_MDMA_S0_X_COUNT(size);
  436. }
  437. }
  438. /* Setup destination and source xmodify and ymodify */
  439. if (direction) {
  440. if (flag_align) {
  441. bfin_write_MDMA_D0_X_MODIFY(-2);
  442. bfin_write_MDMA_S0_X_MODIFY(-2);
  443. if (flag_2D) {
  444. bfin_write_MDMA_D0_Y_MODIFY(-2);
  445. bfin_write_MDMA_S0_Y_MODIFY(-2);
  446. }
  447. } else {
  448. bfin_write_MDMA_D0_X_MODIFY(-1);
  449. bfin_write_MDMA_S0_X_MODIFY(-1);
  450. if (flag_2D) {
  451. bfin_write_MDMA_D0_Y_MODIFY(-1);
  452. bfin_write_MDMA_S0_Y_MODIFY(-1);
  453. }
  454. }
  455. } else {
  456. if (flag_align) {
  457. bfin_write_MDMA_D0_X_MODIFY(2);
  458. bfin_write_MDMA_S0_X_MODIFY(2);
  459. if (flag_2D) {
  460. bfin_write_MDMA_D0_Y_MODIFY(2);
  461. bfin_write_MDMA_S0_Y_MODIFY(2);
  462. }
  463. } else {
  464. bfin_write_MDMA_D0_X_MODIFY(1);
  465. bfin_write_MDMA_S0_X_MODIFY(1);
  466. if (flag_2D) {
  467. bfin_write_MDMA_D0_Y_MODIFY(1);
  468. bfin_write_MDMA_S0_Y_MODIFY(1);
  469. }
  470. }
  471. }
  472. /* Enable source DMA */
  473. if (flag_2D) {
  474. if (flag_align) {
  475. bfin_write_MDMA_S0_CONFIG(DMAEN | DMA2D | WDSIZE_16);
  476. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | DMA2D | WDSIZE_16);
  477. } else {
  478. bfin_write_MDMA_S0_CONFIG(DMAEN | DMA2D);
  479. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | DMA2D);
  480. }
  481. } else {
  482. if (flag_align) {
  483. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  484. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  485. } else {
  486. bfin_write_MDMA_S0_CONFIG(DMAEN);
  487. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN);
  488. }
  489. }
  490. SSYNC();
  491. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE))
  492. ;
  493. bfin_write_MDMA_D0_IRQ_STATUS(bfin_read_MDMA_D0_IRQ_STATUS() |
  494. (DMA_DONE | DMA_ERR));
  495. bfin_write_MDMA_S0_CONFIG(0);
  496. bfin_write_MDMA_D0_CONFIG(0);
  497. local_irq_restore(flags);
  498. return dest;
  499. }
  500. void *dma_memcpy(void *dest, const void *src, size_t size)
  501. {
  502. size_t bulk;
  503. size_t rest;
  504. void * addr;
  505. bulk = (size >> 16) << 16;
  506. rest = size - bulk;
  507. if (bulk)
  508. __dma_memcpy(dest, src, bulk);
  509. addr = __dma_memcpy(dest+bulk, src+bulk, rest);
  510. return addr;
  511. }
  512. EXPORT_SYMBOL(dma_memcpy);
  513. void *safe_dma_memcpy(void *dest, const void *src, size_t size)
  514. {
  515. void *addr;
  516. addr = dma_memcpy(dest, src, size);
  517. return addr;
  518. }
  519. EXPORT_SYMBOL(safe_dma_memcpy);
  520. void dma_outsb(unsigned long addr, const void *buf, unsigned short len)
  521. {
  522. unsigned long flags;
  523. local_irq_save(flags);
  524. blackfin_dcache_flush_range((unsigned int)buf,
  525. (unsigned int)(buf) + len);
  526. bfin_write_MDMA_D0_START_ADDR(addr);
  527. bfin_write_MDMA_D0_X_COUNT(len);
  528. bfin_write_MDMA_D0_X_MODIFY(0);
  529. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  530. bfin_write_MDMA_S0_START_ADDR(buf);
  531. bfin_write_MDMA_S0_X_COUNT(len);
  532. bfin_write_MDMA_S0_X_MODIFY(1);
  533. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  534. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_8);
  535. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_8);
  536. SSYNC();
  537. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  538. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  539. bfin_write_MDMA_S0_CONFIG(0);
  540. bfin_write_MDMA_D0_CONFIG(0);
  541. local_irq_restore(flags);
  542. }
  543. EXPORT_SYMBOL(dma_outsb);
  544. void dma_insb(unsigned long addr, void *buf, unsigned short len)
  545. {
  546. unsigned long flags;
  547. blackfin_dcache_invalidate_range((unsigned int)buf,
  548. (unsigned int)(buf) + len);
  549. local_irq_save(flags);
  550. bfin_write_MDMA_D0_START_ADDR(buf);
  551. bfin_write_MDMA_D0_X_COUNT(len);
  552. bfin_write_MDMA_D0_X_MODIFY(1);
  553. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  554. bfin_write_MDMA_S0_START_ADDR(addr);
  555. bfin_write_MDMA_S0_X_COUNT(len);
  556. bfin_write_MDMA_S0_X_MODIFY(0);
  557. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  558. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_8);
  559. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_8);
  560. SSYNC();
  561. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  562. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  563. bfin_write_MDMA_S0_CONFIG(0);
  564. bfin_write_MDMA_D0_CONFIG(0);
  565. local_irq_restore(flags);
  566. }
  567. EXPORT_SYMBOL(dma_insb);
  568. void dma_outsw(unsigned long addr, const void *buf, unsigned short len)
  569. {
  570. unsigned long flags;
  571. local_irq_save(flags);
  572. blackfin_dcache_flush_range((unsigned int)buf,
  573. (unsigned int)(buf) + len * sizeof(short));
  574. bfin_write_MDMA_D0_START_ADDR(addr);
  575. bfin_write_MDMA_D0_X_COUNT(len);
  576. bfin_write_MDMA_D0_X_MODIFY(0);
  577. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  578. bfin_write_MDMA_S0_START_ADDR(buf);
  579. bfin_write_MDMA_S0_X_COUNT(len);
  580. bfin_write_MDMA_S0_X_MODIFY(2);
  581. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  582. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  583. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  584. SSYNC();
  585. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  586. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  587. bfin_write_MDMA_S0_CONFIG(0);
  588. bfin_write_MDMA_D0_CONFIG(0);
  589. local_irq_restore(flags);
  590. }
  591. EXPORT_SYMBOL(dma_outsw);
  592. void dma_insw(unsigned long addr, void *buf, unsigned short len)
  593. {
  594. unsigned long flags;
  595. blackfin_dcache_invalidate_range((unsigned int)buf,
  596. (unsigned int)(buf) + len * sizeof(short));
  597. local_irq_save(flags);
  598. bfin_write_MDMA_D0_START_ADDR(buf);
  599. bfin_write_MDMA_D0_X_COUNT(len);
  600. bfin_write_MDMA_D0_X_MODIFY(2);
  601. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  602. bfin_write_MDMA_S0_START_ADDR(addr);
  603. bfin_write_MDMA_S0_X_COUNT(len);
  604. bfin_write_MDMA_S0_X_MODIFY(0);
  605. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  606. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  607. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  608. SSYNC();
  609. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  610. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  611. bfin_write_MDMA_S0_CONFIG(0);
  612. bfin_write_MDMA_D0_CONFIG(0);
  613. local_irq_restore(flags);
  614. }
  615. EXPORT_SYMBOL(dma_insw);
  616. void dma_outsl(unsigned long addr, const void *buf, unsigned short len)
  617. {
  618. unsigned long flags;
  619. local_irq_save(flags);
  620. blackfin_dcache_flush_range((unsigned int)buf,
  621. (unsigned int)(buf) + len * sizeof(long));
  622. bfin_write_MDMA_D0_START_ADDR(addr);
  623. bfin_write_MDMA_D0_X_COUNT(len);
  624. bfin_write_MDMA_D0_X_MODIFY(0);
  625. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  626. bfin_write_MDMA_S0_START_ADDR(buf);
  627. bfin_write_MDMA_S0_X_COUNT(len);
  628. bfin_write_MDMA_S0_X_MODIFY(4);
  629. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  630. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_32);
  631. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_32);
  632. SSYNC();
  633. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  634. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  635. bfin_write_MDMA_S0_CONFIG(0);
  636. bfin_write_MDMA_D0_CONFIG(0);
  637. local_irq_restore(flags);
  638. }
  639. EXPORT_SYMBOL(dma_outsl);
  640. void dma_insl(unsigned long addr, void *buf, unsigned short len)
  641. {
  642. unsigned long flags;
  643. blackfin_dcache_invalidate_range((unsigned int)buf,
  644. (unsigned int)(buf) + len * sizeof(long));
  645. local_irq_save(flags);
  646. bfin_write_MDMA_D0_START_ADDR(buf);
  647. bfin_write_MDMA_D0_X_COUNT(len);
  648. bfin_write_MDMA_D0_X_MODIFY(4);
  649. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  650. bfin_write_MDMA_S0_START_ADDR(addr);
  651. bfin_write_MDMA_S0_X_COUNT(len);
  652. bfin_write_MDMA_S0_X_MODIFY(0);
  653. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  654. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_32);
  655. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_32);
  656. SSYNC();
  657. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  658. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  659. bfin_write_MDMA_S0_CONFIG(0);
  660. bfin_write_MDMA_D0_CONFIG(0);
  661. local_irq_restore(flags);
  662. }
  663. EXPORT_SYMBOL(dma_insl);