tda998x_drv.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241
  1. /*
  2. * Copyright (C) 2012 Texas Instruments
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <linux/hdmi.h>
  18. #include <linux/module.h>
  19. #include <drm/drmP.h>
  20. #include <drm/drm_crtc_helper.h>
  21. #include <drm/drm_encoder_slave.h>
  22. #include <drm/drm_edid.h>
  23. #include <drm/i2c/tda998x.h>
  24. #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
  25. struct tda998x_priv {
  26. struct i2c_client *cec;
  27. uint16_t rev;
  28. uint8_t current_page;
  29. int dpms;
  30. bool is_hdmi_sink;
  31. u8 vip_cntrl_0;
  32. u8 vip_cntrl_1;
  33. u8 vip_cntrl_2;
  34. struct tda998x_encoder_params params;
  35. };
  36. #define to_tda998x_priv(x) ((struct tda998x_priv *)to_encoder_slave(x)->slave_priv)
  37. /* The TDA9988 series of devices use a paged register scheme.. to simplify
  38. * things we encode the page # in upper bits of the register #. To read/
  39. * write a given register, we need to make sure CURPAGE register is set
  40. * appropriately. Which implies reads/writes are not atomic. Fun!
  41. */
  42. #define REG(page, addr) (((page) << 8) | (addr))
  43. #define REG2ADDR(reg) ((reg) & 0xff)
  44. #define REG2PAGE(reg) (((reg) >> 8) & 0xff)
  45. #define REG_CURPAGE 0xff /* write */
  46. /* Page 00h: General Control */
  47. #define REG_VERSION_LSB REG(0x00, 0x00) /* read */
  48. #define REG_MAIN_CNTRL0 REG(0x00, 0x01) /* read/write */
  49. # define MAIN_CNTRL0_SR (1 << 0)
  50. # define MAIN_CNTRL0_DECS (1 << 1)
  51. # define MAIN_CNTRL0_DEHS (1 << 2)
  52. # define MAIN_CNTRL0_CECS (1 << 3)
  53. # define MAIN_CNTRL0_CEHS (1 << 4)
  54. # define MAIN_CNTRL0_SCALER (1 << 7)
  55. #define REG_VERSION_MSB REG(0x00, 0x02) /* read */
  56. #define REG_SOFTRESET REG(0x00, 0x0a) /* write */
  57. # define SOFTRESET_AUDIO (1 << 0)
  58. # define SOFTRESET_I2C_MASTER (1 << 1)
  59. #define REG_DDC_DISABLE REG(0x00, 0x0b) /* read/write */
  60. #define REG_CCLK_ON REG(0x00, 0x0c) /* read/write */
  61. #define REG_I2C_MASTER REG(0x00, 0x0d) /* read/write */
  62. # define I2C_MASTER_DIS_MM (1 << 0)
  63. # define I2C_MASTER_DIS_FILT (1 << 1)
  64. # define I2C_MASTER_APP_STRT_LAT (1 << 2)
  65. #define REG_FEAT_POWERDOWN REG(0x00, 0x0e) /* read/write */
  66. # define FEAT_POWERDOWN_SPDIF (1 << 3)
  67. #define REG_INT_FLAGS_0 REG(0x00, 0x0f) /* read/write */
  68. #define REG_INT_FLAGS_1 REG(0x00, 0x10) /* read/write */
  69. #define REG_INT_FLAGS_2 REG(0x00, 0x11) /* read/write */
  70. # define INT_FLAGS_2_EDID_BLK_RD (1 << 1)
  71. #define REG_ENA_ACLK REG(0x00, 0x16) /* read/write */
  72. #define REG_ENA_VP_0 REG(0x00, 0x18) /* read/write */
  73. #define REG_ENA_VP_1 REG(0x00, 0x19) /* read/write */
  74. #define REG_ENA_VP_2 REG(0x00, 0x1a) /* read/write */
  75. #define REG_ENA_AP REG(0x00, 0x1e) /* read/write */
  76. #define REG_VIP_CNTRL_0 REG(0x00, 0x20) /* write */
  77. # define VIP_CNTRL_0_MIRR_A (1 << 7)
  78. # define VIP_CNTRL_0_SWAP_A(x) (((x) & 7) << 4)
  79. # define VIP_CNTRL_0_MIRR_B (1 << 3)
  80. # define VIP_CNTRL_0_SWAP_B(x) (((x) & 7) << 0)
  81. #define REG_VIP_CNTRL_1 REG(0x00, 0x21) /* write */
  82. # define VIP_CNTRL_1_MIRR_C (1 << 7)
  83. # define VIP_CNTRL_1_SWAP_C(x) (((x) & 7) << 4)
  84. # define VIP_CNTRL_1_MIRR_D (1 << 3)
  85. # define VIP_CNTRL_1_SWAP_D(x) (((x) & 7) << 0)
  86. #define REG_VIP_CNTRL_2 REG(0x00, 0x22) /* write */
  87. # define VIP_CNTRL_2_MIRR_E (1 << 7)
  88. # define VIP_CNTRL_2_SWAP_E(x) (((x) & 7) << 4)
  89. # define VIP_CNTRL_2_MIRR_F (1 << 3)
  90. # define VIP_CNTRL_2_SWAP_F(x) (((x) & 7) << 0)
  91. #define REG_VIP_CNTRL_3 REG(0x00, 0x23) /* write */
  92. # define VIP_CNTRL_3_X_TGL (1 << 0)
  93. # define VIP_CNTRL_3_H_TGL (1 << 1)
  94. # define VIP_CNTRL_3_V_TGL (1 << 2)
  95. # define VIP_CNTRL_3_EMB (1 << 3)
  96. # define VIP_CNTRL_3_SYNC_DE (1 << 4)
  97. # define VIP_CNTRL_3_SYNC_HS (1 << 5)
  98. # define VIP_CNTRL_3_DE_INT (1 << 6)
  99. # define VIP_CNTRL_3_EDGE (1 << 7)
  100. #define REG_VIP_CNTRL_4 REG(0x00, 0x24) /* write */
  101. # define VIP_CNTRL_4_BLC(x) (((x) & 3) << 0)
  102. # define VIP_CNTRL_4_BLANKIT(x) (((x) & 3) << 2)
  103. # define VIP_CNTRL_4_CCIR656 (1 << 4)
  104. # define VIP_CNTRL_4_656_ALT (1 << 5)
  105. # define VIP_CNTRL_4_TST_656 (1 << 6)
  106. # define VIP_CNTRL_4_TST_PAT (1 << 7)
  107. #define REG_VIP_CNTRL_5 REG(0x00, 0x25) /* write */
  108. # define VIP_CNTRL_5_CKCASE (1 << 0)
  109. # define VIP_CNTRL_5_SP_CNT(x) (((x) & 3) << 1)
  110. #define REG_MUX_AP REG(0x00, 0x26) /* read/write */
  111. #define REG_MUX_VP_VIP_OUT REG(0x00, 0x27) /* read/write */
  112. #define REG_MAT_CONTRL REG(0x00, 0x80) /* write */
  113. # define MAT_CONTRL_MAT_SC(x) (((x) & 3) << 0)
  114. # define MAT_CONTRL_MAT_BP (1 << 2)
  115. #define REG_VIDFORMAT REG(0x00, 0xa0) /* write */
  116. #define REG_REFPIX_MSB REG(0x00, 0xa1) /* write */
  117. #define REG_REFPIX_LSB REG(0x00, 0xa2) /* write */
  118. #define REG_REFLINE_MSB REG(0x00, 0xa3) /* write */
  119. #define REG_REFLINE_LSB REG(0x00, 0xa4) /* write */
  120. #define REG_NPIX_MSB REG(0x00, 0xa5) /* write */
  121. #define REG_NPIX_LSB REG(0x00, 0xa6) /* write */
  122. #define REG_NLINE_MSB REG(0x00, 0xa7) /* write */
  123. #define REG_NLINE_LSB REG(0x00, 0xa8) /* write */
  124. #define REG_VS_LINE_STRT_1_MSB REG(0x00, 0xa9) /* write */
  125. #define REG_VS_LINE_STRT_1_LSB REG(0x00, 0xaa) /* write */
  126. #define REG_VS_PIX_STRT_1_MSB REG(0x00, 0xab) /* write */
  127. #define REG_VS_PIX_STRT_1_LSB REG(0x00, 0xac) /* write */
  128. #define REG_VS_LINE_END_1_MSB REG(0x00, 0xad) /* write */
  129. #define REG_VS_LINE_END_1_LSB REG(0x00, 0xae) /* write */
  130. #define REG_VS_PIX_END_1_MSB REG(0x00, 0xaf) /* write */
  131. #define REG_VS_PIX_END_1_LSB REG(0x00, 0xb0) /* write */
  132. #define REG_VS_LINE_STRT_2_MSB REG(0x00, 0xb1) /* write */
  133. #define REG_VS_LINE_STRT_2_LSB REG(0x00, 0xb2) /* write */
  134. #define REG_VS_PIX_STRT_2_MSB REG(0x00, 0xb3) /* write */
  135. #define REG_VS_PIX_STRT_2_LSB REG(0x00, 0xb4) /* write */
  136. #define REG_VS_LINE_END_2_MSB REG(0x00, 0xb5) /* write */
  137. #define REG_VS_LINE_END_2_LSB REG(0x00, 0xb6) /* write */
  138. #define REG_VS_PIX_END_2_MSB REG(0x00, 0xb7) /* write */
  139. #define REG_VS_PIX_END_2_LSB REG(0x00, 0xb8) /* write */
  140. #define REG_HS_PIX_START_MSB REG(0x00, 0xb9) /* write */
  141. #define REG_HS_PIX_START_LSB REG(0x00, 0xba) /* write */
  142. #define REG_HS_PIX_STOP_MSB REG(0x00, 0xbb) /* write */
  143. #define REG_HS_PIX_STOP_LSB REG(0x00, 0xbc) /* write */
  144. #define REG_VWIN_START_1_MSB REG(0x00, 0xbd) /* write */
  145. #define REG_VWIN_START_1_LSB REG(0x00, 0xbe) /* write */
  146. #define REG_VWIN_END_1_MSB REG(0x00, 0xbf) /* write */
  147. #define REG_VWIN_END_1_LSB REG(0x00, 0xc0) /* write */
  148. #define REG_VWIN_START_2_MSB REG(0x00, 0xc1) /* write */
  149. #define REG_VWIN_START_2_LSB REG(0x00, 0xc2) /* write */
  150. #define REG_VWIN_END_2_MSB REG(0x00, 0xc3) /* write */
  151. #define REG_VWIN_END_2_LSB REG(0x00, 0xc4) /* write */
  152. #define REG_DE_START_MSB REG(0x00, 0xc5) /* write */
  153. #define REG_DE_START_LSB REG(0x00, 0xc6) /* write */
  154. #define REG_DE_STOP_MSB REG(0x00, 0xc7) /* write */
  155. #define REG_DE_STOP_LSB REG(0x00, 0xc8) /* write */
  156. #define REG_TBG_CNTRL_0 REG(0x00, 0xca) /* write */
  157. # define TBG_CNTRL_0_TOP_TGL (1 << 0)
  158. # define TBG_CNTRL_0_TOP_SEL (1 << 1)
  159. # define TBG_CNTRL_0_DE_EXT (1 << 2)
  160. # define TBG_CNTRL_0_TOP_EXT (1 << 3)
  161. # define TBG_CNTRL_0_FRAME_DIS (1 << 5)
  162. # define TBG_CNTRL_0_SYNC_MTHD (1 << 6)
  163. # define TBG_CNTRL_0_SYNC_ONCE (1 << 7)
  164. #define REG_TBG_CNTRL_1 REG(0x00, 0xcb) /* write */
  165. # define TBG_CNTRL_1_H_TGL (1 << 0)
  166. # define TBG_CNTRL_1_V_TGL (1 << 1)
  167. # define TBG_CNTRL_1_TGL_EN (1 << 2)
  168. # define TBG_CNTRL_1_X_EXT (1 << 3)
  169. # define TBG_CNTRL_1_H_EXT (1 << 4)
  170. # define TBG_CNTRL_1_V_EXT (1 << 5)
  171. # define TBG_CNTRL_1_DWIN_DIS (1 << 6)
  172. #define REG_ENABLE_SPACE REG(0x00, 0xd6) /* write */
  173. #define REG_HVF_CNTRL_0 REG(0x00, 0xe4) /* write */
  174. # define HVF_CNTRL_0_SM (1 << 7)
  175. # define HVF_CNTRL_0_RWB (1 << 6)
  176. # define HVF_CNTRL_0_PREFIL(x) (((x) & 3) << 2)
  177. # define HVF_CNTRL_0_INTPOL(x) (((x) & 3) << 0)
  178. #define REG_HVF_CNTRL_1 REG(0x00, 0xe5) /* write */
  179. # define HVF_CNTRL_1_FOR (1 << 0)
  180. # define HVF_CNTRL_1_YUVBLK (1 << 1)
  181. # define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
  182. # define HVF_CNTRL_1_PAD(x) (((x) & 3) << 4)
  183. # define HVF_CNTRL_1_SEMI_PLANAR (1 << 6)
  184. #define REG_RPT_CNTRL REG(0x00, 0xf0) /* write */
  185. #define REG_I2S_FORMAT REG(0x00, 0xfc) /* read/write */
  186. # define I2S_FORMAT(x) (((x) & 3) << 0)
  187. #define REG_AIP_CLKSEL REG(0x00, 0xfd) /* write */
  188. # define AIP_CLKSEL_FS(x) (((x) & 3) << 0)
  189. # define AIP_CLKSEL_CLK_POL(x) (((x) & 1) << 2)
  190. # define AIP_CLKSEL_AIP(x) (((x) & 7) << 3)
  191. /* Page 02h: PLL settings */
  192. #define REG_PLL_SERIAL_1 REG(0x02, 0x00) /* read/write */
  193. # define PLL_SERIAL_1_SRL_FDN (1 << 0)
  194. # define PLL_SERIAL_1_SRL_IZ(x) (((x) & 3) << 1)
  195. # define PLL_SERIAL_1_SRL_MAN_IZ (1 << 6)
  196. #define REG_PLL_SERIAL_2 REG(0x02, 0x01) /* read/write */
  197. # define PLL_SERIAL_2_SRL_NOSC(x) (((x) & 3) << 0)
  198. # define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
  199. #define REG_PLL_SERIAL_3 REG(0x02, 0x02) /* read/write */
  200. # define PLL_SERIAL_3_SRL_CCIR (1 << 0)
  201. # define PLL_SERIAL_3_SRL_DE (1 << 2)
  202. # define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
  203. #define REG_SERIALIZER REG(0x02, 0x03) /* read/write */
  204. #define REG_BUFFER_OUT REG(0x02, 0x04) /* read/write */
  205. #define REG_PLL_SCG1 REG(0x02, 0x05) /* read/write */
  206. #define REG_PLL_SCG2 REG(0x02, 0x06) /* read/write */
  207. #define REG_PLL_SCGN1 REG(0x02, 0x07) /* read/write */
  208. #define REG_PLL_SCGN2 REG(0x02, 0x08) /* read/write */
  209. #define REG_PLL_SCGR1 REG(0x02, 0x09) /* read/write */
  210. #define REG_PLL_SCGR2 REG(0x02, 0x0a) /* read/write */
  211. #define REG_AUDIO_DIV REG(0x02, 0x0e) /* read/write */
  212. # define AUDIO_DIV_SERCLK_1 0
  213. # define AUDIO_DIV_SERCLK_2 1
  214. # define AUDIO_DIV_SERCLK_4 2
  215. # define AUDIO_DIV_SERCLK_8 3
  216. # define AUDIO_DIV_SERCLK_16 4
  217. # define AUDIO_DIV_SERCLK_32 5
  218. #define REG_SEL_CLK REG(0x02, 0x11) /* read/write */
  219. # define SEL_CLK_SEL_CLK1 (1 << 0)
  220. # define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
  221. # define SEL_CLK_ENA_SC_CLK (1 << 3)
  222. #define REG_ANA_GENERAL REG(0x02, 0x12) /* read/write */
  223. /* Page 09h: EDID Control */
  224. #define REG_EDID_DATA_0 REG(0x09, 0x00) /* read */
  225. /* next 127 successive registers are the EDID block */
  226. #define REG_EDID_CTRL REG(0x09, 0xfa) /* read/write */
  227. #define REG_DDC_ADDR REG(0x09, 0xfb) /* read/write */
  228. #define REG_DDC_OFFS REG(0x09, 0xfc) /* read/write */
  229. #define REG_DDC_SEGM_ADDR REG(0x09, 0xfd) /* read/write */
  230. #define REG_DDC_SEGM REG(0x09, 0xfe) /* read/write */
  231. /* Page 10h: information frames and packets */
  232. #define REG_IF1_HB0 REG(0x10, 0x20) /* read/write */
  233. #define REG_IF2_HB0 REG(0x10, 0x40) /* read/write */
  234. #define REG_IF3_HB0 REG(0x10, 0x60) /* read/write */
  235. #define REG_IF4_HB0 REG(0x10, 0x80) /* read/write */
  236. #define REG_IF5_HB0 REG(0x10, 0xa0) /* read/write */
  237. /* Page 11h: audio settings and content info packets */
  238. #define REG_AIP_CNTRL_0 REG(0x11, 0x00) /* read/write */
  239. # define AIP_CNTRL_0_RST_FIFO (1 << 0)
  240. # define AIP_CNTRL_0_SWAP (1 << 1)
  241. # define AIP_CNTRL_0_LAYOUT (1 << 2)
  242. # define AIP_CNTRL_0_ACR_MAN (1 << 5)
  243. # define AIP_CNTRL_0_RST_CTS (1 << 6)
  244. #define REG_CA_I2S REG(0x11, 0x01) /* read/write */
  245. # define CA_I2S_CA_I2S(x) (((x) & 31) << 0)
  246. # define CA_I2S_HBR_CHSTAT (1 << 6)
  247. #define REG_LATENCY_RD REG(0x11, 0x04) /* read/write */
  248. #define REG_ACR_CTS_0 REG(0x11, 0x05) /* read/write */
  249. #define REG_ACR_CTS_1 REG(0x11, 0x06) /* read/write */
  250. #define REG_ACR_CTS_2 REG(0x11, 0x07) /* read/write */
  251. #define REG_ACR_N_0 REG(0x11, 0x08) /* read/write */
  252. #define REG_ACR_N_1 REG(0x11, 0x09) /* read/write */
  253. #define REG_ACR_N_2 REG(0x11, 0x0a) /* read/write */
  254. #define REG_CTS_N REG(0x11, 0x0c) /* read/write */
  255. # define CTS_N_K(x) (((x) & 7) << 0)
  256. # define CTS_N_M(x) (((x) & 3) << 4)
  257. #define REG_ENC_CNTRL REG(0x11, 0x0d) /* read/write */
  258. # define ENC_CNTRL_RST_ENC (1 << 0)
  259. # define ENC_CNTRL_RST_SEL (1 << 1)
  260. # define ENC_CNTRL_CTL_CODE(x) (((x) & 3) << 2)
  261. #define REG_DIP_FLAGS REG(0x11, 0x0e) /* read/write */
  262. # define DIP_FLAGS_ACR (1 << 0)
  263. # define DIP_FLAGS_GC (1 << 1)
  264. #define REG_DIP_IF_FLAGS REG(0x11, 0x0f) /* read/write */
  265. # define DIP_IF_FLAGS_IF1 (1 << 1)
  266. # define DIP_IF_FLAGS_IF2 (1 << 2)
  267. # define DIP_IF_FLAGS_IF3 (1 << 3)
  268. # define DIP_IF_FLAGS_IF4 (1 << 4)
  269. # define DIP_IF_FLAGS_IF5 (1 << 5)
  270. #define REG_CH_STAT_B(x) REG(0x11, 0x14 + (x)) /* read/write */
  271. /* Page 12h: HDCP and OTP */
  272. #define REG_TX3 REG(0x12, 0x9a) /* read/write */
  273. #define REG_TX4 REG(0x12, 0x9b) /* read/write */
  274. # define TX4_PD_RAM (1 << 1)
  275. #define REG_TX33 REG(0x12, 0xb8) /* read/write */
  276. # define TX33_HDMI (1 << 1)
  277. /* Page 13h: Gamut related metadata packets */
  278. /* CEC registers: (not paged)
  279. */
  280. #define REG_CEC_FRO_IM_CLK_CTRL 0xfb /* read/write */
  281. # define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
  282. # define CEC_FRO_IM_CLK_CTRL_ENA_OTP (1 << 6)
  283. # define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
  284. # define CEC_FRO_IM_CLK_CTRL_FRO_DIV (1 << 0)
  285. #define REG_CEC_RXSHPDLEV 0xfe /* read */
  286. # define CEC_RXSHPDLEV_RXSENS (1 << 0)
  287. # define CEC_RXSHPDLEV_HPD (1 << 1)
  288. #define REG_CEC_ENAMODS 0xff /* read/write */
  289. # define CEC_ENAMODS_DIS_FRO (1 << 6)
  290. # define CEC_ENAMODS_DIS_CCLK (1 << 5)
  291. # define CEC_ENAMODS_EN_RXSENS (1 << 2)
  292. # define CEC_ENAMODS_EN_HDMI (1 << 1)
  293. # define CEC_ENAMODS_EN_CEC (1 << 0)
  294. /* Device versions: */
  295. #define TDA9989N2 0x0101
  296. #define TDA19989 0x0201
  297. #define TDA19989N2 0x0202
  298. #define TDA19988 0x0301
  299. static void
  300. cec_write(struct drm_encoder *encoder, uint16_t addr, uint8_t val)
  301. {
  302. struct i2c_client *client = to_tda998x_priv(encoder)->cec;
  303. uint8_t buf[] = {addr, val};
  304. int ret;
  305. ret = i2c_master_send(client, buf, ARRAY_SIZE(buf));
  306. if (ret < 0)
  307. dev_err(&client->dev, "Error %d writing to cec:0x%x\n", ret, addr);
  308. }
  309. static uint8_t
  310. cec_read(struct drm_encoder *encoder, uint8_t addr)
  311. {
  312. struct i2c_client *client = to_tda998x_priv(encoder)->cec;
  313. uint8_t val;
  314. int ret;
  315. ret = i2c_master_send(client, &addr, sizeof(addr));
  316. if (ret < 0)
  317. goto fail;
  318. ret = i2c_master_recv(client, &val, sizeof(val));
  319. if (ret < 0)
  320. goto fail;
  321. return val;
  322. fail:
  323. dev_err(&client->dev, "Error %d reading from cec:0x%x\n", ret, addr);
  324. return 0;
  325. }
  326. static void
  327. set_page(struct drm_encoder *encoder, uint16_t reg)
  328. {
  329. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  330. if (REG2PAGE(reg) != priv->current_page) {
  331. struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
  332. uint8_t buf[] = {
  333. REG_CURPAGE, REG2PAGE(reg)
  334. };
  335. int ret = i2c_master_send(client, buf, sizeof(buf));
  336. if (ret < 0)
  337. dev_err(&client->dev, "Error %d writing to REG_CURPAGE\n", ret);
  338. priv->current_page = REG2PAGE(reg);
  339. }
  340. }
  341. static int
  342. reg_read_range(struct drm_encoder *encoder, uint16_t reg, char *buf, int cnt)
  343. {
  344. struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
  345. uint8_t addr = REG2ADDR(reg);
  346. int ret;
  347. set_page(encoder, reg);
  348. ret = i2c_master_send(client, &addr, sizeof(addr));
  349. if (ret < 0)
  350. goto fail;
  351. ret = i2c_master_recv(client, buf, cnt);
  352. if (ret < 0)
  353. goto fail;
  354. return ret;
  355. fail:
  356. dev_err(&client->dev, "Error %d reading from 0x%x\n", ret, reg);
  357. return ret;
  358. }
  359. static void
  360. reg_write_range(struct drm_encoder *encoder, uint16_t reg, uint8_t *p, int cnt)
  361. {
  362. struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
  363. uint8_t buf[cnt+1];
  364. int ret;
  365. buf[0] = REG2ADDR(reg);
  366. memcpy(&buf[1], p, cnt);
  367. set_page(encoder, reg);
  368. ret = i2c_master_send(client, buf, cnt + 1);
  369. if (ret < 0)
  370. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  371. }
  372. static uint8_t
  373. reg_read(struct drm_encoder *encoder, uint16_t reg)
  374. {
  375. uint8_t val = 0;
  376. reg_read_range(encoder, reg, &val, sizeof(val));
  377. return val;
  378. }
  379. static void
  380. reg_write(struct drm_encoder *encoder, uint16_t reg, uint8_t val)
  381. {
  382. struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
  383. uint8_t buf[] = {REG2ADDR(reg), val};
  384. int ret;
  385. set_page(encoder, reg);
  386. ret = i2c_master_send(client, buf, ARRAY_SIZE(buf));
  387. if (ret < 0)
  388. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  389. }
  390. static void
  391. reg_write16(struct drm_encoder *encoder, uint16_t reg, uint16_t val)
  392. {
  393. struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
  394. uint8_t buf[] = {REG2ADDR(reg), val >> 8, val};
  395. int ret;
  396. set_page(encoder, reg);
  397. ret = i2c_master_send(client, buf, ARRAY_SIZE(buf));
  398. if (ret < 0)
  399. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  400. }
  401. static void
  402. reg_set(struct drm_encoder *encoder, uint16_t reg, uint8_t val)
  403. {
  404. reg_write(encoder, reg, reg_read(encoder, reg) | val);
  405. }
  406. static void
  407. reg_clear(struct drm_encoder *encoder, uint16_t reg, uint8_t val)
  408. {
  409. reg_write(encoder, reg, reg_read(encoder, reg) & ~val);
  410. }
  411. static void
  412. tda998x_reset(struct drm_encoder *encoder)
  413. {
  414. /* reset audio and i2c master: */
  415. reg_set(encoder, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
  416. msleep(50);
  417. reg_clear(encoder, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
  418. msleep(50);
  419. /* reset transmitter: */
  420. reg_set(encoder, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  421. reg_clear(encoder, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  422. /* PLL registers common configuration */
  423. reg_write(encoder, REG_PLL_SERIAL_1, 0x00);
  424. reg_write(encoder, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
  425. reg_write(encoder, REG_PLL_SERIAL_3, 0x00);
  426. reg_write(encoder, REG_SERIALIZER, 0x00);
  427. reg_write(encoder, REG_BUFFER_OUT, 0x00);
  428. reg_write(encoder, REG_PLL_SCG1, 0x00);
  429. reg_write(encoder, REG_AUDIO_DIV, AUDIO_DIV_SERCLK_8);
  430. reg_write(encoder, REG_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  431. reg_write(encoder, REG_PLL_SCGN1, 0xfa);
  432. reg_write(encoder, REG_PLL_SCGN2, 0x00);
  433. reg_write(encoder, REG_PLL_SCGR1, 0x5b);
  434. reg_write(encoder, REG_PLL_SCGR2, 0x00);
  435. reg_write(encoder, REG_PLL_SCG2, 0x10);
  436. /* Write the default value MUX register */
  437. reg_write(encoder, REG_MUX_VP_VIP_OUT, 0x24);
  438. }
  439. static uint8_t tda998x_cksum(uint8_t *buf, size_t bytes)
  440. {
  441. uint8_t sum = 0;
  442. while (bytes--)
  443. sum += *buf++;
  444. return (255 - sum) + 1;
  445. }
  446. #define HB(x) (x)
  447. #define PB(x) (HB(2) + 1 + (x))
  448. static void
  449. tda998x_write_if(struct drm_encoder *encoder, uint8_t bit, uint16_t addr,
  450. uint8_t *buf, size_t size)
  451. {
  452. buf[PB(0)] = tda998x_cksum(buf, size);
  453. reg_clear(encoder, REG_DIP_IF_FLAGS, bit);
  454. reg_write_range(encoder, addr, buf, size);
  455. reg_set(encoder, REG_DIP_IF_FLAGS, bit);
  456. }
  457. static void
  458. tda998x_write_aif(struct drm_encoder *encoder, struct tda998x_encoder_params *p)
  459. {
  460. uint8_t buf[PB(5) + 1];
  461. buf[HB(0)] = 0x84;
  462. buf[HB(1)] = 0x01;
  463. buf[HB(2)] = 10;
  464. buf[PB(0)] = 0;
  465. buf[PB(1)] = p->audio_frame[1] & 0x07; /* CC */
  466. buf[PB(2)] = p->audio_frame[2] & 0x1c; /* SF */
  467. buf[PB(4)] = p->audio_frame[4];
  468. buf[PB(5)] = p->audio_frame[5] & 0xf8; /* DM_INH + LSV */
  469. tda998x_write_if(encoder, DIP_IF_FLAGS_IF4, REG_IF4_HB0, buf,
  470. sizeof(buf));
  471. }
  472. static void
  473. tda998x_write_avi(struct drm_encoder *encoder, struct drm_display_mode *mode)
  474. {
  475. uint8_t buf[PB(13) + 1];
  476. memset(buf, 0, sizeof(buf));
  477. buf[HB(0)] = 0x82;
  478. buf[HB(1)] = 0x02;
  479. buf[HB(2)] = 13;
  480. buf[PB(1)] = HDMI_SCAN_MODE_UNDERSCAN;
  481. buf[PB(3)] = HDMI_QUANTIZATION_RANGE_FULL << 2;
  482. buf[PB(4)] = drm_match_cea_mode(mode);
  483. tda998x_write_if(encoder, DIP_IF_FLAGS_IF2, REG_IF2_HB0, buf,
  484. sizeof(buf));
  485. }
  486. static void tda998x_audio_mute(struct drm_encoder *encoder, bool on)
  487. {
  488. if (on) {
  489. reg_set(encoder, REG_SOFTRESET, SOFTRESET_AUDIO);
  490. reg_clear(encoder, REG_SOFTRESET, SOFTRESET_AUDIO);
  491. reg_set(encoder, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  492. } else {
  493. reg_clear(encoder, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  494. }
  495. }
  496. static void
  497. tda998x_configure_audio(struct drm_encoder *encoder,
  498. struct drm_display_mode *mode, struct tda998x_encoder_params *p)
  499. {
  500. uint8_t buf[6], clksel_aip, clksel_fs, ca_i2s, cts_n, adiv;
  501. uint32_t n;
  502. /* Enable audio ports */
  503. reg_write(encoder, REG_ENA_AP, p->audio_cfg);
  504. reg_write(encoder, REG_ENA_ACLK, p->audio_clk_cfg);
  505. /* Set audio input source */
  506. switch (p->audio_format) {
  507. case AFMT_SPDIF:
  508. reg_write(encoder, REG_MUX_AP, 0x40);
  509. clksel_aip = AIP_CLKSEL_AIP(0);
  510. /* FS64SPDIF */
  511. clksel_fs = AIP_CLKSEL_FS(2);
  512. cts_n = CTS_N_M(3) | CTS_N_K(3);
  513. ca_i2s = 0;
  514. break;
  515. case AFMT_I2S:
  516. reg_write(encoder, REG_MUX_AP, 0x64);
  517. clksel_aip = AIP_CLKSEL_AIP(1);
  518. /* ACLK */
  519. clksel_fs = AIP_CLKSEL_FS(0);
  520. cts_n = CTS_N_M(3) | CTS_N_K(3);
  521. ca_i2s = CA_I2S_CA_I2S(0);
  522. break;
  523. default:
  524. BUG();
  525. return;
  526. }
  527. reg_write(encoder, REG_AIP_CLKSEL, clksel_aip);
  528. reg_clear(encoder, REG_AIP_CNTRL_0, AIP_CNTRL_0_LAYOUT);
  529. /* Enable automatic CTS generation */
  530. reg_clear(encoder, REG_AIP_CNTRL_0, AIP_CNTRL_0_ACR_MAN);
  531. reg_write(encoder, REG_CTS_N, cts_n);
  532. /*
  533. * Audio input somehow depends on HDMI line rate which is
  534. * related to pixclk. Testing showed that modes with pixclk
  535. * >100MHz need a larger divider while <40MHz need the default.
  536. * There is no detailed info in the datasheet, so we just
  537. * assume 100MHz requires larger divider.
  538. */
  539. if (mode->clock > 100000)
  540. adiv = AUDIO_DIV_SERCLK_16;
  541. else
  542. adiv = AUDIO_DIV_SERCLK_8;
  543. reg_write(encoder, REG_AUDIO_DIV, adiv);
  544. /*
  545. * This is the approximate value of N, which happens to be
  546. * the recommended values for non-coherent clocks.
  547. */
  548. n = 128 * p->audio_sample_rate / 1000;
  549. /* Write the CTS and N values */
  550. buf[0] = 0x44;
  551. buf[1] = 0x42;
  552. buf[2] = 0x01;
  553. buf[3] = n;
  554. buf[4] = n >> 8;
  555. buf[5] = n >> 16;
  556. reg_write_range(encoder, REG_ACR_CTS_0, buf, 6);
  557. /* Set CTS clock reference */
  558. reg_write(encoder, REG_AIP_CLKSEL, clksel_aip | clksel_fs);
  559. /* Reset CTS generator */
  560. reg_set(encoder, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  561. reg_clear(encoder, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  562. /* Write the channel status */
  563. buf[0] = 0x04;
  564. buf[1] = 0x00;
  565. buf[2] = 0x00;
  566. buf[3] = 0xf1;
  567. reg_write_range(encoder, REG_CH_STAT_B(0), buf, 4);
  568. tda998x_audio_mute(encoder, true);
  569. mdelay(20);
  570. tda998x_audio_mute(encoder, false);
  571. /* Write the audio information packet */
  572. tda998x_write_aif(encoder, p);
  573. }
  574. /* DRM encoder functions */
  575. static void
  576. tda998x_encoder_set_config(struct drm_encoder *encoder, void *params)
  577. {
  578. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  579. struct tda998x_encoder_params *p = params;
  580. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(p->swap_a) |
  581. (p->mirr_a ? VIP_CNTRL_0_MIRR_A : 0) |
  582. VIP_CNTRL_0_SWAP_B(p->swap_b) |
  583. (p->mirr_b ? VIP_CNTRL_0_MIRR_B : 0);
  584. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(p->swap_c) |
  585. (p->mirr_c ? VIP_CNTRL_1_MIRR_C : 0) |
  586. VIP_CNTRL_1_SWAP_D(p->swap_d) |
  587. (p->mirr_d ? VIP_CNTRL_1_MIRR_D : 0);
  588. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(p->swap_e) |
  589. (p->mirr_e ? VIP_CNTRL_2_MIRR_E : 0) |
  590. VIP_CNTRL_2_SWAP_F(p->swap_f) |
  591. (p->mirr_f ? VIP_CNTRL_2_MIRR_F : 0);
  592. priv->params = *p;
  593. }
  594. static void
  595. tda998x_encoder_dpms(struct drm_encoder *encoder, int mode)
  596. {
  597. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  598. /* we only care about on or off: */
  599. if (mode != DRM_MODE_DPMS_ON)
  600. mode = DRM_MODE_DPMS_OFF;
  601. if (mode == priv->dpms)
  602. return;
  603. switch (mode) {
  604. case DRM_MODE_DPMS_ON:
  605. /* enable video ports, audio will be enabled later */
  606. reg_write(encoder, REG_ENA_VP_0, 0xff);
  607. reg_write(encoder, REG_ENA_VP_1, 0xff);
  608. reg_write(encoder, REG_ENA_VP_2, 0xff);
  609. /* set muxing after enabling ports: */
  610. reg_write(encoder, REG_VIP_CNTRL_0, priv->vip_cntrl_0);
  611. reg_write(encoder, REG_VIP_CNTRL_1, priv->vip_cntrl_1);
  612. reg_write(encoder, REG_VIP_CNTRL_2, priv->vip_cntrl_2);
  613. break;
  614. case DRM_MODE_DPMS_OFF:
  615. /* disable video ports */
  616. reg_write(encoder, REG_ENA_VP_0, 0x00);
  617. reg_write(encoder, REG_ENA_VP_1, 0x00);
  618. reg_write(encoder, REG_ENA_VP_2, 0x00);
  619. break;
  620. }
  621. priv->dpms = mode;
  622. }
  623. static void
  624. tda998x_encoder_save(struct drm_encoder *encoder)
  625. {
  626. DBG("");
  627. }
  628. static void
  629. tda998x_encoder_restore(struct drm_encoder *encoder)
  630. {
  631. DBG("");
  632. }
  633. static bool
  634. tda998x_encoder_mode_fixup(struct drm_encoder *encoder,
  635. const struct drm_display_mode *mode,
  636. struct drm_display_mode *adjusted_mode)
  637. {
  638. return true;
  639. }
  640. static int
  641. tda998x_encoder_mode_valid(struct drm_encoder *encoder,
  642. struct drm_display_mode *mode)
  643. {
  644. return MODE_OK;
  645. }
  646. static void
  647. tda998x_encoder_mode_set(struct drm_encoder *encoder,
  648. struct drm_display_mode *mode,
  649. struct drm_display_mode *adjusted_mode)
  650. {
  651. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  652. uint16_t ref_pix, ref_line, n_pix, n_line;
  653. uint16_t hs_pix_s, hs_pix_e;
  654. uint16_t vs1_pix_s, vs1_pix_e, vs1_line_s, vs1_line_e;
  655. uint16_t vs2_pix_s, vs2_pix_e, vs2_line_s, vs2_line_e;
  656. uint16_t vwin1_line_s, vwin1_line_e;
  657. uint16_t vwin2_line_s, vwin2_line_e;
  658. uint16_t de_pix_s, de_pix_e;
  659. uint8_t reg, div, rep;
  660. /*
  661. * Internally TDA998x is using ITU-R BT.656 style sync but
  662. * we get VESA style sync. TDA998x is using a reference pixel
  663. * relative to ITU to sync to the input frame and for output
  664. * sync generation. Currently, we are using reference detection
  665. * from HS/VS, i.e. REFPIX/REFLINE denote frame start sync point
  666. * which is position of rising VS with coincident rising HS.
  667. *
  668. * Now there is some issues to take care of:
  669. * - HDMI data islands require sync-before-active
  670. * - TDA998x register values must be > 0 to be enabled
  671. * - REFLINE needs an additional offset of +1
  672. * - REFPIX needs an addtional offset of +1 for UYUV and +3 for RGB
  673. *
  674. * So we add +1 to all horizontal and vertical register values,
  675. * plus an additional +3 for REFPIX as we are using RGB input only.
  676. */
  677. n_pix = mode->htotal;
  678. n_line = mode->vtotal;
  679. hs_pix_e = mode->hsync_end - mode->hdisplay;
  680. hs_pix_s = mode->hsync_start - mode->hdisplay;
  681. de_pix_e = mode->htotal;
  682. de_pix_s = mode->htotal - mode->hdisplay;
  683. ref_pix = 3 + hs_pix_s;
  684. /*
  685. * Attached LCD controllers may generate broken sync. Allow
  686. * those to adjust the position of the rising VS edge by adding
  687. * HSKEW to ref_pix.
  688. */
  689. if (adjusted_mode->flags & DRM_MODE_FLAG_HSKEW)
  690. ref_pix += adjusted_mode->hskew;
  691. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0) {
  692. ref_line = 1 + mode->vsync_start - mode->vdisplay;
  693. vwin1_line_s = mode->vtotal - mode->vdisplay - 1;
  694. vwin1_line_e = vwin1_line_s + mode->vdisplay;
  695. vs1_pix_s = vs1_pix_e = hs_pix_s;
  696. vs1_line_s = mode->vsync_start - mode->vdisplay;
  697. vs1_line_e = vs1_line_s +
  698. mode->vsync_end - mode->vsync_start;
  699. vwin2_line_s = vwin2_line_e = 0;
  700. vs2_pix_s = vs2_pix_e = 0;
  701. vs2_line_s = vs2_line_e = 0;
  702. } else {
  703. ref_line = 1 + (mode->vsync_start - mode->vdisplay)/2;
  704. vwin1_line_s = (mode->vtotal - mode->vdisplay)/2;
  705. vwin1_line_e = vwin1_line_s + mode->vdisplay/2;
  706. vs1_pix_s = vs1_pix_e = hs_pix_s;
  707. vs1_line_s = (mode->vsync_start - mode->vdisplay)/2;
  708. vs1_line_e = vs1_line_s +
  709. (mode->vsync_end - mode->vsync_start)/2;
  710. vwin2_line_s = vwin1_line_s + mode->vtotal/2;
  711. vwin2_line_e = vwin2_line_s + mode->vdisplay/2;
  712. vs2_pix_s = vs2_pix_e = hs_pix_s + mode->htotal/2;
  713. vs2_line_s = vs1_line_s + mode->vtotal/2 ;
  714. vs2_line_e = vs2_line_s +
  715. (mode->vsync_end - mode->vsync_start)/2;
  716. }
  717. div = 148500 / mode->clock;
  718. /* mute the audio FIFO: */
  719. reg_set(encoder, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  720. /* set HDMI HDCP mode off: */
  721. reg_set(encoder, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
  722. reg_clear(encoder, REG_TX33, TX33_HDMI);
  723. reg_write(encoder, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0));
  724. /* no pre-filter or interpolator: */
  725. reg_write(encoder, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) |
  726. HVF_CNTRL_0_INTPOL(0));
  727. reg_write(encoder, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
  728. reg_write(encoder, REG_VIP_CNTRL_4, VIP_CNTRL_4_BLANKIT(0) |
  729. VIP_CNTRL_4_BLC(0));
  730. reg_clear(encoder, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR);
  731. reg_clear(encoder, REG_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IZ);
  732. reg_clear(encoder, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_DE);
  733. reg_write(encoder, REG_SERIALIZER, 0);
  734. reg_write(encoder, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0));
  735. /* TODO enable pixel repeat for pixel rates less than 25Msamp/s */
  736. rep = 0;
  737. reg_write(encoder, REG_RPT_CNTRL, 0);
  738. reg_write(encoder, REG_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
  739. SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  740. reg_write(encoder, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
  741. PLL_SERIAL_2_SRL_PR(rep));
  742. /* set color matrix bypass flag: */
  743. reg_set(encoder, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP);
  744. /* set BIAS tmds value: */
  745. reg_write(encoder, REG_ANA_GENERAL, 0x09);
  746. reg_clear(encoder, REG_TBG_CNTRL_0, TBG_CNTRL_0_SYNC_MTHD);
  747. /*
  748. * Sync on rising HSYNC/VSYNC
  749. */
  750. reg_write(encoder, REG_VIP_CNTRL_3, 0);
  751. reg_set(encoder, REG_VIP_CNTRL_3, VIP_CNTRL_3_SYNC_HS);
  752. /*
  753. * TDA19988 requires high-active sync at input stage,
  754. * so invert low-active sync provided by master encoder here
  755. */
  756. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  757. reg_set(encoder, REG_VIP_CNTRL_3, VIP_CNTRL_3_H_TGL);
  758. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  759. reg_set(encoder, REG_VIP_CNTRL_3, VIP_CNTRL_3_V_TGL);
  760. /*
  761. * Always generate sync polarity relative to input sync and
  762. * revert input stage toggled sync at output stage
  763. */
  764. reg = TBG_CNTRL_1_TGL_EN;
  765. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  766. reg |= TBG_CNTRL_1_H_TGL;
  767. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  768. reg |= TBG_CNTRL_1_V_TGL;
  769. reg_write(encoder, REG_TBG_CNTRL_1, reg);
  770. reg_write(encoder, REG_VIDFORMAT, 0x00);
  771. reg_write16(encoder, REG_REFPIX_MSB, ref_pix);
  772. reg_write16(encoder, REG_REFLINE_MSB, ref_line);
  773. reg_write16(encoder, REG_NPIX_MSB, n_pix);
  774. reg_write16(encoder, REG_NLINE_MSB, n_line);
  775. reg_write16(encoder, REG_VS_LINE_STRT_1_MSB, vs1_line_s);
  776. reg_write16(encoder, REG_VS_PIX_STRT_1_MSB, vs1_pix_s);
  777. reg_write16(encoder, REG_VS_LINE_END_1_MSB, vs1_line_e);
  778. reg_write16(encoder, REG_VS_PIX_END_1_MSB, vs1_pix_e);
  779. reg_write16(encoder, REG_VS_LINE_STRT_2_MSB, vs2_line_s);
  780. reg_write16(encoder, REG_VS_PIX_STRT_2_MSB, vs2_pix_s);
  781. reg_write16(encoder, REG_VS_LINE_END_2_MSB, vs2_line_e);
  782. reg_write16(encoder, REG_VS_PIX_END_2_MSB, vs2_pix_e);
  783. reg_write16(encoder, REG_HS_PIX_START_MSB, hs_pix_s);
  784. reg_write16(encoder, REG_HS_PIX_STOP_MSB, hs_pix_e);
  785. reg_write16(encoder, REG_VWIN_START_1_MSB, vwin1_line_s);
  786. reg_write16(encoder, REG_VWIN_END_1_MSB, vwin1_line_e);
  787. reg_write16(encoder, REG_VWIN_START_2_MSB, vwin2_line_s);
  788. reg_write16(encoder, REG_VWIN_END_2_MSB, vwin2_line_e);
  789. reg_write16(encoder, REG_DE_START_MSB, de_pix_s);
  790. reg_write16(encoder, REG_DE_STOP_MSB, de_pix_e);
  791. if (priv->rev == TDA19988) {
  792. /* let incoming pixels fill the active space (if any) */
  793. reg_write(encoder, REG_ENABLE_SPACE, 0x01);
  794. }
  795. /* must be last register set: */
  796. reg_clear(encoder, REG_TBG_CNTRL_0, TBG_CNTRL_0_SYNC_ONCE);
  797. /* Only setup the info frames if the sink is HDMI */
  798. if (priv->is_hdmi_sink) {
  799. /* We need to turn HDMI HDCP stuff on to get audio through */
  800. reg_clear(encoder, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
  801. reg_write(encoder, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(1));
  802. reg_set(encoder, REG_TX33, TX33_HDMI);
  803. tda998x_write_avi(encoder, adjusted_mode);
  804. if (priv->params.audio_cfg)
  805. tda998x_configure_audio(encoder, adjusted_mode,
  806. &priv->params);
  807. }
  808. }
  809. static enum drm_connector_status
  810. tda998x_encoder_detect(struct drm_encoder *encoder,
  811. struct drm_connector *connector)
  812. {
  813. uint8_t val = cec_read(encoder, REG_CEC_RXSHPDLEV);
  814. return (val & CEC_RXSHPDLEV_HPD) ? connector_status_connected :
  815. connector_status_disconnected;
  816. }
  817. static int
  818. read_edid_block(struct drm_encoder *encoder, uint8_t *buf, int blk)
  819. {
  820. uint8_t offset, segptr;
  821. int ret, i;
  822. /* enable EDID read irq: */
  823. reg_set(encoder, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  824. offset = (blk & 1) ? 128 : 0;
  825. segptr = blk / 2;
  826. reg_write(encoder, REG_DDC_ADDR, 0xa0);
  827. reg_write(encoder, REG_DDC_OFFS, offset);
  828. reg_write(encoder, REG_DDC_SEGM_ADDR, 0x60);
  829. reg_write(encoder, REG_DDC_SEGM, segptr);
  830. /* enable reading EDID: */
  831. reg_write(encoder, REG_EDID_CTRL, 0x1);
  832. /* flag must be cleared by sw: */
  833. reg_write(encoder, REG_EDID_CTRL, 0x0);
  834. /* wait for block read to complete: */
  835. for (i = 100; i > 0; i--) {
  836. uint8_t val = reg_read(encoder, REG_INT_FLAGS_2);
  837. if (val & INT_FLAGS_2_EDID_BLK_RD)
  838. break;
  839. msleep(1);
  840. }
  841. if (i == 0)
  842. return -ETIMEDOUT;
  843. ret = reg_read_range(encoder, REG_EDID_DATA_0, buf, EDID_LENGTH);
  844. if (ret != EDID_LENGTH) {
  845. dev_err(encoder->dev->dev, "failed to read edid block %d: %d",
  846. blk, ret);
  847. return ret;
  848. }
  849. reg_clear(encoder, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  850. return 0;
  851. }
  852. static uint8_t *
  853. do_get_edid(struct drm_encoder *encoder)
  854. {
  855. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  856. int j = 0, valid_extensions = 0;
  857. uint8_t *block, *new;
  858. bool print_bad_edid = drm_debug & DRM_UT_KMS;
  859. if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
  860. return NULL;
  861. if (priv->rev == TDA19988)
  862. reg_clear(encoder, REG_TX4, TX4_PD_RAM);
  863. /* base block fetch */
  864. if (read_edid_block(encoder, block, 0))
  865. goto fail;
  866. if (!drm_edid_block_valid(block, 0, print_bad_edid))
  867. goto fail;
  868. /* if there's no extensions, we're done */
  869. if (block[0x7e] == 0)
  870. goto done;
  871. new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
  872. if (!new)
  873. goto fail;
  874. block = new;
  875. for (j = 1; j <= block[0x7e]; j++) {
  876. uint8_t *ext_block = block + (valid_extensions + 1) * EDID_LENGTH;
  877. if (read_edid_block(encoder, ext_block, j))
  878. goto fail;
  879. if (!drm_edid_block_valid(ext_block, j, print_bad_edid))
  880. goto fail;
  881. valid_extensions++;
  882. }
  883. if (valid_extensions != block[0x7e]) {
  884. block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
  885. block[0x7e] = valid_extensions;
  886. new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
  887. if (!new)
  888. goto fail;
  889. block = new;
  890. }
  891. done:
  892. if (priv->rev == TDA19988)
  893. reg_set(encoder, REG_TX4, TX4_PD_RAM);
  894. return block;
  895. fail:
  896. if (priv->rev == TDA19988)
  897. reg_set(encoder, REG_TX4, TX4_PD_RAM);
  898. dev_warn(encoder->dev->dev, "failed to read EDID\n");
  899. kfree(block);
  900. return NULL;
  901. }
  902. static int
  903. tda998x_encoder_get_modes(struct drm_encoder *encoder,
  904. struct drm_connector *connector)
  905. {
  906. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  907. struct edid *edid = (struct edid *)do_get_edid(encoder);
  908. int n = 0;
  909. if (edid) {
  910. drm_mode_connector_update_edid_property(connector, edid);
  911. n = drm_add_edid_modes(connector, edid);
  912. priv->is_hdmi_sink = drm_detect_hdmi_monitor(edid);
  913. kfree(edid);
  914. }
  915. return n;
  916. }
  917. static int
  918. tda998x_encoder_create_resources(struct drm_encoder *encoder,
  919. struct drm_connector *connector)
  920. {
  921. DBG("");
  922. return 0;
  923. }
  924. static int
  925. tda998x_encoder_set_property(struct drm_encoder *encoder,
  926. struct drm_connector *connector,
  927. struct drm_property *property,
  928. uint64_t val)
  929. {
  930. DBG("");
  931. return 0;
  932. }
  933. static void
  934. tda998x_encoder_destroy(struct drm_encoder *encoder)
  935. {
  936. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  937. drm_i2c_encoder_destroy(encoder);
  938. kfree(priv);
  939. }
  940. static struct drm_encoder_slave_funcs tda998x_encoder_funcs = {
  941. .set_config = tda998x_encoder_set_config,
  942. .destroy = tda998x_encoder_destroy,
  943. .dpms = tda998x_encoder_dpms,
  944. .save = tda998x_encoder_save,
  945. .restore = tda998x_encoder_restore,
  946. .mode_fixup = tda998x_encoder_mode_fixup,
  947. .mode_valid = tda998x_encoder_mode_valid,
  948. .mode_set = tda998x_encoder_mode_set,
  949. .detect = tda998x_encoder_detect,
  950. .get_modes = tda998x_encoder_get_modes,
  951. .create_resources = tda998x_encoder_create_resources,
  952. .set_property = tda998x_encoder_set_property,
  953. };
  954. /* I2C driver functions */
  955. static int
  956. tda998x_probe(struct i2c_client *client, const struct i2c_device_id *id)
  957. {
  958. return 0;
  959. }
  960. static int
  961. tda998x_remove(struct i2c_client *client)
  962. {
  963. return 0;
  964. }
  965. static int
  966. tda998x_encoder_init(struct i2c_client *client,
  967. struct drm_device *dev,
  968. struct drm_encoder_slave *encoder_slave)
  969. {
  970. struct drm_encoder *encoder = &encoder_slave->base;
  971. struct tda998x_priv *priv;
  972. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  973. if (!priv)
  974. return -ENOMEM;
  975. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3);
  976. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(0) | VIP_CNTRL_1_SWAP_D(1);
  977. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(4) | VIP_CNTRL_2_SWAP_F(5);
  978. priv->current_page = 0;
  979. priv->cec = i2c_new_dummy(client->adapter, 0x34);
  980. priv->dpms = DRM_MODE_DPMS_OFF;
  981. encoder_slave->slave_priv = priv;
  982. encoder_slave->slave_funcs = &tda998x_encoder_funcs;
  983. /* wake up the device: */
  984. cec_write(encoder, REG_CEC_ENAMODS,
  985. CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI);
  986. tda998x_reset(encoder);
  987. /* read version: */
  988. priv->rev = reg_read(encoder, REG_VERSION_LSB) |
  989. reg_read(encoder, REG_VERSION_MSB) << 8;
  990. /* mask off feature bits: */
  991. priv->rev &= ~0x30; /* not-hdcp and not-scalar bit */
  992. switch (priv->rev) {
  993. case TDA9989N2: dev_info(dev->dev, "found TDA9989 n2"); break;
  994. case TDA19989: dev_info(dev->dev, "found TDA19989"); break;
  995. case TDA19989N2: dev_info(dev->dev, "found TDA19989 n2"); break;
  996. case TDA19988: dev_info(dev->dev, "found TDA19988"); break;
  997. default:
  998. DBG("found unsupported device: %04x", priv->rev);
  999. goto fail;
  1000. }
  1001. /* after reset, enable DDC: */
  1002. reg_write(encoder, REG_DDC_DISABLE, 0x00);
  1003. /* set clock on DDC channel: */
  1004. reg_write(encoder, REG_TX3, 39);
  1005. /* if necessary, disable multi-master: */
  1006. if (priv->rev == TDA19989)
  1007. reg_set(encoder, REG_I2C_MASTER, I2C_MASTER_DIS_MM);
  1008. cec_write(encoder, REG_CEC_FRO_IM_CLK_CTRL,
  1009. CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
  1010. return 0;
  1011. fail:
  1012. /* if encoder_init fails, the encoder slave is never registered,
  1013. * so cleanup here:
  1014. */
  1015. if (priv->cec)
  1016. i2c_unregister_device(priv->cec);
  1017. kfree(priv);
  1018. encoder_slave->slave_priv = NULL;
  1019. encoder_slave->slave_funcs = NULL;
  1020. return -ENXIO;
  1021. }
  1022. static struct i2c_device_id tda998x_ids[] = {
  1023. { "tda998x", 0 },
  1024. { }
  1025. };
  1026. MODULE_DEVICE_TABLE(i2c, tda998x_ids);
  1027. static struct drm_i2c_encoder_driver tda998x_driver = {
  1028. .i2c_driver = {
  1029. .probe = tda998x_probe,
  1030. .remove = tda998x_remove,
  1031. .driver = {
  1032. .name = "tda998x",
  1033. },
  1034. .id_table = tda998x_ids,
  1035. },
  1036. .encoder_init = tda998x_encoder_init,
  1037. };
  1038. /* Module initialization */
  1039. static int __init
  1040. tda998x_init(void)
  1041. {
  1042. DBG("");
  1043. return drm_i2c_encoder_register(THIS_MODULE, &tda998x_driver);
  1044. }
  1045. static void __exit
  1046. tda998x_exit(void)
  1047. {
  1048. DBG("");
  1049. drm_i2c_encoder_unregister(&tda998x_driver);
  1050. }
  1051. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  1052. MODULE_DESCRIPTION("NXP Semiconductors TDA998X HDMI Encoder");
  1053. MODULE_LICENSE("GPL");
  1054. module_init(tda998x_init);
  1055. module_exit(tda998x_exit);