phy_n.c 101 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include "b43.h"
  22. #include "phy_n.h"
  23. #include "tables_nphy.h"
  24. #include "main.h"
  25. struct nphy_txgains {
  26. u16 txgm[2];
  27. u16 pga[2];
  28. u16 pad[2];
  29. u16 ipa[2];
  30. };
  31. struct nphy_iqcal_params {
  32. u16 txgm;
  33. u16 pga;
  34. u16 pad;
  35. u16 ipa;
  36. u16 cal_gain;
  37. u16 ncorr[5];
  38. };
  39. struct nphy_iq_est {
  40. s32 iq0_prod;
  41. u32 i0_pwr;
  42. u32 q0_pwr;
  43. s32 iq1_prod;
  44. u32 i1_pwr;
  45. u32 q1_pwr;
  46. };
  47. enum b43_nphy_rf_sequence {
  48. B43_RFSEQ_RX2TX,
  49. B43_RFSEQ_TX2RX,
  50. B43_RFSEQ_RESET2RX,
  51. B43_RFSEQ_UPDATE_GAINH,
  52. B43_RFSEQ_UPDATE_GAINL,
  53. B43_RFSEQ_UPDATE_GAINU,
  54. };
  55. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  56. u8 *events, u8 *delays, u8 length);
  57. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  58. enum b43_nphy_rf_sequence seq);
  59. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  60. u16 value, u8 core, bool off);
  61. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  62. u16 value, u8 core);
  63. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel);
  64. static inline bool b43_empty_chanspec(struct b43_chanspec *chanspec)
  65. {
  66. return !chanspec->channel && !chanspec->sideband &&
  67. !chanspec->b_width && !chanspec->b_freq;
  68. }
  69. static inline bool b43_eq_chanspecs(struct b43_chanspec *chanspec1,
  70. struct b43_chanspec *chanspec2)
  71. {
  72. return (chanspec1->channel == chanspec2->channel &&
  73. chanspec1->sideband == chanspec2->sideband &&
  74. chanspec1->b_width == chanspec2->b_width &&
  75. chanspec1->b_freq == chanspec2->b_freq);
  76. }
  77. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  78. {//TODO
  79. }
  80. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  81. {//TODO
  82. }
  83. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  84. bool ignore_tssi)
  85. {//TODO
  86. return B43_TXPWR_RES_DONE;
  87. }
  88. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  89. const struct b43_nphy_channeltab_entry_rev2 *e)
  90. {
  91. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  92. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  93. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  94. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  95. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  96. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  97. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  98. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  99. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  100. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  101. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  102. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  103. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  104. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  105. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  106. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  107. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  108. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  109. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  110. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  111. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  112. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  113. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  114. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  115. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  116. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  117. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  118. }
  119. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  120. const struct b43_phy_n_sfo_cfg *e)
  121. {
  122. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  123. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  124. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  125. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  126. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  127. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  128. }
  129. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  130. {
  131. //TODO
  132. }
  133. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  134. static void b43_radio_2055_setup(struct b43_wldev *dev,
  135. const struct b43_nphy_channeltab_entry_rev2 *e)
  136. {
  137. B43_WARN_ON(dev->phy.rev >= 3);
  138. b43_chantab_radio_upload(dev, e);
  139. udelay(50);
  140. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  141. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  142. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  143. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  144. udelay(300);
  145. }
  146. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  147. {
  148. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  149. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  150. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  151. B43_NPHY_RFCTL_CMD_CHIP0PU |
  152. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  153. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  154. B43_NPHY_RFCTL_CMD_PORFORCE);
  155. }
  156. static void b43_radio_init2055_post(struct b43_wldev *dev)
  157. {
  158. struct b43_phy_n *nphy = dev->phy.n;
  159. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  160. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  161. int i;
  162. u16 val;
  163. bool workaround = false;
  164. if (sprom->revision < 4)
  165. workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM ||
  166. binfo->type != 0x46D ||
  167. binfo->rev < 0x41);
  168. else
  169. workaround = ((sprom->boardflags_hi & B43_BFH_NOPA) == 0);
  170. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  171. if (workaround) {
  172. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  173. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  174. }
  175. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  176. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  177. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  178. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  179. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  180. msleep(1);
  181. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  182. for (i = 0; i < 200; i++) {
  183. val = b43_radio_read(dev, B2055_CAL_COUT2);
  184. if (val & 0x80) {
  185. i = 0;
  186. break;
  187. }
  188. udelay(10);
  189. }
  190. if (i)
  191. b43err(dev->wl, "radio post init timeout\n");
  192. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  193. nphy_channel_switch(dev, dev->phy.channel);
  194. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  195. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  196. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  197. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  198. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  199. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  200. if (!nphy->gain_boost) {
  201. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  202. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  203. } else {
  204. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  205. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  206. }
  207. udelay(2);
  208. }
  209. /*
  210. * Initialize a Broadcom 2055 N-radio
  211. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  212. */
  213. static void b43_radio_init2055(struct b43_wldev *dev)
  214. {
  215. b43_radio_init2055_pre(dev);
  216. if (b43_status(dev) < B43_STAT_INITIALIZED)
  217. b2055_upload_inittab(dev, 0, 1);
  218. else
  219. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  220. b43_radio_init2055_post(dev);
  221. }
  222. /*
  223. * Initialize a Broadcom 2056 N-radio
  224. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  225. */
  226. static void b43_radio_init2056(struct b43_wldev *dev)
  227. {
  228. /* TODO */
  229. }
  230. /*
  231. * Upload the N-PHY tables.
  232. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  233. */
  234. static void b43_nphy_tables_init(struct b43_wldev *dev)
  235. {
  236. if (dev->phy.rev < 3)
  237. b43_nphy_rev0_1_2_tables_init(dev);
  238. else
  239. b43_nphy_rev3plus_tables_init(dev);
  240. }
  241. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  242. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  243. {
  244. struct b43_phy_n *nphy = dev->phy.n;
  245. enum ieee80211_band band;
  246. u16 tmp;
  247. if (!enable) {
  248. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  249. B43_NPHY_RFCTL_INTC1);
  250. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  251. B43_NPHY_RFCTL_INTC2);
  252. band = b43_current_band(dev->wl);
  253. if (dev->phy.rev >= 3) {
  254. if (band == IEEE80211_BAND_5GHZ)
  255. tmp = 0x600;
  256. else
  257. tmp = 0x480;
  258. } else {
  259. if (band == IEEE80211_BAND_5GHZ)
  260. tmp = 0x180;
  261. else
  262. tmp = 0x120;
  263. }
  264. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  265. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  266. } else {
  267. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  268. nphy->rfctrl_intc1_save);
  269. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  270. nphy->rfctrl_intc2_save);
  271. }
  272. }
  273. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  274. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  275. {
  276. struct b43_phy_n *nphy = dev->phy.n;
  277. u16 tmp;
  278. enum ieee80211_band band = b43_current_band(dev->wl);
  279. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  280. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  281. if (dev->phy.rev >= 3) {
  282. if (ipa) {
  283. tmp = 4;
  284. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  285. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  286. }
  287. tmp = 1;
  288. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  289. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  290. }
  291. }
  292. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  293. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  294. {
  295. u32 tmslow;
  296. if (dev->phy.type != B43_PHYTYPE_N)
  297. return;
  298. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  299. if (force)
  300. tmslow |= SSB_TMSLOW_FGC;
  301. else
  302. tmslow &= ~SSB_TMSLOW_FGC;
  303. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  304. }
  305. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  306. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  307. {
  308. u16 bbcfg;
  309. b43_nphy_bmac_clock_fgc(dev, 1);
  310. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  311. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  312. udelay(1);
  313. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  314. b43_nphy_bmac_clock_fgc(dev, 0);
  315. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  316. }
  317. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  318. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  319. {
  320. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  321. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  322. if (preamble == 1)
  323. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  324. else
  325. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  326. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  327. }
  328. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  329. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  330. {
  331. struct b43_phy_n *nphy = dev->phy.n;
  332. bool override = false;
  333. u16 chain = 0x33;
  334. if (nphy->txrx_chain == 0) {
  335. chain = 0x11;
  336. override = true;
  337. } else if (nphy->txrx_chain == 1) {
  338. chain = 0x22;
  339. override = true;
  340. }
  341. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  342. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  343. chain);
  344. if (override)
  345. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  346. B43_NPHY_RFSEQMODE_CAOVER);
  347. else
  348. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  349. ~B43_NPHY_RFSEQMODE_CAOVER);
  350. }
  351. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  352. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  353. u16 samps, u8 time, bool wait)
  354. {
  355. int i;
  356. u16 tmp;
  357. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  358. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  359. if (wait)
  360. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  361. else
  362. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  363. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  364. for (i = 1000; i; i--) {
  365. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  366. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  367. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  368. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  369. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  370. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  371. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  372. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  373. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  374. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  375. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  376. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  377. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  378. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  379. return;
  380. }
  381. udelay(10);
  382. }
  383. memset(est, 0, sizeof(*est));
  384. }
  385. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  386. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  387. struct b43_phy_n_iq_comp *pcomp)
  388. {
  389. if (write) {
  390. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  391. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  392. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  393. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  394. } else {
  395. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  396. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  397. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  398. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  399. }
  400. }
  401. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  402. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  403. {
  404. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  405. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  406. if (core == 0) {
  407. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  408. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  409. } else {
  410. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  411. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  412. }
  413. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  414. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  415. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  416. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  417. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  418. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  419. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  420. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  421. }
  422. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  423. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  424. {
  425. u8 rxval, txval;
  426. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  427. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  428. if (core == 0) {
  429. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  430. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  431. } else {
  432. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  433. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  434. }
  435. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  436. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  437. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  438. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  439. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  440. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  441. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  442. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  443. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  444. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  445. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  446. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  447. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  448. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  449. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  450. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  451. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  452. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  453. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  454. if (core == 0) {
  455. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  456. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  457. } else {
  458. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  459. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  460. }
  461. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  462. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  463. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  464. if (core == 0) {
  465. rxval = 1;
  466. txval = 8;
  467. } else {
  468. rxval = 4;
  469. txval = 2;
  470. }
  471. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  472. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  473. }
  474. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  475. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  476. {
  477. int i;
  478. s32 iq;
  479. u32 ii;
  480. u32 qq;
  481. int iq_nbits, qq_nbits;
  482. int arsh, brsh;
  483. u16 tmp, a, b;
  484. struct nphy_iq_est est;
  485. struct b43_phy_n_iq_comp old;
  486. struct b43_phy_n_iq_comp new = { };
  487. bool error = false;
  488. if (mask == 0)
  489. return;
  490. b43_nphy_rx_iq_coeffs(dev, false, &old);
  491. b43_nphy_rx_iq_coeffs(dev, true, &new);
  492. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  493. new = old;
  494. for (i = 0; i < 2; i++) {
  495. if (i == 0 && (mask & 1)) {
  496. iq = est.iq0_prod;
  497. ii = est.i0_pwr;
  498. qq = est.q0_pwr;
  499. } else if (i == 1 && (mask & 2)) {
  500. iq = est.iq1_prod;
  501. ii = est.i1_pwr;
  502. qq = est.q1_pwr;
  503. } else {
  504. B43_WARN_ON(1);
  505. continue;
  506. }
  507. if (ii + qq < 2) {
  508. error = true;
  509. break;
  510. }
  511. iq_nbits = fls(abs(iq));
  512. qq_nbits = fls(qq);
  513. arsh = iq_nbits - 20;
  514. if (arsh >= 0) {
  515. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  516. tmp = ii >> arsh;
  517. } else {
  518. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  519. tmp = ii << -arsh;
  520. }
  521. if (tmp == 0) {
  522. error = true;
  523. break;
  524. }
  525. a /= tmp;
  526. brsh = qq_nbits - 11;
  527. if (brsh >= 0) {
  528. b = (qq << (31 - qq_nbits));
  529. tmp = ii >> brsh;
  530. } else {
  531. b = (qq << (31 - qq_nbits));
  532. tmp = ii << -brsh;
  533. }
  534. if (tmp == 0) {
  535. error = true;
  536. break;
  537. }
  538. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  539. if (i == 0 && (mask & 0x1)) {
  540. if (dev->phy.rev >= 3) {
  541. new.a0 = a & 0x3FF;
  542. new.b0 = b & 0x3FF;
  543. } else {
  544. new.a0 = b & 0x3FF;
  545. new.b0 = a & 0x3FF;
  546. }
  547. } else if (i == 1 && (mask & 0x2)) {
  548. if (dev->phy.rev >= 3) {
  549. new.a1 = a & 0x3FF;
  550. new.b1 = b & 0x3FF;
  551. } else {
  552. new.a1 = b & 0x3FF;
  553. new.b1 = a & 0x3FF;
  554. }
  555. }
  556. }
  557. if (error)
  558. new = old;
  559. b43_nphy_rx_iq_coeffs(dev, true, &new);
  560. }
  561. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  562. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  563. {
  564. u16 array[4];
  565. int i;
  566. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  567. for (i = 0; i < 4; i++)
  568. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  569. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  570. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  571. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  572. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  573. }
  574. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  575. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  576. {
  577. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  578. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  579. }
  580. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  581. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  582. {
  583. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  584. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  585. }
  586. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  587. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  588. {
  589. if (dev->phy.rev >= 3) {
  590. if (!init)
  591. return;
  592. if (0 /* FIXME */) {
  593. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  594. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  595. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  596. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  597. }
  598. } else {
  599. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  600. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  601. ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
  602. 0xFC00);
  603. b43_write32(dev, B43_MMIO_MACCTL,
  604. b43_read32(dev, B43_MMIO_MACCTL) &
  605. ~B43_MACCTL_GPOUTSMSK);
  606. b43_write16(dev, B43_MMIO_GPIO_MASK,
  607. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  608. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  609. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  610. if (init) {
  611. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  612. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  613. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  614. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  615. }
  616. }
  617. }
  618. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  619. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  620. {
  621. u16 tmp;
  622. if (dev->dev->id.revision == 16)
  623. b43_mac_suspend(dev);
  624. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  625. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  626. B43_NPHY_CLASSCTL_WAITEDEN);
  627. tmp &= ~mask;
  628. tmp |= (val & mask);
  629. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  630. if (dev->dev->id.revision == 16)
  631. b43_mac_enable(dev);
  632. return tmp;
  633. }
  634. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  635. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  636. {
  637. struct b43_phy *phy = &dev->phy;
  638. struct b43_phy_n *nphy = phy->n;
  639. if (enable) {
  640. u16 clip[] = { 0xFFFF, 0xFFFF };
  641. if (nphy->deaf_count++ == 0) {
  642. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  643. b43_nphy_classifier(dev, 0x7, 0);
  644. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  645. b43_nphy_write_clip_detection(dev, clip);
  646. }
  647. b43_nphy_reset_cca(dev);
  648. } else {
  649. if (--nphy->deaf_count == 0) {
  650. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  651. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  652. }
  653. }
  654. }
  655. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  656. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  657. {
  658. struct b43_phy_n *nphy = dev->phy.n;
  659. u16 tmp;
  660. if (nphy->hang_avoid)
  661. b43_nphy_stay_in_carrier_search(dev, 1);
  662. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  663. if (tmp & 0x1)
  664. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  665. else if (tmp & 0x2)
  666. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  667. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  668. if (nphy->bb_mult_save & 0x80000000) {
  669. tmp = nphy->bb_mult_save & 0xFFFF;
  670. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  671. nphy->bb_mult_save = 0;
  672. }
  673. if (nphy->hang_avoid)
  674. b43_nphy_stay_in_carrier_search(dev, 0);
  675. }
  676. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  677. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  678. {
  679. struct b43_phy_n *nphy = dev->phy.n;
  680. u8 channel = nphy->radio_chanspec.channel;
  681. int tone[2] = { 57, 58 };
  682. u32 noise[2] = { 0x3FF, 0x3FF };
  683. B43_WARN_ON(dev->phy.rev < 3);
  684. if (nphy->hang_avoid)
  685. b43_nphy_stay_in_carrier_search(dev, 1);
  686. if (nphy->gband_spurwar_en) {
  687. /* TODO: N PHY Adjust Analog Pfbw (7) */
  688. if (channel == 11 && dev->phy.is_40mhz)
  689. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  690. else
  691. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  692. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  693. }
  694. if (nphy->aband_spurwar_en) {
  695. if (channel == 54) {
  696. tone[0] = 0x20;
  697. noise[0] = 0x25F;
  698. } else if (channel == 38 || channel == 102 || channel == 118) {
  699. if (0 /* FIXME */) {
  700. tone[0] = 0x20;
  701. noise[0] = 0x21F;
  702. } else {
  703. tone[0] = 0;
  704. noise[0] = 0;
  705. }
  706. } else if (channel == 134) {
  707. tone[0] = 0x20;
  708. noise[0] = 0x21F;
  709. } else if (channel == 151) {
  710. tone[0] = 0x10;
  711. noise[0] = 0x23F;
  712. } else if (channel == 153 || channel == 161) {
  713. tone[0] = 0x30;
  714. noise[0] = 0x23F;
  715. } else {
  716. tone[0] = 0;
  717. noise[0] = 0;
  718. }
  719. if (!tone[0] && !noise[0])
  720. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  721. else
  722. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  723. }
  724. if (nphy->hang_avoid)
  725. b43_nphy_stay_in_carrier_search(dev, 0);
  726. }
  727. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  728. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  729. {
  730. struct b43_phy_n *nphy = dev->phy.n;
  731. u8 i;
  732. s16 tmp;
  733. u16 data[4];
  734. s16 gain[2];
  735. u16 minmax[2];
  736. u16 lna_gain[4] = { -2, 10, 19, 25 };
  737. if (nphy->hang_avoid)
  738. b43_nphy_stay_in_carrier_search(dev, 1);
  739. if (nphy->gain_boost) {
  740. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  741. gain[0] = 6;
  742. gain[1] = 6;
  743. } else {
  744. tmp = 40370 - 315 * nphy->radio_chanspec.channel;
  745. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  746. tmp = 23242 - 224 * nphy->radio_chanspec.channel;
  747. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  748. }
  749. } else {
  750. gain[0] = 0;
  751. gain[1] = 0;
  752. }
  753. for (i = 0; i < 2; i++) {
  754. if (nphy->elna_gain_config) {
  755. data[0] = 19 + gain[i];
  756. data[1] = 25 + gain[i];
  757. data[2] = 25 + gain[i];
  758. data[3] = 25 + gain[i];
  759. } else {
  760. data[0] = lna_gain[0] + gain[i];
  761. data[1] = lna_gain[1] + gain[i];
  762. data[2] = lna_gain[2] + gain[i];
  763. data[3] = lna_gain[3] + gain[i];
  764. }
  765. b43_ntab_write_bulk(dev, B43_NTAB16(10, 8), 4, data);
  766. minmax[i] = 23 + gain[i];
  767. }
  768. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  769. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  770. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  771. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  772. if (nphy->hang_avoid)
  773. b43_nphy_stay_in_carrier_search(dev, 0);
  774. }
  775. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  776. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  777. {
  778. struct b43_phy_n *nphy = dev->phy.n;
  779. u8 i, j;
  780. u8 code;
  781. /* TODO: for PHY >= 3
  782. s8 *lna1_gain, *lna2_gain;
  783. u8 *gain_db, *gain_bits;
  784. u16 *rfseq_init;
  785. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  786. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  787. */
  788. u8 rfseq_events[3] = { 6, 8, 7 };
  789. u8 rfseq_delays[3] = { 10, 30, 1 };
  790. if (dev->phy.rev >= 3) {
  791. /* TODO */
  792. } else {
  793. /* Set Clip 2 detect */
  794. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  795. B43_NPHY_C1_CGAINI_CL2DETECT);
  796. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  797. B43_NPHY_C2_CGAINI_CL2DETECT);
  798. /* Set narrowband clip threshold */
  799. b43_phy_set(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  800. b43_phy_set(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  801. if (!dev->phy.is_40mhz) {
  802. /* Set dwell lengths */
  803. b43_phy_set(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  804. b43_phy_set(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  805. b43_phy_set(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  806. b43_phy_set(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  807. }
  808. /* Set wideband clip 2 threshold */
  809. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  810. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  811. 21);
  812. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  813. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  814. 21);
  815. if (!dev->phy.is_40mhz) {
  816. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  817. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  818. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  819. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  820. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  821. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  822. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  823. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  824. }
  825. b43_phy_set(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  826. if (nphy->gain_boost) {
  827. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  828. dev->phy.is_40mhz)
  829. code = 4;
  830. else
  831. code = 5;
  832. } else {
  833. code = dev->phy.is_40mhz ? 6 : 7;
  834. }
  835. /* Set HPVGA2 index */
  836. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  837. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  838. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  839. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  840. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  841. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  842. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  843. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  844. (code << 8 | 0x7C));
  845. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  846. (code << 8 | 0x7C));
  847. b43_nphy_adjust_lna_gain_table(dev);
  848. if (nphy->elna_gain_config) {
  849. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  850. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  851. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  852. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  853. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  854. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  855. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  856. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  857. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  858. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  859. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  860. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  861. (code << 8 | 0x74));
  862. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  863. (code << 8 | 0x74));
  864. }
  865. if (dev->phy.rev == 2) {
  866. for (i = 0; i < 4; i++) {
  867. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  868. (0x0400 * i) + 0x0020);
  869. for (j = 0; j < 21; j++)
  870. b43_phy_write(dev,
  871. B43_NPHY_TABLE_DATALO, 3 * j);
  872. }
  873. b43_nphy_set_rf_sequence(dev, 5,
  874. rfseq_events, rfseq_delays, 3);
  875. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  876. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  877. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  878. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  879. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  880. 0xFF80, 4);
  881. }
  882. }
  883. }
  884. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  885. static void b43_nphy_workarounds(struct b43_wldev *dev)
  886. {
  887. struct ssb_bus *bus = dev->dev->bus;
  888. struct b43_phy *phy = &dev->phy;
  889. struct b43_phy_n *nphy = phy->n;
  890. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  891. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  892. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  893. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  894. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  895. b43_nphy_classifier(dev, 1, 0);
  896. else
  897. b43_nphy_classifier(dev, 1, 1);
  898. if (nphy->hang_avoid)
  899. b43_nphy_stay_in_carrier_search(dev, 1);
  900. b43_phy_set(dev, B43_NPHY_IQFLIP,
  901. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  902. if (dev->phy.rev >= 3) {
  903. /* TODO */
  904. } else {
  905. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  906. nphy->band5g_pwrgain) {
  907. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  908. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  909. } else {
  910. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  911. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  912. }
  913. /* TODO: convert to b43_ntab_write? */
  914. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
  915. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  916. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
  917. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  918. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
  919. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  920. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
  921. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  922. if (dev->phy.rev < 2) {
  923. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
  924. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  925. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
  926. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  927. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
  928. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  929. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
  930. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  931. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
  932. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  933. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
  934. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  935. }
  936. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  937. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  938. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  939. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  940. if (bus->sprom.boardflags2_lo & 0x100 &&
  941. bus->boardinfo.type == 0x8B) {
  942. delays1[0] = 0x1;
  943. delays1[5] = 0x14;
  944. }
  945. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  946. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  947. b43_nphy_gain_ctrl_workarounds(dev);
  948. if (dev->phy.rev < 2) {
  949. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  950. b43_hf_write(dev, b43_hf_read(dev) |
  951. B43_HF_MLADVW);
  952. } else if (dev->phy.rev == 2) {
  953. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  954. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  955. }
  956. if (dev->phy.rev < 2)
  957. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  958. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  959. /* Set phase track alpha and beta */
  960. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  961. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  962. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  963. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  964. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  965. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  966. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  967. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  968. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  969. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  970. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  971. if (dev->phy.rev == 2)
  972. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  973. B43_NPHY_FINERX2_CGC_DECGC);
  974. }
  975. if (nphy->hang_avoid)
  976. b43_nphy_stay_in_carrier_search(dev, 0);
  977. }
  978. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  979. static int b43_nphy_load_samples(struct b43_wldev *dev,
  980. struct b43_c32 *samples, u16 len) {
  981. struct b43_phy_n *nphy = dev->phy.n;
  982. u16 i;
  983. u32 *data;
  984. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  985. if (!data) {
  986. b43err(dev->wl, "allocation for samples loading failed\n");
  987. return -ENOMEM;
  988. }
  989. if (nphy->hang_avoid)
  990. b43_nphy_stay_in_carrier_search(dev, 1);
  991. for (i = 0; i < len; i++) {
  992. data[i] = (samples[i].i & 0x3FF << 10);
  993. data[i] |= samples[i].q & 0x3FF;
  994. }
  995. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  996. kfree(data);
  997. if (nphy->hang_avoid)
  998. b43_nphy_stay_in_carrier_search(dev, 0);
  999. return 0;
  1000. }
  1001. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1002. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1003. bool test)
  1004. {
  1005. int i;
  1006. u16 bw, len, rot, angle;
  1007. struct b43_c32 *samples;
  1008. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1009. len = bw << 3;
  1010. if (test) {
  1011. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1012. bw = 82;
  1013. else
  1014. bw = 80;
  1015. if (dev->phy.is_40mhz)
  1016. bw <<= 1;
  1017. len = bw << 1;
  1018. }
  1019. samples = kzalloc(len * sizeof(struct b43_c32), GFP_KERNEL);
  1020. if (!samples) {
  1021. b43err(dev->wl, "allocation for samples generation failed\n");
  1022. return 0;
  1023. }
  1024. rot = (((freq * 36) / bw) << 16) / 100;
  1025. angle = 0;
  1026. for (i = 0; i < len; i++) {
  1027. samples[i] = b43_cordic(angle);
  1028. angle += rot;
  1029. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1030. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1031. }
  1032. i = b43_nphy_load_samples(dev, samples, len);
  1033. kfree(samples);
  1034. return (i < 0) ? 0 : len;
  1035. }
  1036. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1037. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1038. u16 wait, bool iqmode, bool dac_test)
  1039. {
  1040. struct b43_phy_n *nphy = dev->phy.n;
  1041. int i;
  1042. u16 seq_mode;
  1043. u32 tmp;
  1044. if (nphy->hang_avoid)
  1045. b43_nphy_stay_in_carrier_search(dev, true);
  1046. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1047. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1048. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1049. }
  1050. if (!dev->phy.is_40mhz)
  1051. tmp = 0x6464;
  1052. else
  1053. tmp = 0x4747;
  1054. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1055. if (nphy->hang_avoid)
  1056. b43_nphy_stay_in_carrier_search(dev, false);
  1057. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1058. if (loops != 0xFFFF)
  1059. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1060. else
  1061. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1062. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1063. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1064. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1065. if (iqmode) {
  1066. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1067. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1068. } else {
  1069. if (dac_test)
  1070. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1071. else
  1072. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1073. }
  1074. for (i = 0; i < 100; i++) {
  1075. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1076. i = 0;
  1077. break;
  1078. }
  1079. udelay(10);
  1080. }
  1081. if (i)
  1082. b43err(dev->wl, "run samples timeout\n");
  1083. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1084. }
  1085. /*
  1086. * Transmits a known value for LO calibration
  1087. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1088. */
  1089. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1090. bool iqmode, bool dac_test)
  1091. {
  1092. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1093. if (samp == 0)
  1094. return -1;
  1095. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1096. return 0;
  1097. }
  1098. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1099. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1100. {
  1101. struct b43_phy_n *nphy = dev->phy.n;
  1102. int i, j;
  1103. u32 tmp;
  1104. u32 cur_real, cur_imag, real_part, imag_part;
  1105. u16 buffer[7];
  1106. if (nphy->hang_avoid)
  1107. b43_nphy_stay_in_carrier_search(dev, true);
  1108. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1109. for (i = 0; i < 2; i++) {
  1110. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1111. (buffer[i * 2 + 1] & 0x3FF);
  1112. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1113. (((i + 26) << 10) | 320));
  1114. for (j = 0; j < 128; j++) {
  1115. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1116. ((tmp >> 16) & 0xFFFF));
  1117. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1118. (tmp & 0xFFFF));
  1119. }
  1120. }
  1121. for (i = 0; i < 2; i++) {
  1122. tmp = buffer[5 + i];
  1123. real_part = (tmp >> 8) & 0xFF;
  1124. imag_part = (tmp & 0xFF);
  1125. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1126. (((i + 26) << 10) | 448));
  1127. if (dev->phy.rev >= 3) {
  1128. cur_real = real_part;
  1129. cur_imag = imag_part;
  1130. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1131. }
  1132. for (j = 0; j < 128; j++) {
  1133. if (dev->phy.rev < 3) {
  1134. cur_real = (real_part * loscale[j] + 128) >> 8;
  1135. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1136. tmp = ((cur_real & 0xFF) << 8) |
  1137. (cur_imag & 0xFF);
  1138. }
  1139. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1140. ((tmp >> 16) & 0xFFFF));
  1141. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1142. (tmp & 0xFFFF));
  1143. }
  1144. }
  1145. if (dev->phy.rev >= 3) {
  1146. b43_shm_write16(dev, B43_SHM_SHARED,
  1147. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1148. b43_shm_write16(dev, B43_SHM_SHARED,
  1149. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1150. }
  1151. if (nphy->hang_avoid)
  1152. b43_nphy_stay_in_carrier_search(dev, false);
  1153. }
  1154. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1155. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1156. u8 *events, u8 *delays, u8 length)
  1157. {
  1158. struct b43_phy_n *nphy = dev->phy.n;
  1159. u8 i;
  1160. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1161. u16 offset1 = cmd << 4;
  1162. u16 offset2 = offset1 + 0x80;
  1163. if (nphy->hang_avoid)
  1164. b43_nphy_stay_in_carrier_search(dev, true);
  1165. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1166. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1167. for (i = length; i < 16; i++) {
  1168. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1169. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1170. }
  1171. if (nphy->hang_avoid)
  1172. b43_nphy_stay_in_carrier_search(dev, false);
  1173. }
  1174. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1175. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1176. enum b43_nphy_rf_sequence seq)
  1177. {
  1178. static const u16 trigger[] = {
  1179. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1180. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1181. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1182. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1183. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1184. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1185. };
  1186. int i;
  1187. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1188. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1189. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1190. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1191. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1192. for (i = 0; i < 200; i++) {
  1193. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1194. goto ok;
  1195. msleep(1);
  1196. }
  1197. b43err(dev->wl, "RF sequence status timeout\n");
  1198. ok:
  1199. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1200. }
  1201. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1202. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1203. u16 value, u8 core, bool off)
  1204. {
  1205. int i;
  1206. u8 index = fls(field);
  1207. u8 addr, en_addr, val_addr;
  1208. /* we expect only one bit set */
  1209. B43_WARN_ON(field & (~(1 << (index - 1))));
  1210. if (dev->phy.rev >= 3) {
  1211. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1212. for (i = 0; i < 2; i++) {
  1213. if (index == 0 || index == 16) {
  1214. b43err(dev->wl,
  1215. "Unsupported RF Ctrl Override call\n");
  1216. return;
  1217. }
  1218. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1219. en_addr = B43_PHY_N((i == 0) ?
  1220. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1221. val_addr = B43_PHY_N((i == 0) ?
  1222. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1223. if (off) {
  1224. b43_phy_mask(dev, en_addr, ~(field));
  1225. b43_phy_mask(dev, val_addr,
  1226. ~(rf_ctrl->val_mask));
  1227. } else {
  1228. if (core == 0 || ((1 << core) & i) != 0) {
  1229. b43_phy_set(dev, en_addr, field);
  1230. b43_phy_maskset(dev, val_addr,
  1231. ~(rf_ctrl->val_mask),
  1232. (value << rf_ctrl->val_shift));
  1233. }
  1234. }
  1235. }
  1236. } else {
  1237. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1238. if (off) {
  1239. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1240. value = 0;
  1241. } else {
  1242. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1243. }
  1244. for (i = 0; i < 2; i++) {
  1245. if (index <= 1 || index == 16) {
  1246. b43err(dev->wl,
  1247. "Unsupported RF Ctrl Override call\n");
  1248. return;
  1249. }
  1250. if (index == 2 || index == 10 ||
  1251. (index >= 13 && index <= 15)) {
  1252. core = 1;
  1253. }
  1254. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1255. addr = B43_PHY_N((i == 0) ?
  1256. rf_ctrl->addr0 : rf_ctrl->addr1);
  1257. if ((core & (1 << i)) != 0)
  1258. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1259. (value << rf_ctrl->shift));
  1260. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1261. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1262. B43_NPHY_RFCTL_CMD_START);
  1263. udelay(1);
  1264. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1265. }
  1266. }
  1267. }
  1268. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1269. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1270. u16 value, u8 core)
  1271. {
  1272. u8 i, j;
  1273. u16 reg, tmp, val;
  1274. B43_WARN_ON(dev->phy.rev < 3);
  1275. B43_WARN_ON(field > 4);
  1276. for (i = 0; i < 2; i++) {
  1277. if ((core == 1 && i == 1) || (core == 2 && !i))
  1278. continue;
  1279. reg = (i == 0) ?
  1280. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1281. b43_phy_mask(dev, reg, 0xFBFF);
  1282. switch (field) {
  1283. case 0:
  1284. b43_phy_write(dev, reg, 0);
  1285. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1286. break;
  1287. case 1:
  1288. if (!i) {
  1289. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1290. 0xFC3F, (value << 6));
  1291. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1292. 0xFFFE, 1);
  1293. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1294. B43_NPHY_RFCTL_CMD_START);
  1295. for (j = 0; j < 100; j++) {
  1296. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1297. j = 0;
  1298. break;
  1299. }
  1300. udelay(10);
  1301. }
  1302. if (j)
  1303. b43err(dev->wl,
  1304. "intc override timeout\n");
  1305. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1306. 0xFFFE);
  1307. } else {
  1308. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1309. 0xFC3F, (value << 6));
  1310. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1311. 0xFFFE, 1);
  1312. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1313. B43_NPHY_RFCTL_CMD_RXTX);
  1314. for (j = 0; j < 100; j++) {
  1315. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1316. j = 0;
  1317. break;
  1318. }
  1319. udelay(10);
  1320. }
  1321. if (j)
  1322. b43err(dev->wl,
  1323. "intc override timeout\n");
  1324. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1325. 0xFFFE);
  1326. }
  1327. break;
  1328. case 2:
  1329. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1330. tmp = 0x0020;
  1331. val = value << 5;
  1332. } else {
  1333. tmp = 0x0010;
  1334. val = value << 4;
  1335. }
  1336. b43_phy_maskset(dev, reg, ~tmp, val);
  1337. break;
  1338. case 3:
  1339. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1340. tmp = 0x0001;
  1341. val = value;
  1342. } else {
  1343. tmp = 0x0004;
  1344. val = value << 2;
  1345. }
  1346. b43_phy_maskset(dev, reg, ~tmp, val);
  1347. break;
  1348. case 4:
  1349. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1350. tmp = 0x0002;
  1351. val = value << 1;
  1352. } else {
  1353. tmp = 0x0008;
  1354. val = value << 3;
  1355. }
  1356. b43_phy_maskset(dev, reg, ~tmp, val);
  1357. break;
  1358. }
  1359. }
  1360. }
  1361. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1362. {
  1363. unsigned int i;
  1364. u16 val;
  1365. val = 0x1E1F;
  1366. for (i = 0; i < 14; i++) {
  1367. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1368. val -= 0x202;
  1369. }
  1370. val = 0x3E3F;
  1371. for (i = 0; i < 16; i++) {
  1372. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  1373. val -= 0x202;
  1374. }
  1375. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1376. }
  1377. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1378. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1379. s8 offset, u8 core, u8 rail, u8 type)
  1380. {
  1381. u16 tmp;
  1382. bool core1or5 = (core == 1) || (core == 5);
  1383. bool core2or5 = (core == 2) || (core == 5);
  1384. offset = clamp_val(offset, -32, 31);
  1385. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1386. if (core1or5 && (rail == 0) && (type == 2))
  1387. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1388. if (core1or5 && (rail == 1) && (type == 2))
  1389. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1390. if (core2or5 && (rail == 0) && (type == 2))
  1391. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1392. if (core2or5 && (rail == 1) && (type == 2))
  1393. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1394. if (core1or5 && (rail == 0) && (type == 0))
  1395. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1396. if (core1or5 && (rail == 1) && (type == 0))
  1397. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1398. if (core2or5 && (rail == 0) && (type == 0))
  1399. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1400. if (core2or5 && (rail == 1) && (type == 0))
  1401. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1402. if (core1or5 && (rail == 0) && (type == 1))
  1403. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1404. if (core1or5 && (rail == 1) && (type == 1))
  1405. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1406. if (core2or5 && (rail == 0) && (type == 1))
  1407. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1408. if (core2or5 && (rail == 1) && (type == 1))
  1409. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1410. if (core1or5 && (rail == 0) && (type == 6))
  1411. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1412. if (core1or5 && (rail == 1) && (type == 6))
  1413. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1414. if (core2or5 && (rail == 0) && (type == 6))
  1415. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1416. if (core2or5 && (rail == 1) && (type == 6))
  1417. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1418. if (core1or5 && (rail == 0) && (type == 3))
  1419. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1420. if (core1or5 && (rail == 1) && (type == 3))
  1421. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1422. if (core2or5 && (rail == 0) && (type == 3))
  1423. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1424. if (core2or5 && (rail == 1) && (type == 3))
  1425. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1426. if (core1or5 && (type == 4))
  1427. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1428. if (core2or5 && (type == 4))
  1429. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1430. if (core1or5 && (type == 5))
  1431. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1432. if (core2or5 && (type == 5))
  1433. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1434. }
  1435. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1436. {
  1437. u16 val;
  1438. if (type < 3)
  1439. val = 0;
  1440. else if (type == 6)
  1441. val = 1;
  1442. else if (type == 3)
  1443. val = 2;
  1444. else
  1445. val = 3;
  1446. val = (val << 12) | (val << 14);
  1447. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1448. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1449. if (type < 3) {
  1450. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1451. (type + 1) << 4);
  1452. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1453. (type + 1) << 4);
  1454. }
  1455. /* TODO use some definitions */
  1456. if (code == 0) {
  1457. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  1458. if (type < 3) {
  1459. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
  1460. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
  1461. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
  1462. udelay(20);
  1463. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1464. }
  1465. } else {
  1466. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  1467. 0x3000);
  1468. if (type < 3) {
  1469. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1470. 0xFEC7, 0x0180);
  1471. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1472. 0xEFDC, (code << 1 | 0x1021));
  1473. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
  1474. udelay(20);
  1475. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1476. }
  1477. }
  1478. }
  1479. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1480. {
  1481. struct b43_phy_n *nphy = dev->phy.n;
  1482. u8 i;
  1483. u16 reg, val;
  1484. if (code == 0) {
  1485. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1486. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1487. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1488. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1489. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1490. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1491. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1492. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1493. } else {
  1494. for (i = 0; i < 2; i++) {
  1495. if ((code == 1 && i == 1) || (code == 2 && !i))
  1496. continue;
  1497. reg = (i == 0) ?
  1498. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1499. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1500. if (type < 3) {
  1501. reg = (i == 0) ?
  1502. B43_NPHY_AFECTL_C1 :
  1503. B43_NPHY_AFECTL_C2;
  1504. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1505. reg = (i == 0) ?
  1506. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1507. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1508. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1509. if (type == 0)
  1510. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1511. else if (type == 1)
  1512. val = 16;
  1513. else
  1514. val = 32;
  1515. b43_phy_set(dev, reg, val);
  1516. reg = (i == 0) ?
  1517. B43_NPHY_TXF_40CO_B1S0 :
  1518. B43_NPHY_TXF_40CO_B32S1;
  1519. b43_phy_set(dev, reg, 0x0020);
  1520. } else {
  1521. if (type == 6)
  1522. val = 0x0100;
  1523. else if (type == 3)
  1524. val = 0x0200;
  1525. else
  1526. val = 0x0300;
  1527. reg = (i == 0) ?
  1528. B43_NPHY_AFECTL_C1 :
  1529. B43_NPHY_AFECTL_C2;
  1530. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1531. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1532. if (type != 3 && type != 6) {
  1533. enum ieee80211_band band =
  1534. b43_current_band(dev->wl);
  1535. if ((nphy->ipa2g_on &&
  1536. band == IEEE80211_BAND_2GHZ) ||
  1537. (nphy->ipa5g_on &&
  1538. band == IEEE80211_BAND_5GHZ))
  1539. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1540. else
  1541. val = 0x11;
  1542. reg = (i == 0) ? 0x2000 : 0x3000;
  1543. reg |= B2055_PADDRV;
  1544. b43_radio_write16(dev, reg, val);
  1545. reg = (i == 0) ?
  1546. B43_NPHY_AFECTL_OVER1 :
  1547. B43_NPHY_AFECTL_OVER;
  1548. b43_phy_set(dev, reg, 0x0200);
  1549. }
  1550. }
  1551. }
  1552. }
  1553. }
  1554. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1555. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1556. {
  1557. if (dev->phy.rev >= 3)
  1558. b43_nphy_rev3_rssi_select(dev, code, type);
  1559. else
  1560. b43_nphy_rev2_rssi_select(dev, code, type);
  1561. }
  1562. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1563. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1564. {
  1565. int i;
  1566. for (i = 0; i < 2; i++) {
  1567. if (type == 2) {
  1568. if (i == 0) {
  1569. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1570. 0xFC, buf[0]);
  1571. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1572. 0xFC, buf[1]);
  1573. } else {
  1574. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1575. 0xFC, buf[2 * i]);
  1576. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1577. 0xFC, buf[2 * i + 1]);
  1578. }
  1579. } else {
  1580. if (i == 0)
  1581. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1582. 0xF3, buf[0] << 2);
  1583. else
  1584. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1585. 0xF3, buf[2 * i + 1] << 2);
  1586. }
  1587. }
  1588. }
  1589. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1590. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1591. u8 nsamp)
  1592. {
  1593. int i;
  1594. int out;
  1595. u16 save_regs_phy[9];
  1596. u16 s[2];
  1597. if (dev->phy.rev >= 3) {
  1598. save_regs_phy[0] = b43_phy_read(dev,
  1599. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1600. save_regs_phy[1] = b43_phy_read(dev,
  1601. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1602. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1603. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1604. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1605. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1606. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1607. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1608. }
  1609. b43_nphy_rssi_select(dev, 5, type);
  1610. if (dev->phy.rev < 2) {
  1611. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1612. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1613. }
  1614. for (i = 0; i < 4; i++)
  1615. buf[i] = 0;
  1616. for (i = 0; i < nsamp; i++) {
  1617. if (dev->phy.rev < 2) {
  1618. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1619. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1620. } else {
  1621. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1622. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1623. }
  1624. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1625. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1626. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1627. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1628. }
  1629. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1630. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1631. if (dev->phy.rev < 2)
  1632. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1633. if (dev->phy.rev >= 3) {
  1634. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1635. save_regs_phy[0]);
  1636. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1637. save_regs_phy[1]);
  1638. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1639. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1640. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1641. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1642. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1643. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1644. }
  1645. return out;
  1646. }
  1647. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1648. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1649. {
  1650. int i, j;
  1651. u8 state[4];
  1652. u8 code, val;
  1653. u16 class, override;
  1654. u8 regs_save_radio[2];
  1655. u16 regs_save_phy[2];
  1656. s8 offset[4];
  1657. u16 clip_state[2];
  1658. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1659. s32 results_min[4] = { };
  1660. u8 vcm_final[4] = { };
  1661. s32 results[4][4] = { };
  1662. s32 miniq[4][2] = { };
  1663. if (type == 2) {
  1664. code = 0;
  1665. val = 6;
  1666. } else if (type < 2) {
  1667. code = 25;
  1668. val = 4;
  1669. } else {
  1670. B43_WARN_ON(1);
  1671. return;
  1672. }
  1673. class = b43_nphy_classifier(dev, 0, 0);
  1674. b43_nphy_classifier(dev, 7, 4);
  1675. b43_nphy_read_clip_detection(dev, clip_state);
  1676. b43_nphy_write_clip_detection(dev, clip_off);
  1677. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1678. override = 0x140;
  1679. else
  1680. override = 0x110;
  1681. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1682. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1683. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1684. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1685. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1686. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1687. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1688. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1689. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1690. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1691. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1692. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1693. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1694. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1695. b43_nphy_rssi_select(dev, 5, type);
  1696. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1697. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1698. for (i = 0; i < 4; i++) {
  1699. u8 tmp[4];
  1700. for (j = 0; j < 4; j++)
  1701. tmp[j] = i;
  1702. if (type != 1)
  1703. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1704. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1705. if (type < 2)
  1706. for (j = 0; j < 2; j++)
  1707. miniq[i][j] = min(results[i][2 * j],
  1708. results[i][2 * j + 1]);
  1709. }
  1710. for (i = 0; i < 4; i++) {
  1711. s32 mind = 40;
  1712. u8 minvcm = 0;
  1713. s32 minpoll = 249;
  1714. s32 curr;
  1715. for (j = 0; j < 4; j++) {
  1716. if (type == 2)
  1717. curr = abs(results[j][i]);
  1718. else
  1719. curr = abs(miniq[j][i / 2] - code * 8);
  1720. if (curr < mind) {
  1721. mind = curr;
  1722. minvcm = j;
  1723. }
  1724. if (results[j][i] < minpoll)
  1725. minpoll = results[j][i];
  1726. }
  1727. results_min[i] = minpoll;
  1728. vcm_final[i] = minvcm;
  1729. }
  1730. if (type != 1)
  1731. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1732. for (i = 0; i < 4; i++) {
  1733. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1734. if (offset[i] < 0)
  1735. offset[i] = -((abs(offset[i]) + 4) / 8);
  1736. else
  1737. offset[i] = (offset[i] + 4) / 8;
  1738. if (results_min[i] == 248)
  1739. offset[i] = code - 32;
  1740. if (i % 2 == 0)
  1741. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1742. type);
  1743. else
  1744. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1745. type);
  1746. }
  1747. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1748. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1749. switch (state[2]) {
  1750. case 1:
  1751. b43_nphy_rssi_select(dev, 1, 2);
  1752. break;
  1753. case 4:
  1754. b43_nphy_rssi_select(dev, 1, 0);
  1755. break;
  1756. case 2:
  1757. b43_nphy_rssi_select(dev, 1, 1);
  1758. break;
  1759. default:
  1760. b43_nphy_rssi_select(dev, 1, 1);
  1761. break;
  1762. }
  1763. switch (state[3]) {
  1764. case 1:
  1765. b43_nphy_rssi_select(dev, 2, 2);
  1766. break;
  1767. case 4:
  1768. b43_nphy_rssi_select(dev, 2, 0);
  1769. break;
  1770. default:
  1771. b43_nphy_rssi_select(dev, 2, 1);
  1772. break;
  1773. }
  1774. b43_nphy_rssi_select(dev, 0, type);
  1775. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1776. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1777. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1778. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1779. b43_nphy_classifier(dev, 7, class);
  1780. b43_nphy_write_clip_detection(dev, clip_state);
  1781. }
  1782. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1783. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1784. {
  1785. /* TODO */
  1786. }
  1787. /*
  1788. * RSSI Calibration
  1789. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1790. */
  1791. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1792. {
  1793. if (dev->phy.rev >= 3) {
  1794. b43_nphy_rev3_rssi_cal(dev);
  1795. } else {
  1796. b43_nphy_rev2_rssi_cal(dev, 2);
  1797. b43_nphy_rev2_rssi_cal(dev, 0);
  1798. b43_nphy_rev2_rssi_cal(dev, 1);
  1799. }
  1800. }
  1801. /*
  1802. * Restore RSSI Calibration
  1803. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1804. */
  1805. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1806. {
  1807. struct b43_phy_n *nphy = dev->phy.n;
  1808. u16 *rssical_radio_regs = NULL;
  1809. u16 *rssical_phy_regs = NULL;
  1810. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1811. if (b43_empty_chanspec(&nphy->rssical_chanspec_2G))
  1812. return;
  1813. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1814. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1815. } else {
  1816. if (b43_empty_chanspec(&nphy->rssical_chanspec_5G))
  1817. return;
  1818. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1819. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1820. }
  1821. /* TODO use some definitions */
  1822. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1823. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1824. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1825. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1826. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1827. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1828. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1829. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1830. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1831. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1832. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1833. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1834. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1835. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1836. }
  1837. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1838. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1839. {
  1840. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1841. if (dev->phy.rev >= 6) {
  1842. /* TODO If the chip is 47162
  1843. return txpwrctrl_tx_gain_ipa_rev5 */
  1844. return txpwrctrl_tx_gain_ipa_rev6;
  1845. } else if (dev->phy.rev >= 5) {
  1846. return txpwrctrl_tx_gain_ipa_rev5;
  1847. } else {
  1848. return txpwrctrl_tx_gain_ipa;
  1849. }
  1850. } else {
  1851. return txpwrctrl_tx_gain_ipa_5g;
  1852. }
  1853. }
  1854. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1855. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1856. {
  1857. struct b43_phy_n *nphy = dev->phy.n;
  1858. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1859. u16 tmp;
  1860. u8 offset, i;
  1861. if (dev->phy.rev >= 3) {
  1862. for (i = 0; i < 2; i++) {
  1863. tmp = (i == 0) ? 0x2000 : 0x3000;
  1864. offset = i * 11;
  1865. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  1866. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  1867. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  1868. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  1869. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  1870. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  1871. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  1872. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  1873. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  1874. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  1875. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  1876. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1877. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  1878. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1879. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1880. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1881. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1882. if (nphy->ipa5g_on) {
  1883. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  1884. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  1885. } else {
  1886. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1887. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  1888. }
  1889. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1890. } else {
  1891. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  1892. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1893. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1894. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1895. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1896. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  1897. if (nphy->ipa2g_on) {
  1898. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  1899. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  1900. (dev->phy.rev < 5) ? 0x11 : 0x01);
  1901. } else {
  1902. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1903. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1904. }
  1905. }
  1906. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  1907. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  1908. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  1909. }
  1910. } else {
  1911. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1912. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1913. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1914. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1915. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1916. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1917. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1918. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1919. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1920. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1921. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1922. B43_NPHY_BANDCTL_5GHZ)) {
  1923. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1924. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1925. } else {
  1926. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1927. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1928. }
  1929. if (dev->phy.rev < 2) {
  1930. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1931. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1932. } else {
  1933. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1934. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1935. }
  1936. }
  1937. }
  1938. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1939. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1940. struct nphy_txgains target,
  1941. struct nphy_iqcal_params *params)
  1942. {
  1943. int i, j, indx;
  1944. u16 gain;
  1945. if (dev->phy.rev >= 3) {
  1946. params->txgm = target.txgm[core];
  1947. params->pga = target.pga[core];
  1948. params->pad = target.pad[core];
  1949. params->ipa = target.ipa[core];
  1950. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1951. (params->pad << 4) | (params->ipa);
  1952. for (j = 0; j < 5; j++)
  1953. params->ncorr[j] = 0x79;
  1954. } else {
  1955. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1956. (target.txgm[core] << 8);
  1957. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1958. 1 : 0;
  1959. for (i = 0; i < 9; i++)
  1960. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1961. break;
  1962. i = min(i, 8);
  1963. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1964. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1965. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1966. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1967. (params->pad << 2);
  1968. for (j = 0; j < 4; j++)
  1969. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1970. }
  1971. }
  1972. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1973. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1974. {
  1975. struct b43_phy_n *nphy = dev->phy.n;
  1976. int i;
  1977. u16 scale, entry;
  1978. u16 tmp = nphy->txcal_bbmult;
  1979. if (core == 0)
  1980. tmp >>= 8;
  1981. tmp &= 0xff;
  1982. for (i = 0; i < 18; i++) {
  1983. scale = (ladder_lo[i].percent * tmp) / 100;
  1984. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1985. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  1986. scale = (ladder_iq[i].percent * tmp) / 100;
  1987. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1988. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  1989. }
  1990. }
  1991. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  1992. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1993. {
  1994. int i;
  1995. for (i = 0; i < 15; i++)
  1996. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  1997. tbl_tx_filter_coef_rev4[2][i]);
  1998. }
  1999. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2000. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2001. {
  2002. int i, j;
  2003. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2004. u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2005. for (i = 0; i < 3; i++)
  2006. for (j = 0; j < 15; j++)
  2007. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2008. tbl_tx_filter_coef_rev4[i][j]);
  2009. if (dev->phy.is_40mhz) {
  2010. for (j = 0; j < 15; j++)
  2011. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2012. tbl_tx_filter_coef_rev4[3][j]);
  2013. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2014. for (j = 0; j < 15; j++)
  2015. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2016. tbl_tx_filter_coef_rev4[5][j]);
  2017. }
  2018. if (dev->phy.channel == 14)
  2019. for (j = 0; j < 15; j++)
  2020. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2021. tbl_tx_filter_coef_rev4[6][j]);
  2022. }
  2023. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2024. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2025. {
  2026. struct b43_phy_n *nphy = dev->phy.n;
  2027. u16 curr_gain[2];
  2028. struct nphy_txgains target;
  2029. const u32 *table = NULL;
  2030. if (nphy->txpwrctrl == 0) {
  2031. int i;
  2032. if (nphy->hang_avoid)
  2033. b43_nphy_stay_in_carrier_search(dev, true);
  2034. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2035. if (nphy->hang_avoid)
  2036. b43_nphy_stay_in_carrier_search(dev, false);
  2037. for (i = 0; i < 2; ++i) {
  2038. if (dev->phy.rev >= 3) {
  2039. target.ipa[i] = curr_gain[i] & 0x000F;
  2040. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2041. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2042. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2043. } else {
  2044. target.ipa[i] = curr_gain[i] & 0x0003;
  2045. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2046. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2047. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2048. }
  2049. }
  2050. } else {
  2051. int i;
  2052. u16 index[2];
  2053. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2054. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2055. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2056. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2057. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2058. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2059. for (i = 0; i < 2; ++i) {
  2060. if (dev->phy.rev >= 3) {
  2061. enum ieee80211_band band =
  2062. b43_current_band(dev->wl);
  2063. if ((nphy->ipa2g_on &&
  2064. band == IEEE80211_BAND_2GHZ) ||
  2065. (nphy->ipa5g_on &&
  2066. band == IEEE80211_BAND_5GHZ)) {
  2067. table = b43_nphy_get_ipa_gain_table(dev);
  2068. } else {
  2069. if (band == IEEE80211_BAND_5GHZ) {
  2070. if (dev->phy.rev == 3)
  2071. table = b43_ntab_tx_gain_rev3_5ghz;
  2072. else if (dev->phy.rev == 4)
  2073. table = b43_ntab_tx_gain_rev4_5ghz;
  2074. else
  2075. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2076. } else {
  2077. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2078. }
  2079. }
  2080. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2081. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2082. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2083. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2084. } else {
  2085. table = b43_ntab_tx_gain_rev0_1_2;
  2086. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2087. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2088. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2089. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2090. }
  2091. }
  2092. }
  2093. return target;
  2094. }
  2095. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2096. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2097. {
  2098. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2099. if (dev->phy.rev >= 3) {
  2100. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2101. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2102. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2103. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2104. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2105. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2106. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2107. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2108. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2109. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2110. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2111. b43_nphy_reset_cca(dev);
  2112. } else {
  2113. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2114. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2115. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2116. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2117. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2118. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2119. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2120. }
  2121. }
  2122. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2123. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2124. {
  2125. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2126. u16 tmp;
  2127. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2128. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2129. if (dev->phy.rev >= 3) {
  2130. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2131. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2132. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2133. regs[2] = tmp;
  2134. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2135. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2136. regs[3] = tmp;
  2137. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2138. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2139. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2140. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2141. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2142. regs[5] = tmp;
  2143. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2144. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2145. regs[6] = tmp;
  2146. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2147. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2148. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2149. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2150. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2151. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2152. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2153. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2154. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2155. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2156. } else {
  2157. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2158. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2159. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2160. regs[2] = tmp;
  2161. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2162. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2163. regs[3] = tmp;
  2164. tmp |= 0x2000;
  2165. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2166. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2167. regs[4] = tmp;
  2168. tmp |= 0x2000;
  2169. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2170. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2171. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2172. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2173. tmp = 0x0180;
  2174. else
  2175. tmp = 0x0120;
  2176. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2177. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2178. }
  2179. }
  2180. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2181. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2182. {
  2183. struct b43_phy_n *nphy = dev->phy.n;
  2184. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2185. u16 *txcal_radio_regs = NULL;
  2186. struct b43_chanspec *iqcal_chanspec;
  2187. u16 *table = NULL;
  2188. if (nphy->hang_avoid)
  2189. b43_nphy_stay_in_carrier_search(dev, 1);
  2190. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2191. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2192. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2193. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2194. table = nphy->cal_cache.txcal_coeffs_2G;
  2195. } else {
  2196. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2197. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2198. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2199. table = nphy->cal_cache.txcal_coeffs_5G;
  2200. }
  2201. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2202. /* TODO use some definitions */
  2203. if (dev->phy.rev >= 3) {
  2204. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2205. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2206. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2207. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2208. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2209. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2210. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2211. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2212. } else {
  2213. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2214. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2215. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2216. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2217. }
  2218. *iqcal_chanspec = nphy->radio_chanspec;
  2219. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2220. if (nphy->hang_avoid)
  2221. b43_nphy_stay_in_carrier_search(dev, 0);
  2222. }
  2223. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2224. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2225. {
  2226. struct b43_phy_n *nphy = dev->phy.n;
  2227. u16 coef[4];
  2228. u16 *loft = NULL;
  2229. u16 *table = NULL;
  2230. int i;
  2231. u16 *txcal_radio_regs = NULL;
  2232. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2233. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2234. if (b43_empty_chanspec(&nphy->iqcal_chanspec_2G))
  2235. return;
  2236. table = nphy->cal_cache.txcal_coeffs_2G;
  2237. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2238. } else {
  2239. if (b43_empty_chanspec(&nphy->iqcal_chanspec_5G))
  2240. return;
  2241. table = nphy->cal_cache.txcal_coeffs_5G;
  2242. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2243. }
  2244. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2245. for (i = 0; i < 4; i++) {
  2246. if (dev->phy.rev >= 3)
  2247. table[i] = coef[i];
  2248. else
  2249. coef[i] = 0;
  2250. }
  2251. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2252. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2253. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2254. if (dev->phy.rev < 2)
  2255. b43_nphy_tx_iq_workaround(dev);
  2256. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2257. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2258. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2259. } else {
  2260. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2261. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2262. }
  2263. /* TODO use some definitions */
  2264. if (dev->phy.rev >= 3) {
  2265. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2266. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2267. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2268. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2269. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2270. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2271. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2272. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2273. } else {
  2274. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2275. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2276. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2277. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2278. }
  2279. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2280. }
  2281. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2282. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2283. struct nphy_txgains target,
  2284. bool full, bool mphase)
  2285. {
  2286. struct b43_phy_n *nphy = dev->phy.n;
  2287. int i;
  2288. int error = 0;
  2289. int freq;
  2290. bool avoid = false;
  2291. u8 length;
  2292. u16 tmp, core, type, count, max, numb, last, cmd;
  2293. const u16 *table;
  2294. bool phy6or5x;
  2295. u16 buffer[11];
  2296. u16 diq_start = 0;
  2297. u16 save[2];
  2298. u16 gain[2];
  2299. struct nphy_iqcal_params params[2];
  2300. bool updated[2] = { };
  2301. b43_nphy_stay_in_carrier_search(dev, true);
  2302. if (dev->phy.rev >= 4) {
  2303. avoid = nphy->hang_avoid;
  2304. nphy->hang_avoid = 0;
  2305. }
  2306. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2307. for (i = 0; i < 2; i++) {
  2308. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2309. gain[i] = params[i].cal_gain;
  2310. }
  2311. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2312. b43_nphy_tx_cal_radio_setup(dev);
  2313. b43_nphy_tx_cal_phy_setup(dev);
  2314. phy6or5x = dev->phy.rev >= 6 ||
  2315. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2316. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2317. if (phy6or5x) {
  2318. if (dev->phy.is_40mhz) {
  2319. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2320. tbl_tx_iqlo_cal_loft_ladder_40);
  2321. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2322. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2323. } else {
  2324. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2325. tbl_tx_iqlo_cal_loft_ladder_20);
  2326. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2327. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2328. }
  2329. }
  2330. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2331. if (!dev->phy.is_40mhz)
  2332. freq = 2500;
  2333. else
  2334. freq = 5000;
  2335. if (nphy->mphase_cal_phase_id > 2)
  2336. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2337. 0xFFFF, 0, true, false);
  2338. else
  2339. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2340. if (error == 0) {
  2341. if (nphy->mphase_cal_phase_id > 2) {
  2342. table = nphy->mphase_txcal_bestcoeffs;
  2343. length = 11;
  2344. if (dev->phy.rev < 3)
  2345. length -= 2;
  2346. } else {
  2347. if (!full && nphy->txiqlocal_coeffsvalid) {
  2348. table = nphy->txiqlocal_bestc;
  2349. length = 11;
  2350. if (dev->phy.rev < 3)
  2351. length -= 2;
  2352. } else {
  2353. full = true;
  2354. if (dev->phy.rev >= 3) {
  2355. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2356. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2357. } else {
  2358. table = tbl_tx_iqlo_cal_startcoefs;
  2359. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2360. }
  2361. }
  2362. }
  2363. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2364. if (full) {
  2365. if (dev->phy.rev >= 3)
  2366. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2367. else
  2368. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2369. } else {
  2370. if (dev->phy.rev >= 3)
  2371. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2372. else
  2373. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2374. }
  2375. if (mphase) {
  2376. count = nphy->mphase_txcal_cmdidx;
  2377. numb = min(max,
  2378. (u16)(count + nphy->mphase_txcal_numcmds));
  2379. } else {
  2380. count = 0;
  2381. numb = max;
  2382. }
  2383. for (; count < numb; count++) {
  2384. if (full) {
  2385. if (dev->phy.rev >= 3)
  2386. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2387. else
  2388. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2389. } else {
  2390. if (dev->phy.rev >= 3)
  2391. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2392. else
  2393. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2394. }
  2395. core = (cmd & 0x3000) >> 12;
  2396. type = (cmd & 0x0F00) >> 8;
  2397. if (phy6or5x && updated[core] == 0) {
  2398. b43_nphy_update_tx_cal_ladder(dev, core);
  2399. updated[core] = 1;
  2400. }
  2401. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2402. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2403. if (type == 1 || type == 3 || type == 4) {
  2404. buffer[0] = b43_ntab_read(dev,
  2405. B43_NTAB16(15, 69 + core));
  2406. diq_start = buffer[0];
  2407. buffer[0] = 0;
  2408. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2409. 0);
  2410. }
  2411. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2412. for (i = 0; i < 2000; i++) {
  2413. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2414. if (tmp & 0xC000)
  2415. break;
  2416. udelay(10);
  2417. }
  2418. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2419. buffer);
  2420. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2421. buffer);
  2422. if (type == 1 || type == 3 || type == 4)
  2423. buffer[0] = diq_start;
  2424. }
  2425. if (mphase)
  2426. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2427. last = (dev->phy.rev < 3) ? 6 : 7;
  2428. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2429. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2430. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2431. if (dev->phy.rev < 3) {
  2432. buffer[0] = 0;
  2433. buffer[1] = 0;
  2434. buffer[2] = 0;
  2435. buffer[3] = 0;
  2436. }
  2437. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2438. buffer);
  2439. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  2440. buffer);
  2441. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2442. buffer);
  2443. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2444. buffer);
  2445. length = 11;
  2446. if (dev->phy.rev < 3)
  2447. length -= 2;
  2448. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2449. nphy->txiqlocal_bestc);
  2450. nphy->txiqlocal_coeffsvalid = true;
  2451. nphy->txiqlocal_chanspec = nphy->radio_chanspec;
  2452. } else {
  2453. length = 11;
  2454. if (dev->phy.rev < 3)
  2455. length -= 2;
  2456. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2457. nphy->mphase_txcal_bestcoeffs);
  2458. }
  2459. b43_nphy_stop_playback(dev);
  2460. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2461. }
  2462. b43_nphy_tx_cal_phy_cleanup(dev);
  2463. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2464. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2465. b43_nphy_tx_iq_workaround(dev);
  2466. if (dev->phy.rev >= 4)
  2467. nphy->hang_avoid = avoid;
  2468. b43_nphy_stay_in_carrier_search(dev, false);
  2469. return error;
  2470. }
  2471. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2472. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2473. {
  2474. struct b43_phy_n *nphy = dev->phy.n;
  2475. u8 i;
  2476. u16 buffer[7];
  2477. bool equal = true;
  2478. if (!nphy->txiqlocal_coeffsvalid ||
  2479. b43_eq_chanspecs(&nphy->txiqlocal_chanspec, &nphy->radio_chanspec))
  2480. return;
  2481. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2482. for (i = 0; i < 4; i++) {
  2483. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2484. equal = false;
  2485. break;
  2486. }
  2487. }
  2488. if (!equal) {
  2489. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2490. nphy->txiqlocal_bestc);
  2491. for (i = 0; i < 4; i++)
  2492. buffer[i] = 0;
  2493. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2494. buffer);
  2495. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2496. &nphy->txiqlocal_bestc[5]);
  2497. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2498. &nphy->txiqlocal_bestc[5]);
  2499. }
  2500. }
  2501. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2502. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2503. struct nphy_txgains target, u8 type, bool debug)
  2504. {
  2505. struct b43_phy_n *nphy = dev->phy.n;
  2506. int i, j, index;
  2507. u8 rfctl[2];
  2508. u8 afectl_core;
  2509. u16 tmp[6];
  2510. u16 cur_hpf1, cur_hpf2, cur_lna;
  2511. u32 real, imag;
  2512. enum ieee80211_band band;
  2513. u8 use;
  2514. u16 cur_hpf;
  2515. u16 lna[3] = { 3, 3, 1 };
  2516. u16 hpf1[3] = { 7, 2, 0 };
  2517. u16 hpf2[3] = { 2, 0, 0 };
  2518. u32 power[3] = { };
  2519. u16 gain_save[2];
  2520. u16 cal_gain[2];
  2521. struct nphy_iqcal_params cal_params[2];
  2522. struct nphy_iq_est est;
  2523. int ret = 0;
  2524. bool playtone = true;
  2525. int desired = 13;
  2526. b43_nphy_stay_in_carrier_search(dev, 1);
  2527. if (dev->phy.rev < 2)
  2528. b43_nphy_reapply_tx_cal_coeffs(dev);
  2529. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2530. for (i = 0; i < 2; i++) {
  2531. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2532. cal_gain[i] = cal_params[i].cal_gain;
  2533. }
  2534. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2535. for (i = 0; i < 2; i++) {
  2536. if (i == 0) {
  2537. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2538. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2539. afectl_core = B43_NPHY_AFECTL_C1;
  2540. } else {
  2541. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2542. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2543. afectl_core = B43_NPHY_AFECTL_C2;
  2544. }
  2545. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2546. tmp[2] = b43_phy_read(dev, afectl_core);
  2547. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2548. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2549. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2550. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2551. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  2552. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2553. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2554. (1 - i));
  2555. b43_phy_set(dev, afectl_core, 0x0006);
  2556. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2557. band = b43_current_band(dev->wl);
  2558. if (nphy->rxcalparams & 0xFF000000) {
  2559. if (band == IEEE80211_BAND_5GHZ)
  2560. b43_phy_write(dev, rfctl[0], 0x140);
  2561. else
  2562. b43_phy_write(dev, rfctl[0], 0x110);
  2563. } else {
  2564. if (band == IEEE80211_BAND_5GHZ)
  2565. b43_phy_write(dev, rfctl[0], 0x180);
  2566. else
  2567. b43_phy_write(dev, rfctl[0], 0x120);
  2568. }
  2569. if (band == IEEE80211_BAND_5GHZ)
  2570. b43_phy_write(dev, rfctl[1], 0x148);
  2571. else
  2572. b43_phy_write(dev, rfctl[1], 0x114);
  2573. if (nphy->rxcalparams & 0x10000) {
  2574. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2575. (i + 1));
  2576. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2577. (2 - i));
  2578. }
  2579. for (j = 0; i < 4; j++) {
  2580. if (j < 3) {
  2581. cur_lna = lna[j];
  2582. cur_hpf1 = hpf1[j];
  2583. cur_hpf2 = hpf2[j];
  2584. } else {
  2585. if (power[1] > 10000) {
  2586. use = 1;
  2587. cur_hpf = cur_hpf1;
  2588. index = 2;
  2589. } else {
  2590. if (power[0] > 10000) {
  2591. use = 1;
  2592. cur_hpf = cur_hpf1;
  2593. index = 1;
  2594. } else {
  2595. index = 0;
  2596. use = 2;
  2597. cur_hpf = cur_hpf2;
  2598. }
  2599. }
  2600. cur_lna = lna[index];
  2601. cur_hpf1 = hpf1[index];
  2602. cur_hpf2 = hpf2[index];
  2603. cur_hpf += desired - hweight32(power[index]);
  2604. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2605. if (use == 1)
  2606. cur_hpf1 = cur_hpf;
  2607. else
  2608. cur_hpf2 = cur_hpf;
  2609. }
  2610. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2611. (cur_lna << 2));
  2612. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2613. false);
  2614. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2615. b43_nphy_stop_playback(dev);
  2616. if (playtone) {
  2617. ret = b43_nphy_tx_tone(dev, 4000,
  2618. (nphy->rxcalparams & 0xFFFF),
  2619. false, false);
  2620. playtone = false;
  2621. } else {
  2622. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2623. false, false);
  2624. }
  2625. if (ret == 0) {
  2626. if (j < 3) {
  2627. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2628. false);
  2629. if (i == 0) {
  2630. real = est.i0_pwr;
  2631. imag = est.q0_pwr;
  2632. } else {
  2633. real = est.i1_pwr;
  2634. imag = est.q1_pwr;
  2635. }
  2636. power[i] = ((real + imag) / 1024) + 1;
  2637. } else {
  2638. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2639. }
  2640. b43_nphy_stop_playback(dev);
  2641. }
  2642. if (ret != 0)
  2643. break;
  2644. }
  2645. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2646. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2647. b43_phy_write(dev, rfctl[1], tmp[5]);
  2648. b43_phy_write(dev, rfctl[0], tmp[4]);
  2649. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2650. b43_phy_write(dev, afectl_core, tmp[2]);
  2651. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2652. if (ret != 0)
  2653. break;
  2654. }
  2655. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2656. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2657. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2658. b43_nphy_stay_in_carrier_search(dev, 0);
  2659. return ret;
  2660. }
  2661. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2662. struct nphy_txgains target, u8 type, bool debug)
  2663. {
  2664. return -1;
  2665. }
  2666. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2667. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2668. struct nphy_txgains target, u8 type, bool debug)
  2669. {
  2670. if (dev->phy.rev >= 3)
  2671. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2672. else
  2673. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2674. }
  2675. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2676. static void b43_nphy_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2677. {
  2678. u32 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  2679. if (on)
  2680. tmslow |= SSB_TMSLOW_PHYCLK;
  2681. else
  2682. tmslow &= ~SSB_TMSLOW_PHYCLK;
  2683. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  2684. }
  2685. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  2686. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  2687. {
  2688. struct b43_phy *phy = &dev->phy;
  2689. struct b43_phy_n *nphy = phy->n;
  2690. u16 buf[16];
  2691. nphy->phyrxchain = mask;
  2692. if (0 /* FIXME clk */)
  2693. return;
  2694. b43_mac_suspend(dev);
  2695. if (nphy->hang_avoid)
  2696. b43_nphy_stay_in_carrier_search(dev, true);
  2697. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  2698. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  2699. if ((mask & 0x3) != 0x3) {
  2700. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  2701. if (dev->phy.rev >= 3) {
  2702. /* TODO */
  2703. }
  2704. } else {
  2705. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  2706. if (dev->phy.rev >= 3) {
  2707. /* TODO */
  2708. }
  2709. }
  2710. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2711. if (nphy->hang_avoid)
  2712. b43_nphy_stay_in_carrier_search(dev, false);
  2713. b43_mac_enable(dev);
  2714. }
  2715. /*
  2716. * Init N-PHY
  2717. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2718. */
  2719. int b43_phy_initn(struct b43_wldev *dev)
  2720. {
  2721. struct ssb_bus *bus = dev->dev->bus;
  2722. struct b43_phy *phy = &dev->phy;
  2723. struct b43_phy_n *nphy = phy->n;
  2724. u8 tx_pwr_state;
  2725. struct nphy_txgains target;
  2726. u16 tmp;
  2727. enum ieee80211_band tmp2;
  2728. bool do_rssi_cal;
  2729. u16 clip[2];
  2730. bool do_cal = false;
  2731. if ((dev->phy.rev >= 3) &&
  2732. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2733. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2734. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2735. }
  2736. nphy->deaf_count = 0;
  2737. b43_nphy_tables_init(dev);
  2738. nphy->crsminpwr_adjusted = false;
  2739. nphy->noisevars_adjusted = false;
  2740. /* Clear all overrides */
  2741. if (dev->phy.rev >= 3) {
  2742. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2743. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2744. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2745. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2746. } else {
  2747. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2748. }
  2749. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2750. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2751. if (dev->phy.rev < 6) {
  2752. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2753. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2754. }
  2755. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2756. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2757. B43_NPHY_RFSEQMODE_TROVER));
  2758. if (dev->phy.rev >= 3)
  2759. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2760. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2761. if (dev->phy.rev <= 2) {
  2762. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2763. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2764. ~B43_NPHY_BPHY_CTL3_SCALE,
  2765. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2766. }
  2767. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2768. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2769. if (bus->sprom.boardflags2_lo & 0x100 ||
  2770. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2771. bus->boardinfo.type == 0x8B))
  2772. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2773. else
  2774. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2775. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2776. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2777. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2778. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2779. b43_nphy_update_txrx_chain(dev);
  2780. if (phy->rev < 2) {
  2781. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2782. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2783. }
  2784. tmp2 = b43_current_band(dev->wl);
  2785. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2786. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2787. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2788. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2789. nphy->papd_epsilon_offset[0] << 7);
  2790. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2791. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2792. nphy->papd_epsilon_offset[1] << 7);
  2793. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2794. } else if (phy->rev >= 5) {
  2795. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2796. }
  2797. b43_nphy_workarounds(dev);
  2798. /* Reset CCA, in init code it differs a little from standard way */
  2799. b43_nphy_bmac_clock_fgc(dev, 1);
  2800. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2801. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2802. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2803. b43_nphy_bmac_clock_fgc(dev, 0);
  2804. b43_nphy_mac_phy_clock_set(dev, true);
  2805. b43_nphy_pa_override(dev, false);
  2806. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2807. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2808. b43_nphy_pa_override(dev, true);
  2809. b43_nphy_classifier(dev, 0, 0);
  2810. b43_nphy_read_clip_detection(dev, clip);
  2811. tx_pwr_state = nphy->txpwrctrl;
  2812. /* TODO N PHY TX power control with argument 0
  2813. (turning off power control) */
  2814. /* TODO Fix the TX Power Settings */
  2815. /* TODO N PHY TX Power Control Idle TSSI */
  2816. /* TODO N PHY TX Power Control Setup */
  2817. if (phy->rev >= 3) {
  2818. /* TODO */
  2819. } else {
  2820. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2821. b43_ntab_tx_gain_rev0_1_2);
  2822. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2823. b43_ntab_tx_gain_rev0_1_2);
  2824. }
  2825. if (nphy->phyrxchain != 3)
  2826. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  2827. if (nphy->mphase_cal_phase_id > 0)
  2828. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2829. do_rssi_cal = false;
  2830. if (phy->rev >= 3) {
  2831. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2832. do_rssi_cal =
  2833. b43_empty_chanspec(&nphy->rssical_chanspec_2G);
  2834. else
  2835. do_rssi_cal =
  2836. b43_empty_chanspec(&nphy->rssical_chanspec_5G);
  2837. if (do_rssi_cal)
  2838. b43_nphy_rssi_cal(dev);
  2839. else
  2840. b43_nphy_restore_rssi_cal(dev);
  2841. } else {
  2842. b43_nphy_rssi_cal(dev);
  2843. }
  2844. if (!((nphy->measure_hold & 0x6) != 0)) {
  2845. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2846. do_cal = b43_empty_chanspec(&nphy->iqcal_chanspec_2G);
  2847. else
  2848. do_cal = b43_empty_chanspec(&nphy->iqcal_chanspec_5G);
  2849. if (nphy->mute)
  2850. do_cal = false;
  2851. if (do_cal) {
  2852. target = b43_nphy_get_tx_gains(dev);
  2853. if (nphy->antsel_type == 2)
  2854. b43_nphy_superswitch_init(dev, true);
  2855. if (nphy->perical != 2) {
  2856. b43_nphy_rssi_cal(dev);
  2857. if (phy->rev >= 3) {
  2858. nphy->cal_orig_pwr_idx[0] =
  2859. nphy->txpwrindex[0].index_internal;
  2860. nphy->cal_orig_pwr_idx[1] =
  2861. nphy->txpwrindex[1].index_internal;
  2862. /* TODO N PHY Pre Calibrate TX Gain */
  2863. target = b43_nphy_get_tx_gains(dev);
  2864. }
  2865. }
  2866. }
  2867. }
  2868. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2869. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2870. b43_nphy_save_cal(dev);
  2871. else if (nphy->mphase_cal_phase_id == 0)
  2872. ;/* N PHY Periodic Calibration with argument 3 */
  2873. } else {
  2874. b43_nphy_restore_cal(dev);
  2875. }
  2876. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2877. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2878. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2879. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2880. if (phy->rev >= 3 && phy->rev <= 6)
  2881. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2882. b43_nphy_tx_lp_fbw(dev);
  2883. if (phy->rev >= 3)
  2884. b43_nphy_spur_workaround(dev);
  2885. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2886. return 0;
  2887. }
  2888. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  2889. static void b43_nphy_chanspec_setup(struct b43_wldev *dev,
  2890. const struct b43_phy_n_sfo_cfg *e,
  2891. struct b43_chanspec chanspec)
  2892. {
  2893. struct b43_phy *phy = &dev->phy;
  2894. struct b43_phy_n *nphy = dev->phy.n;
  2895. u16 tmp;
  2896. u32 tmp32;
  2897. tmp = b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  2898. if (chanspec.b_freq == 1 && tmp == 0) {
  2899. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  2900. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  2901. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  2902. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  2903. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  2904. } else if (chanspec.b_freq == 1) {
  2905. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  2906. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  2907. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  2908. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  2909. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  2910. }
  2911. b43_chantab_phy_upload(dev, e);
  2912. tmp = chanspec.channel;
  2913. if (chanspec.b_freq == 1)
  2914. tmp |= 0x0100;
  2915. if (chanspec.b_width == 3)
  2916. tmp |= 0x0200;
  2917. b43_shm_write16(dev, B43_SHM_SHARED, 0xA0, tmp);
  2918. if (nphy->radio_chanspec.channel == 14) {
  2919. b43_nphy_classifier(dev, 2, 0);
  2920. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  2921. } else {
  2922. b43_nphy_classifier(dev, 2, 2);
  2923. if (chanspec.b_freq == 2)
  2924. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  2925. }
  2926. if (nphy->txpwrctrl)
  2927. b43_nphy_tx_power_fix(dev);
  2928. if (dev->phy.rev < 3)
  2929. b43_nphy_adjust_lna_gain_table(dev);
  2930. b43_nphy_tx_lp_fbw(dev);
  2931. if (dev->phy.rev >= 3 && 0) {
  2932. /* TODO */
  2933. }
  2934. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  2935. if (phy->rev >= 3)
  2936. b43_nphy_spur_workaround(dev);
  2937. }
  2938. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  2939. static int b43_nphy_set_chanspec(struct b43_wldev *dev,
  2940. struct b43_chanspec chanspec)
  2941. {
  2942. struct b43_phy_n *nphy = dev->phy.n;
  2943. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2;
  2944. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3;
  2945. u8 tmp;
  2946. u8 channel = chanspec.channel;
  2947. if (dev->phy.rev >= 3) {
  2948. /* TODO */
  2949. tabent_r3 = NULL;
  2950. if (!tabent_r3)
  2951. return -ESRCH;
  2952. } else {
  2953. tabent_r2 = b43_nphy_get_chantabent_rev2(dev, channel);
  2954. if (!tabent_r2)
  2955. return -ESRCH;
  2956. }
  2957. nphy->radio_chanspec = chanspec;
  2958. if (chanspec.b_width != nphy->b_width)
  2959. ; /* TODO: BMAC BW Set (chanspec.b_width) */
  2960. /* TODO: use defines */
  2961. if (chanspec.b_width == 3) {
  2962. if (chanspec.sideband == 2)
  2963. b43_phy_set(dev, B43_NPHY_RXCTL,
  2964. B43_NPHY_RXCTL_BSELU20);
  2965. else
  2966. b43_phy_mask(dev, B43_NPHY_RXCTL,
  2967. ~B43_NPHY_RXCTL_BSELU20);
  2968. }
  2969. if (dev->phy.rev >= 3) {
  2970. tmp = (chanspec.b_freq == 1) ? 4 : 0;
  2971. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  2972. /* TODO: PHY Radio2056 Setup (dev, tabent_r3); */
  2973. b43_nphy_chanspec_setup(dev, &(tabent_r3->phy_regs), chanspec);
  2974. } else {
  2975. tmp = (chanspec.b_freq == 1) ? 0x0020 : 0x0050;
  2976. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  2977. b43_radio_2055_setup(dev, tabent_r2);
  2978. b43_nphy_chanspec_setup(dev, &(tabent_r2->phy_regs), chanspec);
  2979. }
  2980. return 0;
  2981. }
  2982. /* Tune the hardware to a new channel */
  2983. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  2984. {
  2985. struct b43_phy_n *nphy = dev->phy.n;
  2986. struct b43_chanspec chanspec;
  2987. chanspec = nphy->radio_chanspec;
  2988. chanspec.channel = channel;
  2989. return b43_nphy_set_chanspec(dev, chanspec);
  2990. }
  2991. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2992. {
  2993. struct b43_phy_n *nphy;
  2994. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2995. if (!nphy)
  2996. return -ENOMEM;
  2997. dev->phy.n = nphy;
  2998. return 0;
  2999. }
  3000. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3001. {
  3002. struct b43_phy *phy = &dev->phy;
  3003. struct b43_phy_n *nphy = phy->n;
  3004. memset(nphy, 0, sizeof(*nphy));
  3005. //TODO init struct b43_phy_n
  3006. }
  3007. static void b43_nphy_op_free(struct b43_wldev *dev)
  3008. {
  3009. struct b43_phy *phy = &dev->phy;
  3010. struct b43_phy_n *nphy = phy->n;
  3011. kfree(nphy);
  3012. phy->n = NULL;
  3013. }
  3014. static int b43_nphy_op_init(struct b43_wldev *dev)
  3015. {
  3016. return b43_phy_initn(dev);
  3017. }
  3018. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3019. {
  3020. #if B43_DEBUG
  3021. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3022. /* OFDM registers are onnly available on A/G-PHYs */
  3023. b43err(dev->wl, "Invalid OFDM PHY access at "
  3024. "0x%04X on N-PHY\n", offset);
  3025. dump_stack();
  3026. }
  3027. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3028. /* Ext-G registers are only available on G-PHYs */
  3029. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3030. "0x%04X on N-PHY\n", offset);
  3031. dump_stack();
  3032. }
  3033. #endif /* B43_DEBUG */
  3034. }
  3035. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3036. {
  3037. check_phyreg(dev, reg);
  3038. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3039. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3040. }
  3041. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3042. {
  3043. check_phyreg(dev, reg);
  3044. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3045. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3046. }
  3047. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3048. {
  3049. /* Register 1 is a 32-bit register. */
  3050. B43_WARN_ON(reg == 1);
  3051. /* N-PHY needs 0x100 for read access */
  3052. reg |= 0x100;
  3053. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3054. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3055. }
  3056. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3057. {
  3058. /* Register 1 is a 32-bit register. */
  3059. B43_WARN_ON(reg == 1);
  3060. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3061. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3062. }
  3063. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3064. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3065. bool blocked)
  3066. {
  3067. struct b43_phy_n *nphy = dev->phy.n;
  3068. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3069. b43err(dev->wl, "MAC not suspended\n");
  3070. if (blocked) {
  3071. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3072. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3073. if (dev->phy.rev >= 3) {
  3074. b43_radio_mask(dev, 0x09, ~0x2);
  3075. b43_radio_write(dev, 0x204D, 0);
  3076. b43_radio_write(dev, 0x2053, 0);
  3077. b43_radio_write(dev, 0x2058, 0);
  3078. b43_radio_write(dev, 0x205E, 0);
  3079. b43_radio_mask(dev, 0x2062, ~0xF0);
  3080. b43_radio_write(dev, 0x2064, 0);
  3081. b43_radio_write(dev, 0x304D, 0);
  3082. b43_radio_write(dev, 0x3053, 0);
  3083. b43_radio_write(dev, 0x3058, 0);
  3084. b43_radio_write(dev, 0x305E, 0);
  3085. b43_radio_mask(dev, 0x3062, ~0xF0);
  3086. b43_radio_write(dev, 0x3064, 0);
  3087. }
  3088. } else {
  3089. if (dev->phy.rev >= 3) {
  3090. b43_radio_init2056(dev);
  3091. b43_nphy_set_chanspec(dev, nphy->radio_chanspec);
  3092. } else {
  3093. b43_radio_init2055(dev);
  3094. }
  3095. }
  3096. }
  3097. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3098. {
  3099. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  3100. on ? 0 : 0x7FFF);
  3101. }
  3102. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3103. unsigned int new_channel)
  3104. {
  3105. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3106. if ((new_channel < 1) || (new_channel > 14))
  3107. return -EINVAL;
  3108. } else {
  3109. if (new_channel > 200)
  3110. return -EINVAL;
  3111. }
  3112. return nphy_channel_switch(dev, new_channel);
  3113. }
  3114. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3115. {
  3116. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3117. return 1;
  3118. return 36;
  3119. }
  3120. const struct b43_phy_operations b43_phyops_n = {
  3121. .allocate = b43_nphy_op_allocate,
  3122. .free = b43_nphy_op_free,
  3123. .prepare_structs = b43_nphy_op_prepare_structs,
  3124. .init = b43_nphy_op_init,
  3125. .phy_read = b43_nphy_op_read,
  3126. .phy_write = b43_nphy_op_write,
  3127. .radio_read = b43_nphy_op_radio_read,
  3128. .radio_write = b43_nphy_op_radio_write,
  3129. .software_rfkill = b43_nphy_op_software_rfkill,
  3130. .switch_analog = b43_nphy_op_switch_analog,
  3131. .switch_channel = b43_nphy_op_switch_channel,
  3132. .get_default_chan = b43_nphy_op_get_default_chan,
  3133. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3134. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3135. };