ni.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "nid.h"
  32. #include "atom.h"
  33. #include "ni_reg.h"
  34. #include "cayman_blit_shaders.h"
  35. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  36. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  37. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  38. extern void evergreen_mc_program(struct radeon_device *rdev);
  39. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  40. extern int evergreen_mc_init(struct radeon_device *rdev);
  41. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  42. #define EVERGREEN_PFP_UCODE_SIZE 1120
  43. #define EVERGREEN_PM4_UCODE_SIZE 1376
  44. #define EVERGREEN_RLC_UCODE_SIZE 768
  45. #define BTC_MC_UCODE_SIZE 6024
  46. #define CAYMAN_PFP_UCODE_SIZE 2176
  47. #define CAYMAN_PM4_UCODE_SIZE 2176
  48. #define CAYMAN_RLC_UCODE_SIZE 1024
  49. #define CAYMAN_MC_UCODE_SIZE 6037
  50. /* Firmware Names */
  51. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  52. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  53. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  54. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  55. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  56. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  57. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  58. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  59. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  60. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  61. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  62. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  63. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  64. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  65. #define BTC_IO_MC_REGS_SIZE 29
  66. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  67. {0x00000077, 0xff010100},
  68. {0x00000078, 0x00000000},
  69. {0x00000079, 0x00001434},
  70. {0x0000007a, 0xcc08ec08},
  71. {0x0000007b, 0x00040000},
  72. {0x0000007c, 0x000080c0},
  73. {0x0000007d, 0x09000000},
  74. {0x0000007e, 0x00210404},
  75. {0x00000081, 0x08a8e800},
  76. {0x00000082, 0x00030444},
  77. {0x00000083, 0x00000000},
  78. {0x00000085, 0x00000001},
  79. {0x00000086, 0x00000002},
  80. {0x00000087, 0x48490000},
  81. {0x00000088, 0x20244647},
  82. {0x00000089, 0x00000005},
  83. {0x0000008b, 0x66030000},
  84. {0x0000008c, 0x00006603},
  85. {0x0000008d, 0x00000100},
  86. {0x0000008f, 0x00001c0a},
  87. {0x00000090, 0xff000001},
  88. {0x00000094, 0x00101101},
  89. {0x00000095, 0x00000fff},
  90. {0x00000096, 0x00116fff},
  91. {0x00000097, 0x60010000},
  92. {0x00000098, 0x10010000},
  93. {0x00000099, 0x00006000},
  94. {0x0000009a, 0x00001000},
  95. {0x0000009f, 0x00946a00}
  96. };
  97. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  98. {0x00000077, 0xff010100},
  99. {0x00000078, 0x00000000},
  100. {0x00000079, 0x00001434},
  101. {0x0000007a, 0xcc08ec08},
  102. {0x0000007b, 0x00040000},
  103. {0x0000007c, 0x000080c0},
  104. {0x0000007d, 0x09000000},
  105. {0x0000007e, 0x00210404},
  106. {0x00000081, 0x08a8e800},
  107. {0x00000082, 0x00030444},
  108. {0x00000083, 0x00000000},
  109. {0x00000085, 0x00000001},
  110. {0x00000086, 0x00000002},
  111. {0x00000087, 0x48490000},
  112. {0x00000088, 0x20244647},
  113. {0x00000089, 0x00000005},
  114. {0x0000008b, 0x66030000},
  115. {0x0000008c, 0x00006603},
  116. {0x0000008d, 0x00000100},
  117. {0x0000008f, 0x00001c0a},
  118. {0x00000090, 0xff000001},
  119. {0x00000094, 0x00101101},
  120. {0x00000095, 0x00000fff},
  121. {0x00000096, 0x00116fff},
  122. {0x00000097, 0x60010000},
  123. {0x00000098, 0x10010000},
  124. {0x00000099, 0x00006000},
  125. {0x0000009a, 0x00001000},
  126. {0x0000009f, 0x00936a00}
  127. };
  128. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  129. {0x00000077, 0xff010100},
  130. {0x00000078, 0x00000000},
  131. {0x00000079, 0x00001434},
  132. {0x0000007a, 0xcc08ec08},
  133. {0x0000007b, 0x00040000},
  134. {0x0000007c, 0x000080c0},
  135. {0x0000007d, 0x09000000},
  136. {0x0000007e, 0x00210404},
  137. {0x00000081, 0x08a8e800},
  138. {0x00000082, 0x00030444},
  139. {0x00000083, 0x00000000},
  140. {0x00000085, 0x00000001},
  141. {0x00000086, 0x00000002},
  142. {0x00000087, 0x48490000},
  143. {0x00000088, 0x20244647},
  144. {0x00000089, 0x00000005},
  145. {0x0000008b, 0x66030000},
  146. {0x0000008c, 0x00006603},
  147. {0x0000008d, 0x00000100},
  148. {0x0000008f, 0x00001c0a},
  149. {0x00000090, 0xff000001},
  150. {0x00000094, 0x00101101},
  151. {0x00000095, 0x00000fff},
  152. {0x00000096, 0x00116fff},
  153. {0x00000097, 0x60010000},
  154. {0x00000098, 0x10010000},
  155. {0x00000099, 0x00006000},
  156. {0x0000009a, 0x00001000},
  157. {0x0000009f, 0x00916a00}
  158. };
  159. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  160. {0x00000077, 0xff010100},
  161. {0x00000078, 0x00000000},
  162. {0x00000079, 0x00001434},
  163. {0x0000007a, 0xcc08ec08},
  164. {0x0000007b, 0x00040000},
  165. {0x0000007c, 0x000080c0},
  166. {0x0000007d, 0x09000000},
  167. {0x0000007e, 0x00210404},
  168. {0x00000081, 0x08a8e800},
  169. {0x00000082, 0x00030444},
  170. {0x00000083, 0x00000000},
  171. {0x00000085, 0x00000001},
  172. {0x00000086, 0x00000002},
  173. {0x00000087, 0x48490000},
  174. {0x00000088, 0x20244647},
  175. {0x00000089, 0x00000005},
  176. {0x0000008b, 0x66030000},
  177. {0x0000008c, 0x00006603},
  178. {0x0000008d, 0x00000100},
  179. {0x0000008f, 0x00001c0a},
  180. {0x00000090, 0xff000001},
  181. {0x00000094, 0x00101101},
  182. {0x00000095, 0x00000fff},
  183. {0x00000096, 0x00116fff},
  184. {0x00000097, 0x60010000},
  185. {0x00000098, 0x10010000},
  186. {0x00000099, 0x00006000},
  187. {0x0000009a, 0x00001000},
  188. {0x0000009f, 0x00976b00}
  189. };
  190. int ni_mc_load_microcode(struct radeon_device *rdev)
  191. {
  192. const __be32 *fw_data;
  193. u32 mem_type, running, blackout = 0;
  194. u32 *io_mc_regs;
  195. int i, ucode_size, regs_size;
  196. if (!rdev->mc_fw)
  197. return -EINVAL;
  198. switch (rdev->family) {
  199. case CHIP_BARTS:
  200. io_mc_regs = (u32 *)&barts_io_mc_regs;
  201. ucode_size = BTC_MC_UCODE_SIZE;
  202. regs_size = BTC_IO_MC_REGS_SIZE;
  203. break;
  204. case CHIP_TURKS:
  205. io_mc_regs = (u32 *)&turks_io_mc_regs;
  206. ucode_size = BTC_MC_UCODE_SIZE;
  207. regs_size = BTC_IO_MC_REGS_SIZE;
  208. break;
  209. case CHIP_CAICOS:
  210. default:
  211. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  212. ucode_size = BTC_MC_UCODE_SIZE;
  213. regs_size = BTC_IO_MC_REGS_SIZE;
  214. break;
  215. case CHIP_CAYMAN:
  216. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  217. ucode_size = CAYMAN_MC_UCODE_SIZE;
  218. regs_size = BTC_IO_MC_REGS_SIZE;
  219. break;
  220. }
  221. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  222. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  223. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  224. if (running) {
  225. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  226. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  227. }
  228. /* reset the engine and set to writable */
  229. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  230. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  231. /* load mc io regs */
  232. for (i = 0; i < regs_size; i++) {
  233. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  234. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  235. }
  236. /* load the MC ucode */
  237. fw_data = (const __be32 *)rdev->mc_fw->data;
  238. for (i = 0; i < ucode_size; i++)
  239. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  240. /* put the engine back into the active state */
  241. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  242. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  243. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  244. /* wait for training to complete */
  245. while (!(RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD))
  246. udelay(10);
  247. if (running)
  248. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  249. }
  250. return 0;
  251. }
  252. int ni_init_microcode(struct radeon_device *rdev)
  253. {
  254. struct platform_device *pdev;
  255. const char *chip_name;
  256. const char *rlc_chip_name;
  257. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  258. char fw_name[30];
  259. int err;
  260. DRM_DEBUG("\n");
  261. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  262. err = IS_ERR(pdev);
  263. if (err) {
  264. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  265. return -EINVAL;
  266. }
  267. switch (rdev->family) {
  268. case CHIP_BARTS:
  269. chip_name = "BARTS";
  270. rlc_chip_name = "BTC";
  271. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  272. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  273. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  274. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  275. break;
  276. case CHIP_TURKS:
  277. chip_name = "TURKS";
  278. rlc_chip_name = "BTC";
  279. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  280. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  281. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  282. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  283. break;
  284. case CHIP_CAICOS:
  285. chip_name = "CAICOS";
  286. rlc_chip_name = "BTC";
  287. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  288. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  289. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  290. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  291. break;
  292. case CHIP_CAYMAN:
  293. chip_name = "CAYMAN";
  294. rlc_chip_name = "CAYMAN";
  295. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  296. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  297. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  298. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  299. break;
  300. default: BUG();
  301. }
  302. DRM_INFO("Loading %s Microcode\n", chip_name);
  303. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  304. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  305. if (err)
  306. goto out;
  307. if (rdev->pfp_fw->size != pfp_req_size) {
  308. printk(KERN_ERR
  309. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  310. rdev->pfp_fw->size, fw_name);
  311. err = -EINVAL;
  312. goto out;
  313. }
  314. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  315. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  316. if (err)
  317. goto out;
  318. if (rdev->me_fw->size != me_req_size) {
  319. printk(KERN_ERR
  320. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  321. rdev->me_fw->size, fw_name);
  322. err = -EINVAL;
  323. }
  324. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  325. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  326. if (err)
  327. goto out;
  328. if (rdev->rlc_fw->size != rlc_req_size) {
  329. printk(KERN_ERR
  330. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  331. rdev->rlc_fw->size, fw_name);
  332. err = -EINVAL;
  333. }
  334. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  335. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  336. if (err)
  337. goto out;
  338. if (rdev->mc_fw->size != mc_req_size) {
  339. printk(KERN_ERR
  340. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  341. rdev->mc_fw->size, fw_name);
  342. err = -EINVAL;
  343. }
  344. out:
  345. platform_device_unregister(pdev);
  346. if (err) {
  347. if (err != -EINVAL)
  348. printk(KERN_ERR
  349. "ni_cp: Failed to load firmware \"%s\"\n",
  350. fw_name);
  351. release_firmware(rdev->pfp_fw);
  352. rdev->pfp_fw = NULL;
  353. release_firmware(rdev->me_fw);
  354. rdev->me_fw = NULL;
  355. release_firmware(rdev->rlc_fw);
  356. rdev->rlc_fw = NULL;
  357. release_firmware(rdev->mc_fw);
  358. rdev->mc_fw = NULL;
  359. }
  360. return err;
  361. }
  362. /*
  363. * Core functions
  364. */
  365. static u32 cayman_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  366. u32 num_tile_pipes,
  367. u32 num_backends_per_asic,
  368. u32 *backend_disable_mask_per_asic,
  369. u32 num_shader_engines)
  370. {
  371. u32 backend_map = 0;
  372. u32 enabled_backends_mask = 0;
  373. u32 enabled_backends_count = 0;
  374. u32 num_backends_per_se;
  375. u32 cur_pipe;
  376. u32 swizzle_pipe[CAYMAN_MAX_PIPES];
  377. u32 cur_backend = 0;
  378. u32 i;
  379. bool force_no_swizzle;
  380. /* force legal values */
  381. if (num_tile_pipes < 1)
  382. num_tile_pipes = 1;
  383. if (num_tile_pipes > rdev->config.cayman.max_tile_pipes)
  384. num_tile_pipes = rdev->config.cayman.max_tile_pipes;
  385. if (num_shader_engines < 1)
  386. num_shader_engines = 1;
  387. if (num_shader_engines > rdev->config.cayman.max_shader_engines)
  388. num_shader_engines = rdev->config.cayman.max_shader_engines;
  389. if (num_backends_per_asic < num_shader_engines)
  390. num_backends_per_asic = num_shader_engines;
  391. if (num_backends_per_asic > (rdev->config.cayman.max_backends_per_se * num_shader_engines))
  392. num_backends_per_asic = rdev->config.cayman.max_backends_per_se * num_shader_engines;
  393. /* make sure we have the same number of backends per se */
  394. num_backends_per_asic = ALIGN(num_backends_per_asic, num_shader_engines);
  395. /* set up the number of backends per se */
  396. num_backends_per_se = num_backends_per_asic / num_shader_engines;
  397. if (num_backends_per_se > rdev->config.cayman.max_backends_per_se) {
  398. num_backends_per_se = rdev->config.cayman.max_backends_per_se;
  399. num_backends_per_asic = num_backends_per_se * num_shader_engines;
  400. }
  401. /* create enable mask and count for enabled backends */
  402. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  403. if (((*backend_disable_mask_per_asic >> i) & 1) == 0) {
  404. enabled_backends_mask |= (1 << i);
  405. ++enabled_backends_count;
  406. }
  407. if (enabled_backends_count == num_backends_per_asic)
  408. break;
  409. }
  410. /* force the backends mask to match the current number of backends */
  411. if (enabled_backends_count != num_backends_per_asic) {
  412. u32 this_backend_enabled;
  413. u32 shader_engine;
  414. u32 backend_per_se;
  415. enabled_backends_mask = 0;
  416. enabled_backends_count = 0;
  417. *backend_disable_mask_per_asic = CAYMAN_MAX_BACKENDS_MASK;
  418. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  419. /* calc the current se */
  420. shader_engine = i / rdev->config.cayman.max_backends_per_se;
  421. /* calc the backend per se */
  422. backend_per_se = i % rdev->config.cayman.max_backends_per_se;
  423. /* default to not enabled */
  424. this_backend_enabled = 0;
  425. if ((shader_engine < num_shader_engines) &&
  426. (backend_per_se < num_backends_per_se))
  427. this_backend_enabled = 1;
  428. if (this_backend_enabled) {
  429. enabled_backends_mask |= (1 << i);
  430. *backend_disable_mask_per_asic &= ~(1 << i);
  431. ++enabled_backends_count;
  432. }
  433. }
  434. }
  435. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * CAYMAN_MAX_PIPES);
  436. switch (rdev->family) {
  437. case CHIP_CAYMAN:
  438. force_no_swizzle = true;
  439. break;
  440. default:
  441. force_no_swizzle = false;
  442. break;
  443. }
  444. if (force_no_swizzle) {
  445. bool last_backend_enabled = false;
  446. force_no_swizzle = false;
  447. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  448. if (((enabled_backends_mask >> i) & 1) == 1) {
  449. if (last_backend_enabled)
  450. force_no_swizzle = true;
  451. last_backend_enabled = true;
  452. } else
  453. last_backend_enabled = false;
  454. }
  455. }
  456. switch (num_tile_pipes) {
  457. case 1:
  458. case 3:
  459. case 5:
  460. case 7:
  461. DRM_ERROR("odd number of pipes!\n");
  462. break;
  463. case 2:
  464. swizzle_pipe[0] = 0;
  465. swizzle_pipe[1] = 1;
  466. break;
  467. case 4:
  468. if (force_no_swizzle) {
  469. swizzle_pipe[0] = 0;
  470. swizzle_pipe[1] = 1;
  471. swizzle_pipe[2] = 2;
  472. swizzle_pipe[3] = 3;
  473. } else {
  474. swizzle_pipe[0] = 0;
  475. swizzle_pipe[1] = 2;
  476. swizzle_pipe[2] = 1;
  477. swizzle_pipe[3] = 3;
  478. }
  479. break;
  480. case 6:
  481. if (force_no_swizzle) {
  482. swizzle_pipe[0] = 0;
  483. swizzle_pipe[1] = 1;
  484. swizzle_pipe[2] = 2;
  485. swizzle_pipe[3] = 3;
  486. swizzle_pipe[4] = 4;
  487. swizzle_pipe[5] = 5;
  488. } else {
  489. swizzle_pipe[0] = 0;
  490. swizzle_pipe[1] = 2;
  491. swizzle_pipe[2] = 4;
  492. swizzle_pipe[3] = 1;
  493. swizzle_pipe[4] = 3;
  494. swizzle_pipe[5] = 5;
  495. }
  496. break;
  497. case 8:
  498. if (force_no_swizzle) {
  499. swizzle_pipe[0] = 0;
  500. swizzle_pipe[1] = 1;
  501. swizzle_pipe[2] = 2;
  502. swizzle_pipe[3] = 3;
  503. swizzle_pipe[4] = 4;
  504. swizzle_pipe[5] = 5;
  505. swizzle_pipe[6] = 6;
  506. swizzle_pipe[7] = 7;
  507. } else {
  508. swizzle_pipe[0] = 0;
  509. swizzle_pipe[1] = 2;
  510. swizzle_pipe[2] = 4;
  511. swizzle_pipe[3] = 6;
  512. swizzle_pipe[4] = 1;
  513. swizzle_pipe[5] = 3;
  514. swizzle_pipe[6] = 5;
  515. swizzle_pipe[7] = 7;
  516. }
  517. break;
  518. }
  519. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  520. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  521. cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
  522. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  523. cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
  524. }
  525. return backend_map;
  526. }
  527. static void cayman_program_channel_remap(struct radeon_device *rdev)
  528. {
  529. u32 tcp_chan_steer_lo, tcp_chan_steer_hi, mc_shared_chremap, tmp;
  530. tmp = RREG32(MC_SHARED_CHMAP);
  531. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  532. case 0:
  533. case 1:
  534. case 2:
  535. case 3:
  536. default:
  537. /* default mapping */
  538. mc_shared_chremap = 0x00fac688;
  539. break;
  540. }
  541. switch (rdev->family) {
  542. case CHIP_CAYMAN:
  543. default:
  544. //tcp_chan_steer_lo = 0x54763210
  545. tcp_chan_steer_lo = 0x76543210;
  546. tcp_chan_steer_hi = 0x0000ba98;
  547. break;
  548. }
  549. WREG32(TCP_CHAN_STEER_LO, tcp_chan_steer_lo);
  550. WREG32(TCP_CHAN_STEER_HI, tcp_chan_steer_hi);
  551. WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
  552. }
  553. static u32 cayman_get_disable_mask_per_asic(struct radeon_device *rdev,
  554. u32 disable_mask_per_se,
  555. u32 max_disable_mask_per_se,
  556. u32 num_shader_engines)
  557. {
  558. u32 disable_field_width_per_se = r600_count_pipe_bits(disable_mask_per_se);
  559. u32 disable_mask_per_asic = disable_mask_per_se & max_disable_mask_per_se;
  560. if (num_shader_engines == 1)
  561. return disable_mask_per_asic;
  562. else if (num_shader_engines == 2)
  563. return disable_mask_per_asic | (disable_mask_per_asic << disable_field_width_per_se);
  564. else
  565. return 0xffffffff;
  566. }
  567. static void cayman_gpu_init(struct radeon_device *rdev)
  568. {
  569. u32 cc_rb_backend_disable = 0;
  570. u32 cc_gc_shader_pipe_config;
  571. u32 gb_addr_config = 0;
  572. u32 mc_shared_chmap, mc_arb_ramcfg;
  573. u32 gb_backend_map;
  574. u32 cgts_tcc_disable;
  575. u32 sx_debug_1;
  576. u32 smx_dc_ctl0;
  577. u32 gc_user_shader_pipe_config;
  578. u32 gc_user_rb_backend_disable;
  579. u32 cgts_user_tcc_disable;
  580. u32 cgts_sm_ctrl_reg;
  581. u32 hdp_host_path_cntl;
  582. u32 tmp;
  583. int i, j;
  584. switch (rdev->family) {
  585. case CHIP_CAYMAN:
  586. default:
  587. rdev->config.cayman.max_shader_engines = 2;
  588. rdev->config.cayman.max_pipes_per_simd = 4;
  589. rdev->config.cayman.max_tile_pipes = 8;
  590. rdev->config.cayman.max_simds_per_se = 12;
  591. rdev->config.cayman.max_backends_per_se = 4;
  592. rdev->config.cayman.max_texture_channel_caches = 8;
  593. rdev->config.cayman.max_gprs = 256;
  594. rdev->config.cayman.max_threads = 256;
  595. rdev->config.cayman.max_gs_threads = 32;
  596. rdev->config.cayman.max_stack_entries = 512;
  597. rdev->config.cayman.sx_num_of_sets = 8;
  598. rdev->config.cayman.sx_max_export_size = 256;
  599. rdev->config.cayman.sx_max_export_pos_size = 64;
  600. rdev->config.cayman.sx_max_export_smx_size = 192;
  601. rdev->config.cayman.max_hw_contexts = 8;
  602. rdev->config.cayman.sq_num_cf_insts = 2;
  603. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  604. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  605. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  606. break;
  607. }
  608. /* Initialize HDP */
  609. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  610. WREG32((0x2c14 + j), 0x00000000);
  611. WREG32((0x2c18 + j), 0x00000000);
  612. WREG32((0x2c1c + j), 0x00000000);
  613. WREG32((0x2c20 + j), 0x00000000);
  614. WREG32((0x2c24 + j), 0x00000000);
  615. }
  616. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  617. evergreen_fix_pci_max_read_req_size(rdev);
  618. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  619. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  620. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE);
  621. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG);
  622. cgts_tcc_disable = 0xff000000;
  623. gc_user_rb_backend_disable = RREG32(GC_USER_RB_BACKEND_DISABLE);
  624. gc_user_shader_pipe_config = RREG32(GC_USER_SHADER_PIPE_CONFIG);
  625. cgts_user_tcc_disable = RREG32(CGTS_USER_TCC_DISABLE);
  626. rdev->config.cayman.num_shader_engines = rdev->config.cayman.max_shader_engines;
  627. tmp = ((~gc_user_shader_pipe_config) & INACTIVE_QD_PIPES_MASK) >> INACTIVE_QD_PIPES_SHIFT;
  628. rdev->config.cayman.num_shader_pipes_per_simd = r600_count_pipe_bits(tmp);
  629. rdev->config.cayman.num_tile_pipes = rdev->config.cayman.max_tile_pipes;
  630. tmp = ((~gc_user_shader_pipe_config) & INACTIVE_SIMDS_MASK) >> INACTIVE_SIMDS_SHIFT;
  631. rdev->config.cayman.num_simds_per_se = r600_count_pipe_bits(tmp);
  632. tmp = ((~gc_user_rb_backend_disable) & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  633. rdev->config.cayman.num_backends_per_se = r600_count_pipe_bits(tmp);
  634. tmp = (gc_user_rb_backend_disable & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  635. rdev->config.cayman.backend_disable_mask_per_asic =
  636. cayman_get_disable_mask_per_asic(rdev, tmp, CAYMAN_MAX_BACKENDS_PER_SE_MASK,
  637. rdev->config.cayman.num_shader_engines);
  638. rdev->config.cayman.backend_map =
  639. cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
  640. rdev->config.cayman.num_backends_per_se *
  641. rdev->config.cayman.num_shader_engines,
  642. &rdev->config.cayman.backend_disable_mask_per_asic,
  643. rdev->config.cayman.num_shader_engines);
  644. tmp = ((~cgts_user_tcc_disable) & TCC_DISABLE_MASK) >> TCC_DISABLE_SHIFT;
  645. rdev->config.cayman.num_texture_channel_caches = r600_count_pipe_bits(tmp);
  646. tmp = (mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT;
  647. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  648. if (rdev->config.cayman.mem_max_burst_length_bytes > 512)
  649. rdev->config.cayman.mem_max_burst_length_bytes = 512;
  650. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  651. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  652. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  653. rdev->config.cayman.mem_row_size_in_kb = 4;
  654. /* XXX use MC settings? */
  655. rdev->config.cayman.shader_engine_tile_size = 32;
  656. rdev->config.cayman.num_gpus = 1;
  657. rdev->config.cayman.multi_gpu_tile_size = 64;
  658. //gb_addr_config = 0x02011003
  659. #if 0
  660. gb_addr_config = RREG32(GB_ADDR_CONFIG);
  661. #else
  662. gb_addr_config = 0;
  663. switch (rdev->config.cayman.num_tile_pipes) {
  664. case 1:
  665. default:
  666. gb_addr_config |= NUM_PIPES(0);
  667. break;
  668. case 2:
  669. gb_addr_config |= NUM_PIPES(1);
  670. break;
  671. case 4:
  672. gb_addr_config |= NUM_PIPES(2);
  673. break;
  674. case 8:
  675. gb_addr_config |= NUM_PIPES(3);
  676. break;
  677. }
  678. tmp = (rdev->config.cayman.mem_max_burst_length_bytes / 256) - 1;
  679. gb_addr_config |= PIPE_INTERLEAVE_SIZE(tmp);
  680. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.cayman.num_shader_engines - 1);
  681. tmp = (rdev->config.cayman.shader_engine_tile_size / 16) - 1;
  682. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(tmp);
  683. switch (rdev->config.cayman.num_gpus) {
  684. case 1:
  685. default:
  686. gb_addr_config |= NUM_GPUS(0);
  687. break;
  688. case 2:
  689. gb_addr_config |= NUM_GPUS(1);
  690. break;
  691. case 4:
  692. gb_addr_config |= NUM_GPUS(2);
  693. break;
  694. }
  695. switch (rdev->config.cayman.multi_gpu_tile_size) {
  696. case 16:
  697. gb_addr_config |= MULTI_GPU_TILE_SIZE(0);
  698. break;
  699. case 32:
  700. default:
  701. gb_addr_config |= MULTI_GPU_TILE_SIZE(1);
  702. break;
  703. case 64:
  704. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  705. break;
  706. case 128:
  707. gb_addr_config |= MULTI_GPU_TILE_SIZE(3);
  708. break;
  709. }
  710. switch (rdev->config.cayman.mem_row_size_in_kb) {
  711. case 1:
  712. default:
  713. gb_addr_config |= ROW_SIZE(0);
  714. break;
  715. case 2:
  716. gb_addr_config |= ROW_SIZE(1);
  717. break;
  718. case 4:
  719. gb_addr_config |= ROW_SIZE(2);
  720. break;
  721. }
  722. #endif
  723. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  724. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  725. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  726. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  727. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  728. rdev->config.cayman.num_shader_engines = tmp + 1;
  729. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  730. rdev->config.cayman.num_gpus = tmp + 1;
  731. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  732. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  733. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  734. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  735. //gb_backend_map = 0x76541032;
  736. #if 0
  737. gb_backend_map = RREG32(GB_BACKEND_MAP);
  738. #else
  739. gb_backend_map =
  740. cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
  741. rdev->config.cayman.num_backends_per_se *
  742. rdev->config.cayman.num_shader_engines,
  743. &rdev->config.cayman.backend_disable_mask_per_asic,
  744. rdev->config.cayman.num_shader_engines);
  745. #endif
  746. /* setup tiling info dword. gb_addr_config is not adequate since it does
  747. * not have bank info, so create a custom tiling dword.
  748. * bits 3:0 num_pipes
  749. * bits 7:4 num_banks
  750. * bits 11:8 group_size
  751. * bits 15:12 row_size
  752. */
  753. rdev->config.cayman.tile_config = 0;
  754. switch (rdev->config.cayman.num_tile_pipes) {
  755. case 1:
  756. default:
  757. rdev->config.cayman.tile_config |= (0 << 0);
  758. break;
  759. case 2:
  760. rdev->config.cayman.tile_config |= (1 << 0);
  761. break;
  762. case 4:
  763. rdev->config.cayman.tile_config |= (2 << 0);
  764. break;
  765. case 8:
  766. rdev->config.cayman.tile_config |= (3 << 0);
  767. break;
  768. }
  769. rdev->config.cayman.tile_config |=
  770. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  771. rdev->config.cayman.tile_config |=
  772. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  773. rdev->config.cayman.tile_config |=
  774. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  775. rdev->config.cayman.backend_map = gb_backend_map;
  776. WREG32(GB_BACKEND_MAP, gb_backend_map);
  777. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  778. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  779. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  780. cayman_program_channel_remap(rdev);
  781. /* primary versions */
  782. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  783. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  784. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  785. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  786. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  787. /* user versions */
  788. WREG32(GC_USER_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  789. WREG32(GC_USER_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  790. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  791. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  792. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  793. /* reprogram the shader complex */
  794. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  795. for (i = 0; i < 16; i++)
  796. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  797. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  798. /* set HW defaults for 3D engine */
  799. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  800. sx_debug_1 = RREG32(SX_DEBUG_1);
  801. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  802. WREG32(SX_DEBUG_1, sx_debug_1);
  803. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  804. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  805. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  806. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  807. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  808. /* need to be explicitly zero-ed */
  809. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  810. WREG32(SQ_LSTMP_RING_BASE, 0);
  811. WREG32(SQ_HSTMP_RING_BASE, 0);
  812. WREG32(SQ_ESTMP_RING_BASE, 0);
  813. WREG32(SQ_GSTMP_RING_BASE, 0);
  814. WREG32(SQ_VSTMP_RING_BASE, 0);
  815. WREG32(SQ_PSTMP_RING_BASE, 0);
  816. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  817. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  818. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  819. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  820. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  821. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  822. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  823. WREG32(VGT_NUM_INSTANCES, 1);
  824. WREG32(CP_PERFMON_CNTL, 0);
  825. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  826. FETCH_FIFO_HIWATER(0x4) |
  827. DONE_FIFO_HIWATER(0xe0) |
  828. ALU_UPDATE_FIFO_HIWATER(0x8)));
  829. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  830. WREG32(SQ_CONFIG, (VC_ENABLE |
  831. EXPORT_SRC_C |
  832. GFX_PRIO(0) |
  833. CS1_PRIO(0) |
  834. CS2_PRIO(1)));
  835. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  836. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  837. FORCE_EOV_MAX_REZ_CNT(255)));
  838. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  839. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  840. WREG32(VGT_GS_VERTEX_REUSE, 16);
  841. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  842. WREG32(CB_PERF_CTR0_SEL_0, 0);
  843. WREG32(CB_PERF_CTR0_SEL_1, 0);
  844. WREG32(CB_PERF_CTR1_SEL_0, 0);
  845. WREG32(CB_PERF_CTR1_SEL_1, 0);
  846. WREG32(CB_PERF_CTR2_SEL_0, 0);
  847. WREG32(CB_PERF_CTR2_SEL_1, 0);
  848. WREG32(CB_PERF_CTR3_SEL_0, 0);
  849. WREG32(CB_PERF_CTR3_SEL_1, 0);
  850. tmp = RREG32(HDP_MISC_CNTL);
  851. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  852. WREG32(HDP_MISC_CNTL, tmp);
  853. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  854. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  855. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  856. udelay(50);
  857. }
  858. /*
  859. * GART
  860. */
  861. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  862. {
  863. /* flush hdp cache */
  864. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  865. /* bits 0-7 are the VM contexts0-7 */
  866. WREG32(VM_INVALIDATE_REQUEST, 1);
  867. }
  868. int cayman_pcie_gart_enable(struct radeon_device *rdev)
  869. {
  870. int r;
  871. if (rdev->gart.table.vram.robj == NULL) {
  872. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  873. return -EINVAL;
  874. }
  875. r = radeon_gart_table_vram_pin(rdev);
  876. if (r)
  877. return r;
  878. radeon_gart_restore(rdev);
  879. /* Setup TLB control */
  880. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB |
  881. ENABLE_L1_FRAGMENT_PROCESSING |
  882. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  883. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  884. /* Setup L2 cache */
  885. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  886. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  887. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  888. EFFECTIVE_L2_QUEUE_SIZE(7) |
  889. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  890. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  891. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  892. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  893. /* setup context0 */
  894. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  895. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  896. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  897. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  898. (u32)(rdev->dummy_page.addr >> 12));
  899. WREG32(VM_CONTEXT0_CNTL2, 0);
  900. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  901. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  902. /* disable context1-7 */
  903. WREG32(VM_CONTEXT1_CNTL2, 0);
  904. WREG32(VM_CONTEXT1_CNTL, 0);
  905. cayman_pcie_gart_tlb_flush(rdev);
  906. rdev->gart.ready = true;
  907. return 0;
  908. }
  909. void cayman_pcie_gart_disable(struct radeon_device *rdev)
  910. {
  911. int r;
  912. /* Disable all tables */
  913. WREG32(VM_CONTEXT0_CNTL, 0);
  914. WREG32(VM_CONTEXT1_CNTL, 0);
  915. /* Setup TLB control */
  916. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  917. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  918. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  919. /* Setup L2 cache */
  920. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  921. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  922. EFFECTIVE_L2_QUEUE_SIZE(7) |
  923. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  924. WREG32(VM_L2_CNTL2, 0);
  925. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  926. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  927. if (rdev->gart.table.vram.robj) {
  928. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  929. if (likely(r == 0)) {
  930. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  931. radeon_bo_unpin(rdev->gart.table.vram.robj);
  932. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  933. }
  934. }
  935. }
  936. void cayman_pcie_gart_fini(struct radeon_device *rdev)
  937. {
  938. cayman_pcie_gart_disable(rdev);
  939. radeon_gart_table_vram_free(rdev);
  940. radeon_gart_fini(rdev);
  941. }
  942. /*
  943. * CP.
  944. */
  945. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  946. {
  947. if (enable)
  948. WREG32(CP_ME_CNTL, 0);
  949. else {
  950. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  951. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  952. WREG32(SCRATCH_UMSK, 0);
  953. }
  954. }
  955. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  956. {
  957. const __be32 *fw_data;
  958. int i;
  959. if (!rdev->me_fw || !rdev->pfp_fw)
  960. return -EINVAL;
  961. cayman_cp_enable(rdev, false);
  962. fw_data = (const __be32 *)rdev->pfp_fw->data;
  963. WREG32(CP_PFP_UCODE_ADDR, 0);
  964. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  965. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  966. WREG32(CP_PFP_UCODE_ADDR, 0);
  967. fw_data = (const __be32 *)rdev->me_fw->data;
  968. WREG32(CP_ME_RAM_WADDR, 0);
  969. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  970. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  971. WREG32(CP_PFP_UCODE_ADDR, 0);
  972. WREG32(CP_ME_RAM_WADDR, 0);
  973. WREG32(CP_ME_RAM_RADDR, 0);
  974. return 0;
  975. }
  976. static int cayman_cp_start(struct radeon_device *rdev)
  977. {
  978. int r, i;
  979. r = radeon_ring_lock(rdev, 7);
  980. if (r) {
  981. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  982. return r;
  983. }
  984. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  985. radeon_ring_write(rdev, 0x1);
  986. radeon_ring_write(rdev, 0x0);
  987. radeon_ring_write(rdev, rdev->config.cayman.max_hw_contexts - 1);
  988. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  989. radeon_ring_write(rdev, 0);
  990. radeon_ring_write(rdev, 0);
  991. radeon_ring_unlock_commit(rdev);
  992. cayman_cp_enable(rdev, true);
  993. r = radeon_ring_lock(rdev, cayman_default_size + 19);
  994. if (r) {
  995. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  996. return r;
  997. }
  998. /* setup clear context state */
  999. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1000. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1001. for (i = 0; i < cayman_default_size; i++)
  1002. radeon_ring_write(rdev, cayman_default_state[i]);
  1003. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1004. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1005. /* set clear context state */
  1006. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1007. radeon_ring_write(rdev, 0);
  1008. /* SQ_VTX_BASE_VTX_LOC */
  1009. radeon_ring_write(rdev, 0xc0026f00);
  1010. radeon_ring_write(rdev, 0x00000000);
  1011. radeon_ring_write(rdev, 0x00000000);
  1012. radeon_ring_write(rdev, 0x00000000);
  1013. /* Clear consts */
  1014. radeon_ring_write(rdev, 0xc0036f00);
  1015. radeon_ring_write(rdev, 0x00000bc4);
  1016. radeon_ring_write(rdev, 0xffffffff);
  1017. radeon_ring_write(rdev, 0xffffffff);
  1018. radeon_ring_write(rdev, 0xffffffff);
  1019. radeon_ring_write(rdev, 0xc0026900);
  1020. radeon_ring_write(rdev, 0x00000316);
  1021. radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1022. radeon_ring_write(rdev, 0x00000010); /* */
  1023. radeon_ring_unlock_commit(rdev);
  1024. /* XXX init other rings */
  1025. return 0;
  1026. }
  1027. static void cayman_cp_fini(struct radeon_device *rdev)
  1028. {
  1029. cayman_cp_enable(rdev, false);
  1030. radeon_ring_fini(rdev);
  1031. }
  1032. int cayman_cp_resume(struct radeon_device *rdev)
  1033. {
  1034. u32 tmp;
  1035. u32 rb_bufsz;
  1036. int r;
  1037. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1038. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1039. SOFT_RESET_PA |
  1040. SOFT_RESET_SH |
  1041. SOFT_RESET_VGT |
  1042. SOFT_RESET_SPI |
  1043. SOFT_RESET_SX));
  1044. RREG32(GRBM_SOFT_RESET);
  1045. mdelay(15);
  1046. WREG32(GRBM_SOFT_RESET, 0);
  1047. RREG32(GRBM_SOFT_RESET);
  1048. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1049. /* Set the write pointer delay */
  1050. WREG32(CP_RB_WPTR_DELAY, 0);
  1051. WREG32(CP_DEBUG, (1 << 27));
  1052. /* ring 0 - compute and gfx */
  1053. /* Set ring buffer size */
  1054. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1055. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1056. #ifdef __BIG_ENDIAN
  1057. tmp |= BUF_SWAP_32BIT;
  1058. #endif
  1059. WREG32(CP_RB0_CNTL, tmp);
  1060. /* Initialize the ring buffer's read and write pointers */
  1061. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1062. WREG32(CP_RB0_WPTR, 0);
  1063. /* set the wb address wether it's enabled or not */
  1064. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1065. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1066. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1067. if (rdev->wb.enabled)
  1068. WREG32(SCRATCH_UMSK, 0xff);
  1069. else {
  1070. tmp |= RB_NO_UPDATE;
  1071. WREG32(SCRATCH_UMSK, 0);
  1072. }
  1073. mdelay(1);
  1074. WREG32(CP_RB0_CNTL, tmp);
  1075. WREG32(CP_RB0_BASE, rdev->cp.gpu_addr >> 8);
  1076. rdev->cp.rptr = RREG32(CP_RB0_RPTR);
  1077. rdev->cp.wptr = RREG32(CP_RB0_WPTR);
  1078. /* ring1 - compute only */
  1079. /* Set ring buffer size */
  1080. rb_bufsz = drm_order(rdev->cp1.ring_size / 8);
  1081. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1082. #ifdef __BIG_ENDIAN
  1083. tmp |= BUF_SWAP_32BIT;
  1084. #endif
  1085. WREG32(CP_RB1_CNTL, tmp);
  1086. /* Initialize the ring buffer's read and write pointers */
  1087. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1088. WREG32(CP_RB1_WPTR, 0);
  1089. /* set the wb address wether it's enabled or not */
  1090. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  1091. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  1092. mdelay(1);
  1093. WREG32(CP_RB1_CNTL, tmp);
  1094. WREG32(CP_RB1_BASE, rdev->cp1.gpu_addr >> 8);
  1095. rdev->cp1.rptr = RREG32(CP_RB1_RPTR);
  1096. rdev->cp1.wptr = RREG32(CP_RB1_WPTR);
  1097. /* ring2 - compute only */
  1098. /* Set ring buffer size */
  1099. rb_bufsz = drm_order(rdev->cp2.ring_size / 8);
  1100. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1101. #ifdef __BIG_ENDIAN
  1102. tmp |= BUF_SWAP_32BIT;
  1103. #endif
  1104. WREG32(CP_RB2_CNTL, tmp);
  1105. /* Initialize the ring buffer's read and write pointers */
  1106. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1107. WREG32(CP_RB2_WPTR, 0);
  1108. /* set the wb address wether it's enabled or not */
  1109. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  1110. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  1111. mdelay(1);
  1112. WREG32(CP_RB2_CNTL, tmp);
  1113. WREG32(CP_RB2_BASE, rdev->cp2.gpu_addr >> 8);
  1114. rdev->cp2.rptr = RREG32(CP_RB2_RPTR);
  1115. rdev->cp2.wptr = RREG32(CP_RB2_WPTR);
  1116. /* start the rings */
  1117. cayman_cp_start(rdev);
  1118. rdev->cp.ready = true;
  1119. rdev->cp1.ready = true;
  1120. rdev->cp2.ready = true;
  1121. /* this only test cp0 */
  1122. r = radeon_ring_test(rdev);
  1123. if (r) {
  1124. rdev->cp.ready = false;
  1125. rdev->cp1.ready = false;
  1126. rdev->cp2.ready = false;
  1127. return r;
  1128. }
  1129. return 0;
  1130. }
  1131. bool cayman_gpu_is_lockup(struct radeon_device *rdev)
  1132. {
  1133. u32 srbm_status;
  1134. u32 grbm_status;
  1135. u32 grbm_status_se0, grbm_status_se1;
  1136. struct r100_gpu_lockup *lockup = &rdev->config.cayman.lockup;
  1137. int r;
  1138. srbm_status = RREG32(SRBM_STATUS);
  1139. grbm_status = RREG32(GRBM_STATUS);
  1140. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  1141. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  1142. if (!(grbm_status & GUI_ACTIVE)) {
  1143. r100_gpu_lockup_update(lockup, &rdev->cp);
  1144. return false;
  1145. }
  1146. /* force CP activities */
  1147. r = radeon_ring_lock(rdev, 2);
  1148. if (!r) {
  1149. /* PACKET2 NOP */
  1150. radeon_ring_write(rdev, 0x80000000);
  1151. radeon_ring_write(rdev, 0x80000000);
  1152. radeon_ring_unlock_commit(rdev);
  1153. }
  1154. /* XXX deal with CP0,1,2 */
  1155. rdev->cp.rptr = RREG32(CP_RB0_RPTR);
  1156. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  1157. }
  1158. static int cayman_gpu_soft_reset(struct radeon_device *rdev)
  1159. {
  1160. struct evergreen_mc_save save;
  1161. u32 grbm_reset = 0;
  1162. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1163. return 0;
  1164. dev_info(rdev->dev, "GPU softreset \n");
  1165. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1166. RREG32(GRBM_STATUS));
  1167. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1168. RREG32(GRBM_STATUS_SE0));
  1169. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1170. RREG32(GRBM_STATUS_SE1));
  1171. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1172. RREG32(SRBM_STATUS));
  1173. evergreen_mc_stop(rdev, &save);
  1174. if (evergreen_mc_wait_for_idle(rdev)) {
  1175. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1176. }
  1177. /* Disable CP parsing/prefetching */
  1178. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1179. /* reset all the gfx blocks */
  1180. grbm_reset = (SOFT_RESET_CP |
  1181. SOFT_RESET_CB |
  1182. SOFT_RESET_DB |
  1183. SOFT_RESET_GDS |
  1184. SOFT_RESET_PA |
  1185. SOFT_RESET_SC |
  1186. SOFT_RESET_SPI |
  1187. SOFT_RESET_SH |
  1188. SOFT_RESET_SX |
  1189. SOFT_RESET_TC |
  1190. SOFT_RESET_TA |
  1191. SOFT_RESET_VGT |
  1192. SOFT_RESET_IA);
  1193. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1194. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1195. (void)RREG32(GRBM_SOFT_RESET);
  1196. udelay(50);
  1197. WREG32(GRBM_SOFT_RESET, 0);
  1198. (void)RREG32(GRBM_SOFT_RESET);
  1199. /* Wait a little for things to settle down */
  1200. udelay(50);
  1201. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1202. RREG32(GRBM_STATUS));
  1203. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1204. RREG32(GRBM_STATUS_SE0));
  1205. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1206. RREG32(GRBM_STATUS_SE1));
  1207. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1208. RREG32(SRBM_STATUS));
  1209. evergreen_mc_resume(rdev, &save);
  1210. return 0;
  1211. }
  1212. int cayman_asic_reset(struct radeon_device *rdev)
  1213. {
  1214. return cayman_gpu_soft_reset(rdev);
  1215. }
  1216. static int cayman_startup(struct radeon_device *rdev)
  1217. {
  1218. int r;
  1219. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1220. r = ni_init_microcode(rdev);
  1221. if (r) {
  1222. DRM_ERROR("Failed to load firmware!\n");
  1223. return r;
  1224. }
  1225. }
  1226. r = ni_mc_load_microcode(rdev);
  1227. if (r) {
  1228. DRM_ERROR("Failed to load MC firmware!\n");
  1229. return r;
  1230. }
  1231. evergreen_mc_program(rdev);
  1232. r = cayman_pcie_gart_enable(rdev);
  1233. if (r)
  1234. return r;
  1235. cayman_gpu_init(rdev);
  1236. r = evergreen_blit_init(rdev);
  1237. if (r) {
  1238. evergreen_blit_fini(rdev);
  1239. rdev->asic->copy = NULL;
  1240. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1241. }
  1242. /* allocate wb buffer */
  1243. r = radeon_wb_init(rdev);
  1244. if (r)
  1245. return r;
  1246. /* Enable IRQ */
  1247. r = r600_irq_init(rdev);
  1248. if (r) {
  1249. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1250. radeon_irq_kms_fini(rdev);
  1251. return r;
  1252. }
  1253. evergreen_irq_set(rdev);
  1254. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1255. if (r)
  1256. return r;
  1257. r = cayman_cp_load_microcode(rdev);
  1258. if (r)
  1259. return r;
  1260. r = cayman_cp_resume(rdev);
  1261. if (r)
  1262. return r;
  1263. return 0;
  1264. }
  1265. int cayman_resume(struct radeon_device *rdev)
  1266. {
  1267. int r;
  1268. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1269. * posting will perform necessary task to bring back GPU into good
  1270. * shape.
  1271. */
  1272. /* post card */
  1273. atom_asic_init(rdev->mode_info.atom_context);
  1274. r = cayman_startup(rdev);
  1275. if (r) {
  1276. DRM_ERROR("cayman startup failed on resume\n");
  1277. return r;
  1278. }
  1279. r = r600_ib_test(rdev);
  1280. if (r) {
  1281. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1282. return r;
  1283. }
  1284. return r;
  1285. }
  1286. int cayman_suspend(struct radeon_device *rdev)
  1287. {
  1288. int r;
  1289. /* FIXME: we should wait for ring to be empty */
  1290. cayman_cp_enable(rdev, false);
  1291. rdev->cp.ready = false;
  1292. evergreen_irq_suspend(rdev);
  1293. radeon_wb_disable(rdev);
  1294. cayman_pcie_gart_disable(rdev);
  1295. /* unpin shaders bo */
  1296. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1297. if (likely(r == 0)) {
  1298. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1299. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1300. }
  1301. return 0;
  1302. }
  1303. /* Plan is to move initialization in that function and use
  1304. * helper function so that radeon_device_init pretty much
  1305. * do nothing more than calling asic specific function. This
  1306. * should also allow to remove a bunch of callback function
  1307. * like vram_info.
  1308. */
  1309. int cayman_init(struct radeon_device *rdev)
  1310. {
  1311. int r;
  1312. /* This don't do much */
  1313. r = radeon_gem_init(rdev);
  1314. if (r)
  1315. return r;
  1316. /* Read BIOS */
  1317. if (!radeon_get_bios(rdev)) {
  1318. if (ASIC_IS_AVIVO(rdev))
  1319. return -EINVAL;
  1320. }
  1321. /* Must be an ATOMBIOS */
  1322. if (!rdev->is_atom_bios) {
  1323. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  1324. return -EINVAL;
  1325. }
  1326. r = radeon_atombios_init(rdev);
  1327. if (r)
  1328. return r;
  1329. /* Post card if necessary */
  1330. if (!radeon_card_posted(rdev)) {
  1331. if (!rdev->bios) {
  1332. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1333. return -EINVAL;
  1334. }
  1335. DRM_INFO("GPU not posted. posting now...\n");
  1336. atom_asic_init(rdev->mode_info.atom_context);
  1337. }
  1338. /* Initialize scratch registers */
  1339. r600_scratch_init(rdev);
  1340. /* Initialize surface registers */
  1341. radeon_surface_init(rdev);
  1342. /* Initialize clocks */
  1343. radeon_get_clock_info(rdev->ddev);
  1344. /* Fence driver */
  1345. r = radeon_fence_driver_init(rdev);
  1346. if (r)
  1347. return r;
  1348. /* initialize memory controller */
  1349. r = evergreen_mc_init(rdev);
  1350. if (r)
  1351. return r;
  1352. /* Memory manager */
  1353. r = radeon_bo_init(rdev);
  1354. if (r)
  1355. return r;
  1356. r = radeon_irq_kms_init(rdev);
  1357. if (r)
  1358. return r;
  1359. rdev->cp.ring_obj = NULL;
  1360. r600_ring_init(rdev, 1024 * 1024);
  1361. rdev->ih.ring_obj = NULL;
  1362. r600_ih_ring_init(rdev, 64 * 1024);
  1363. r = r600_pcie_gart_init(rdev);
  1364. if (r)
  1365. return r;
  1366. rdev->accel_working = true;
  1367. r = cayman_startup(rdev);
  1368. if (r) {
  1369. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1370. cayman_cp_fini(rdev);
  1371. r600_irq_fini(rdev);
  1372. radeon_wb_fini(rdev);
  1373. radeon_irq_kms_fini(rdev);
  1374. cayman_pcie_gart_fini(rdev);
  1375. rdev->accel_working = false;
  1376. }
  1377. if (rdev->accel_working) {
  1378. r = radeon_ib_pool_init(rdev);
  1379. if (r) {
  1380. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  1381. rdev->accel_working = false;
  1382. }
  1383. r = r600_ib_test(rdev);
  1384. if (r) {
  1385. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1386. rdev->accel_working = false;
  1387. }
  1388. }
  1389. /* Don't start up if the MC ucode is missing.
  1390. * The default clocks and voltages before the MC ucode
  1391. * is loaded are not suffient for advanced operations.
  1392. */
  1393. if (!rdev->mc_fw) {
  1394. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  1395. return -EINVAL;
  1396. }
  1397. return 0;
  1398. }
  1399. void cayman_fini(struct radeon_device *rdev)
  1400. {
  1401. evergreen_blit_fini(rdev);
  1402. cayman_cp_fini(rdev);
  1403. r600_irq_fini(rdev);
  1404. radeon_wb_fini(rdev);
  1405. radeon_ib_pool_fini(rdev);
  1406. radeon_irq_kms_fini(rdev);
  1407. cayman_pcie_gart_fini(rdev);
  1408. radeon_gem_fini(rdev);
  1409. radeon_fence_driver_fini(rdev);
  1410. radeon_bo_fini(rdev);
  1411. radeon_atombios_fini(rdev);
  1412. kfree(rdev->bios);
  1413. rdev->bios = NULL;
  1414. }