evergreen.c 103 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  42. {
  43. u16 ctl, v;
  44. int cap, err;
  45. cap = pci_pcie_cap(rdev->pdev);
  46. if (!cap)
  47. return;
  48. err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
  49. if (err)
  50. return;
  51. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  52. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  53. * to avoid hangs or perfomance issues
  54. */
  55. if ((v == 0) || (v == 6) || (v == 7)) {
  56. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  57. ctl |= (2 << 12);
  58. pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
  59. }
  60. }
  61. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  62. {
  63. /* enable the pflip int */
  64. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  65. }
  66. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  67. {
  68. /* disable the pflip int */
  69. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  70. }
  71. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  72. {
  73. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  74. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  75. /* Lock the graphics update lock */
  76. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  77. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  78. /* update the scanout addresses */
  79. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  80. upper_32_bits(crtc_base));
  81. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  82. (u32)crtc_base);
  83. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  84. upper_32_bits(crtc_base));
  85. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  86. (u32)crtc_base);
  87. /* Wait for update_pending to go high. */
  88. while (!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING));
  89. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  90. /* Unlock the lock, so double-buffering can take place inside vblank */
  91. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  92. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  93. /* Return current update_pending status: */
  94. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  95. }
  96. /* get temperature in millidegrees */
  97. int evergreen_get_temp(struct radeon_device *rdev)
  98. {
  99. u32 temp, toffset;
  100. int actual_temp = 0;
  101. if (rdev->family == CHIP_JUNIPER) {
  102. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  103. TOFFSET_SHIFT;
  104. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  105. TS0_ADC_DOUT_SHIFT;
  106. if (toffset & 0x100)
  107. actual_temp = temp / 2 - (0x200 - toffset);
  108. else
  109. actual_temp = temp / 2 + toffset;
  110. actual_temp = actual_temp * 1000;
  111. } else {
  112. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  113. ASIC_T_SHIFT;
  114. if (temp & 0x400)
  115. actual_temp = -256;
  116. else if (temp & 0x200)
  117. actual_temp = 255;
  118. else if (temp & 0x100) {
  119. actual_temp = temp & 0x1ff;
  120. actual_temp |= ~0x1ff;
  121. } else
  122. actual_temp = temp & 0xff;
  123. actual_temp = (actual_temp * 1000) / 2;
  124. }
  125. return actual_temp;
  126. }
  127. int sumo_get_temp(struct radeon_device *rdev)
  128. {
  129. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  130. int actual_temp = temp - 49;
  131. return actual_temp * 1000;
  132. }
  133. void evergreen_pm_misc(struct radeon_device *rdev)
  134. {
  135. int req_ps_idx = rdev->pm.requested_power_state_index;
  136. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  137. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  138. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  139. if (voltage->type == VOLTAGE_SW) {
  140. /* 0xff01 is a flag rather then an actual voltage */
  141. if (voltage->voltage == 0xff01)
  142. return;
  143. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  144. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  145. rdev->pm.current_vddc = voltage->voltage;
  146. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  147. }
  148. /* 0xff01 is a flag rather then an actual voltage */
  149. if (voltage->vddci == 0xff01)
  150. return;
  151. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  152. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  153. rdev->pm.current_vddci = voltage->vddci;
  154. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  155. }
  156. }
  157. }
  158. void evergreen_pm_prepare(struct radeon_device *rdev)
  159. {
  160. struct drm_device *ddev = rdev->ddev;
  161. struct drm_crtc *crtc;
  162. struct radeon_crtc *radeon_crtc;
  163. u32 tmp;
  164. /* disable any active CRTCs */
  165. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  166. radeon_crtc = to_radeon_crtc(crtc);
  167. if (radeon_crtc->enabled) {
  168. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  169. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  170. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  171. }
  172. }
  173. }
  174. void evergreen_pm_finish(struct radeon_device *rdev)
  175. {
  176. struct drm_device *ddev = rdev->ddev;
  177. struct drm_crtc *crtc;
  178. struct radeon_crtc *radeon_crtc;
  179. u32 tmp;
  180. /* enable any active CRTCs */
  181. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  182. radeon_crtc = to_radeon_crtc(crtc);
  183. if (radeon_crtc->enabled) {
  184. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  185. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  186. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  187. }
  188. }
  189. }
  190. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  191. {
  192. bool connected = false;
  193. switch (hpd) {
  194. case RADEON_HPD_1:
  195. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  196. connected = true;
  197. break;
  198. case RADEON_HPD_2:
  199. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  200. connected = true;
  201. break;
  202. case RADEON_HPD_3:
  203. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  204. connected = true;
  205. break;
  206. case RADEON_HPD_4:
  207. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  208. connected = true;
  209. break;
  210. case RADEON_HPD_5:
  211. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  212. connected = true;
  213. break;
  214. case RADEON_HPD_6:
  215. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  216. connected = true;
  217. break;
  218. default:
  219. break;
  220. }
  221. return connected;
  222. }
  223. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  224. enum radeon_hpd_id hpd)
  225. {
  226. u32 tmp;
  227. bool connected = evergreen_hpd_sense(rdev, hpd);
  228. switch (hpd) {
  229. case RADEON_HPD_1:
  230. tmp = RREG32(DC_HPD1_INT_CONTROL);
  231. if (connected)
  232. tmp &= ~DC_HPDx_INT_POLARITY;
  233. else
  234. tmp |= DC_HPDx_INT_POLARITY;
  235. WREG32(DC_HPD1_INT_CONTROL, tmp);
  236. break;
  237. case RADEON_HPD_2:
  238. tmp = RREG32(DC_HPD2_INT_CONTROL);
  239. if (connected)
  240. tmp &= ~DC_HPDx_INT_POLARITY;
  241. else
  242. tmp |= DC_HPDx_INT_POLARITY;
  243. WREG32(DC_HPD2_INT_CONTROL, tmp);
  244. break;
  245. case RADEON_HPD_3:
  246. tmp = RREG32(DC_HPD3_INT_CONTROL);
  247. if (connected)
  248. tmp &= ~DC_HPDx_INT_POLARITY;
  249. else
  250. tmp |= DC_HPDx_INT_POLARITY;
  251. WREG32(DC_HPD3_INT_CONTROL, tmp);
  252. break;
  253. case RADEON_HPD_4:
  254. tmp = RREG32(DC_HPD4_INT_CONTROL);
  255. if (connected)
  256. tmp &= ~DC_HPDx_INT_POLARITY;
  257. else
  258. tmp |= DC_HPDx_INT_POLARITY;
  259. WREG32(DC_HPD4_INT_CONTROL, tmp);
  260. break;
  261. case RADEON_HPD_5:
  262. tmp = RREG32(DC_HPD5_INT_CONTROL);
  263. if (connected)
  264. tmp &= ~DC_HPDx_INT_POLARITY;
  265. else
  266. tmp |= DC_HPDx_INT_POLARITY;
  267. WREG32(DC_HPD5_INT_CONTROL, tmp);
  268. break;
  269. case RADEON_HPD_6:
  270. tmp = RREG32(DC_HPD6_INT_CONTROL);
  271. if (connected)
  272. tmp &= ~DC_HPDx_INT_POLARITY;
  273. else
  274. tmp |= DC_HPDx_INT_POLARITY;
  275. WREG32(DC_HPD6_INT_CONTROL, tmp);
  276. break;
  277. default:
  278. break;
  279. }
  280. }
  281. void evergreen_hpd_init(struct radeon_device *rdev)
  282. {
  283. struct drm_device *dev = rdev->ddev;
  284. struct drm_connector *connector;
  285. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  286. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  287. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  288. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  289. switch (radeon_connector->hpd.hpd) {
  290. case RADEON_HPD_1:
  291. WREG32(DC_HPD1_CONTROL, tmp);
  292. rdev->irq.hpd[0] = true;
  293. break;
  294. case RADEON_HPD_2:
  295. WREG32(DC_HPD2_CONTROL, tmp);
  296. rdev->irq.hpd[1] = true;
  297. break;
  298. case RADEON_HPD_3:
  299. WREG32(DC_HPD3_CONTROL, tmp);
  300. rdev->irq.hpd[2] = true;
  301. break;
  302. case RADEON_HPD_4:
  303. WREG32(DC_HPD4_CONTROL, tmp);
  304. rdev->irq.hpd[3] = true;
  305. break;
  306. case RADEON_HPD_5:
  307. WREG32(DC_HPD5_CONTROL, tmp);
  308. rdev->irq.hpd[4] = true;
  309. break;
  310. case RADEON_HPD_6:
  311. WREG32(DC_HPD6_CONTROL, tmp);
  312. rdev->irq.hpd[5] = true;
  313. break;
  314. default:
  315. break;
  316. }
  317. }
  318. if (rdev->irq.installed)
  319. evergreen_irq_set(rdev);
  320. }
  321. void evergreen_hpd_fini(struct radeon_device *rdev)
  322. {
  323. struct drm_device *dev = rdev->ddev;
  324. struct drm_connector *connector;
  325. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  326. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  327. switch (radeon_connector->hpd.hpd) {
  328. case RADEON_HPD_1:
  329. WREG32(DC_HPD1_CONTROL, 0);
  330. rdev->irq.hpd[0] = false;
  331. break;
  332. case RADEON_HPD_2:
  333. WREG32(DC_HPD2_CONTROL, 0);
  334. rdev->irq.hpd[1] = false;
  335. break;
  336. case RADEON_HPD_3:
  337. WREG32(DC_HPD3_CONTROL, 0);
  338. rdev->irq.hpd[2] = false;
  339. break;
  340. case RADEON_HPD_4:
  341. WREG32(DC_HPD4_CONTROL, 0);
  342. rdev->irq.hpd[3] = false;
  343. break;
  344. case RADEON_HPD_5:
  345. WREG32(DC_HPD5_CONTROL, 0);
  346. rdev->irq.hpd[4] = false;
  347. break;
  348. case RADEON_HPD_6:
  349. WREG32(DC_HPD6_CONTROL, 0);
  350. rdev->irq.hpd[5] = false;
  351. break;
  352. default:
  353. break;
  354. }
  355. }
  356. }
  357. /* watermark setup */
  358. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  359. struct radeon_crtc *radeon_crtc,
  360. struct drm_display_mode *mode,
  361. struct drm_display_mode *other_mode)
  362. {
  363. u32 tmp;
  364. /*
  365. * Line Buffer Setup
  366. * There are 3 line buffers, each one shared by 2 display controllers.
  367. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  368. * the display controllers. The paritioning is done via one of four
  369. * preset allocations specified in bits 2:0:
  370. * first display controller
  371. * 0 - first half of lb (3840 * 2)
  372. * 1 - first 3/4 of lb (5760 * 2)
  373. * 2 - whole lb (7680 * 2), other crtc must be disabled
  374. * 3 - first 1/4 of lb (1920 * 2)
  375. * second display controller
  376. * 4 - second half of lb (3840 * 2)
  377. * 5 - second 3/4 of lb (5760 * 2)
  378. * 6 - whole lb (7680 * 2), other crtc must be disabled
  379. * 7 - last 1/4 of lb (1920 * 2)
  380. */
  381. /* this can get tricky if we have two large displays on a paired group
  382. * of crtcs. Ideally for multiple large displays we'd assign them to
  383. * non-linked crtcs for maximum line buffer allocation.
  384. */
  385. if (radeon_crtc->base.enabled && mode) {
  386. if (other_mode)
  387. tmp = 0; /* 1/2 */
  388. else
  389. tmp = 2; /* whole */
  390. } else
  391. tmp = 0;
  392. /* second controller of the pair uses second half of the lb */
  393. if (radeon_crtc->crtc_id % 2)
  394. tmp += 4;
  395. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  396. if (radeon_crtc->base.enabled && mode) {
  397. switch (tmp) {
  398. case 0:
  399. case 4:
  400. default:
  401. if (ASIC_IS_DCE5(rdev))
  402. return 4096 * 2;
  403. else
  404. return 3840 * 2;
  405. case 1:
  406. case 5:
  407. if (ASIC_IS_DCE5(rdev))
  408. return 6144 * 2;
  409. else
  410. return 5760 * 2;
  411. case 2:
  412. case 6:
  413. if (ASIC_IS_DCE5(rdev))
  414. return 8192 * 2;
  415. else
  416. return 7680 * 2;
  417. case 3:
  418. case 7:
  419. if (ASIC_IS_DCE5(rdev))
  420. return 2048 * 2;
  421. else
  422. return 1920 * 2;
  423. }
  424. }
  425. /* controller not enabled, so no lb used */
  426. return 0;
  427. }
  428. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  429. {
  430. u32 tmp = RREG32(MC_SHARED_CHMAP);
  431. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  432. case 0:
  433. default:
  434. return 1;
  435. case 1:
  436. return 2;
  437. case 2:
  438. return 4;
  439. case 3:
  440. return 8;
  441. }
  442. }
  443. struct evergreen_wm_params {
  444. u32 dram_channels; /* number of dram channels */
  445. u32 yclk; /* bandwidth per dram data pin in kHz */
  446. u32 sclk; /* engine clock in kHz */
  447. u32 disp_clk; /* display clock in kHz */
  448. u32 src_width; /* viewport width */
  449. u32 active_time; /* active display time in ns */
  450. u32 blank_time; /* blank time in ns */
  451. bool interlaced; /* mode is interlaced */
  452. fixed20_12 vsc; /* vertical scale ratio */
  453. u32 num_heads; /* number of active crtcs */
  454. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  455. u32 lb_size; /* line buffer allocated to pipe */
  456. u32 vtaps; /* vertical scaler taps */
  457. };
  458. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  459. {
  460. /* Calculate DRAM Bandwidth and the part allocated to display. */
  461. fixed20_12 dram_efficiency; /* 0.7 */
  462. fixed20_12 yclk, dram_channels, bandwidth;
  463. fixed20_12 a;
  464. a.full = dfixed_const(1000);
  465. yclk.full = dfixed_const(wm->yclk);
  466. yclk.full = dfixed_div(yclk, a);
  467. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  468. a.full = dfixed_const(10);
  469. dram_efficiency.full = dfixed_const(7);
  470. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  471. bandwidth.full = dfixed_mul(dram_channels, yclk);
  472. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  473. return dfixed_trunc(bandwidth);
  474. }
  475. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  476. {
  477. /* Calculate DRAM Bandwidth and the part allocated to display. */
  478. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  479. fixed20_12 yclk, dram_channels, bandwidth;
  480. fixed20_12 a;
  481. a.full = dfixed_const(1000);
  482. yclk.full = dfixed_const(wm->yclk);
  483. yclk.full = dfixed_div(yclk, a);
  484. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  485. a.full = dfixed_const(10);
  486. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  487. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  488. bandwidth.full = dfixed_mul(dram_channels, yclk);
  489. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  490. return dfixed_trunc(bandwidth);
  491. }
  492. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  493. {
  494. /* Calculate the display Data return Bandwidth */
  495. fixed20_12 return_efficiency; /* 0.8 */
  496. fixed20_12 sclk, bandwidth;
  497. fixed20_12 a;
  498. a.full = dfixed_const(1000);
  499. sclk.full = dfixed_const(wm->sclk);
  500. sclk.full = dfixed_div(sclk, a);
  501. a.full = dfixed_const(10);
  502. return_efficiency.full = dfixed_const(8);
  503. return_efficiency.full = dfixed_div(return_efficiency, a);
  504. a.full = dfixed_const(32);
  505. bandwidth.full = dfixed_mul(a, sclk);
  506. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  507. return dfixed_trunc(bandwidth);
  508. }
  509. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  510. {
  511. /* Calculate the DMIF Request Bandwidth */
  512. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  513. fixed20_12 disp_clk, bandwidth;
  514. fixed20_12 a;
  515. a.full = dfixed_const(1000);
  516. disp_clk.full = dfixed_const(wm->disp_clk);
  517. disp_clk.full = dfixed_div(disp_clk, a);
  518. a.full = dfixed_const(10);
  519. disp_clk_request_efficiency.full = dfixed_const(8);
  520. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  521. a.full = dfixed_const(32);
  522. bandwidth.full = dfixed_mul(a, disp_clk);
  523. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  524. return dfixed_trunc(bandwidth);
  525. }
  526. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  527. {
  528. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  529. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  530. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  531. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  532. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  533. }
  534. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  535. {
  536. /* Calculate the display mode Average Bandwidth
  537. * DisplayMode should contain the source and destination dimensions,
  538. * timing, etc.
  539. */
  540. fixed20_12 bpp;
  541. fixed20_12 line_time;
  542. fixed20_12 src_width;
  543. fixed20_12 bandwidth;
  544. fixed20_12 a;
  545. a.full = dfixed_const(1000);
  546. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  547. line_time.full = dfixed_div(line_time, a);
  548. bpp.full = dfixed_const(wm->bytes_per_pixel);
  549. src_width.full = dfixed_const(wm->src_width);
  550. bandwidth.full = dfixed_mul(src_width, bpp);
  551. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  552. bandwidth.full = dfixed_div(bandwidth, line_time);
  553. return dfixed_trunc(bandwidth);
  554. }
  555. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  556. {
  557. /* First calcualte the latency in ns */
  558. u32 mc_latency = 2000; /* 2000 ns. */
  559. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  560. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  561. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  562. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  563. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  564. (wm->num_heads * cursor_line_pair_return_time);
  565. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  566. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  567. fixed20_12 a, b, c;
  568. if (wm->num_heads == 0)
  569. return 0;
  570. a.full = dfixed_const(2);
  571. b.full = dfixed_const(1);
  572. if ((wm->vsc.full > a.full) ||
  573. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  574. (wm->vtaps >= 5) ||
  575. ((wm->vsc.full >= a.full) && wm->interlaced))
  576. max_src_lines_per_dst_line = 4;
  577. else
  578. max_src_lines_per_dst_line = 2;
  579. a.full = dfixed_const(available_bandwidth);
  580. b.full = dfixed_const(wm->num_heads);
  581. a.full = dfixed_div(a, b);
  582. b.full = dfixed_const(1000);
  583. c.full = dfixed_const(wm->disp_clk);
  584. b.full = dfixed_div(c, b);
  585. c.full = dfixed_const(wm->bytes_per_pixel);
  586. b.full = dfixed_mul(b, c);
  587. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  588. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  589. b.full = dfixed_const(1000);
  590. c.full = dfixed_const(lb_fill_bw);
  591. b.full = dfixed_div(c, b);
  592. a.full = dfixed_div(a, b);
  593. line_fill_time = dfixed_trunc(a);
  594. if (line_fill_time < wm->active_time)
  595. return latency;
  596. else
  597. return latency + (line_fill_time - wm->active_time);
  598. }
  599. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  600. {
  601. if (evergreen_average_bandwidth(wm) <=
  602. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  603. return true;
  604. else
  605. return false;
  606. };
  607. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  608. {
  609. if (evergreen_average_bandwidth(wm) <=
  610. (evergreen_available_bandwidth(wm) / wm->num_heads))
  611. return true;
  612. else
  613. return false;
  614. };
  615. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  616. {
  617. u32 lb_partitions = wm->lb_size / wm->src_width;
  618. u32 line_time = wm->active_time + wm->blank_time;
  619. u32 latency_tolerant_lines;
  620. u32 latency_hiding;
  621. fixed20_12 a;
  622. a.full = dfixed_const(1);
  623. if (wm->vsc.full > a.full)
  624. latency_tolerant_lines = 1;
  625. else {
  626. if (lb_partitions <= (wm->vtaps + 1))
  627. latency_tolerant_lines = 1;
  628. else
  629. latency_tolerant_lines = 2;
  630. }
  631. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  632. if (evergreen_latency_watermark(wm) <= latency_hiding)
  633. return true;
  634. else
  635. return false;
  636. }
  637. static void evergreen_program_watermarks(struct radeon_device *rdev,
  638. struct radeon_crtc *radeon_crtc,
  639. u32 lb_size, u32 num_heads)
  640. {
  641. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  642. struct evergreen_wm_params wm;
  643. u32 pixel_period;
  644. u32 line_time = 0;
  645. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  646. u32 priority_a_mark = 0, priority_b_mark = 0;
  647. u32 priority_a_cnt = PRIORITY_OFF;
  648. u32 priority_b_cnt = PRIORITY_OFF;
  649. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  650. u32 tmp, arb_control3;
  651. fixed20_12 a, b, c;
  652. if (radeon_crtc->base.enabled && num_heads && mode) {
  653. pixel_period = 1000000 / (u32)mode->clock;
  654. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  655. priority_a_cnt = 0;
  656. priority_b_cnt = 0;
  657. wm.yclk = rdev->pm.current_mclk * 10;
  658. wm.sclk = rdev->pm.current_sclk * 10;
  659. wm.disp_clk = mode->clock;
  660. wm.src_width = mode->crtc_hdisplay;
  661. wm.active_time = mode->crtc_hdisplay * pixel_period;
  662. wm.blank_time = line_time - wm.active_time;
  663. wm.interlaced = false;
  664. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  665. wm.interlaced = true;
  666. wm.vsc = radeon_crtc->vsc;
  667. wm.vtaps = 1;
  668. if (radeon_crtc->rmx_type != RMX_OFF)
  669. wm.vtaps = 2;
  670. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  671. wm.lb_size = lb_size;
  672. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  673. wm.num_heads = num_heads;
  674. /* set for high clocks */
  675. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  676. /* set for low clocks */
  677. /* wm.yclk = low clk; wm.sclk = low clk */
  678. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  679. /* possibly force display priority to high */
  680. /* should really do this at mode validation time... */
  681. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  682. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  683. !evergreen_check_latency_hiding(&wm) ||
  684. (rdev->disp_priority == 2)) {
  685. DRM_DEBUG_KMS("force priority to high\n");
  686. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  687. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  688. }
  689. a.full = dfixed_const(1000);
  690. b.full = dfixed_const(mode->clock);
  691. b.full = dfixed_div(b, a);
  692. c.full = dfixed_const(latency_watermark_a);
  693. c.full = dfixed_mul(c, b);
  694. c.full = dfixed_mul(c, radeon_crtc->hsc);
  695. c.full = dfixed_div(c, a);
  696. a.full = dfixed_const(16);
  697. c.full = dfixed_div(c, a);
  698. priority_a_mark = dfixed_trunc(c);
  699. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  700. a.full = dfixed_const(1000);
  701. b.full = dfixed_const(mode->clock);
  702. b.full = dfixed_div(b, a);
  703. c.full = dfixed_const(latency_watermark_b);
  704. c.full = dfixed_mul(c, b);
  705. c.full = dfixed_mul(c, radeon_crtc->hsc);
  706. c.full = dfixed_div(c, a);
  707. a.full = dfixed_const(16);
  708. c.full = dfixed_div(c, a);
  709. priority_b_mark = dfixed_trunc(c);
  710. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  711. }
  712. /* select wm A */
  713. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  714. tmp = arb_control3;
  715. tmp &= ~LATENCY_WATERMARK_MASK(3);
  716. tmp |= LATENCY_WATERMARK_MASK(1);
  717. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  718. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  719. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  720. LATENCY_HIGH_WATERMARK(line_time)));
  721. /* select wm B */
  722. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  723. tmp &= ~LATENCY_WATERMARK_MASK(3);
  724. tmp |= LATENCY_WATERMARK_MASK(2);
  725. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  726. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  727. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  728. LATENCY_HIGH_WATERMARK(line_time)));
  729. /* restore original selection */
  730. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  731. /* write the priority marks */
  732. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  733. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  734. }
  735. void evergreen_bandwidth_update(struct radeon_device *rdev)
  736. {
  737. struct drm_display_mode *mode0 = NULL;
  738. struct drm_display_mode *mode1 = NULL;
  739. u32 num_heads = 0, lb_size;
  740. int i;
  741. radeon_update_display_priority(rdev);
  742. for (i = 0; i < rdev->num_crtc; i++) {
  743. if (rdev->mode_info.crtcs[i]->base.enabled)
  744. num_heads++;
  745. }
  746. for (i = 0; i < rdev->num_crtc; i += 2) {
  747. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  748. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  749. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  750. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  751. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  752. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  753. }
  754. }
  755. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  756. {
  757. unsigned i;
  758. u32 tmp;
  759. for (i = 0; i < rdev->usec_timeout; i++) {
  760. /* read MC_STATUS */
  761. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  762. if (!tmp)
  763. return 0;
  764. udelay(1);
  765. }
  766. return -1;
  767. }
  768. /*
  769. * GART
  770. */
  771. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  772. {
  773. unsigned i;
  774. u32 tmp;
  775. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  776. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  777. for (i = 0; i < rdev->usec_timeout; i++) {
  778. /* read MC_STATUS */
  779. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  780. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  781. if (tmp == 2) {
  782. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  783. return;
  784. }
  785. if (tmp) {
  786. return;
  787. }
  788. udelay(1);
  789. }
  790. }
  791. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  792. {
  793. u32 tmp;
  794. int r;
  795. if (rdev->gart.table.vram.robj == NULL) {
  796. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  797. return -EINVAL;
  798. }
  799. r = radeon_gart_table_vram_pin(rdev);
  800. if (r)
  801. return r;
  802. radeon_gart_restore(rdev);
  803. /* Setup L2 cache */
  804. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  805. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  806. EFFECTIVE_L2_QUEUE_SIZE(7));
  807. WREG32(VM_L2_CNTL2, 0);
  808. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  809. /* Setup TLB control */
  810. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  811. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  812. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  813. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  814. if (rdev->flags & RADEON_IS_IGP) {
  815. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  816. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  817. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  818. } else {
  819. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  820. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  821. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  822. }
  823. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  824. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  825. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  826. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  827. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  828. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  829. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  830. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  831. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  832. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  833. (u32)(rdev->dummy_page.addr >> 12));
  834. WREG32(VM_CONTEXT1_CNTL, 0);
  835. evergreen_pcie_gart_tlb_flush(rdev);
  836. rdev->gart.ready = true;
  837. return 0;
  838. }
  839. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  840. {
  841. u32 tmp;
  842. int r;
  843. /* Disable all tables */
  844. WREG32(VM_CONTEXT0_CNTL, 0);
  845. WREG32(VM_CONTEXT1_CNTL, 0);
  846. /* Setup L2 cache */
  847. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  848. EFFECTIVE_L2_QUEUE_SIZE(7));
  849. WREG32(VM_L2_CNTL2, 0);
  850. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  851. /* Setup TLB control */
  852. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  853. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  854. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  855. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  856. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  857. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  858. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  859. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  860. if (rdev->gart.table.vram.robj) {
  861. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  862. if (likely(r == 0)) {
  863. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  864. radeon_bo_unpin(rdev->gart.table.vram.robj);
  865. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  866. }
  867. }
  868. }
  869. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  870. {
  871. evergreen_pcie_gart_disable(rdev);
  872. radeon_gart_table_vram_free(rdev);
  873. radeon_gart_fini(rdev);
  874. }
  875. void evergreen_agp_enable(struct radeon_device *rdev)
  876. {
  877. u32 tmp;
  878. /* Setup L2 cache */
  879. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  880. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  881. EFFECTIVE_L2_QUEUE_SIZE(7));
  882. WREG32(VM_L2_CNTL2, 0);
  883. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  884. /* Setup TLB control */
  885. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  886. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  887. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  888. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  889. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  890. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  891. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  892. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  893. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  894. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  895. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  896. WREG32(VM_CONTEXT0_CNTL, 0);
  897. WREG32(VM_CONTEXT1_CNTL, 0);
  898. }
  899. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  900. {
  901. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  902. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  903. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  904. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  905. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  906. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  907. if (rdev->num_crtc >= 4) {
  908. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  909. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  910. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  911. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  912. }
  913. if (rdev->num_crtc >= 6) {
  914. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  915. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  916. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  917. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  918. }
  919. /* Stop all video */
  920. WREG32(VGA_RENDER_CONTROL, 0);
  921. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  922. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  923. if (rdev->num_crtc >= 4) {
  924. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  925. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  926. }
  927. if (rdev->num_crtc >= 6) {
  928. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  929. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  930. }
  931. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  932. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  933. if (rdev->num_crtc >= 4) {
  934. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  935. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  936. }
  937. if (rdev->num_crtc >= 6) {
  938. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  939. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  940. }
  941. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  942. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  943. if (rdev->num_crtc >= 4) {
  944. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  945. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  946. }
  947. if (rdev->num_crtc >= 6) {
  948. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  949. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  950. }
  951. WREG32(D1VGA_CONTROL, 0);
  952. WREG32(D2VGA_CONTROL, 0);
  953. if (rdev->num_crtc >= 4) {
  954. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  955. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  956. }
  957. if (rdev->num_crtc >= 6) {
  958. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  959. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  960. }
  961. }
  962. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  963. {
  964. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  965. upper_32_bits(rdev->mc.vram_start));
  966. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  967. upper_32_bits(rdev->mc.vram_start));
  968. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  969. (u32)rdev->mc.vram_start);
  970. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  971. (u32)rdev->mc.vram_start);
  972. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  973. upper_32_bits(rdev->mc.vram_start));
  974. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  975. upper_32_bits(rdev->mc.vram_start));
  976. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  977. (u32)rdev->mc.vram_start);
  978. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  979. (u32)rdev->mc.vram_start);
  980. if (rdev->num_crtc >= 4) {
  981. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  982. upper_32_bits(rdev->mc.vram_start));
  983. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  984. upper_32_bits(rdev->mc.vram_start));
  985. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  986. (u32)rdev->mc.vram_start);
  987. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  988. (u32)rdev->mc.vram_start);
  989. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  990. upper_32_bits(rdev->mc.vram_start));
  991. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  992. upper_32_bits(rdev->mc.vram_start));
  993. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  994. (u32)rdev->mc.vram_start);
  995. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  996. (u32)rdev->mc.vram_start);
  997. }
  998. if (rdev->num_crtc >= 6) {
  999. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1000. upper_32_bits(rdev->mc.vram_start));
  1001. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1002. upper_32_bits(rdev->mc.vram_start));
  1003. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1004. (u32)rdev->mc.vram_start);
  1005. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1006. (u32)rdev->mc.vram_start);
  1007. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1008. upper_32_bits(rdev->mc.vram_start));
  1009. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1010. upper_32_bits(rdev->mc.vram_start));
  1011. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1012. (u32)rdev->mc.vram_start);
  1013. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1014. (u32)rdev->mc.vram_start);
  1015. }
  1016. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1017. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1018. /* Unlock host access */
  1019. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1020. mdelay(1);
  1021. /* Restore video state */
  1022. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  1023. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  1024. if (rdev->num_crtc >= 4) {
  1025. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  1026. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  1027. }
  1028. if (rdev->num_crtc >= 6) {
  1029. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  1030. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  1031. }
  1032. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  1033. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  1034. if (rdev->num_crtc >= 4) {
  1035. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1036. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1037. }
  1038. if (rdev->num_crtc >= 6) {
  1039. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1040. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1041. }
  1042. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  1043. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  1044. if (rdev->num_crtc >= 4) {
  1045. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  1046. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  1047. }
  1048. if (rdev->num_crtc >= 6) {
  1049. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  1050. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  1051. }
  1052. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1053. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1054. if (rdev->num_crtc >= 4) {
  1055. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1056. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1057. }
  1058. if (rdev->num_crtc >= 6) {
  1059. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1060. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1061. }
  1062. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1063. }
  1064. void evergreen_mc_program(struct radeon_device *rdev)
  1065. {
  1066. struct evergreen_mc_save save;
  1067. u32 tmp;
  1068. int i, j;
  1069. /* Initialize HDP */
  1070. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1071. WREG32((0x2c14 + j), 0x00000000);
  1072. WREG32((0x2c18 + j), 0x00000000);
  1073. WREG32((0x2c1c + j), 0x00000000);
  1074. WREG32((0x2c20 + j), 0x00000000);
  1075. WREG32((0x2c24 + j), 0x00000000);
  1076. }
  1077. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1078. evergreen_mc_stop(rdev, &save);
  1079. if (evergreen_mc_wait_for_idle(rdev)) {
  1080. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1081. }
  1082. /* Lockout access through VGA aperture*/
  1083. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1084. /* Update configuration */
  1085. if (rdev->flags & RADEON_IS_AGP) {
  1086. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1087. /* VRAM before AGP */
  1088. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1089. rdev->mc.vram_start >> 12);
  1090. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1091. rdev->mc.gtt_end >> 12);
  1092. } else {
  1093. /* VRAM after AGP */
  1094. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1095. rdev->mc.gtt_start >> 12);
  1096. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1097. rdev->mc.vram_end >> 12);
  1098. }
  1099. } else {
  1100. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1101. rdev->mc.vram_start >> 12);
  1102. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1103. rdev->mc.vram_end >> 12);
  1104. }
  1105. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1106. if (rdev->flags & RADEON_IS_IGP) {
  1107. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1108. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1109. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1110. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1111. }
  1112. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1113. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1114. WREG32(MC_VM_FB_LOCATION, tmp);
  1115. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1116. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1117. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1118. if (rdev->flags & RADEON_IS_AGP) {
  1119. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1120. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1121. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1122. } else {
  1123. WREG32(MC_VM_AGP_BASE, 0);
  1124. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1125. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1126. }
  1127. if (evergreen_mc_wait_for_idle(rdev)) {
  1128. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1129. }
  1130. evergreen_mc_resume(rdev, &save);
  1131. /* we need to own VRAM, so turn off the VGA renderer here
  1132. * to stop it overwriting our objects */
  1133. rv515_vga_render_disable(rdev);
  1134. }
  1135. /*
  1136. * CP.
  1137. */
  1138. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1139. {
  1140. /* set to DX10/11 mode */
  1141. radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
  1142. radeon_ring_write(rdev, 1);
  1143. /* FIXME: implement */
  1144. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1145. radeon_ring_write(rdev,
  1146. #ifdef __BIG_ENDIAN
  1147. (2 << 0) |
  1148. #endif
  1149. (ib->gpu_addr & 0xFFFFFFFC));
  1150. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1151. radeon_ring_write(rdev, ib->length_dw);
  1152. }
  1153. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1154. {
  1155. const __be32 *fw_data;
  1156. int i;
  1157. if (!rdev->me_fw || !rdev->pfp_fw)
  1158. return -EINVAL;
  1159. r700_cp_stop(rdev);
  1160. WREG32(CP_RB_CNTL,
  1161. #ifdef __BIG_ENDIAN
  1162. BUF_SWAP_32BIT |
  1163. #endif
  1164. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1165. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1166. WREG32(CP_PFP_UCODE_ADDR, 0);
  1167. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1168. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1169. WREG32(CP_PFP_UCODE_ADDR, 0);
  1170. fw_data = (const __be32 *)rdev->me_fw->data;
  1171. WREG32(CP_ME_RAM_WADDR, 0);
  1172. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1173. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1174. WREG32(CP_PFP_UCODE_ADDR, 0);
  1175. WREG32(CP_ME_RAM_WADDR, 0);
  1176. WREG32(CP_ME_RAM_RADDR, 0);
  1177. return 0;
  1178. }
  1179. static int evergreen_cp_start(struct radeon_device *rdev)
  1180. {
  1181. int r, i;
  1182. uint32_t cp_me;
  1183. r = radeon_ring_lock(rdev, 7);
  1184. if (r) {
  1185. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1186. return r;
  1187. }
  1188. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1189. radeon_ring_write(rdev, 0x1);
  1190. radeon_ring_write(rdev, 0x0);
  1191. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1192. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1193. radeon_ring_write(rdev, 0);
  1194. radeon_ring_write(rdev, 0);
  1195. radeon_ring_unlock_commit(rdev);
  1196. cp_me = 0xff;
  1197. WREG32(CP_ME_CNTL, cp_me);
  1198. r = radeon_ring_lock(rdev, evergreen_default_size + 19);
  1199. if (r) {
  1200. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1201. return r;
  1202. }
  1203. /* setup clear context state */
  1204. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1205. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1206. for (i = 0; i < evergreen_default_size; i++)
  1207. radeon_ring_write(rdev, evergreen_default_state[i]);
  1208. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1209. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1210. /* set clear context state */
  1211. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1212. radeon_ring_write(rdev, 0);
  1213. /* SQ_VTX_BASE_VTX_LOC */
  1214. radeon_ring_write(rdev, 0xc0026f00);
  1215. radeon_ring_write(rdev, 0x00000000);
  1216. radeon_ring_write(rdev, 0x00000000);
  1217. radeon_ring_write(rdev, 0x00000000);
  1218. /* Clear consts */
  1219. radeon_ring_write(rdev, 0xc0036f00);
  1220. radeon_ring_write(rdev, 0x00000bc4);
  1221. radeon_ring_write(rdev, 0xffffffff);
  1222. radeon_ring_write(rdev, 0xffffffff);
  1223. radeon_ring_write(rdev, 0xffffffff);
  1224. radeon_ring_write(rdev, 0xc0026900);
  1225. radeon_ring_write(rdev, 0x00000316);
  1226. radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1227. radeon_ring_write(rdev, 0x00000010); /* */
  1228. radeon_ring_unlock_commit(rdev);
  1229. return 0;
  1230. }
  1231. int evergreen_cp_resume(struct radeon_device *rdev)
  1232. {
  1233. u32 tmp;
  1234. u32 rb_bufsz;
  1235. int r;
  1236. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1237. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1238. SOFT_RESET_PA |
  1239. SOFT_RESET_SH |
  1240. SOFT_RESET_VGT |
  1241. SOFT_RESET_SPI |
  1242. SOFT_RESET_SX));
  1243. RREG32(GRBM_SOFT_RESET);
  1244. mdelay(15);
  1245. WREG32(GRBM_SOFT_RESET, 0);
  1246. RREG32(GRBM_SOFT_RESET);
  1247. /* Set ring buffer size */
  1248. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1249. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1250. #ifdef __BIG_ENDIAN
  1251. tmp |= BUF_SWAP_32BIT;
  1252. #endif
  1253. WREG32(CP_RB_CNTL, tmp);
  1254. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1255. /* Set the write pointer delay */
  1256. WREG32(CP_RB_WPTR_DELAY, 0);
  1257. /* Initialize the ring buffer's read and write pointers */
  1258. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1259. WREG32(CP_RB_RPTR_WR, 0);
  1260. WREG32(CP_RB_WPTR, 0);
  1261. /* set the wb address wether it's enabled or not */
  1262. WREG32(CP_RB_RPTR_ADDR,
  1263. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1264. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1265. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1266. if (rdev->wb.enabled)
  1267. WREG32(SCRATCH_UMSK, 0xff);
  1268. else {
  1269. tmp |= RB_NO_UPDATE;
  1270. WREG32(SCRATCH_UMSK, 0);
  1271. }
  1272. mdelay(1);
  1273. WREG32(CP_RB_CNTL, tmp);
  1274. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1275. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1276. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1277. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1278. evergreen_cp_start(rdev);
  1279. rdev->cp.ready = true;
  1280. r = radeon_ring_test(rdev);
  1281. if (r) {
  1282. rdev->cp.ready = false;
  1283. return r;
  1284. }
  1285. return 0;
  1286. }
  1287. /*
  1288. * Core functions
  1289. */
  1290. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1291. u32 num_tile_pipes,
  1292. u32 num_backends,
  1293. u32 backend_disable_mask)
  1294. {
  1295. u32 backend_map = 0;
  1296. u32 enabled_backends_mask = 0;
  1297. u32 enabled_backends_count = 0;
  1298. u32 cur_pipe;
  1299. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1300. u32 cur_backend = 0;
  1301. u32 i;
  1302. bool force_no_swizzle;
  1303. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1304. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1305. if (num_tile_pipes < 1)
  1306. num_tile_pipes = 1;
  1307. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1308. num_backends = EVERGREEN_MAX_BACKENDS;
  1309. if (num_backends < 1)
  1310. num_backends = 1;
  1311. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1312. if (((backend_disable_mask >> i) & 1) == 0) {
  1313. enabled_backends_mask |= (1 << i);
  1314. ++enabled_backends_count;
  1315. }
  1316. if (enabled_backends_count == num_backends)
  1317. break;
  1318. }
  1319. if (enabled_backends_count == 0) {
  1320. enabled_backends_mask = 1;
  1321. enabled_backends_count = 1;
  1322. }
  1323. if (enabled_backends_count != num_backends)
  1324. num_backends = enabled_backends_count;
  1325. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1326. switch (rdev->family) {
  1327. case CHIP_CEDAR:
  1328. case CHIP_REDWOOD:
  1329. case CHIP_PALM:
  1330. case CHIP_SUMO:
  1331. case CHIP_SUMO2:
  1332. case CHIP_TURKS:
  1333. case CHIP_CAICOS:
  1334. force_no_swizzle = false;
  1335. break;
  1336. case CHIP_CYPRESS:
  1337. case CHIP_HEMLOCK:
  1338. case CHIP_JUNIPER:
  1339. case CHIP_BARTS:
  1340. default:
  1341. force_no_swizzle = true;
  1342. break;
  1343. }
  1344. if (force_no_swizzle) {
  1345. bool last_backend_enabled = false;
  1346. force_no_swizzle = false;
  1347. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1348. if (((enabled_backends_mask >> i) & 1) == 1) {
  1349. if (last_backend_enabled)
  1350. force_no_swizzle = true;
  1351. last_backend_enabled = true;
  1352. } else
  1353. last_backend_enabled = false;
  1354. }
  1355. }
  1356. switch (num_tile_pipes) {
  1357. case 1:
  1358. case 3:
  1359. case 5:
  1360. case 7:
  1361. DRM_ERROR("odd number of pipes!\n");
  1362. break;
  1363. case 2:
  1364. swizzle_pipe[0] = 0;
  1365. swizzle_pipe[1] = 1;
  1366. break;
  1367. case 4:
  1368. if (force_no_swizzle) {
  1369. swizzle_pipe[0] = 0;
  1370. swizzle_pipe[1] = 1;
  1371. swizzle_pipe[2] = 2;
  1372. swizzle_pipe[3] = 3;
  1373. } else {
  1374. swizzle_pipe[0] = 0;
  1375. swizzle_pipe[1] = 2;
  1376. swizzle_pipe[2] = 1;
  1377. swizzle_pipe[3] = 3;
  1378. }
  1379. break;
  1380. case 6:
  1381. if (force_no_swizzle) {
  1382. swizzle_pipe[0] = 0;
  1383. swizzle_pipe[1] = 1;
  1384. swizzle_pipe[2] = 2;
  1385. swizzle_pipe[3] = 3;
  1386. swizzle_pipe[4] = 4;
  1387. swizzle_pipe[5] = 5;
  1388. } else {
  1389. swizzle_pipe[0] = 0;
  1390. swizzle_pipe[1] = 2;
  1391. swizzle_pipe[2] = 4;
  1392. swizzle_pipe[3] = 1;
  1393. swizzle_pipe[4] = 3;
  1394. swizzle_pipe[5] = 5;
  1395. }
  1396. break;
  1397. case 8:
  1398. if (force_no_swizzle) {
  1399. swizzle_pipe[0] = 0;
  1400. swizzle_pipe[1] = 1;
  1401. swizzle_pipe[2] = 2;
  1402. swizzle_pipe[3] = 3;
  1403. swizzle_pipe[4] = 4;
  1404. swizzle_pipe[5] = 5;
  1405. swizzle_pipe[6] = 6;
  1406. swizzle_pipe[7] = 7;
  1407. } else {
  1408. swizzle_pipe[0] = 0;
  1409. swizzle_pipe[1] = 2;
  1410. swizzle_pipe[2] = 4;
  1411. swizzle_pipe[3] = 6;
  1412. swizzle_pipe[4] = 1;
  1413. swizzle_pipe[5] = 3;
  1414. swizzle_pipe[6] = 5;
  1415. swizzle_pipe[7] = 7;
  1416. }
  1417. break;
  1418. }
  1419. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1420. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1421. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1422. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1423. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1424. }
  1425. return backend_map;
  1426. }
  1427. static void evergreen_program_channel_remap(struct radeon_device *rdev)
  1428. {
  1429. u32 tcp_chan_steer_lo, tcp_chan_steer_hi, mc_shared_chremap, tmp;
  1430. tmp = RREG32(MC_SHARED_CHMAP);
  1431. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1432. case 0:
  1433. case 1:
  1434. case 2:
  1435. case 3:
  1436. default:
  1437. /* default mapping */
  1438. mc_shared_chremap = 0x00fac688;
  1439. break;
  1440. }
  1441. switch (rdev->family) {
  1442. case CHIP_HEMLOCK:
  1443. case CHIP_CYPRESS:
  1444. case CHIP_BARTS:
  1445. tcp_chan_steer_lo = 0x54763210;
  1446. tcp_chan_steer_hi = 0x0000ba98;
  1447. break;
  1448. case CHIP_JUNIPER:
  1449. case CHIP_REDWOOD:
  1450. case CHIP_CEDAR:
  1451. case CHIP_PALM:
  1452. case CHIP_SUMO:
  1453. case CHIP_SUMO2:
  1454. case CHIP_TURKS:
  1455. case CHIP_CAICOS:
  1456. default:
  1457. tcp_chan_steer_lo = 0x76543210;
  1458. tcp_chan_steer_hi = 0x0000ba98;
  1459. break;
  1460. }
  1461. WREG32(TCP_CHAN_STEER_LO, tcp_chan_steer_lo);
  1462. WREG32(TCP_CHAN_STEER_HI, tcp_chan_steer_hi);
  1463. WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
  1464. }
  1465. static void evergreen_gpu_init(struct radeon_device *rdev)
  1466. {
  1467. u32 cc_rb_backend_disable = 0;
  1468. u32 cc_gc_shader_pipe_config;
  1469. u32 gb_addr_config = 0;
  1470. u32 mc_shared_chmap, mc_arb_ramcfg;
  1471. u32 gb_backend_map;
  1472. u32 grbm_gfx_index;
  1473. u32 sx_debug_1;
  1474. u32 smx_dc_ctl0;
  1475. u32 sq_config;
  1476. u32 sq_lds_resource_mgmt;
  1477. u32 sq_gpr_resource_mgmt_1;
  1478. u32 sq_gpr_resource_mgmt_2;
  1479. u32 sq_gpr_resource_mgmt_3;
  1480. u32 sq_thread_resource_mgmt;
  1481. u32 sq_thread_resource_mgmt_2;
  1482. u32 sq_stack_resource_mgmt_1;
  1483. u32 sq_stack_resource_mgmt_2;
  1484. u32 sq_stack_resource_mgmt_3;
  1485. u32 vgt_cache_invalidation;
  1486. u32 hdp_host_path_cntl, tmp;
  1487. int i, j, num_shader_engines, ps_thread_count;
  1488. switch (rdev->family) {
  1489. case CHIP_CYPRESS:
  1490. case CHIP_HEMLOCK:
  1491. rdev->config.evergreen.num_ses = 2;
  1492. rdev->config.evergreen.max_pipes = 4;
  1493. rdev->config.evergreen.max_tile_pipes = 8;
  1494. rdev->config.evergreen.max_simds = 10;
  1495. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1496. rdev->config.evergreen.max_gprs = 256;
  1497. rdev->config.evergreen.max_threads = 248;
  1498. rdev->config.evergreen.max_gs_threads = 32;
  1499. rdev->config.evergreen.max_stack_entries = 512;
  1500. rdev->config.evergreen.sx_num_of_sets = 4;
  1501. rdev->config.evergreen.sx_max_export_size = 256;
  1502. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1503. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1504. rdev->config.evergreen.max_hw_contexts = 8;
  1505. rdev->config.evergreen.sq_num_cf_insts = 2;
  1506. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1507. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1508. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1509. break;
  1510. case CHIP_JUNIPER:
  1511. rdev->config.evergreen.num_ses = 1;
  1512. rdev->config.evergreen.max_pipes = 4;
  1513. rdev->config.evergreen.max_tile_pipes = 4;
  1514. rdev->config.evergreen.max_simds = 10;
  1515. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1516. rdev->config.evergreen.max_gprs = 256;
  1517. rdev->config.evergreen.max_threads = 248;
  1518. rdev->config.evergreen.max_gs_threads = 32;
  1519. rdev->config.evergreen.max_stack_entries = 512;
  1520. rdev->config.evergreen.sx_num_of_sets = 4;
  1521. rdev->config.evergreen.sx_max_export_size = 256;
  1522. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1523. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1524. rdev->config.evergreen.max_hw_contexts = 8;
  1525. rdev->config.evergreen.sq_num_cf_insts = 2;
  1526. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1527. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1528. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1529. break;
  1530. case CHIP_REDWOOD:
  1531. rdev->config.evergreen.num_ses = 1;
  1532. rdev->config.evergreen.max_pipes = 4;
  1533. rdev->config.evergreen.max_tile_pipes = 4;
  1534. rdev->config.evergreen.max_simds = 5;
  1535. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1536. rdev->config.evergreen.max_gprs = 256;
  1537. rdev->config.evergreen.max_threads = 248;
  1538. rdev->config.evergreen.max_gs_threads = 32;
  1539. rdev->config.evergreen.max_stack_entries = 256;
  1540. rdev->config.evergreen.sx_num_of_sets = 4;
  1541. rdev->config.evergreen.sx_max_export_size = 256;
  1542. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1543. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1544. rdev->config.evergreen.max_hw_contexts = 8;
  1545. rdev->config.evergreen.sq_num_cf_insts = 2;
  1546. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1547. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1548. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1549. break;
  1550. case CHIP_CEDAR:
  1551. default:
  1552. rdev->config.evergreen.num_ses = 1;
  1553. rdev->config.evergreen.max_pipes = 2;
  1554. rdev->config.evergreen.max_tile_pipes = 2;
  1555. rdev->config.evergreen.max_simds = 2;
  1556. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1557. rdev->config.evergreen.max_gprs = 256;
  1558. rdev->config.evergreen.max_threads = 192;
  1559. rdev->config.evergreen.max_gs_threads = 16;
  1560. rdev->config.evergreen.max_stack_entries = 256;
  1561. rdev->config.evergreen.sx_num_of_sets = 4;
  1562. rdev->config.evergreen.sx_max_export_size = 128;
  1563. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1564. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1565. rdev->config.evergreen.max_hw_contexts = 4;
  1566. rdev->config.evergreen.sq_num_cf_insts = 1;
  1567. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1568. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1569. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1570. break;
  1571. case CHIP_PALM:
  1572. rdev->config.evergreen.num_ses = 1;
  1573. rdev->config.evergreen.max_pipes = 2;
  1574. rdev->config.evergreen.max_tile_pipes = 2;
  1575. rdev->config.evergreen.max_simds = 2;
  1576. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1577. rdev->config.evergreen.max_gprs = 256;
  1578. rdev->config.evergreen.max_threads = 192;
  1579. rdev->config.evergreen.max_gs_threads = 16;
  1580. rdev->config.evergreen.max_stack_entries = 256;
  1581. rdev->config.evergreen.sx_num_of_sets = 4;
  1582. rdev->config.evergreen.sx_max_export_size = 128;
  1583. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1584. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1585. rdev->config.evergreen.max_hw_contexts = 4;
  1586. rdev->config.evergreen.sq_num_cf_insts = 1;
  1587. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1588. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1589. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1590. break;
  1591. case CHIP_SUMO:
  1592. rdev->config.evergreen.num_ses = 1;
  1593. rdev->config.evergreen.max_pipes = 4;
  1594. rdev->config.evergreen.max_tile_pipes = 2;
  1595. if (rdev->pdev->device == 0x9648)
  1596. rdev->config.evergreen.max_simds = 3;
  1597. else if ((rdev->pdev->device == 0x9647) ||
  1598. (rdev->pdev->device == 0x964a))
  1599. rdev->config.evergreen.max_simds = 4;
  1600. else
  1601. rdev->config.evergreen.max_simds = 5;
  1602. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1603. rdev->config.evergreen.max_gprs = 256;
  1604. rdev->config.evergreen.max_threads = 248;
  1605. rdev->config.evergreen.max_gs_threads = 32;
  1606. rdev->config.evergreen.max_stack_entries = 256;
  1607. rdev->config.evergreen.sx_num_of_sets = 4;
  1608. rdev->config.evergreen.sx_max_export_size = 256;
  1609. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1610. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1611. rdev->config.evergreen.max_hw_contexts = 8;
  1612. rdev->config.evergreen.sq_num_cf_insts = 2;
  1613. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1614. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1615. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1616. break;
  1617. case CHIP_SUMO2:
  1618. rdev->config.evergreen.num_ses = 1;
  1619. rdev->config.evergreen.max_pipes = 4;
  1620. rdev->config.evergreen.max_tile_pipes = 4;
  1621. rdev->config.evergreen.max_simds = 2;
  1622. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1623. rdev->config.evergreen.max_gprs = 256;
  1624. rdev->config.evergreen.max_threads = 248;
  1625. rdev->config.evergreen.max_gs_threads = 32;
  1626. rdev->config.evergreen.max_stack_entries = 512;
  1627. rdev->config.evergreen.sx_num_of_sets = 4;
  1628. rdev->config.evergreen.sx_max_export_size = 256;
  1629. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1630. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1631. rdev->config.evergreen.max_hw_contexts = 8;
  1632. rdev->config.evergreen.sq_num_cf_insts = 2;
  1633. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1634. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1635. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1636. break;
  1637. case CHIP_BARTS:
  1638. rdev->config.evergreen.num_ses = 2;
  1639. rdev->config.evergreen.max_pipes = 4;
  1640. rdev->config.evergreen.max_tile_pipes = 8;
  1641. rdev->config.evergreen.max_simds = 7;
  1642. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1643. rdev->config.evergreen.max_gprs = 256;
  1644. rdev->config.evergreen.max_threads = 248;
  1645. rdev->config.evergreen.max_gs_threads = 32;
  1646. rdev->config.evergreen.max_stack_entries = 512;
  1647. rdev->config.evergreen.sx_num_of_sets = 4;
  1648. rdev->config.evergreen.sx_max_export_size = 256;
  1649. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1650. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1651. rdev->config.evergreen.max_hw_contexts = 8;
  1652. rdev->config.evergreen.sq_num_cf_insts = 2;
  1653. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1654. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1655. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1656. break;
  1657. case CHIP_TURKS:
  1658. rdev->config.evergreen.num_ses = 1;
  1659. rdev->config.evergreen.max_pipes = 4;
  1660. rdev->config.evergreen.max_tile_pipes = 4;
  1661. rdev->config.evergreen.max_simds = 6;
  1662. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1663. rdev->config.evergreen.max_gprs = 256;
  1664. rdev->config.evergreen.max_threads = 248;
  1665. rdev->config.evergreen.max_gs_threads = 32;
  1666. rdev->config.evergreen.max_stack_entries = 256;
  1667. rdev->config.evergreen.sx_num_of_sets = 4;
  1668. rdev->config.evergreen.sx_max_export_size = 256;
  1669. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1670. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1671. rdev->config.evergreen.max_hw_contexts = 8;
  1672. rdev->config.evergreen.sq_num_cf_insts = 2;
  1673. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1674. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1675. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1676. break;
  1677. case CHIP_CAICOS:
  1678. rdev->config.evergreen.num_ses = 1;
  1679. rdev->config.evergreen.max_pipes = 4;
  1680. rdev->config.evergreen.max_tile_pipes = 2;
  1681. rdev->config.evergreen.max_simds = 2;
  1682. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1683. rdev->config.evergreen.max_gprs = 256;
  1684. rdev->config.evergreen.max_threads = 192;
  1685. rdev->config.evergreen.max_gs_threads = 16;
  1686. rdev->config.evergreen.max_stack_entries = 256;
  1687. rdev->config.evergreen.sx_num_of_sets = 4;
  1688. rdev->config.evergreen.sx_max_export_size = 128;
  1689. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1690. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1691. rdev->config.evergreen.max_hw_contexts = 4;
  1692. rdev->config.evergreen.sq_num_cf_insts = 1;
  1693. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1694. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1695. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1696. break;
  1697. }
  1698. /* Initialize HDP */
  1699. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1700. WREG32((0x2c14 + j), 0x00000000);
  1701. WREG32((0x2c18 + j), 0x00000000);
  1702. WREG32((0x2c1c + j), 0x00000000);
  1703. WREG32((0x2c20 + j), 0x00000000);
  1704. WREG32((0x2c24 + j), 0x00000000);
  1705. }
  1706. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1707. evergreen_fix_pci_max_read_req_size(rdev);
  1708. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1709. cc_gc_shader_pipe_config |=
  1710. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1711. & EVERGREEN_MAX_PIPES_MASK);
  1712. cc_gc_shader_pipe_config |=
  1713. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1714. & EVERGREEN_MAX_SIMDS_MASK);
  1715. cc_rb_backend_disable =
  1716. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1717. & EVERGREEN_MAX_BACKENDS_MASK);
  1718. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1719. if (rdev->flags & RADEON_IS_IGP)
  1720. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1721. else
  1722. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1723. switch (rdev->config.evergreen.max_tile_pipes) {
  1724. case 1:
  1725. default:
  1726. gb_addr_config |= NUM_PIPES(0);
  1727. break;
  1728. case 2:
  1729. gb_addr_config |= NUM_PIPES(1);
  1730. break;
  1731. case 4:
  1732. gb_addr_config |= NUM_PIPES(2);
  1733. break;
  1734. case 8:
  1735. gb_addr_config |= NUM_PIPES(3);
  1736. break;
  1737. }
  1738. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1739. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1740. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1741. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1742. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1743. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1744. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1745. gb_addr_config |= ROW_SIZE(2);
  1746. else
  1747. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1748. if (rdev->ddev->pdev->device == 0x689e) {
  1749. u32 efuse_straps_4;
  1750. u32 efuse_straps_3;
  1751. u8 efuse_box_bit_131_124;
  1752. WREG32(RCU_IND_INDEX, 0x204);
  1753. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1754. WREG32(RCU_IND_INDEX, 0x203);
  1755. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1756. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1757. switch(efuse_box_bit_131_124) {
  1758. case 0x00:
  1759. gb_backend_map = 0x76543210;
  1760. break;
  1761. case 0x55:
  1762. gb_backend_map = 0x77553311;
  1763. break;
  1764. case 0x56:
  1765. gb_backend_map = 0x77553300;
  1766. break;
  1767. case 0x59:
  1768. gb_backend_map = 0x77552211;
  1769. break;
  1770. case 0x66:
  1771. gb_backend_map = 0x77443300;
  1772. break;
  1773. case 0x99:
  1774. gb_backend_map = 0x66552211;
  1775. break;
  1776. case 0x5a:
  1777. gb_backend_map = 0x77552200;
  1778. break;
  1779. case 0xaa:
  1780. gb_backend_map = 0x66442200;
  1781. break;
  1782. case 0x95:
  1783. gb_backend_map = 0x66553311;
  1784. break;
  1785. default:
  1786. DRM_ERROR("bad backend map, using default\n");
  1787. gb_backend_map =
  1788. evergreen_get_tile_pipe_to_backend_map(rdev,
  1789. rdev->config.evergreen.max_tile_pipes,
  1790. rdev->config.evergreen.max_backends,
  1791. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1792. rdev->config.evergreen.max_backends) &
  1793. EVERGREEN_MAX_BACKENDS_MASK));
  1794. break;
  1795. }
  1796. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1797. u32 efuse_straps_3;
  1798. u8 efuse_box_bit_127_124;
  1799. WREG32(RCU_IND_INDEX, 0x203);
  1800. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1801. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1802. switch(efuse_box_bit_127_124) {
  1803. case 0x0:
  1804. gb_backend_map = 0x00003210;
  1805. break;
  1806. case 0x5:
  1807. case 0x6:
  1808. case 0x9:
  1809. case 0xa:
  1810. gb_backend_map = 0x00003311;
  1811. break;
  1812. default:
  1813. DRM_ERROR("bad backend map, using default\n");
  1814. gb_backend_map =
  1815. evergreen_get_tile_pipe_to_backend_map(rdev,
  1816. rdev->config.evergreen.max_tile_pipes,
  1817. rdev->config.evergreen.max_backends,
  1818. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1819. rdev->config.evergreen.max_backends) &
  1820. EVERGREEN_MAX_BACKENDS_MASK));
  1821. break;
  1822. }
  1823. } else {
  1824. switch (rdev->family) {
  1825. case CHIP_CYPRESS:
  1826. case CHIP_HEMLOCK:
  1827. case CHIP_BARTS:
  1828. gb_backend_map = 0x66442200;
  1829. break;
  1830. case CHIP_JUNIPER:
  1831. gb_backend_map = 0x00002200;
  1832. break;
  1833. default:
  1834. gb_backend_map =
  1835. evergreen_get_tile_pipe_to_backend_map(rdev,
  1836. rdev->config.evergreen.max_tile_pipes,
  1837. rdev->config.evergreen.max_backends,
  1838. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1839. rdev->config.evergreen.max_backends) &
  1840. EVERGREEN_MAX_BACKENDS_MASK));
  1841. }
  1842. }
  1843. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1844. * not have bank info, so create a custom tiling dword.
  1845. * bits 3:0 num_pipes
  1846. * bits 7:4 num_banks
  1847. * bits 11:8 group_size
  1848. * bits 15:12 row_size
  1849. */
  1850. rdev->config.evergreen.tile_config = 0;
  1851. switch (rdev->config.evergreen.max_tile_pipes) {
  1852. case 1:
  1853. default:
  1854. rdev->config.evergreen.tile_config |= (0 << 0);
  1855. break;
  1856. case 2:
  1857. rdev->config.evergreen.tile_config |= (1 << 0);
  1858. break;
  1859. case 4:
  1860. rdev->config.evergreen.tile_config |= (2 << 0);
  1861. break;
  1862. case 8:
  1863. rdev->config.evergreen.tile_config |= (3 << 0);
  1864. break;
  1865. }
  1866. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1867. if (rdev->flags & RADEON_IS_IGP)
  1868. rdev->config.evergreen.tile_config |= 1 << 4;
  1869. else
  1870. rdev->config.evergreen.tile_config |=
  1871. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1872. rdev->config.evergreen.tile_config |=
  1873. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1874. rdev->config.evergreen.tile_config |=
  1875. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1876. rdev->config.evergreen.backend_map = gb_backend_map;
  1877. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1878. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1879. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1880. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1881. evergreen_program_channel_remap(rdev);
  1882. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1883. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1884. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1885. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1886. u32 sp = cc_gc_shader_pipe_config;
  1887. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1888. if (i == num_shader_engines) {
  1889. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1890. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1891. }
  1892. WREG32(GRBM_GFX_INDEX, gfx);
  1893. WREG32(RLC_GFX_INDEX, gfx);
  1894. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1895. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1896. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1897. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1898. }
  1899. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1900. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1901. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1902. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1903. WREG32(CGTS_TCC_DISABLE, 0);
  1904. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1905. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1906. /* set HW defaults for 3D engine */
  1907. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1908. ROQ_IB2_START(0x2b)));
  1909. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1910. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1911. SYNC_GRADIENT |
  1912. SYNC_WALKER |
  1913. SYNC_ALIGNER));
  1914. sx_debug_1 = RREG32(SX_DEBUG_1);
  1915. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1916. WREG32(SX_DEBUG_1, sx_debug_1);
  1917. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1918. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1919. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1920. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1921. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1922. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1923. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1924. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1925. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1926. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1927. WREG32(VGT_NUM_INSTANCES, 1);
  1928. WREG32(SPI_CONFIG_CNTL, 0);
  1929. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1930. WREG32(CP_PERFMON_CNTL, 0);
  1931. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1932. FETCH_FIFO_HIWATER(0x4) |
  1933. DONE_FIFO_HIWATER(0xe0) |
  1934. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1935. sq_config = RREG32(SQ_CONFIG);
  1936. sq_config &= ~(PS_PRIO(3) |
  1937. VS_PRIO(3) |
  1938. GS_PRIO(3) |
  1939. ES_PRIO(3));
  1940. sq_config |= (VC_ENABLE |
  1941. EXPORT_SRC_C |
  1942. PS_PRIO(0) |
  1943. VS_PRIO(1) |
  1944. GS_PRIO(2) |
  1945. ES_PRIO(3));
  1946. switch (rdev->family) {
  1947. case CHIP_CEDAR:
  1948. case CHIP_PALM:
  1949. case CHIP_SUMO:
  1950. case CHIP_SUMO2:
  1951. case CHIP_CAICOS:
  1952. /* no vertex cache */
  1953. sq_config &= ~VC_ENABLE;
  1954. break;
  1955. default:
  1956. break;
  1957. }
  1958. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1959. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1960. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1961. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1962. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1963. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1964. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1965. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1966. switch (rdev->family) {
  1967. case CHIP_CEDAR:
  1968. case CHIP_PALM:
  1969. case CHIP_SUMO:
  1970. case CHIP_SUMO2:
  1971. ps_thread_count = 96;
  1972. break;
  1973. default:
  1974. ps_thread_count = 128;
  1975. break;
  1976. }
  1977. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1978. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1979. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1980. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1981. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1982. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1983. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1984. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1985. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1986. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1987. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1988. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1989. WREG32(SQ_CONFIG, sq_config);
  1990. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1991. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1992. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1993. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1994. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1995. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1996. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1997. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1998. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1999. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  2000. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2001. FORCE_EOV_MAX_REZ_CNT(255)));
  2002. switch (rdev->family) {
  2003. case CHIP_CEDAR:
  2004. case CHIP_PALM:
  2005. case CHIP_SUMO:
  2006. case CHIP_SUMO2:
  2007. case CHIP_CAICOS:
  2008. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  2009. break;
  2010. default:
  2011. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  2012. break;
  2013. }
  2014. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  2015. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  2016. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2017. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  2018. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2019. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  2020. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  2021. WREG32(CB_PERF_CTR0_SEL_0, 0);
  2022. WREG32(CB_PERF_CTR0_SEL_1, 0);
  2023. WREG32(CB_PERF_CTR1_SEL_0, 0);
  2024. WREG32(CB_PERF_CTR1_SEL_1, 0);
  2025. WREG32(CB_PERF_CTR2_SEL_0, 0);
  2026. WREG32(CB_PERF_CTR2_SEL_1, 0);
  2027. WREG32(CB_PERF_CTR3_SEL_0, 0);
  2028. WREG32(CB_PERF_CTR3_SEL_1, 0);
  2029. /* clear render buffer base addresses */
  2030. WREG32(CB_COLOR0_BASE, 0);
  2031. WREG32(CB_COLOR1_BASE, 0);
  2032. WREG32(CB_COLOR2_BASE, 0);
  2033. WREG32(CB_COLOR3_BASE, 0);
  2034. WREG32(CB_COLOR4_BASE, 0);
  2035. WREG32(CB_COLOR5_BASE, 0);
  2036. WREG32(CB_COLOR6_BASE, 0);
  2037. WREG32(CB_COLOR7_BASE, 0);
  2038. WREG32(CB_COLOR8_BASE, 0);
  2039. WREG32(CB_COLOR9_BASE, 0);
  2040. WREG32(CB_COLOR10_BASE, 0);
  2041. WREG32(CB_COLOR11_BASE, 0);
  2042. /* set the shader const cache sizes to 0 */
  2043. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  2044. WREG32(i, 0);
  2045. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  2046. WREG32(i, 0);
  2047. tmp = RREG32(HDP_MISC_CNTL);
  2048. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2049. WREG32(HDP_MISC_CNTL, tmp);
  2050. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2051. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2052. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2053. udelay(50);
  2054. }
  2055. int evergreen_mc_init(struct radeon_device *rdev)
  2056. {
  2057. u32 tmp;
  2058. int chansize, numchan;
  2059. /* Get VRAM informations */
  2060. rdev->mc.vram_is_ddr = true;
  2061. if (rdev->flags & RADEON_IS_IGP)
  2062. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  2063. else
  2064. tmp = RREG32(MC_ARB_RAMCFG);
  2065. if (tmp & CHANSIZE_OVERRIDE) {
  2066. chansize = 16;
  2067. } else if (tmp & CHANSIZE_MASK) {
  2068. chansize = 64;
  2069. } else {
  2070. chansize = 32;
  2071. }
  2072. tmp = RREG32(MC_SHARED_CHMAP);
  2073. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2074. case 0:
  2075. default:
  2076. numchan = 1;
  2077. break;
  2078. case 1:
  2079. numchan = 2;
  2080. break;
  2081. case 2:
  2082. numchan = 4;
  2083. break;
  2084. case 3:
  2085. numchan = 8;
  2086. break;
  2087. }
  2088. rdev->mc.vram_width = numchan * chansize;
  2089. /* Could aper size report 0 ? */
  2090. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2091. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2092. /* Setup GPU memory space */
  2093. if (rdev->flags & RADEON_IS_IGP) {
  2094. /* size in bytes on fusion */
  2095. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2096. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2097. } else {
  2098. /* size in MB on evergreen */
  2099. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2100. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2101. }
  2102. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2103. r700_vram_gtt_location(rdev, &rdev->mc);
  2104. radeon_update_bandwidth_info(rdev);
  2105. return 0;
  2106. }
  2107. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  2108. {
  2109. u32 srbm_status;
  2110. u32 grbm_status;
  2111. u32 grbm_status_se0, grbm_status_se1;
  2112. struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
  2113. int r;
  2114. srbm_status = RREG32(SRBM_STATUS);
  2115. grbm_status = RREG32(GRBM_STATUS);
  2116. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2117. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2118. if (!(grbm_status & GUI_ACTIVE)) {
  2119. r100_gpu_lockup_update(lockup, &rdev->cp);
  2120. return false;
  2121. }
  2122. /* force CP activities */
  2123. r = radeon_ring_lock(rdev, 2);
  2124. if (!r) {
  2125. /* PACKET2 NOP */
  2126. radeon_ring_write(rdev, 0x80000000);
  2127. radeon_ring_write(rdev, 0x80000000);
  2128. radeon_ring_unlock_commit(rdev);
  2129. }
  2130. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2131. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  2132. }
  2133. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2134. {
  2135. struct evergreen_mc_save save;
  2136. u32 grbm_reset = 0;
  2137. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2138. return 0;
  2139. dev_info(rdev->dev, "GPU softreset \n");
  2140. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2141. RREG32(GRBM_STATUS));
  2142. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2143. RREG32(GRBM_STATUS_SE0));
  2144. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2145. RREG32(GRBM_STATUS_SE1));
  2146. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2147. RREG32(SRBM_STATUS));
  2148. evergreen_mc_stop(rdev, &save);
  2149. if (evergreen_mc_wait_for_idle(rdev)) {
  2150. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2151. }
  2152. /* Disable CP parsing/prefetching */
  2153. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2154. /* reset all the gfx blocks */
  2155. grbm_reset = (SOFT_RESET_CP |
  2156. SOFT_RESET_CB |
  2157. SOFT_RESET_DB |
  2158. SOFT_RESET_PA |
  2159. SOFT_RESET_SC |
  2160. SOFT_RESET_SPI |
  2161. SOFT_RESET_SH |
  2162. SOFT_RESET_SX |
  2163. SOFT_RESET_TC |
  2164. SOFT_RESET_TA |
  2165. SOFT_RESET_VC |
  2166. SOFT_RESET_VGT);
  2167. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2168. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2169. (void)RREG32(GRBM_SOFT_RESET);
  2170. udelay(50);
  2171. WREG32(GRBM_SOFT_RESET, 0);
  2172. (void)RREG32(GRBM_SOFT_RESET);
  2173. /* Wait a little for things to settle down */
  2174. udelay(50);
  2175. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2176. RREG32(GRBM_STATUS));
  2177. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2178. RREG32(GRBM_STATUS_SE0));
  2179. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2180. RREG32(GRBM_STATUS_SE1));
  2181. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2182. RREG32(SRBM_STATUS));
  2183. evergreen_mc_resume(rdev, &save);
  2184. return 0;
  2185. }
  2186. int evergreen_asic_reset(struct radeon_device *rdev)
  2187. {
  2188. return evergreen_gpu_soft_reset(rdev);
  2189. }
  2190. /* Interrupts */
  2191. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2192. {
  2193. switch (crtc) {
  2194. case 0:
  2195. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2196. case 1:
  2197. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2198. case 2:
  2199. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2200. case 3:
  2201. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2202. case 4:
  2203. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2204. case 5:
  2205. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2206. default:
  2207. return 0;
  2208. }
  2209. }
  2210. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2211. {
  2212. u32 tmp;
  2213. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2214. WREG32(GRBM_INT_CNTL, 0);
  2215. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2216. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2217. if (rdev->num_crtc >= 4) {
  2218. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2219. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2220. }
  2221. if (rdev->num_crtc >= 6) {
  2222. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2223. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2224. }
  2225. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2226. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2227. if (rdev->num_crtc >= 4) {
  2228. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2229. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2230. }
  2231. if (rdev->num_crtc >= 6) {
  2232. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2233. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2234. }
  2235. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2236. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2237. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2238. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2239. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2240. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2241. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2242. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2243. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2244. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2245. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2246. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2247. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2248. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2249. }
  2250. int evergreen_irq_set(struct radeon_device *rdev)
  2251. {
  2252. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2253. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2254. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2255. u32 grbm_int_cntl = 0;
  2256. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2257. if (!rdev->irq.installed) {
  2258. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2259. return -EINVAL;
  2260. }
  2261. /* don't enable anything if the ih is disabled */
  2262. if (!rdev->ih.enabled) {
  2263. r600_disable_interrupts(rdev);
  2264. /* force the active interrupt state to all disabled */
  2265. evergreen_disable_interrupt_state(rdev);
  2266. return 0;
  2267. }
  2268. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2269. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2270. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2271. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2272. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2273. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2274. if (rdev->irq.sw_int) {
  2275. DRM_DEBUG("evergreen_irq_set: sw int\n");
  2276. cp_int_cntl |= RB_INT_ENABLE;
  2277. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2278. }
  2279. if (rdev->irq.crtc_vblank_int[0] ||
  2280. rdev->irq.pflip[0]) {
  2281. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2282. crtc1 |= VBLANK_INT_MASK;
  2283. }
  2284. if (rdev->irq.crtc_vblank_int[1] ||
  2285. rdev->irq.pflip[1]) {
  2286. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2287. crtc2 |= VBLANK_INT_MASK;
  2288. }
  2289. if (rdev->irq.crtc_vblank_int[2] ||
  2290. rdev->irq.pflip[2]) {
  2291. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2292. crtc3 |= VBLANK_INT_MASK;
  2293. }
  2294. if (rdev->irq.crtc_vblank_int[3] ||
  2295. rdev->irq.pflip[3]) {
  2296. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2297. crtc4 |= VBLANK_INT_MASK;
  2298. }
  2299. if (rdev->irq.crtc_vblank_int[4] ||
  2300. rdev->irq.pflip[4]) {
  2301. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2302. crtc5 |= VBLANK_INT_MASK;
  2303. }
  2304. if (rdev->irq.crtc_vblank_int[5] ||
  2305. rdev->irq.pflip[5]) {
  2306. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2307. crtc6 |= VBLANK_INT_MASK;
  2308. }
  2309. if (rdev->irq.hpd[0]) {
  2310. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2311. hpd1 |= DC_HPDx_INT_EN;
  2312. }
  2313. if (rdev->irq.hpd[1]) {
  2314. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2315. hpd2 |= DC_HPDx_INT_EN;
  2316. }
  2317. if (rdev->irq.hpd[2]) {
  2318. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2319. hpd3 |= DC_HPDx_INT_EN;
  2320. }
  2321. if (rdev->irq.hpd[3]) {
  2322. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2323. hpd4 |= DC_HPDx_INT_EN;
  2324. }
  2325. if (rdev->irq.hpd[4]) {
  2326. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2327. hpd5 |= DC_HPDx_INT_EN;
  2328. }
  2329. if (rdev->irq.hpd[5]) {
  2330. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2331. hpd6 |= DC_HPDx_INT_EN;
  2332. }
  2333. if (rdev->irq.gui_idle) {
  2334. DRM_DEBUG("gui idle\n");
  2335. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2336. }
  2337. WREG32(CP_INT_CNTL, cp_int_cntl);
  2338. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2339. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2340. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2341. if (rdev->num_crtc >= 4) {
  2342. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2343. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2344. }
  2345. if (rdev->num_crtc >= 6) {
  2346. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2347. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2348. }
  2349. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2350. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2351. if (rdev->num_crtc >= 4) {
  2352. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2353. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2354. }
  2355. if (rdev->num_crtc >= 6) {
  2356. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2357. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2358. }
  2359. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2360. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2361. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2362. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2363. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2364. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2365. return 0;
  2366. }
  2367. static inline void evergreen_irq_ack(struct radeon_device *rdev)
  2368. {
  2369. u32 tmp;
  2370. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2371. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2372. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2373. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2374. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2375. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2376. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2377. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2378. if (rdev->num_crtc >= 4) {
  2379. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2380. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2381. }
  2382. if (rdev->num_crtc >= 6) {
  2383. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2384. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2385. }
  2386. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2387. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2388. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2389. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2390. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2391. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2392. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2393. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2394. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2395. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2396. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2397. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2398. if (rdev->num_crtc >= 4) {
  2399. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2400. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2401. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2402. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2403. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2404. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2405. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2406. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2407. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2408. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2409. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2410. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2411. }
  2412. if (rdev->num_crtc >= 6) {
  2413. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2414. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2415. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2416. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2417. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2418. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2419. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2420. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2421. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2422. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2423. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2424. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2425. }
  2426. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2427. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2428. tmp |= DC_HPDx_INT_ACK;
  2429. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2430. }
  2431. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2432. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2433. tmp |= DC_HPDx_INT_ACK;
  2434. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2435. }
  2436. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2437. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2438. tmp |= DC_HPDx_INT_ACK;
  2439. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2440. }
  2441. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2442. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2443. tmp |= DC_HPDx_INT_ACK;
  2444. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2445. }
  2446. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2447. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2448. tmp |= DC_HPDx_INT_ACK;
  2449. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2450. }
  2451. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2452. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2453. tmp |= DC_HPDx_INT_ACK;
  2454. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2455. }
  2456. }
  2457. void evergreen_irq_disable(struct radeon_device *rdev)
  2458. {
  2459. r600_disable_interrupts(rdev);
  2460. /* Wait and acknowledge irq */
  2461. mdelay(1);
  2462. evergreen_irq_ack(rdev);
  2463. evergreen_disable_interrupt_state(rdev);
  2464. }
  2465. void evergreen_irq_suspend(struct radeon_device *rdev)
  2466. {
  2467. evergreen_irq_disable(rdev);
  2468. r600_rlc_stop(rdev);
  2469. }
  2470. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2471. {
  2472. u32 wptr, tmp;
  2473. if (rdev->wb.enabled)
  2474. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2475. else
  2476. wptr = RREG32(IH_RB_WPTR);
  2477. if (wptr & RB_OVERFLOW) {
  2478. /* When a ring buffer overflow happen start parsing interrupt
  2479. * from the last not overwritten vector (wptr + 16). Hopefully
  2480. * this should allow us to catchup.
  2481. */
  2482. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2483. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2484. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2485. tmp = RREG32(IH_RB_CNTL);
  2486. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2487. WREG32(IH_RB_CNTL, tmp);
  2488. }
  2489. return (wptr & rdev->ih.ptr_mask);
  2490. }
  2491. int evergreen_irq_process(struct radeon_device *rdev)
  2492. {
  2493. u32 wptr;
  2494. u32 rptr;
  2495. u32 src_id, src_data;
  2496. u32 ring_index;
  2497. unsigned long flags;
  2498. bool queue_hotplug = false;
  2499. if (!rdev->ih.enabled || rdev->shutdown)
  2500. return IRQ_NONE;
  2501. wptr = evergreen_get_ih_wptr(rdev);
  2502. rptr = rdev->ih.rptr;
  2503. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2504. spin_lock_irqsave(&rdev->ih.lock, flags);
  2505. if (rptr == wptr) {
  2506. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2507. return IRQ_NONE;
  2508. }
  2509. restart_ih:
  2510. /* Order reading of wptr vs. reading of IH ring data */
  2511. rmb();
  2512. /* display interrupts */
  2513. evergreen_irq_ack(rdev);
  2514. rdev->ih.wptr = wptr;
  2515. while (rptr != wptr) {
  2516. /* wptr/rptr are in bytes! */
  2517. ring_index = rptr / 4;
  2518. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2519. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2520. switch (src_id) {
  2521. case 1: /* D1 vblank/vline */
  2522. switch (src_data) {
  2523. case 0: /* D1 vblank */
  2524. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2525. if (rdev->irq.crtc_vblank_int[0]) {
  2526. drm_handle_vblank(rdev->ddev, 0);
  2527. rdev->pm.vblank_sync = true;
  2528. wake_up(&rdev->irq.vblank_queue);
  2529. }
  2530. if (rdev->irq.pflip[0])
  2531. radeon_crtc_handle_flip(rdev, 0);
  2532. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2533. DRM_DEBUG("IH: D1 vblank\n");
  2534. }
  2535. break;
  2536. case 1: /* D1 vline */
  2537. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2538. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2539. DRM_DEBUG("IH: D1 vline\n");
  2540. }
  2541. break;
  2542. default:
  2543. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2544. break;
  2545. }
  2546. break;
  2547. case 2: /* D2 vblank/vline */
  2548. switch (src_data) {
  2549. case 0: /* D2 vblank */
  2550. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2551. if (rdev->irq.crtc_vblank_int[1]) {
  2552. drm_handle_vblank(rdev->ddev, 1);
  2553. rdev->pm.vblank_sync = true;
  2554. wake_up(&rdev->irq.vblank_queue);
  2555. }
  2556. if (rdev->irq.pflip[1])
  2557. radeon_crtc_handle_flip(rdev, 1);
  2558. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2559. DRM_DEBUG("IH: D2 vblank\n");
  2560. }
  2561. break;
  2562. case 1: /* D2 vline */
  2563. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2564. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2565. DRM_DEBUG("IH: D2 vline\n");
  2566. }
  2567. break;
  2568. default:
  2569. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2570. break;
  2571. }
  2572. break;
  2573. case 3: /* D3 vblank/vline */
  2574. switch (src_data) {
  2575. case 0: /* D3 vblank */
  2576. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2577. if (rdev->irq.crtc_vblank_int[2]) {
  2578. drm_handle_vblank(rdev->ddev, 2);
  2579. rdev->pm.vblank_sync = true;
  2580. wake_up(&rdev->irq.vblank_queue);
  2581. }
  2582. if (rdev->irq.pflip[2])
  2583. radeon_crtc_handle_flip(rdev, 2);
  2584. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2585. DRM_DEBUG("IH: D3 vblank\n");
  2586. }
  2587. break;
  2588. case 1: /* D3 vline */
  2589. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2590. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2591. DRM_DEBUG("IH: D3 vline\n");
  2592. }
  2593. break;
  2594. default:
  2595. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2596. break;
  2597. }
  2598. break;
  2599. case 4: /* D4 vblank/vline */
  2600. switch (src_data) {
  2601. case 0: /* D4 vblank */
  2602. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2603. if (rdev->irq.crtc_vblank_int[3]) {
  2604. drm_handle_vblank(rdev->ddev, 3);
  2605. rdev->pm.vblank_sync = true;
  2606. wake_up(&rdev->irq.vblank_queue);
  2607. }
  2608. if (rdev->irq.pflip[3])
  2609. radeon_crtc_handle_flip(rdev, 3);
  2610. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2611. DRM_DEBUG("IH: D4 vblank\n");
  2612. }
  2613. break;
  2614. case 1: /* D4 vline */
  2615. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2616. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2617. DRM_DEBUG("IH: D4 vline\n");
  2618. }
  2619. break;
  2620. default:
  2621. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2622. break;
  2623. }
  2624. break;
  2625. case 5: /* D5 vblank/vline */
  2626. switch (src_data) {
  2627. case 0: /* D5 vblank */
  2628. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2629. if (rdev->irq.crtc_vblank_int[4]) {
  2630. drm_handle_vblank(rdev->ddev, 4);
  2631. rdev->pm.vblank_sync = true;
  2632. wake_up(&rdev->irq.vblank_queue);
  2633. }
  2634. if (rdev->irq.pflip[4])
  2635. radeon_crtc_handle_flip(rdev, 4);
  2636. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2637. DRM_DEBUG("IH: D5 vblank\n");
  2638. }
  2639. break;
  2640. case 1: /* D5 vline */
  2641. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2642. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2643. DRM_DEBUG("IH: D5 vline\n");
  2644. }
  2645. break;
  2646. default:
  2647. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2648. break;
  2649. }
  2650. break;
  2651. case 6: /* D6 vblank/vline */
  2652. switch (src_data) {
  2653. case 0: /* D6 vblank */
  2654. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2655. if (rdev->irq.crtc_vblank_int[5]) {
  2656. drm_handle_vblank(rdev->ddev, 5);
  2657. rdev->pm.vblank_sync = true;
  2658. wake_up(&rdev->irq.vblank_queue);
  2659. }
  2660. if (rdev->irq.pflip[5])
  2661. radeon_crtc_handle_flip(rdev, 5);
  2662. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2663. DRM_DEBUG("IH: D6 vblank\n");
  2664. }
  2665. break;
  2666. case 1: /* D6 vline */
  2667. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2668. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2669. DRM_DEBUG("IH: D6 vline\n");
  2670. }
  2671. break;
  2672. default:
  2673. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2674. break;
  2675. }
  2676. break;
  2677. case 42: /* HPD hotplug */
  2678. switch (src_data) {
  2679. case 0:
  2680. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2681. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2682. queue_hotplug = true;
  2683. DRM_DEBUG("IH: HPD1\n");
  2684. }
  2685. break;
  2686. case 1:
  2687. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2688. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2689. queue_hotplug = true;
  2690. DRM_DEBUG("IH: HPD2\n");
  2691. }
  2692. break;
  2693. case 2:
  2694. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2695. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2696. queue_hotplug = true;
  2697. DRM_DEBUG("IH: HPD3\n");
  2698. }
  2699. break;
  2700. case 3:
  2701. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2702. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2703. queue_hotplug = true;
  2704. DRM_DEBUG("IH: HPD4\n");
  2705. }
  2706. break;
  2707. case 4:
  2708. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2709. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2710. queue_hotplug = true;
  2711. DRM_DEBUG("IH: HPD5\n");
  2712. }
  2713. break;
  2714. case 5:
  2715. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2716. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2717. queue_hotplug = true;
  2718. DRM_DEBUG("IH: HPD6\n");
  2719. }
  2720. break;
  2721. default:
  2722. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2723. break;
  2724. }
  2725. break;
  2726. case 176: /* CP_INT in ring buffer */
  2727. case 177: /* CP_INT in IB1 */
  2728. case 178: /* CP_INT in IB2 */
  2729. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2730. radeon_fence_process(rdev);
  2731. break;
  2732. case 181: /* CP EOP event */
  2733. DRM_DEBUG("IH: CP EOP\n");
  2734. radeon_fence_process(rdev);
  2735. break;
  2736. case 233: /* GUI IDLE */
  2737. DRM_DEBUG("IH: GUI idle\n");
  2738. rdev->pm.gui_idle = true;
  2739. wake_up(&rdev->irq.idle_queue);
  2740. break;
  2741. default:
  2742. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2743. break;
  2744. }
  2745. /* wptr/rptr are in bytes! */
  2746. rptr += 16;
  2747. rptr &= rdev->ih.ptr_mask;
  2748. }
  2749. /* make sure wptr hasn't changed while processing */
  2750. wptr = evergreen_get_ih_wptr(rdev);
  2751. if (wptr != rdev->ih.wptr)
  2752. goto restart_ih;
  2753. if (queue_hotplug)
  2754. schedule_work(&rdev->hotplug_work);
  2755. rdev->ih.rptr = rptr;
  2756. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2757. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2758. return IRQ_HANDLED;
  2759. }
  2760. static int evergreen_startup(struct radeon_device *rdev)
  2761. {
  2762. int r;
  2763. /* enable pcie gen2 link */
  2764. if (!ASIC_IS_DCE5(rdev))
  2765. evergreen_pcie_gen2_enable(rdev);
  2766. if (ASIC_IS_DCE5(rdev)) {
  2767. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2768. r = ni_init_microcode(rdev);
  2769. if (r) {
  2770. DRM_ERROR("Failed to load firmware!\n");
  2771. return r;
  2772. }
  2773. }
  2774. r = ni_mc_load_microcode(rdev);
  2775. if (r) {
  2776. DRM_ERROR("Failed to load MC firmware!\n");
  2777. return r;
  2778. }
  2779. } else {
  2780. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2781. r = r600_init_microcode(rdev);
  2782. if (r) {
  2783. DRM_ERROR("Failed to load firmware!\n");
  2784. return r;
  2785. }
  2786. }
  2787. }
  2788. evergreen_mc_program(rdev);
  2789. if (rdev->flags & RADEON_IS_AGP) {
  2790. evergreen_agp_enable(rdev);
  2791. } else {
  2792. r = evergreen_pcie_gart_enable(rdev);
  2793. if (r)
  2794. return r;
  2795. }
  2796. evergreen_gpu_init(rdev);
  2797. r = evergreen_blit_init(rdev);
  2798. if (r) {
  2799. evergreen_blit_fini(rdev);
  2800. rdev->asic->copy = NULL;
  2801. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2802. }
  2803. /* allocate wb buffer */
  2804. r = radeon_wb_init(rdev);
  2805. if (r)
  2806. return r;
  2807. /* Enable IRQ */
  2808. r = r600_irq_init(rdev);
  2809. if (r) {
  2810. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2811. radeon_irq_kms_fini(rdev);
  2812. return r;
  2813. }
  2814. evergreen_irq_set(rdev);
  2815. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2816. if (r)
  2817. return r;
  2818. r = evergreen_cp_load_microcode(rdev);
  2819. if (r)
  2820. return r;
  2821. r = evergreen_cp_resume(rdev);
  2822. if (r)
  2823. return r;
  2824. return 0;
  2825. }
  2826. int evergreen_resume(struct radeon_device *rdev)
  2827. {
  2828. int r;
  2829. /* reset the asic, the gfx blocks are often in a bad state
  2830. * after the driver is unloaded or after a resume
  2831. */
  2832. if (radeon_asic_reset(rdev))
  2833. dev_warn(rdev->dev, "GPU reset failed !\n");
  2834. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2835. * posting will perform necessary task to bring back GPU into good
  2836. * shape.
  2837. */
  2838. /* post card */
  2839. atom_asic_init(rdev->mode_info.atom_context);
  2840. r = evergreen_startup(rdev);
  2841. if (r) {
  2842. DRM_ERROR("evergreen startup failed on resume\n");
  2843. return r;
  2844. }
  2845. r = r600_ib_test(rdev);
  2846. if (r) {
  2847. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2848. return r;
  2849. }
  2850. return r;
  2851. }
  2852. int evergreen_suspend(struct radeon_device *rdev)
  2853. {
  2854. int r;
  2855. /* FIXME: we should wait for ring to be empty */
  2856. r700_cp_stop(rdev);
  2857. rdev->cp.ready = false;
  2858. evergreen_irq_suspend(rdev);
  2859. radeon_wb_disable(rdev);
  2860. evergreen_pcie_gart_disable(rdev);
  2861. /* unpin shaders bo */
  2862. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2863. if (likely(r == 0)) {
  2864. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2865. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2866. }
  2867. return 0;
  2868. }
  2869. int evergreen_copy_blit(struct radeon_device *rdev,
  2870. uint64_t src_offset, uint64_t dst_offset,
  2871. unsigned num_pages, struct radeon_fence *fence)
  2872. {
  2873. int r;
  2874. mutex_lock(&rdev->r600_blit.mutex);
  2875. rdev->r600_blit.vb_ib = NULL;
  2876. r = evergreen_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2877. if (r) {
  2878. if (rdev->r600_blit.vb_ib)
  2879. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2880. mutex_unlock(&rdev->r600_blit.mutex);
  2881. return r;
  2882. }
  2883. evergreen_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2884. evergreen_blit_done_copy(rdev, fence);
  2885. mutex_unlock(&rdev->r600_blit.mutex);
  2886. return 0;
  2887. }
  2888. /* Plan is to move initialization in that function and use
  2889. * helper function so that radeon_device_init pretty much
  2890. * do nothing more than calling asic specific function. This
  2891. * should also allow to remove a bunch of callback function
  2892. * like vram_info.
  2893. */
  2894. int evergreen_init(struct radeon_device *rdev)
  2895. {
  2896. int r;
  2897. /* This don't do much */
  2898. r = radeon_gem_init(rdev);
  2899. if (r)
  2900. return r;
  2901. /* Read BIOS */
  2902. if (!radeon_get_bios(rdev)) {
  2903. if (ASIC_IS_AVIVO(rdev))
  2904. return -EINVAL;
  2905. }
  2906. /* Must be an ATOMBIOS */
  2907. if (!rdev->is_atom_bios) {
  2908. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2909. return -EINVAL;
  2910. }
  2911. r = radeon_atombios_init(rdev);
  2912. if (r)
  2913. return r;
  2914. /* reset the asic, the gfx blocks are often in a bad state
  2915. * after the driver is unloaded or after a resume
  2916. */
  2917. if (radeon_asic_reset(rdev))
  2918. dev_warn(rdev->dev, "GPU reset failed !\n");
  2919. /* Post card if necessary */
  2920. if (!radeon_card_posted(rdev)) {
  2921. if (!rdev->bios) {
  2922. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2923. return -EINVAL;
  2924. }
  2925. DRM_INFO("GPU not posted. posting now...\n");
  2926. atom_asic_init(rdev->mode_info.atom_context);
  2927. }
  2928. /* Initialize scratch registers */
  2929. r600_scratch_init(rdev);
  2930. /* Initialize surface registers */
  2931. radeon_surface_init(rdev);
  2932. /* Initialize clocks */
  2933. radeon_get_clock_info(rdev->ddev);
  2934. /* Fence driver */
  2935. r = radeon_fence_driver_init(rdev);
  2936. if (r)
  2937. return r;
  2938. /* initialize AGP */
  2939. if (rdev->flags & RADEON_IS_AGP) {
  2940. r = radeon_agp_init(rdev);
  2941. if (r)
  2942. radeon_agp_disable(rdev);
  2943. }
  2944. /* initialize memory controller */
  2945. r = evergreen_mc_init(rdev);
  2946. if (r)
  2947. return r;
  2948. /* Memory manager */
  2949. r = radeon_bo_init(rdev);
  2950. if (r)
  2951. return r;
  2952. r = radeon_irq_kms_init(rdev);
  2953. if (r)
  2954. return r;
  2955. rdev->cp.ring_obj = NULL;
  2956. r600_ring_init(rdev, 1024 * 1024);
  2957. rdev->ih.ring_obj = NULL;
  2958. r600_ih_ring_init(rdev, 64 * 1024);
  2959. r = r600_pcie_gart_init(rdev);
  2960. if (r)
  2961. return r;
  2962. rdev->accel_working = true;
  2963. r = evergreen_startup(rdev);
  2964. if (r) {
  2965. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2966. r700_cp_fini(rdev);
  2967. r600_irq_fini(rdev);
  2968. radeon_wb_fini(rdev);
  2969. radeon_irq_kms_fini(rdev);
  2970. evergreen_pcie_gart_fini(rdev);
  2971. rdev->accel_working = false;
  2972. }
  2973. if (rdev->accel_working) {
  2974. r = radeon_ib_pool_init(rdev);
  2975. if (r) {
  2976. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2977. rdev->accel_working = false;
  2978. }
  2979. r = r600_ib_test(rdev);
  2980. if (r) {
  2981. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2982. rdev->accel_working = false;
  2983. }
  2984. }
  2985. return 0;
  2986. }
  2987. void evergreen_fini(struct radeon_device *rdev)
  2988. {
  2989. evergreen_blit_fini(rdev);
  2990. r700_cp_fini(rdev);
  2991. r600_irq_fini(rdev);
  2992. radeon_wb_fini(rdev);
  2993. radeon_ib_pool_fini(rdev);
  2994. radeon_irq_kms_fini(rdev);
  2995. evergreen_pcie_gart_fini(rdev);
  2996. radeon_gem_fini(rdev);
  2997. radeon_fence_driver_fini(rdev);
  2998. radeon_agp_fini(rdev);
  2999. radeon_bo_fini(rdev);
  3000. radeon_atombios_fini(rdev);
  3001. kfree(rdev->bios);
  3002. rdev->bios = NULL;
  3003. }
  3004. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  3005. {
  3006. u32 link_width_cntl, speed_cntl;
  3007. if (radeon_pcie_gen2 == 0)
  3008. return;
  3009. if (rdev->flags & RADEON_IS_IGP)
  3010. return;
  3011. if (!(rdev->flags & RADEON_IS_PCIE))
  3012. return;
  3013. /* x2 cards have a special sequence */
  3014. if (ASIC_IS_X2(rdev))
  3015. return;
  3016. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3017. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  3018. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3019. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3020. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3021. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3022. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3023. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3024. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3025. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3026. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  3027. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3028. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3029. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  3030. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3031. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3032. speed_cntl |= LC_GEN2_EN_STRAP;
  3033. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3034. } else {
  3035. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3036. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3037. if (1)
  3038. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3039. else
  3040. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3041. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3042. }
  3043. }