nvc0_pm.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. /*
  2. * Copyright 2011 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "drmP.h"
  25. #include "nouveau_drv.h"
  26. #include "nouveau_bios.h"
  27. #include "nouveau_pm.h"
  28. static u32 read_div(struct drm_device *, int, u32, u32);
  29. static u32 read_pll(struct drm_device *, u32);
  30. static u32
  31. read_vco(struct drm_device *dev, u32 dsrc)
  32. {
  33. u32 ssrc = nv_rd32(dev, dsrc);
  34. if (!(ssrc & 0x00000100))
  35. return read_pll(dev, 0x00e800);
  36. return read_pll(dev, 0x00e820);
  37. }
  38. static u32
  39. read_pll(struct drm_device *dev, u32 pll)
  40. {
  41. u32 coef = nv_rd32(dev, pll + 4);
  42. u32 P = (coef & 0x003f0000) >> 16;
  43. u32 N = (coef & 0x0000ff00) >> 8;
  44. u32 M = (coef & 0x000000ff) >> 0;
  45. u32 sclk, doff;
  46. switch (pll & 0xfff000) {
  47. case 0x00e000:
  48. sclk = 27000;
  49. P = 1;
  50. break;
  51. case 0x137000:
  52. doff = (pll - 0x137000) / 0x20;
  53. sclk = read_div(dev, doff, 0x137120, 0x137140);
  54. break;
  55. case 0x132000:
  56. switch (pll) {
  57. case 0x132000:
  58. sclk = read_pll(dev, 0x132020);
  59. break;
  60. case 0x132020:
  61. sclk = read_div(dev, 0, 0x137320, 0x137330);
  62. break;
  63. default:
  64. return 0;
  65. }
  66. break;
  67. default:
  68. return 0;
  69. }
  70. return sclk * N / M / P;
  71. }
  72. static u32
  73. read_div(struct drm_device *dev, int doff, u32 dsrc, u32 dctl)
  74. {
  75. u32 ssrc = nv_rd32(dev, dsrc + (doff * 4));
  76. u32 sctl = nv_rd32(dev, dctl + (doff * 4));
  77. switch (ssrc & 0x00000003) {
  78. case 0:
  79. if ((ssrc & 0x00030000) != 0x00030000)
  80. return 27000;
  81. return 108000;
  82. case 2:
  83. return 100000;
  84. case 3:
  85. if (sctl & 0x80000000) {
  86. u32 sclk = read_vco(dev, dsrc);
  87. u32 sdiv = (sctl & 0x0000003f) + 2;
  88. return (sclk * 2) / sdiv;
  89. }
  90. return read_vco(dev, dsrc);
  91. default:
  92. return 0;
  93. }
  94. }
  95. static u32
  96. read_mem(struct drm_device *dev)
  97. {
  98. u32 ssel = nv_rd32(dev, 0x1373f0);
  99. if (ssel & 0x00000001)
  100. return read_div(dev, 0, 0x137300, 0x137310);
  101. return read_pll(dev, 0x132000);
  102. }
  103. static u32
  104. read_clk(struct drm_device *dev, int clk)
  105. {
  106. u32 sctl = nv_rd32(dev, 0x137250 + (clk * 4));
  107. u32 ssel = nv_rd32(dev, 0x137100);
  108. u32 sclk, sdiv;
  109. if (ssel & (1 << clk)) {
  110. if (clk < 7)
  111. sclk = read_pll(dev, 0x137000 + (clk * 0x20));
  112. else
  113. sclk = read_pll(dev, 0x1370e0);
  114. sdiv = ((sctl & 0x00003f00) >> 8) + 2;
  115. } else {
  116. sclk = read_div(dev, clk, 0x137160, 0x1371d0);
  117. sdiv = ((sctl & 0x0000003f) >> 0) + 2;
  118. }
  119. if (sctl & 0x80000000)
  120. return (sclk * 2) / sdiv;
  121. return sclk;
  122. }
  123. int
  124. nvc0_pm_clocks_get(struct drm_device *dev, struct nouveau_pm_level *perflvl)
  125. {
  126. perflvl->shader = read_clk(dev, 0x00);
  127. perflvl->core = perflvl->shader / 2;
  128. perflvl->memory = read_mem(dev);
  129. perflvl->rop = read_clk(dev, 0x01);
  130. perflvl->hub07 = read_clk(dev, 0x02);
  131. perflvl->hub06 = read_clk(dev, 0x07);
  132. perflvl->hub01 = read_clk(dev, 0x08);
  133. perflvl->copy = read_clk(dev, 0x09);
  134. perflvl->daemon = read_clk(dev, 0x0c);
  135. perflvl->vdec = read_clk(dev, 0x0e);
  136. return 0;
  137. }