nouveau_drv.h 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. spinlock_t lock;
  43. struct list_head channels;
  44. struct nouveau_vm *vm;
  45. };
  46. static inline struct nouveau_fpriv *
  47. nouveau_fpriv(struct drm_file *file_priv)
  48. {
  49. return file_priv ? file_priv->driver_priv : NULL;
  50. }
  51. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  52. #include "nouveau_drm.h"
  53. #include "nouveau_reg.h"
  54. #include "nouveau_bios.h"
  55. #include "nouveau_util.h"
  56. struct nouveau_grctx;
  57. struct nouveau_mem;
  58. #include "nouveau_vm.h"
  59. #define MAX_NUM_DCB_ENTRIES 16
  60. #define NOUVEAU_MAX_CHANNEL_NR 128
  61. #define NOUVEAU_MAX_TILE_NR 15
  62. struct nouveau_mem {
  63. struct drm_device *dev;
  64. struct nouveau_vma bar_vma;
  65. struct nouveau_vma vma[2];
  66. u8 page_shift;
  67. struct drm_mm_node *tag;
  68. struct list_head regions;
  69. dma_addr_t *pages;
  70. u32 memtype;
  71. u64 offset;
  72. u64 size;
  73. };
  74. struct nouveau_tile_reg {
  75. bool used;
  76. uint32_t addr;
  77. uint32_t limit;
  78. uint32_t pitch;
  79. uint32_t zcomp;
  80. struct drm_mm_node *tag_mem;
  81. struct nouveau_fence *fence;
  82. };
  83. struct nouveau_bo {
  84. struct ttm_buffer_object bo;
  85. struct ttm_placement placement;
  86. u32 valid_domains;
  87. u32 placements[3];
  88. u32 busy_placements[3];
  89. struct ttm_bo_kmap_obj kmap;
  90. struct list_head head;
  91. /* protected by ttm_bo_reserve() */
  92. struct drm_file *reserved_by;
  93. struct list_head entry;
  94. int pbbo_index;
  95. bool validate_mapped;
  96. struct nouveau_channel *channel;
  97. struct list_head vma_list;
  98. unsigned page_shift;
  99. uint32_t tile_mode;
  100. uint32_t tile_flags;
  101. struct nouveau_tile_reg *tile;
  102. struct drm_gem_object *gem;
  103. int pin_refcnt;
  104. };
  105. #define nouveau_bo_tile_layout(nvbo) \
  106. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  107. static inline struct nouveau_bo *
  108. nouveau_bo(struct ttm_buffer_object *bo)
  109. {
  110. return container_of(bo, struct nouveau_bo, bo);
  111. }
  112. static inline struct nouveau_bo *
  113. nouveau_gem_object(struct drm_gem_object *gem)
  114. {
  115. return gem ? gem->driver_private : NULL;
  116. }
  117. /* TODO: submit equivalent to TTM generic API upstream? */
  118. static inline void __iomem *
  119. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  120. {
  121. bool is_iomem;
  122. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  123. &nvbo->kmap, &is_iomem);
  124. WARN_ON_ONCE(ioptr && !is_iomem);
  125. return ioptr;
  126. }
  127. enum nouveau_flags {
  128. NV_NFORCE = 0x10000000,
  129. NV_NFORCE2 = 0x20000000
  130. };
  131. #define NVOBJ_ENGINE_SW 0
  132. #define NVOBJ_ENGINE_GR 1
  133. #define NVOBJ_ENGINE_CRYPT 2
  134. #define NVOBJ_ENGINE_COPY0 3
  135. #define NVOBJ_ENGINE_COPY1 4
  136. #define NVOBJ_ENGINE_MPEG 5
  137. #define NVOBJ_ENGINE_DISPLAY 15
  138. #define NVOBJ_ENGINE_NR 16
  139. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  140. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  141. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  142. #define NVOBJ_FLAG_VM (1 << 3)
  143. #define NVOBJ_FLAG_VM_USER (1 << 4)
  144. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  145. struct nouveau_gpuobj {
  146. struct drm_device *dev;
  147. struct kref refcount;
  148. struct list_head list;
  149. void *node;
  150. u32 *suspend;
  151. uint32_t flags;
  152. u32 size;
  153. u32 pinst; /* PRAMIN BAR offset */
  154. u32 cinst; /* Channel offset */
  155. u64 vinst; /* VRAM address */
  156. u64 linst; /* VM address */
  157. uint32_t engine;
  158. uint32_t class;
  159. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  160. void *priv;
  161. };
  162. struct nouveau_page_flip_state {
  163. struct list_head head;
  164. struct drm_pending_vblank_event *event;
  165. int crtc, bpp, pitch, x, y;
  166. uint64_t offset;
  167. };
  168. enum nouveau_channel_mutex_class {
  169. NOUVEAU_UCHANNEL_MUTEX,
  170. NOUVEAU_KCHANNEL_MUTEX
  171. };
  172. struct nouveau_channel {
  173. struct drm_device *dev;
  174. struct list_head list;
  175. int id;
  176. /* references to the channel data structure */
  177. struct kref ref;
  178. /* users of the hardware channel resources, the hardware
  179. * context will be kicked off when it reaches zero. */
  180. atomic_t users;
  181. struct mutex mutex;
  182. /* owner of this fifo */
  183. struct drm_file *file_priv;
  184. /* mapping of the fifo itself */
  185. struct drm_local_map *map;
  186. /* mapping of the regs controlling the fifo */
  187. void __iomem *user;
  188. uint32_t user_get;
  189. uint32_t user_put;
  190. /* Fencing */
  191. struct {
  192. /* lock protects the pending list only */
  193. spinlock_t lock;
  194. struct list_head pending;
  195. uint32_t sequence;
  196. uint32_t sequence_ack;
  197. atomic_t last_sequence_irq;
  198. struct nouveau_vma vma;
  199. } fence;
  200. /* DMA push buffer */
  201. struct nouveau_gpuobj *pushbuf;
  202. struct nouveau_bo *pushbuf_bo;
  203. struct nouveau_vma pushbuf_vma;
  204. uint32_t pushbuf_base;
  205. /* Notifier memory */
  206. struct nouveau_bo *notifier_bo;
  207. struct nouveau_vma notifier_vma;
  208. struct drm_mm notifier_heap;
  209. /* PFIFO context */
  210. struct nouveau_gpuobj *ramfc;
  211. struct nouveau_gpuobj *cache;
  212. void *fifo_priv;
  213. /* Execution engine contexts */
  214. void *engctx[NVOBJ_ENGINE_NR];
  215. /* NV50 VM */
  216. struct nouveau_vm *vm;
  217. struct nouveau_gpuobj *vm_pd;
  218. /* Objects */
  219. struct nouveau_gpuobj *ramin; /* Private instmem */
  220. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  221. struct nouveau_ramht *ramht; /* Hash table */
  222. /* GPU object info for stuff used in-kernel (mm_enabled) */
  223. uint32_t m2mf_ntfy;
  224. uint32_t vram_handle;
  225. uint32_t gart_handle;
  226. bool accel_done;
  227. /* Push buffer state (only for drm's channel on !mm_enabled) */
  228. struct {
  229. int max;
  230. int free;
  231. int cur;
  232. int put;
  233. /* access via pushbuf_bo */
  234. int ib_base;
  235. int ib_max;
  236. int ib_free;
  237. int ib_put;
  238. } dma;
  239. uint32_t sw_subchannel[8];
  240. struct nouveau_vma dispc_vma[2];
  241. struct {
  242. struct nouveau_gpuobj *vblsem;
  243. uint32_t vblsem_head;
  244. uint32_t vblsem_offset;
  245. uint32_t vblsem_rval;
  246. struct list_head vbl_wait;
  247. struct list_head flip;
  248. } nvsw;
  249. struct {
  250. bool active;
  251. char name[32];
  252. struct drm_info_list info;
  253. } debugfs;
  254. };
  255. struct nouveau_exec_engine {
  256. void (*destroy)(struct drm_device *, int engine);
  257. int (*init)(struct drm_device *, int engine);
  258. int (*fini)(struct drm_device *, int engine, bool suspend);
  259. int (*context_new)(struct nouveau_channel *, int engine);
  260. void (*context_del)(struct nouveau_channel *, int engine);
  261. int (*object_new)(struct nouveau_channel *, int engine,
  262. u32 handle, u16 class);
  263. void (*set_tile_region)(struct drm_device *dev, int i);
  264. void (*tlb_flush)(struct drm_device *, int engine);
  265. };
  266. struct nouveau_instmem_engine {
  267. void *priv;
  268. int (*init)(struct drm_device *dev);
  269. void (*takedown)(struct drm_device *dev);
  270. int (*suspend)(struct drm_device *dev);
  271. void (*resume)(struct drm_device *dev);
  272. int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
  273. u32 size, u32 align);
  274. void (*put)(struct nouveau_gpuobj *);
  275. int (*map)(struct nouveau_gpuobj *);
  276. void (*unmap)(struct nouveau_gpuobj *);
  277. void (*flush)(struct drm_device *);
  278. };
  279. struct nouveau_mc_engine {
  280. int (*init)(struct drm_device *dev);
  281. void (*takedown)(struct drm_device *dev);
  282. };
  283. struct nouveau_timer_engine {
  284. int (*init)(struct drm_device *dev);
  285. void (*takedown)(struct drm_device *dev);
  286. uint64_t (*read)(struct drm_device *dev);
  287. };
  288. struct nouveau_fb_engine {
  289. int num_tiles;
  290. struct drm_mm tag_heap;
  291. void *priv;
  292. int (*init)(struct drm_device *dev);
  293. void (*takedown)(struct drm_device *dev);
  294. void (*init_tile_region)(struct drm_device *dev, int i,
  295. uint32_t addr, uint32_t size,
  296. uint32_t pitch, uint32_t flags);
  297. void (*set_tile_region)(struct drm_device *dev, int i);
  298. void (*free_tile_region)(struct drm_device *dev, int i);
  299. };
  300. struct nouveau_fifo_engine {
  301. void *priv;
  302. int channels;
  303. struct nouveau_gpuobj *playlist[2];
  304. int cur_playlist;
  305. int (*init)(struct drm_device *);
  306. void (*takedown)(struct drm_device *);
  307. void (*disable)(struct drm_device *);
  308. void (*enable)(struct drm_device *);
  309. bool (*reassign)(struct drm_device *, bool enable);
  310. bool (*cache_pull)(struct drm_device *dev, bool enable);
  311. int (*channel_id)(struct drm_device *);
  312. int (*create_context)(struct nouveau_channel *);
  313. void (*destroy_context)(struct nouveau_channel *);
  314. int (*load_context)(struct nouveau_channel *);
  315. int (*unload_context)(struct drm_device *);
  316. void (*tlb_flush)(struct drm_device *dev);
  317. };
  318. struct nouveau_display_engine {
  319. void *priv;
  320. int (*early_init)(struct drm_device *);
  321. void (*late_takedown)(struct drm_device *);
  322. int (*create)(struct drm_device *);
  323. int (*init)(struct drm_device *);
  324. void (*destroy)(struct drm_device *);
  325. };
  326. struct nouveau_gpio_engine {
  327. void *priv;
  328. int (*init)(struct drm_device *);
  329. void (*takedown)(struct drm_device *);
  330. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  331. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  332. int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
  333. void (*)(void *, int), void *);
  334. void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
  335. void (*)(void *, int), void *);
  336. bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  337. };
  338. struct nouveau_pm_voltage_level {
  339. u32 voltage; /* microvolts */
  340. u8 vid;
  341. };
  342. struct nouveau_pm_voltage {
  343. bool supported;
  344. u8 version;
  345. u8 vid_mask;
  346. struct nouveau_pm_voltage_level *level;
  347. int nr_level;
  348. };
  349. struct nouveau_pm_memtiming {
  350. int id;
  351. u32 reg_100220;
  352. u32 reg_100224;
  353. u32 reg_100228;
  354. u32 reg_10022c;
  355. u32 reg_100230;
  356. u32 reg_100234;
  357. u32 reg_100238;
  358. u32 reg_10023c;
  359. u32 reg_100240;
  360. };
  361. #define NOUVEAU_PM_MAX_LEVEL 8
  362. struct nouveau_pm_level {
  363. struct device_attribute dev_attr;
  364. char name[32];
  365. int id;
  366. u32 core;
  367. u32 memory;
  368. u32 shader;
  369. u32 rop;
  370. u32 copy;
  371. u32 daemon;
  372. u32 vdec;
  373. u32 unk05; /* nv50:nva3, roughly.. */
  374. u32 unka0; /* nva3:nvc0 */
  375. u32 hub01; /* nvc0- */
  376. u32 hub06; /* nvc0- */
  377. u32 hub07; /* nvc0- */
  378. u32 volt_min; /* microvolts */
  379. u32 volt_max;
  380. u8 fanspeed;
  381. u16 memscript;
  382. struct nouveau_pm_memtiming *timing;
  383. };
  384. struct nouveau_pm_temp_sensor_constants {
  385. u16 offset_constant;
  386. s16 offset_mult;
  387. s16 offset_div;
  388. s16 slope_mult;
  389. s16 slope_div;
  390. };
  391. struct nouveau_pm_threshold_temp {
  392. s16 critical;
  393. s16 down_clock;
  394. s16 fan_boost;
  395. };
  396. struct nouveau_pm_memtimings {
  397. bool supported;
  398. struct nouveau_pm_memtiming *timing;
  399. int nr_timing;
  400. };
  401. struct nouveau_pm_engine {
  402. struct nouveau_pm_voltage voltage;
  403. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  404. int nr_perflvl;
  405. struct nouveau_pm_memtimings memtimings;
  406. struct nouveau_pm_temp_sensor_constants sensor_constants;
  407. struct nouveau_pm_threshold_temp threshold_temp;
  408. struct nouveau_pm_level boot;
  409. struct nouveau_pm_level *cur;
  410. struct device *hwmon;
  411. struct notifier_block acpi_nb;
  412. int (*clock_get)(struct drm_device *, u32 id);
  413. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  414. u32 id, int khz);
  415. void (*clock_set)(struct drm_device *, void *);
  416. int (*clocks_get)(struct drm_device *, struct nouveau_pm_level *);
  417. void *(*clocks_pre)(struct drm_device *, struct nouveau_pm_level *);
  418. void (*clocks_set)(struct drm_device *, void *);
  419. int (*voltage_get)(struct drm_device *);
  420. int (*voltage_set)(struct drm_device *, int voltage);
  421. int (*fanspeed_get)(struct drm_device *);
  422. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  423. int (*temp_get)(struct drm_device *);
  424. };
  425. struct nouveau_vram_engine {
  426. struct nouveau_mm mm;
  427. int (*init)(struct drm_device *);
  428. void (*takedown)(struct drm_device *dev);
  429. int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
  430. u32 type, struct nouveau_mem **);
  431. void (*put)(struct drm_device *, struct nouveau_mem **);
  432. bool (*flags_valid)(struct drm_device *, u32 tile_flags);
  433. };
  434. struct nouveau_engine {
  435. struct nouveau_instmem_engine instmem;
  436. struct nouveau_mc_engine mc;
  437. struct nouveau_timer_engine timer;
  438. struct nouveau_fb_engine fb;
  439. struct nouveau_fifo_engine fifo;
  440. struct nouveau_display_engine display;
  441. struct nouveau_gpio_engine gpio;
  442. struct nouveau_pm_engine pm;
  443. struct nouveau_vram_engine vram;
  444. };
  445. struct nouveau_pll_vals {
  446. union {
  447. struct {
  448. #ifdef __BIG_ENDIAN
  449. uint8_t N1, M1, N2, M2;
  450. #else
  451. uint8_t M1, N1, M2, N2;
  452. #endif
  453. };
  454. struct {
  455. uint16_t NM1, NM2;
  456. } __attribute__((packed));
  457. };
  458. int log2P;
  459. int refclk;
  460. };
  461. enum nv04_fp_display_regs {
  462. FP_DISPLAY_END,
  463. FP_TOTAL,
  464. FP_CRTC,
  465. FP_SYNC_START,
  466. FP_SYNC_END,
  467. FP_VALID_START,
  468. FP_VALID_END
  469. };
  470. struct nv04_crtc_reg {
  471. unsigned char MiscOutReg;
  472. uint8_t CRTC[0xa0];
  473. uint8_t CR58[0x10];
  474. uint8_t Sequencer[5];
  475. uint8_t Graphics[9];
  476. uint8_t Attribute[21];
  477. unsigned char DAC[768];
  478. /* PCRTC regs */
  479. uint32_t fb_start;
  480. uint32_t crtc_cfg;
  481. uint32_t cursor_cfg;
  482. uint32_t gpio_ext;
  483. uint32_t crtc_830;
  484. uint32_t crtc_834;
  485. uint32_t crtc_850;
  486. uint32_t crtc_eng_ctrl;
  487. /* PRAMDAC regs */
  488. uint32_t nv10_cursync;
  489. struct nouveau_pll_vals pllvals;
  490. uint32_t ramdac_gen_ctrl;
  491. uint32_t ramdac_630;
  492. uint32_t ramdac_634;
  493. uint32_t tv_setup;
  494. uint32_t tv_vtotal;
  495. uint32_t tv_vskew;
  496. uint32_t tv_vsync_delay;
  497. uint32_t tv_htotal;
  498. uint32_t tv_hskew;
  499. uint32_t tv_hsync_delay;
  500. uint32_t tv_hsync_delay2;
  501. uint32_t fp_horiz_regs[7];
  502. uint32_t fp_vert_regs[7];
  503. uint32_t dither;
  504. uint32_t fp_control;
  505. uint32_t dither_regs[6];
  506. uint32_t fp_debug_0;
  507. uint32_t fp_debug_1;
  508. uint32_t fp_debug_2;
  509. uint32_t fp_margin_color;
  510. uint32_t ramdac_8c0;
  511. uint32_t ramdac_a20;
  512. uint32_t ramdac_a24;
  513. uint32_t ramdac_a34;
  514. uint32_t ctv_regs[38];
  515. };
  516. struct nv04_output_reg {
  517. uint32_t output;
  518. int head;
  519. };
  520. struct nv04_mode_state {
  521. struct nv04_crtc_reg crtc_reg[2];
  522. uint32_t pllsel;
  523. uint32_t sel_clk;
  524. };
  525. enum nouveau_card_type {
  526. NV_04 = 0x00,
  527. NV_10 = 0x10,
  528. NV_20 = 0x20,
  529. NV_30 = 0x30,
  530. NV_40 = 0x40,
  531. NV_50 = 0x50,
  532. NV_C0 = 0xc0,
  533. NV_D0 = 0xd0
  534. };
  535. struct drm_nouveau_private {
  536. struct drm_device *dev;
  537. bool noaccel;
  538. /* the card type, takes NV_* as values */
  539. enum nouveau_card_type card_type;
  540. /* exact chipset, derived from NV_PMC_BOOT_0 */
  541. int chipset;
  542. int stepping;
  543. int flags;
  544. void __iomem *mmio;
  545. spinlock_t ramin_lock;
  546. void __iomem *ramin;
  547. u32 ramin_size;
  548. u32 ramin_base;
  549. bool ramin_available;
  550. struct drm_mm ramin_heap;
  551. struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
  552. struct list_head gpuobj_list;
  553. struct list_head classes;
  554. struct nouveau_bo *vga_ram;
  555. /* interrupt handling */
  556. void (*irq_handler[32])(struct drm_device *);
  557. bool msi_enabled;
  558. struct list_head vbl_waiting;
  559. struct {
  560. struct drm_global_reference mem_global_ref;
  561. struct ttm_bo_global_ref bo_global_ref;
  562. struct ttm_bo_device bdev;
  563. atomic_t validate_sequence;
  564. } ttm;
  565. struct {
  566. spinlock_t lock;
  567. struct drm_mm heap;
  568. struct nouveau_bo *bo;
  569. } fence;
  570. struct {
  571. spinlock_t lock;
  572. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  573. } channels;
  574. struct nouveau_engine engine;
  575. struct nouveau_channel *channel;
  576. /* For PFIFO and PGRAPH. */
  577. spinlock_t context_switch_lock;
  578. /* VM/PRAMIN flush, legacy PRAMIN aperture */
  579. spinlock_t vm_lock;
  580. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  581. struct nouveau_ramht *ramht;
  582. struct nouveau_gpuobj *ramfc;
  583. struct nouveau_gpuobj *ramro;
  584. uint32_t ramin_rsvd_vram;
  585. struct {
  586. enum {
  587. NOUVEAU_GART_NONE = 0,
  588. NOUVEAU_GART_AGP, /* AGP */
  589. NOUVEAU_GART_PDMA, /* paged dma object */
  590. NOUVEAU_GART_HW /* on-chip gart/vm */
  591. } type;
  592. uint64_t aper_base;
  593. uint64_t aper_size;
  594. uint64_t aper_free;
  595. struct ttm_backend_func *func;
  596. struct {
  597. struct page *page;
  598. dma_addr_t addr;
  599. } dummy;
  600. struct nouveau_gpuobj *sg_ctxdma;
  601. } gart_info;
  602. /* nv10-nv40 tiling regions */
  603. struct {
  604. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  605. spinlock_t lock;
  606. } tile;
  607. /* VRAM/fb configuration */
  608. uint64_t vram_size;
  609. uint64_t vram_sys_base;
  610. uint64_t fb_available_size;
  611. uint64_t fb_mappable_pages;
  612. uint64_t fb_aper_free;
  613. int fb_mtrr;
  614. /* BAR control (NV50-) */
  615. struct nouveau_vm *bar1_vm;
  616. struct nouveau_vm *bar3_vm;
  617. /* G8x/G9x virtual address space */
  618. struct nouveau_vm *chan_vm;
  619. struct nvbios vbios;
  620. struct nv04_mode_state mode_reg;
  621. struct nv04_mode_state saved_reg;
  622. uint32_t saved_vga_font[4][16384];
  623. uint32_t crtc_owner;
  624. uint32_t dac_users[4];
  625. struct backlight_device *backlight;
  626. struct {
  627. struct dentry *channel_root;
  628. } debugfs;
  629. struct nouveau_fbdev *nfbdev;
  630. struct apertures_struct *apertures;
  631. };
  632. static inline struct drm_nouveau_private *
  633. nouveau_private(struct drm_device *dev)
  634. {
  635. return dev->dev_private;
  636. }
  637. static inline struct drm_nouveau_private *
  638. nouveau_bdev(struct ttm_bo_device *bd)
  639. {
  640. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  641. }
  642. static inline int
  643. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  644. {
  645. struct nouveau_bo *prev;
  646. if (!pnvbo)
  647. return -EINVAL;
  648. prev = *pnvbo;
  649. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  650. if (prev) {
  651. struct ttm_buffer_object *bo = &prev->bo;
  652. ttm_bo_unref(&bo);
  653. }
  654. return 0;
  655. }
  656. /* nouveau_drv.c */
  657. extern int nouveau_agpmode;
  658. extern int nouveau_duallink;
  659. extern int nouveau_uscript_lvds;
  660. extern int nouveau_uscript_tmds;
  661. extern int nouveau_vram_pushbuf;
  662. extern int nouveau_vram_notify;
  663. extern int nouveau_fbpercrtc;
  664. extern int nouveau_tv_disable;
  665. extern char *nouveau_tv_norm;
  666. extern int nouveau_reg_debug;
  667. extern char *nouveau_vbios;
  668. extern int nouveau_ignorelid;
  669. extern int nouveau_nofbaccel;
  670. extern int nouveau_noaccel;
  671. extern int nouveau_force_post;
  672. extern int nouveau_override_conntype;
  673. extern char *nouveau_perflvl;
  674. extern int nouveau_perflvl_wr;
  675. extern int nouveau_msi;
  676. extern int nouveau_ctxfw;
  677. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  678. extern int nouveau_pci_resume(struct pci_dev *pdev);
  679. /* nouveau_state.c */
  680. extern int nouveau_open(struct drm_device *, struct drm_file *);
  681. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  682. extern void nouveau_postclose(struct drm_device *, struct drm_file *);
  683. extern int nouveau_load(struct drm_device *, unsigned long flags);
  684. extern int nouveau_firstopen(struct drm_device *);
  685. extern void nouveau_lastclose(struct drm_device *);
  686. extern int nouveau_unload(struct drm_device *);
  687. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  688. struct drm_file *);
  689. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  690. struct drm_file *);
  691. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  692. uint32_t reg, uint32_t mask, uint32_t val);
  693. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  694. uint32_t reg, uint32_t mask, uint32_t val);
  695. extern bool nouveau_wait_cb(struct drm_device *, u64 timeout,
  696. bool (*cond)(void *), void *);
  697. extern bool nouveau_wait_for_idle(struct drm_device *);
  698. extern int nouveau_card_init(struct drm_device *);
  699. /* nouveau_mem.c */
  700. extern int nouveau_mem_vram_init(struct drm_device *);
  701. extern void nouveau_mem_vram_fini(struct drm_device *);
  702. extern int nouveau_mem_gart_init(struct drm_device *);
  703. extern void nouveau_mem_gart_fini(struct drm_device *);
  704. extern int nouveau_mem_init_agp(struct drm_device *);
  705. extern int nouveau_mem_reset_agp(struct drm_device *);
  706. extern void nouveau_mem_close(struct drm_device *);
  707. extern int nouveau_mem_detect(struct drm_device *);
  708. extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
  709. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  710. struct drm_device *dev, uint32_t addr, uint32_t size,
  711. uint32_t pitch, uint32_t flags);
  712. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  713. struct nouveau_tile_reg *tile,
  714. struct nouveau_fence *fence);
  715. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  716. extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
  717. /* nouveau_notifier.c */
  718. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  719. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  720. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  721. int cout, uint32_t start, uint32_t end,
  722. uint32_t *offset);
  723. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  724. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  725. struct drm_file *);
  726. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  727. struct drm_file *);
  728. /* nouveau_channel.c */
  729. extern struct drm_ioctl_desc nouveau_ioctls[];
  730. extern int nouveau_max_ioctl;
  731. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  732. extern int nouveau_channel_alloc(struct drm_device *dev,
  733. struct nouveau_channel **chan,
  734. struct drm_file *file_priv,
  735. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  736. extern struct nouveau_channel *
  737. nouveau_channel_get_unlocked(struct nouveau_channel *);
  738. extern struct nouveau_channel *
  739. nouveau_channel_get(struct drm_file *, int id);
  740. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  741. extern void nouveau_channel_put(struct nouveau_channel **);
  742. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  743. struct nouveau_channel **pchan);
  744. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  745. /* nouveau_object.c */
  746. #define NVOBJ_ENGINE_ADD(d, e, p) do { \
  747. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  748. dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
  749. } while (0)
  750. #define NVOBJ_ENGINE_DEL(d, e) do { \
  751. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  752. dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
  753. } while (0)
  754. #define NVOBJ_CLASS(d, c, e) do { \
  755. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  756. if (ret) \
  757. return ret; \
  758. } while (0)
  759. #define NVOBJ_MTHD(d, c, m, e) do { \
  760. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  761. if (ret) \
  762. return ret; \
  763. } while (0)
  764. extern int nouveau_gpuobj_early_init(struct drm_device *);
  765. extern int nouveau_gpuobj_init(struct drm_device *);
  766. extern void nouveau_gpuobj_takedown(struct drm_device *);
  767. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  768. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  769. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  770. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  771. int (*exec)(struct nouveau_channel *,
  772. u32 class, u32 mthd, u32 data));
  773. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  774. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  775. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  776. uint32_t vram_h, uint32_t tt_h);
  777. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  778. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  779. uint32_t size, int align, uint32_t flags,
  780. struct nouveau_gpuobj **);
  781. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  782. struct nouveau_gpuobj **);
  783. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  784. u32 size, u32 flags,
  785. struct nouveau_gpuobj **);
  786. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  787. uint64_t offset, uint64_t size, int access,
  788. int target, struct nouveau_gpuobj **);
  789. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  790. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  791. u64 size, int target, int access, u32 type,
  792. u32 comp, struct nouveau_gpuobj **pobj);
  793. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  794. int class, u64 base, u64 size, int target,
  795. int access, u32 type, u32 comp);
  796. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  797. struct drm_file *);
  798. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  799. struct drm_file *);
  800. /* nouveau_irq.c */
  801. extern int nouveau_irq_init(struct drm_device *);
  802. extern void nouveau_irq_fini(struct drm_device *);
  803. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  804. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  805. void (*)(struct drm_device *));
  806. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  807. extern void nouveau_irq_preinstall(struct drm_device *);
  808. extern int nouveau_irq_postinstall(struct drm_device *);
  809. extern void nouveau_irq_uninstall(struct drm_device *);
  810. /* nouveau_sgdma.c */
  811. extern int nouveau_sgdma_init(struct drm_device *);
  812. extern void nouveau_sgdma_takedown(struct drm_device *);
  813. extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
  814. uint32_t offset);
  815. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  816. /* nouveau_debugfs.c */
  817. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  818. extern int nouveau_debugfs_init(struct drm_minor *);
  819. extern void nouveau_debugfs_takedown(struct drm_minor *);
  820. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  821. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  822. #else
  823. static inline int
  824. nouveau_debugfs_init(struct drm_minor *minor)
  825. {
  826. return 0;
  827. }
  828. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  829. {
  830. }
  831. static inline int
  832. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  833. {
  834. return 0;
  835. }
  836. static inline void
  837. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  838. {
  839. }
  840. #endif
  841. /* nouveau_dma.c */
  842. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  843. extern int nouveau_dma_init(struct nouveau_channel *);
  844. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  845. /* nouveau_acpi.c */
  846. #define ROM_BIOS_PAGE 4096
  847. #if defined(CONFIG_ACPI)
  848. void nouveau_register_dsm_handler(void);
  849. void nouveau_unregister_dsm_handler(void);
  850. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  851. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  852. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  853. #else
  854. static inline void nouveau_register_dsm_handler(void) {}
  855. static inline void nouveau_unregister_dsm_handler(void) {}
  856. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  857. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  858. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  859. #endif
  860. /* nouveau_backlight.c */
  861. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  862. extern int nouveau_backlight_init(struct drm_connector *);
  863. extern void nouveau_backlight_exit(struct drm_connector *);
  864. #else
  865. static inline int nouveau_backlight_init(struct drm_connector *dev)
  866. {
  867. return 0;
  868. }
  869. static inline void nouveau_backlight_exit(struct drm_connector *dev) { }
  870. #endif
  871. /* nouveau_bios.c */
  872. extern int nouveau_bios_init(struct drm_device *);
  873. extern void nouveau_bios_takedown(struct drm_device *dev);
  874. extern int nouveau_run_vbios_init(struct drm_device *);
  875. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  876. struct dcb_entry *);
  877. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  878. enum dcb_gpio_tag);
  879. extern struct dcb_connector_table_entry *
  880. nouveau_bios_connector_entry(struct drm_device *, int index);
  881. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  882. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  883. struct pll_lims *);
  884. extern int nouveau_bios_run_display_table(struct drm_device *,
  885. struct dcb_entry *,
  886. uint32_t script, int pxclk);
  887. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  888. int *length);
  889. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  890. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  891. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  892. bool *dl, bool *if_is_24bit);
  893. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  894. int head, int pxclk);
  895. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  896. enum LVDS_script, int pxclk);
  897. /* nouveau_ttm.c */
  898. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  899. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  900. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  901. /* nouveau_dp.c */
  902. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  903. uint8_t *data, int data_nr);
  904. bool nouveau_dp_detect(struct drm_encoder *);
  905. bool nouveau_dp_link_train(struct drm_encoder *);
  906. /* nv04_fb.c */
  907. extern int nv04_fb_init(struct drm_device *);
  908. extern void nv04_fb_takedown(struct drm_device *);
  909. /* nv10_fb.c */
  910. extern int nv10_fb_init(struct drm_device *);
  911. extern void nv10_fb_takedown(struct drm_device *);
  912. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  913. uint32_t addr, uint32_t size,
  914. uint32_t pitch, uint32_t flags);
  915. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  916. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  917. /* nv30_fb.c */
  918. extern int nv30_fb_init(struct drm_device *);
  919. extern void nv30_fb_takedown(struct drm_device *);
  920. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  921. uint32_t addr, uint32_t size,
  922. uint32_t pitch, uint32_t flags);
  923. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  924. /* nv40_fb.c */
  925. extern int nv40_fb_init(struct drm_device *);
  926. extern void nv40_fb_takedown(struct drm_device *);
  927. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  928. /* nv50_fb.c */
  929. extern int nv50_fb_init(struct drm_device *);
  930. extern void nv50_fb_takedown(struct drm_device *);
  931. extern void nv50_fb_vm_trap(struct drm_device *, int display);
  932. /* nvc0_fb.c */
  933. extern int nvc0_fb_init(struct drm_device *);
  934. extern void nvc0_fb_takedown(struct drm_device *);
  935. /* nv04_fifo.c */
  936. extern int nv04_fifo_init(struct drm_device *);
  937. extern void nv04_fifo_fini(struct drm_device *);
  938. extern void nv04_fifo_disable(struct drm_device *);
  939. extern void nv04_fifo_enable(struct drm_device *);
  940. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  941. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  942. extern int nv04_fifo_channel_id(struct drm_device *);
  943. extern int nv04_fifo_create_context(struct nouveau_channel *);
  944. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  945. extern int nv04_fifo_load_context(struct nouveau_channel *);
  946. extern int nv04_fifo_unload_context(struct drm_device *);
  947. extern void nv04_fifo_isr(struct drm_device *);
  948. /* nv10_fifo.c */
  949. extern int nv10_fifo_init(struct drm_device *);
  950. extern int nv10_fifo_channel_id(struct drm_device *);
  951. extern int nv10_fifo_create_context(struct nouveau_channel *);
  952. extern int nv10_fifo_load_context(struct nouveau_channel *);
  953. extern int nv10_fifo_unload_context(struct drm_device *);
  954. /* nv40_fifo.c */
  955. extern int nv40_fifo_init(struct drm_device *);
  956. extern int nv40_fifo_create_context(struct nouveau_channel *);
  957. extern int nv40_fifo_load_context(struct nouveau_channel *);
  958. extern int nv40_fifo_unload_context(struct drm_device *);
  959. /* nv50_fifo.c */
  960. extern int nv50_fifo_init(struct drm_device *);
  961. extern void nv50_fifo_takedown(struct drm_device *);
  962. extern int nv50_fifo_channel_id(struct drm_device *);
  963. extern int nv50_fifo_create_context(struct nouveau_channel *);
  964. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  965. extern int nv50_fifo_load_context(struct nouveau_channel *);
  966. extern int nv50_fifo_unload_context(struct drm_device *);
  967. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  968. /* nvc0_fifo.c */
  969. extern int nvc0_fifo_init(struct drm_device *);
  970. extern void nvc0_fifo_takedown(struct drm_device *);
  971. extern void nvc0_fifo_disable(struct drm_device *);
  972. extern void nvc0_fifo_enable(struct drm_device *);
  973. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  974. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  975. extern int nvc0_fifo_channel_id(struct drm_device *);
  976. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  977. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  978. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  979. extern int nvc0_fifo_unload_context(struct drm_device *);
  980. /* nv04_graph.c */
  981. extern int nv04_graph_create(struct drm_device *);
  982. extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
  983. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  984. u32 class, u32 mthd, u32 data);
  985. extern struct nouveau_bitfield nv04_graph_nsource[];
  986. /* nv10_graph.c */
  987. extern int nv10_graph_create(struct drm_device *);
  988. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  989. extern struct nouveau_bitfield nv10_graph_intr[];
  990. extern struct nouveau_bitfield nv10_graph_nstatus[];
  991. /* nv20_graph.c */
  992. extern int nv20_graph_create(struct drm_device *);
  993. /* nv40_graph.c */
  994. extern int nv40_graph_create(struct drm_device *);
  995. extern void nv40_grctx_init(struct nouveau_grctx *);
  996. /* nv50_graph.c */
  997. extern int nv50_graph_create(struct drm_device *);
  998. extern int nv50_grctx_init(struct nouveau_grctx *);
  999. extern struct nouveau_enum nv50_data_error_names[];
  1000. extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
  1001. /* nvc0_graph.c */
  1002. extern int nvc0_graph_create(struct drm_device *);
  1003. extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
  1004. /* nv84_crypt.c */
  1005. extern int nv84_crypt_create(struct drm_device *);
  1006. /* nva3_copy.c */
  1007. extern int nva3_copy_create(struct drm_device *dev);
  1008. /* nvc0_copy.c */
  1009. extern int nvc0_copy_create(struct drm_device *dev, int engine);
  1010. /* nv31_mpeg.c */
  1011. extern int nv31_mpeg_create(struct drm_device *dev);
  1012. /* nv50_mpeg.c */
  1013. extern int nv50_mpeg_create(struct drm_device *dev);
  1014. /* nv04_instmem.c */
  1015. extern int nv04_instmem_init(struct drm_device *);
  1016. extern void nv04_instmem_takedown(struct drm_device *);
  1017. extern int nv04_instmem_suspend(struct drm_device *);
  1018. extern void nv04_instmem_resume(struct drm_device *);
  1019. extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1020. u32 size, u32 align);
  1021. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1022. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1023. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1024. extern void nv04_instmem_flush(struct drm_device *);
  1025. /* nv50_instmem.c */
  1026. extern int nv50_instmem_init(struct drm_device *);
  1027. extern void nv50_instmem_takedown(struct drm_device *);
  1028. extern int nv50_instmem_suspend(struct drm_device *);
  1029. extern void nv50_instmem_resume(struct drm_device *);
  1030. extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1031. u32 size, u32 align);
  1032. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1033. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1034. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1035. extern void nv50_instmem_flush(struct drm_device *);
  1036. extern void nv84_instmem_flush(struct drm_device *);
  1037. /* nvc0_instmem.c */
  1038. extern int nvc0_instmem_init(struct drm_device *);
  1039. extern void nvc0_instmem_takedown(struct drm_device *);
  1040. extern int nvc0_instmem_suspend(struct drm_device *);
  1041. extern void nvc0_instmem_resume(struct drm_device *);
  1042. /* nv04_mc.c */
  1043. extern int nv04_mc_init(struct drm_device *);
  1044. extern void nv04_mc_takedown(struct drm_device *);
  1045. /* nv40_mc.c */
  1046. extern int nv40_mc_init(struct drm_device *);
  1047. extern void nv40_mc_takedown(struct drm_device *);
  1048. /* nv50_mc.c */
  1049. extern int nv50_mc_init(struct drm_device *);
  1050. extern void nv50_mc_takedown(struct drm_device *);
  1051. /* nv04_timer.c */
  1052. extern int nv04_timer_init(struct drm_device *);
  1053. extern uint64_t nv04_timer_read(struct drm_device *);
  1054. extern void nv04_timer_takedown(struct drm_device *);
  1055. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1056. unsigned long arg);
  1057. /* nv04_dac.c */
  1058. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1059. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1060. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1061. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1062. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1063. /* nv04_dfp.c */
  1064. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1065. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1066. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1067. int head, bool dl);
  1068. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1069. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1070. /* nv04_tv.c */
  1071. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1072. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1073. /* nv17_tv.c */
  1074. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1075. /* nv04_display.c */
  1076. extern int nv04_display_early_init(struct drm_device *);
  1077. extern void nv04_display_late_takedown(struct drm_device *);
  1078. extern int nv04_display_create(struct drm_device *);
  1079. extern int nv04_display_init(struct drm_device *);
  1080. extern void nv04_display_destroy(struct drm_device *);
  1081. /* nv04_crtc.c */
  1082. extern int nv04_crtc_create(struct drm_device *, int index);
  1083. /* nouveau_bo.c */
  1084. extern struct ttm_bo_driver nouveau_bo_driver;
  1085. extern int nouveau_bo_new(struct drm_device *, int size, int align,
  1086. uint32_t flags, uint32_t tile_mode,
  1087. uint32_t tile_flags, struct nouveau_bo **);
  1088. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1089. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1090. extern int nouveau_bo_map(struct nouveau_bo *);
  1091. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1092. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1093. uint32_t busy);
  1094. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1095. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1096. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1097. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1098. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1099. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1100. bool no_wait_reserve, bool no_wait_gpu);
  1101. extern struct nouveau_vma *
  1102. nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
  1103. extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
  1104. struct nouveau_vma *);
  1105. extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
  1106. /* nouveau_fence.c */
  1107. struct nouveau_fence;
  1108. extern int nouveau_fence_init(struct drm_device *);
  1109. extern void nouveau_fence_fini(struct drm_device *);
  1110. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1111. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1112. extern void nouveau_fence_update(struct nouveau_channel *);
  1113. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1114. bool emit);
  1115. extern int nouveau_fence_emit(struct nouveau_fence *);
  1116. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1117. void (*work)(void *priv, bool signalled),
  1118. void *priv);
  1119. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1120. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1121. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1122. extern int __nouveau_fence_flush(void *obj, void *arg);
  1123. extern void __nouveau_fence_unref(void **obj);
  1124. extern void *__nouveau_fence_ref(void *obj);
  1125. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1126. {
  1127. return __nouveau_fence_signalled(obj, NULL);
  1128. }
  1129. static inline int
  1130. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1131. {
  1132. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1133. }
  1134. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1135. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1136. {
  1137. return __nouveau_fence_flush(obj, NULL);
  1138. }
  1139. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1140. {
  1141. __nouveau_fence_unref((void **)obj);
  1142. }
  1143. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1144. {
  1145. return __nouveau_fence_ref(obj);
  1146. }
  1147. /* nouveau_gem.c */
  1148. extern int nouveau_gem_new(struct drm_device *, int size, int align,
  1149. uint32_t domain, uint32_t tile_mode,
  1150. uint32_t tile_flags, struct nouveau_bo **);
  1151. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1152. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1153. extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
  1154. extern void nouveau_gem_object_close(struct drm_gem_object *,
  1155. struct drm_file *);
  1156. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1157. struct drm_file *);
  1158. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1159. struct drm_file *);
  1160. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1161. struct drm_file *);
  1162. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1163. struct drm_file *);
  1164. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1165. struct drm_file *);
  1166. /* nouveau_display.c */
  1167. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1168. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1169. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1170. struct drm_pending_vblank_event *event);
  1171. int nouveau_finish_page_flip(struct nouveau_channel *,
  1172. struct nouveau_page_flip_state *);
  1173. /* nv10_gpio.c */
  1174. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1175. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1176. /* nv50_gpio.c */
  1177. int nv50_gpio_init(struct drm_device *dev);
  1178. void nv50_gpio_fini(struct drm_device *dev);
  1179. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1180. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1181. int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
  1182. void (*)(void *, int), void *);
  1183. void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
  1184. void (*)(void *, int), void *);
  1185. bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1186. /* nv50_calc. */
  1187. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1188. int *N1, int *M1, int *N2, int *M2, int *P);
  1189. int nva3_calc_pll(struct drm_device *, struct pll_lims *,
  1190. int clk, int *N, int *fN, int *M, int *P);
  1191. #ifndef ioread32_native
  1192. #ifdef __BIG_ENDIAN
  1193. #define ioread16_native ioread16be
  1194. #define iowrite16_native iowrite16be
  1195. #define ioread32_native ioread32be
  1196. #define iowrite32_native iowrite32be
  1197. #else /* def __BIG_ENDIAN */
  1198. #define ioread16_native ioread16
  1199. #define iowrite16_native iowrite16
  1200. #define ioread32_native ioread32
  1201. #define iowrite32_native iowrite32
  1202. #endif /* def __BIG_ENDIAN else */
  1203. #endif /* !ioread32_native */
  1204. /* channel control reg access */
  1205. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1206. {
  1207. return ioread32_native(chan->user + reg);
  1208. }
  1209. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1210. unsigned reg, u32 val)
  1211. {
  1212. iowrite32_native(val, chan->user + reg);
  1213. }
  1214. /* register access */
  1215. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1216. {
  1217. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1218. return ioread32_native(dev_priv->mmio + reg);
  1219. }
  1220. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1221. {
  1222. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1223. iowrite32_native(val, dev_priv->mmio + reg);
  1224. }
  1225. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1226. {
  1227. u32 tmp = nv_rd32(dev, reg);
  1228. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1229. return tmp;
  1230. }
  1231. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1232. {
  1233. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1234. return ioread8(dev_priv->mmio + reg);
  1235. }
  1236. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1237. {
  1238. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1239. iowrite8(val, dev_priv->mmio + reg);
  1240. }
  1241. #define nv_wait(dev, reg, mask, val) \
  1242. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1243. #define nv_wait_ne(dev, reg, mask, val) \
  1244. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1245. #define nv_wait_cb(dev, func, data) \
  1246. nouveau_wait_cb(dev, 2000000000ULL, (func), (data))
  1247. /* PRAMIN access */
  1248. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1249. {
  1250. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1251. return ioread32_native(dev_priv->ramin + offset);
  1252. }
  1253. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1254. {
  1255. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1256. iowrite32_native(val, dev_priv->ramin + offset);
  1257. }
  1258. /* object access */
  1259. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1260. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1261. /*
  1262. * Logging
  1263. * Argument d is (struct drm_device *).
  1264. */
  1265. #define NV_PRINTK(level, d, fmt, arg...) \
  1266. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1267. pci_name(d->pdev), ##arg)
  1268. #ifndef NV_DEBUG_NOTRACE
  1269. #define NV_DEBUG(d, fmt, arg...) do { \
  1270. if (drm_debug & DRM_UT_DRIVER) { \
  1271. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1272. __LINE__, ##arg); \
  1273. } \
  1274. } while (0)
  1275. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1276. if (drm_debug & DRM_UT_KMS) { \
  1277. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1278. __LINE__, ##arg); \
  1279. } \
  1280. } while (0)
  1281. #else
  1282. #define NV_DEBUG(d, fmt, arg...) do { \
  1283. if (drm_debug & DRM_UT_DRIVER) \
  1284. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1285. } while (0)
  1286. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1287. if (drm_debug & DRM_UT_KMS) \
  1288. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1289. } while (0)
  1290. #endif
  1291. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1292. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1293. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1294. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1295. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1296. /* nouveau_reg_debug bitmask */
  1297. enum {
  1298. NOUVEAU_REG_DEBUG_MC = 0x1,
  1299. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1300. NOUVEAU_REG_DEBUG_FB = 0x4,
  1301. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1302. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1303. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1304. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1305. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1306. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1307. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1308. };
  1309. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1310. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1311. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1312. } while (0)
  1313. static inline bool
  1314. nv_two_heads(struct drm_device *dev)
  1315. {
  1316. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1317. const int impl = dev->pci_device & 0x0ff0;
  1318. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1319. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1320. return true;
  1321. return false;
  1322. }
  1323. static inline bool
  1324. nv_gf4_disp_arch(struct drm_device *dev)
  1325. {
  1326. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1327. }
  1328. static inline bool
  1329. nv_two_reg_pll(struct drm_device *dev)
  1330. {
  1331. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1332. const int impl = dev->pci_device & 0x0ff0;
  1333. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1334. return true;
  1335. return false;
  1336. }
  1337. static inline bool
  1338. nv_match_device(struct drm_device *dev, unsigned device,
  1339. unsigned sub_vendor, unsigned sub_device)
  1340. {
  1341. return dev->pdev->device == device &&
  1342. dev->pdev->subsystem_vendor == sub_vendor &&
  1343. dev->pdev->subsystem_device == sub_device;
  1344. }
  1345. static inline void *
  1346. nv_engine(struct drm_device *dev, int engine)
  1347. {
  1348. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1349. return (void *)dev_priv->eng[engine];
  1350. }
  1351. /* returns 1 if device is one of the nv4x using the 0x4497 object class,
  1352. * helpful to determine a number of other hardware features
  1353. */
  1354. static inline int
  1355. nv44_graph_class(struct drm_device *dev)
  1356. {
  1357. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1358. if ((dev_priv->chipset & 0xf0) == 0x60)
  1359. return 1;
  1360. return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
  1361. }
  1362. /* memory type/access flags, do not match hardware values */
  1363. #define NV_MEM_ACCESS_RO 1
  1364. #define NV_MEM_ACCESS_WO 2
  1365. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1366. #define NV_MEM_ACCESS_SYS 4
  1367. #define NV_MEM_ACCESS_VM 8
  1368. #define NV_MEM_TARGET_VRAM 0
  1369. #define NV_MEM_TARGET_PCI 1
  1370. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1371. #define NV_MEM_TARGET_VM 3
  1372. #define NV_MEM_TARGET_GART 4
  1373. #define NV_MEM_TYPE_VM 0x7f
  1374. #define NV_MEM_COMP_VM 0x03
  1375. /* NV_SW object class */
  1376. #define NV_SW 0x0000506e
  1377. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1378. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1379. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1380. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1381. #define NV_SW_YIELD 0x00000080
  1382. #define NV_SW_DMA_VBLSEM 0x0000018c
  1383. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1384. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1385. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1386. #define NV_SW_PAGE_FLIP 0x00000500
  1387. #endif /* __NOUVEAU_DRV_H__ */