emulate.c 89 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<16) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<17) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<17) /* Register operand. */
  49. #define DstMem (3<<17) /* Memory operand. */
  50. #define DstAcc (4<<17) /* Destination Accumulator */
  51. #define DstDI (5<<17) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<17) /* 64bit memory operand */
  53. #define DstMask (7<<17)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcMask (0xf<<4)
  71. /* Generic ModRM decode. */
  72. #define ModRM (1<<8)
  73. /* Destination is only written; never read. */
  74. #define Mov (1<<9)
  75. #define BitOp (1<<10)
  76. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  77. #define String (1<<12) /* String instruction (rep capable) */
  78. #define Stack (1<<13) /* Stack instruction (push/pop) */
  79. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  80. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  81. #define GroupMask 0x0f /* Group number stored in bits 0:3 */
  82. /* Misc flags */
  83. #define Undefined (1<<25) /* No Such Instruction */
  84. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  85. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  86. #define No64 (1<<28)
  87. /* Source 2 operand type */
  88. #define Src2None (0<<29)
  89. #define Src2CL (1<<29)
  90. #define Src2ImmByte (2<<29)
  91. #define Src2One (3<<29)
  92. #define Src2Mask (7<<29)
  93. #define X2(x) (x), (x)
  94. #define X3(x) X2(x), (x)
  95. #define X4(x) X2(x), X2(x)
  96. #define X5(x) X4(x), (x)
  97. #define X6(x) X4(x), X2(x)
  98. #define X7(x) X4(x), X3(x)
  99. #define X8(x) X4(x), X4(x)
  100. #define X16(x) X8(x), X8(x)
  101. enum {
  102. Group1_80, Group1_81, Group1_82, Group1_83,
  103. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  104. Group8, Group9,
  105. };
  106. static u32 opcode_table[256] = {
  107. /* 0x00 - 0x07 */
  108. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  109. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  110. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  111. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  112. /* 0x08 - 0x0F */
  113. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  114. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  115. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  116. ImplicitOps | Stack | No64, 0,
  117. /* 0x10 - 0x17 */
  118. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  119. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  120. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  121. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  122. /* 0x18 - 0x1F */
  123. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  124. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  125. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  126. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  127. /* 0x20 - 0x27 */
  128. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  129. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  130. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  131. /* 0x28 - 0x2F */
  132. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  133. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  134. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  135. /* 0x30 - 0x37 */
  136. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  137. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  138. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  139. /* 0x38 - 0x3F */
  140. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  141. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  142. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  143. 0, 0,
  144. /* 0x40 - 0x4F */
  145. X16(DstReg),
  146. /* 0x50 - 0x57 */
  147. X8(SrcReg | Stack),
  148. /* 0x58 - 0x5F */
  149. X8(DstReg | Stack),
  150. /* 0x60 - 0x67 */
  151. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  152. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  153. 0, 0, 0, 0,
  154. /* 0x68 - 0x6F */
  155. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  156. DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
  157. SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
  158. /* 0x70 - 0x7F */
  159. X16(SrcImmByte),
  160. /* 0x80 - 0x87 */
  161. Group | Group1_80, Group | Group1_81,
  162. Group | Group1_82, Group | Group1_83,
  163. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  164. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  165. /* 0x88 - 0x8F */
  166. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  167. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  168. DstMem | SrcNone | ModRM | Mov, ModRM | DstReg,
  169. ImplicitOps | SrcMem16 | ModRM, Group | Group1A,
  170. /* 0x90 - 0x97 */
  171. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  172. /* 0x98 - 0x9F */
  173. 0, 0, SrcImmFAddr | No64, 0,
  174. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  175. /* 0xA0 - 0xA7 */
  176. ByteOp | DstAcc | SrcMem | Mov | MemAbs, DstAcc | SrcMem | Mov | MemAbs,
  177. ByteOp | DstMem | SrcAcc | Mov | MemAbs, DstMem | SrcAcc | Mov | MemAbs,
  178. ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
  179. ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
  180. /* 0xA8 - 0xAF */
  181. DstAcc | SrcImmByte | ByteOp, DstAcc | SrcImm, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
  182. ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
  183. ByteOp | DstDI | String, DstDI | String,
  184. /* 0xB0 - 0xB7 */
  185. X8(ByteOp | DstReg | SrcImm | Mov),
  186. /* 0xB8 - 0xBF */
  187. X8(DstReg | SrcImm | Mov),
  188. /* 0xC0 - 0xC7 */
  189. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  190. 0, ImplicitOps | Stack, 0, 0,
  191. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  192. /* 0xC8 - 0xCF */
  193. 0, 0, 0, ImplicitOps | Stack,
  194. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  195. /* 0xD0 - 0xD7 */
  196. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  197. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  198. 0, 0, 0, 0,
  199. /* 0xD8 - 0xDF */
  200. 0, 0, 0, 0, 0, 0, 0, 0,
  201. /* 0xE0 - 0xE7 */
  202. 0, 0, 0, 0,
  203. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  204. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  205. /* 0xE8 - 0xEF */
  206. SrcImm | Stack, SrcImm | ImplicitOps,
  207. SrcImmFAddr | No64, SrcImmByte | ImplicitOps,
  208. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  209. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  210. /* 0xF0 - 0xF7 */
  211. 0, 0, 0, 0,
  212. ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
  213. /* 0xF8 - 0xFF */
  214. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  215. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  216. };
  217. static u32 twobyte_table[256] = {
  218. /* 0x00 - 0x0F */
  219. 0, Group | GroupDual | Group7, 0, 0,
  220. 0, ImplicitOps, ImplicitOps | Priv, 0,
  221. ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
  222. 0, ImplicitOps | ModRM, 0, 0,
  223. /* 0x10 - 0x1F */
  224. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  225. /* 0x20 - 0x2F */
  226. ModRM | ImplicitOps | Priv, ModRM | Priv,
  227. ModRM | ImplicitOps | Priv, ModRM | Priv,
  228. 0, 0, 0, 0,
  229. 0, 0, 0, 0, 0, 0, 0, 0,
  230. /* 0x30 - 0x3F */
  231. ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
  232. ImplicitOps, ImplicitOps | Priv, 0, 0,
  233. 0, 0, 0, 0, 0, 0, 0, 0,
  234. /* 0x40 - 0x4F */
  235. X16(DstReg | SrcMem | ModRM | Mov),
  236. /* 0x50 - 0x5F */
  237. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  238. /* 0x60 - 0x6F */
  239. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  240. /* 0x70 - 0x7F */
  241. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  242. /* 0x80 - 0x8F */
  243. X16(SrcImm),
  244. /* 0x90 - 0x9F */
  245. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  246. /* 0xA0 - 0xA7 */
  247. ImplicitOps | Stack, ImplicitOps | Stack,
  248. 0, DstMem | SrcReg | ModRM | BitOp,
  249. DstMem | SrcReg | Src2ImmByte | ModRM,
  250. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  251. /* 0xA8 - 0xAF */
  252. ImplicitOps | Stack, ImplicitOps | Stack,
  253. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  254. DstMem | SrcReg | Src2ImmByte | ModRM,
  255. DstMem | SrcReg | Src2CL | ModRM,
  256. ModRM, 0,
  257. /* 0xB0 - 0xB7 */
  258. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  259. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  260. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  261. DstReg | SrcMem16 | ModRM | Mov,
  262. /* 0xB8 - 0xBF */
  263. 0, 0,
  264. Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
  265. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  266. DstReg | SrcMem16 | ModRM | Mov,
  267. /* 0xC0 - 0xCF */
  268. 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
  269. 0, 0, 0, Group | GroupDual | Group9,
  270. 0, 0, 0, 0, 0, 0, 0, 0,
  271. /* 0xD0 - 0xDF */
  272. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  273. /* 0xE0 - 0xEF */
  274. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  275. /* 0xF0 - 0xFF */
  276. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  277. };
  278. static u32 group_table[] = {
  279. [Group1_80*8] =
  280. ByteOp | DstMem | SrcImm | ModRM | Lock,
  281. ByteOp | DstMem | SrcImm | ModRM | Lock,
  282. ByteOp | DstMem | SrcImm | ModRM | Lock,
  283. ByteOp | DstMem | SrcImm | ModRM | Lock,
  284. ByteOp | DstMem | SrcImm | ModRM | Lock,
  285. ByteOp | DstMem | SrcImm | ModRM | Lock,
  286. ByteOp | DstMem | SrcImm | ModRM | Lock,
  287. ByteOp | DstMem | SrcImm | ModRM,
  288. [Group1_81*8] =
  289. DstMem | SrcImm | ModRM | Lock,
  290. DstMem | SrcImm | ModRM | Lock,
  291. DstMem | SrcImm | ModRM | Lock,
  292. DstMem | SrcImm | ModRM | Lock,
  293. DstMem | SrcImm | ModRM | Lock,
  294. DstMem | SrcImm | ModRM | Lock,
  295. DstMem | SrcImm | ModRM | Lock,
  296. DstMem | SrcImm | ModRM,
  297. [Group1_82*8] =
  298. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  299. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  300. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  301. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  302. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  303. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  304. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  305. ByteOp | DstMem | SrcImm | ModRM | No64,
  306. [Group1_83*8] =
  307. DstMem | SrcImmByte | ModRM | Lock,
  308. DstMem | SrcImmByte | ModRM | Lock,
  309. DstMem | SrcImmByte | ModRM | Lock,
  310. DstMem | SrcImmByte | ModRM | Lock,
  311. DstMem | SrcImmByte | ModRM | Lock,
  312. DstMem | SrcImmByte | ModRM | Lock,
  313. DstMem | SrcImmByte | ModRM | Lock,
  314. DstMem | SrcImmByte | ModRM,
  315. [Group1A*8] =
  316. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  317. [Group3_Byte*8] =
  318. ByteOp | SrcImm | DstMem | ModRM, ByteOp | SrcImm | DstMem | ModRM,
  319. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  320. 0, 0, 0, 0,
  321. [Group3*8] =
  322. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  323. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  324. 0, 0, 0, 0,
  325. [Group4*8] =
  326. ByteOp | DstMem | SrcNone | ModRM | Lock, ByteOp | DstMem | SrcNone | ModRM | Lock,
  327. 0, 0, 0, 0, 0, 0,
  328. [Group5*8] =
  329. DstMem | SrcNone | ModRM | Lock, DstMem | SrcNone | ModRM | Lock,
  330. SrcMem | ModRM | Stack, 0,
  331. SrcMem | ModRM | Stack, SrcMemFAddr | ModRM | ImplicitOps,
  332. SrcMem | ModRM | Stack, 0,
  333. [Group7*8] =
  334. 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
  335. SrcNone | ModRM | DstMem | Mov, 0,
  336. SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
  337. [Group8*8] =
  338. 0, 0, 0, 0,
  339. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
  340. DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
  341. [Group9*8] =
  342. 0, DstMem64 | ModRM | Lock, 0, 0, 0, 0, 0, 0,
  343. };
  344. static u32 group2_table[] = {
  345. [Group7*8] =
  346. SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
  347. SrcNone | ModRM | DstMem | Mov, 0,
  348. SrcMem16 | ModRM | Mov | Priv, 0,
  349. [Group9*8] =
  350. 0, 0, 0, 0, 0, 0, 0, 0,
  351. };
  352. /* EFLAGS bit definitions. */
  353. #define EFLG_ID (1<<21)
  354. #define EFLG_VIP (1<<20)
  355. #define EFLG_VIF (1<<19)
  356. #define EFLG_AC (1<<18)
  357. #define EFLG_VM (1<<17)
  358. #define EFLG_RF (1<<16)
  359. #define EFLG_IOPL (3<<12)
  360. #define EFLG_NT (1<<14)
  361. #define EFLG_OF (1<<11)
  362. #define EFLG_DF (1<<10)
  363. #define EFLG_IF (1<<9)
  364. #define EFLG_TF (1<<8)
  365. #define EFLG_SF (1<<7)
  366. #define EFLG_ZF (1<<6)
  367. #define EFLG_AF (1<<4)
  368. #define EFLG_PF (1<<2)
  369. #define EFLG_CF (1<<0)
  370. /*
  371. * Instruction emulation:
  372. * Most instructions are emulated directly via a fragment of inline assembly
  373. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  374. * any modified flags.
  375. */
  376. #if defined(CONFIG_X86_64)
  377. #define _LO32 "k" /* force 32-bit operand */
  378. #define _STK "%%rsp" /* stack pointer */
  379. #elif defined(__i386__)
  380. #define _LO32 "" /* force 32-bit operand */
  381. #define _STK "%%esp" /* stack pointer */
  382. #endif
  383. /*
  384. * These EFLAGS bits are restored from saved value during emulation, and
  385. * any changes are written back to the saved value after emulation.
  386. */
  387. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  388. /* Before executing instruction: restore necessary bits in EFLAGS. */
  389. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  390. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  391. "movl %"_sav",%"_LO32 _tmp"; " \
  392. "push %"_tmp"; " \
  393. "push %"_tmp"; " \
  394. "movl %"_msk",%"_LO32 _tmp"; " \
  395. "andl %"_LO32 _tmp",("_STK"); " \
  396. "pushf; " \
  397. "notl %"_LO32 _tmp"; " \
  398. "andl %"_LO32 _tmp",("_STK"); " \
  399. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  400. "pop %"_tmp"; " \
  401. "orl %"_LO32 _tmp",("_STK"); " \
  402. "popf; " \
  403. "pop %"_sav"; "
  404. /* After executing instruction: write-back necessary bits in EFLAGS. */
  405. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  406. /* _sav |= EFLAGS & _msk; */ \
  407. "pushf; " \
  408. "pop %"_tmp"; " \
  409. "andl %"_msk",%"_LO32 _tmp"; " \
  410. "orl %"_LO32 _tmp",%"_sav"; "
  411. #ifdef CONFIG_X86_64
  412. #define ON64(x) x
  413. #else
  414. #define ON64(x)
  415. #endif
  416. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  417. do { \
  418. __asm__ __volatile__ ( \
  419. _PRE_EFLAGS("0", "4", "2") \
  420. _op _suffix " %"_x"3,%1; " \
  421. _POST_EFLAGS("0", "4", "2") \
  422. : "=m" (_eflags), "=m" ((_dst).val), \
  423. "=&r" (_tmp) \
  424. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  425. } while (0)
  426. /* Raw emulation: instruction has two explicit operands. */
  427. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  428. do { \
  429. unsigned long _tmp; \
  430. \
  431. switch ((_dst).bytes) { \
  432. case 2: \
  433. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  434. break; \
  435. case 4: \
  436. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  437. break; \
  438. case 8: \
  439. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  440. break; \
  441. } \
  442. } while (0)
  443. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  444. do { \
  445. unsigned long _tmp; \
  446. switch ((_dst).bytes) { \
  447. case 1: \
  448. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  449. break; \
  450. default: \
  451. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  452. _wx, _wy, _lx, _ly, _qx, _qy); \
  453. break; \
  454. } \
  455. } while (0)
  456. /* Source operand is byte-sized and may be restricted to just %cl. */
  457. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  458. __emulate_2op(_op, _src, _dst, _eflags, \
  459. "b", "c", "b", "c", "b", "c", "b", "c")
  460. /* Source operand is byte, word, long or quad sized. */
  461. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  462. __emulate_2op(_op, _src, _dst, _eflags, \
  463. "b", "q", "w", "r", _LO32, "r", "", "r")
  464. /* Source operand is word, long or quad sized. */
  465. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  466. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  467. "w", "r", _LO32, "r", "", "r")
  468. /* Instruction has three operands and one operand is stored in ECX register */
  469. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  470. do { \
  471. unsigned long _tmp; \
  472. _type _clv = (_cl).val; \
  473. _type _srcv = (_src).val; \
  474. _type _dstv = (_dst).val; \
  475. \
  476. __asm__ __volatile__ ( \
  477. _PRE_EFLAGS("0", "5", "2") \
  478. _op _suffix " %4,%1 \n" \
  479. _POST_EFLAGS("0", "5", "2") \
  480. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  481. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  482. ); \
  483. \
  484. (_cl).val = (unsigned long) _clv; \
  485. (_src).val = (unsigned long) _srcv; \
  486. (_dst).val = (unsigned long) _dstv; \
  487. } while (0)
  488. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  489. do { \
  490. switch ((_dst).bytes) { \
  491. case 2: \
  492. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  493. "w", unsigned short); \
  494. break; \
  495. case 4: \
  496. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  497. "l", unsigned int); \
  498. break; \
  499. case 8: \
  500. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  501. "q", unsigned long)); \
  502. break; \
  503. } \
  504. } while (0)
  505. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  506. do { \
  507. unsigned long _tmp; \
  508. \
  509. __asm__ __volatile__ ( \
  510. _PRE_EFLAGS("0", "3", "2") \
  511. _op _suffix " %1; " \
  512. _POST_EFLAGS("0", "3", "2") \
  513. : "=m" (_eflags), "+m" ((_dst).val), \
  514. "=&r" (_tmp) \
  515. : "i" (EFLAGS_MASK)); \
  516. } while (0)
  517. /* Instruction has only one explicit operand (no source operand). */
  518. #define emulate_1op(_op, _dst, _eflags) \
  519. do { \
  520. switch ((_dst).bytes) { \
  521. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  522. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  523. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  524. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  525. } \
  526. } while (0)
  527. /* Fetch next part of the instruction being emulated. */
  528. #define insn_fetch(_type, _size, _eip) \
  529. ({ unsigned long _x; \
  530. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  531. if (rc != X86EMUL_CONTINUE) \
  532. goto done; \
  533. (_eip) += (_size); \
  534. (_type)_x; \
  535. })
  536. #define insn_fetch_arr(_arr, _size, _eip) \
  537. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  538. if (rc != X86EMUL_CONTINUE) \
  539. goto done; \
  540. (_eip) += (_size); \
  541. })
  542. static inline unsigned long ad_mask(struct decode_cache *c)
  543. {
  544. return (1UL << (c->ad_bytes << 3)) - 1;
  545. }
  546. /* Access/update address held in a register, based on addressing mode. */
  547. static inline unsigned long
  548. address_mask(struct decode_cache *c, unsigned long reg)
  549. {
  550. if (c->ad_bytes == sizeof(unsigned long))
  551. return reg;
  552. else
  553. return reg & ad_mask(c);
  554. }
  555. static inline unsigned long
  556. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  557. {
  558. return base + address_mask(c, reg);
  559. }
  560. static inline void
  561. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  562. {
  563. if (c->ad_bytes == sizeof(unsigned long))
  564. *reg += inc;
  565. else
  566. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  567. }
  568. static inline void jmp_rel(struct decode_cache *c, int rel)
  569. {
  570. register_address_increment(c, &c->eip, rel);
  571. }
  572. static void set_seg_override(struct decode_cache *c, int seg)
  573. {
  574. c->has_seg_override = true;
  575. c->seg_override = seg;
  576. }
  577. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  578. struct x86_emulate_ops *ops, int seg)
  579. {
  580. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  581. return 0;
  582. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  583. }
  584. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  585. struct x86_emulate_ops *ops,
  586. struct decode_cache *c)
  587. {
  588. if (!c->has_seg_override)
  589. return 0;
  590. return seg_base(ctxt, ops, c->seg_override);
  591. }
  592. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  593. struct x86_emulate_ops *ops)
  594. {
  595. return seg_base(ctxt, ops, VCPU_SREG_ES);
  596. }
  597. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  598. struct x86_emulate_ops *ops)
  599. {
  600. return seg_base(ctxt, ops, VCPU_SREG_SS);
  601. }
  602. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  603. u32 error, bool valid)
  604. {
  605. ctxt->exception = vec;
  606. ctxt->error_code = error;
  607. ctxt->error_code_valid = valid;
  608. ctxt->restart = false;
  609. }
  610. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  611. {
  612. emulate_exception(ctxt, GP_VECTOR, err, true);
  613. }
  614. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  615. int err)
  616. {
  617. ctxt->cr2 = addr;
  618. emulate_exception(ctxt, PF_VECTOR, err, true);
  619. }
  620. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  621. {
  622. emulate_exception(ctxt, UD_VECTOR, 0, false);
  623. }
  624. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  625. {
  626. emulate_exception(ctxt, TS_VECTOR, err, true);
  627. }
  628. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  629. struct x86_emulate_ops *ops,
  630. unsigned long eip, u8 *dest)
  631. {
  632. struct fetch_cache *fc = &ctxt->decode.fetch;
  633. int rc;
  634. int size, cur_size;
  635. if (eip == fc->end) {
  636. cur_size = fc->end - fc->start;
  637. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  638. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  639. size, ctxt->vcpu, NULL);
  640. if (rc != X86EMUL_CONTINUE)
  641. return rc;
  642. fc->end += size;
  643. }
  644. *dest = fc->data[eip - fc->start];
  645. return X86EMUL_CONTINUE;
  646. }
  647. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  648. struct x86_emulate_ops *ops,
  649. unsigned long eip, void *dest, unsigned size)
  650. {
  651. int rc;
  652. /* x86 instructions are limited to 15 bytes. */
  653. if (eip + size - ctxt->eip > 15)
  654. return X86EMUL_UNHANDLEABLE;
  655. while (size--) {
  656. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  657. if (rc != X86EMUL_CONTINUE)
  658. return rc;
  659. }
  660. return X86EMUL_CONTINUE;
  661. }
  662. /*
  663. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  664. * pointer into the block that addresses the relevant register.
  665. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  666. */
  667. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  668. int highbyte_regs)
  669. {
  670. void *p;
  671. p = &regs[modrm_reg];
  672. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  673. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  674. return p;
  675. }
  676. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  677. struct x86_emulate_ops *ops,
  678. void *ptr,
  679. u16 *size, unsigned long *address, int op_bytes)
  680. {
  681. int rc;
  682. if (op_bytes == 2)
  683. op_bytes = 3;
  684. *address = 0;
  685. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  686. ctxt->vcpu, NULL);
  687. if (rc != X86EMUL_CONTINUE)
  688. return rc;
  689. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  690. ctxt->vcpu, NULL);
  691. return rc;
  692. }
  693. static int test_cc(unsigned int condition, unsigned int flags)
  694. {
  695. int rc = 0;
  696. switch ((condition & 15) >> 1) {
  697. case 0: /* o */
  698. rc |= (flags & EFLG_OF);
  699. break;
  700. case 1: /* b/c/nae */
  701. rc |= (flags & EFLG_CF);
  702. break;
  703. case 2: /* z/e */
  704. rc |= (flags & EFLG_ZF);
  705. break;
  706. case 3: /* be/na */
  707. rc |= (flags & (EFLG_CF|EFLG_ZF));
  708. break;
  709. case 4: /* s */
  710. rc |= (flags & EFLG_SF);
  711. break;
  712. case 5: /* p/pe */
  713. rc |= (flags & EFLG_PF);
  714. break;
  715. case 7: /* le/ng */
  716. rc |= (flags & EFLG_ZF);
  717. /* fall through */
  718. case 6: /* l/nge */
  719. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  720. break;
  721. }
  722. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  723. return (!!rc ^ (condition & 1));
  724. }
  725. static void decode_register_operand(struct operand *op,
  726. struct decode_cache *c,
  727. int inhibit_bytereg)
  728. {
  729. unsigned reg = c->modrm_reg;
  730. int highbyte_regs = c->rex_prefix == 0;
  731. if (!(c->d & ModRM))
  732. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  733. op->type = OP_REG;
  734. if ((c->d & ByteOp) && !inhibit_bytereg) {
  735. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  736. op->val = *(u8 *)op->ptr;
  737. op->bytes = 1;
  738. } else {
  739. op->ptr = decode_register(reg, c->regs, 0);
  740. op->bytes = c->op_bytes;
  741. switch (op->bytes) {
  742. case 2:
  743. op->val = *(u16 *)op->ptr;
  744. break;
  745. case 4:
  746. op->val = *(u32 *)op->ptr;
  747. break;
  748. case 8:
  749. op->val = *(u64 *) op->ptr;
  750. break;
  751. }
  752. }
  753. op->orig_val = op->val;
  754. }
  755. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  756. struct x86_emulate_ops *ops)
  757. {
  758. struct decode_cache *c = &ctxt->decode;
  759. u8 sib;
  760. int index_reg = 0, base_reg = 0, scale;
  761. int rc = X86EMUL_CONTINUE;
  762. if (c->rex_prefix) {
  763. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  764. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  765. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  766. }
  767. c->modrm = insn_fetch(u8, 1, c->eip);
  768. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  769. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  770. c->modrm_rm |= (c->modrm & 0x07);
  771. c->modrm_ea = 0;
  772. c->use_modrm_ea = 1;
  773. if (c->modrm_mod == 3) {
  774. c->modrm_ptr = decode_register(c->modrm_rm,
  775. c->regs, c->d & ByteOp);
  776. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  777. return rc;
  778. }
  779. if (c->ad_bytes == 2) {
  780. unsigned bx = c->regs[VCPU_REGS_RBX];
  781. unsigned bp = c->regs[VCPU_REGS_RBP];
  782. unsigned si = c->regs[VCPU_REGS_RSI];
  783. unsigned di = c->regs[VCPU_REGS_RDI];
  784. /* 16-bit ModR/M decode. */
  785. switch (c->modrm_mod) {
  786. case 0:
  787. if (c->modrm_rm == 6)
  788. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  789. break;
  790. case 1:
  791. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  792. break;
  793. case 2:
  794. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  795. break;
  796. }
  797. switch (c->modrm_rm) {
  798. case 0:
  799. c->modrm_ea += bx + si;
  800. break;
  801. case 1:
  802. c->modrm_ea += bx + di;
  803. break;
  804. case 2:
  805. c->modrm_ea += bp + si;
  806. break;
  807. case 3:
  808. c->modrm_ea += bp + di;
  809. break;
  810. case 4:
  811. c->modrm_ea += si;
  812. break;
  813. case 5:
  814. c->modrm_ea += di;
  815. break;
  816. case 6:
  817. if (c->modrm_mod != 0)
  818. c->modrm_ea += bp;
  819. break;
  820. case 7:
  821. c->modrm_ea += bx;
  822. break;
  823. }
  824. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  825. (c->modrm_rm == 6 && c->modrm_mod != 0))
  826. if (!c->has_seg_override)
  827. set_seg_override(c, VCPU_SREG_SS);
  828. c->modrm_ea = (u16)c->modrm_ea;
  829. } else {
  830. /* 32/64-bit ModR/M decode. */
  831. if ((c->modrm_rm & 7) == 4) {
  832. sib = insn_fetch(u8, 1, c->eip);
  833. index_reg |= (sib >> 3) & 7;
  834. base_reg |= sib & 7;
  835. scale = sib >> 6;
  836. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  837. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  838. else
  839. c->modrm_ea += c->regs[base_reg];
  840. if (index_reg != 4)
  841. c->modrm_ea += c->regs[index_reg] << scale;
  842. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  843. if (ctxt->mode == X86EMUL_MODE_PROT64)
  844. c->rip_relative = 1;
  845. } else
  846. c->modrm_ea += c->regs[c->modrm_rm];
  847. switch (c->modrm_mod) {
  848. case 0:
  849. if (c->modrm_rm == 5)
  850. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  851. break;
  852. case 1:
  853. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  854. break;
  855. case 2:
  856. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  857. break;
  858. }
  859. }
  860. done:
  861. return rc;
  862. }
  863. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  864. struct x86_emulate_ops *ops)
  865. {
  866. struct decode_cache *c = &ctxt->decode;
  867. int rc = X86EMUL_CONTINUE;
  868. switch (c->ad_bytes) {
  869. case 2:
  870. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  871. break;
  872. case 4:
  873. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  874. break;
  875. case 8:
  876. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  877. break;
  878. }
  879. done:
  880. return rc;
  881. }
  882. int
  883. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  884. {
  885. struct decode_cache *c = &ctxt->decode;
  886. int rc = X86EMUL_CONTINUE;
  887. int mode = ctxt->mode;
  888. int def_op_bytes, def_ad_bytes, group;
  889. /* we cannot decode insn before we complete previous rep insn */
  890. WARN_ON(ctxt->restart);
  891. c->eip = ctxt->eip;
  892. c->fetch.start = c->fetch.end = c->eip;
  893. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  894. switch (mode) {
  895. case X86EMUL_MODE_REAL:
  896. case X86EMUL_MODE_VM86:
  897. case X86EMUL_MODE_PROT16:
  898. def_op_bytes = def_ad_bytes = 2;
  899. break;
  900. case X86EMUL_MODE_PROT32:
  901. def_op_bytes = def_ad_bytes = 4;
  902. break;
  903. #ifdef CONFIG_X86_64
  904. case X86EMUL_MODE_PROT64:
  905. def_op_bytes = 4;
  906. def_ad_bytes = 8;
  907. break;
  908. #endif
  909. default:
  910. return -1;
  911. }
  912. c->op_bytes = def_op_bytes;
  913. c->ad_bytes = def_ad_bytes;
  914. /* Legacy prefixes. */
  915. for (;;) {
  916. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  917. case 0x66: /* operand-size override */
  918. /* switch between 2/4 bytes */
  919. c->op_bytes = def_op_bytes ^ 6;
  920. break;
  921. case 0x67: /* address-size override */
  922. if (mode == X86EMUL_MODE_PROT64)
  923. /* switch between 4/8 bytes */
  924. c->ad_bytes = def_ad_bytes ^ 12;
  925. else
  926. /* switch between 2/4 bytes */
  927. c->ad_bytes = def_ad_bytes ^ 6;
  928. break;
  929. case 0x26: /* ES override */
  930. case 0x2e: /* CS override */
  931. case 0x36: /* SS override */
  932. case 0x3e: /* DS override */
  933. set_seg_override(c, (c->b >> 3) & 3);
  934. break;
  935. case 0x64: /* FS override */
  936. case 0x65: /* GS override */
  937. set_seg_override(c, c->b & 7);
  938. break;
  939. case 0x40 ... 0x4f: /* REX */
  940. if (mode != X86EMUL_MODE_PROT64)
  941. goto done_prefixes;
  942. c->rex_prefix = c->b;
  943. continue;
  944. case 0xf0: /* LOCK */
  945. c->lock_prefix = 1;
  946. break;
  947. case 0xf2: /* REPNE/REPNZ */
  948. c->rep_prefix = REPNE_PREFIX;
  949. break;
  950. case 0xf3: /* REP/REPE/REPZ */
  951. c->rep_prefix = REPE_PREFIX;
  952. break;
  953. default:
  954. goto done_prefixes;
  955. }
  956. /* Any legacy prefix after a REX prefix nullifies its effect. */
  957. c->rex_prefix = 0;
  958. }
  959. done_prefixes:
  960. /* REX prefix. */
  961. if (c->rex_prefix)
  962. if (c->rex_prefix & 8)
  963. c->op_bytes = 8; /* REX.W */
  964. /* Opcode byte(s). */
  965. c->d = opcode_table[c->b];
  966. if (c->d == 0) {
  967. /* Two-byte opcode? */
  968. if (c->b == 0x0f) {
  969. c->twobyte = 1;
  970. c->b = insn_fetch(u8, 1, c->eip);
  971. c->d = twobyte_table[c->b];
  972. }
  973. }
  974. if (c->d & Group) {
  975. group = c->d & GroupMask;
  976. c->modrm = insn_fetch(u8, 1, c->eip);
  977. --c->eip;
  978. group = (group << 3) + ((c->modrm >> 3) & 7);
  979. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  980. c->d = group2_table[group];
  981. else
  982. c->d = group_table[group];
  983. }
  984. /* Unrecognised? */
  985. if (c->d == 0 || (c->d & Undefined)) {
  986. DPRINTF("Cannot emulate %02x\n", c->b);
  987. return -1;
  988. }
  989. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  990. c->op_bytes = 8;
  991. /* ModRM and SIB bytes. */
  992. if (c->d & ModRM)
  993. rc = decode_modrm(ctxt, ops);
  994. else if (c->d & MemAbs)
  995. rc = decode_abs(ctxt, ops);
  996. if (rc != X86EMUL_CONTINUE)
  997. goto done;
  998. if (!c->has_seg_override)
  999. set_seg_override(c, VCPU_SREG_DS);
  1000. if (!(!c->twobyte && c->b == 0x8d))
  1001. c->modrm_ea += seg_override_base(ctxt, ops, c);
  1002. if (c->ad_bytes != 8)
  1003. c->modrm_ea = (u32)c->modrm_ea;
  1004. if (c->rip_relative)
  1005. c->modrm_ea += c->eip;
  1006. /*
  1007. * Decode and fetch the source operand: register, memory
  1008. * or immediate.
  1009. */
  1010. switch (c->d & SrcMask) {
  1011. case SrcNone:
  1012. break;
  1013. case SrcReg:
  1014. decode_register_operand(&c->src, c, 0);
  1015. break;
  1016. case SrcMem16:
  1017. c->src.bytes = 2;
  1018. goto srcmem_common;
  1019. case SrcMem32:
  1020. c->src.bytes = 4;
  1021. goto srcmem_common;
  1022. case SrcMem:
  1023. c->src.bytes = (c->d & ByteOp) ? 1 :
  1024. c->op_bytes;
  1025. /* Don't fetch the address for invlpg: it could be unmapped. */
  1026. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  1027. break;
  1028. srcmem_common:
  1029. /*
  1030. * For instructions with a ModR/M byte, switch to register
  1031. * access if Mod = 3.
  1032. */
  1033. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1034. c->src.type = OP_REG;
  1035. c->src.val = c->modrm_val;
  1036. c->src.ptr = c->modrm_ptr;
  1037. break;
  1038. }
  1039. c->src.type = OP_MEM;
  1040. c->src.ptr = (unsigned long *)c->modrm_ea;
  1041. c->src.val = 0;
  1042. break;
  1043. case SrcImm:
  1044. case SrcImmU:
  1045. c->src.type = OP_IMM;
  1046. c->src.ptr = (unsigned long *)c->eip;
  1047. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1048. if (c->src.bytes == 8)
  1049. c->src.bytes = 4;
  1050. /* NB. Immediates are sign-extended as necessary. */
  1051. switch (c->src.bytes) {
  1052. case 1:
  1053. c->src.val = insn_fetch(s8, 1, c->eip);
  1054. break;
  1055. case 2:
  1056. c->src.val = insn_fetch(s16, 2, c->eip);
  1057. break;
  1058. case 4:
  1059. c->src.val = insn_fetch(s32, 4, c->eip);
  1060. break;
  1061. }
  1062. if ((c->d & SrcMask) == SrcImmU) {
  1063. switch (c->src.bytes) {
  1064. case 1:
  1065. c->src.val &= 0xff;
  1066. break;
  1067. case 2:
  1068. c->src.val &= 0xffff;
  1069. break;
  1070. case 4:
  1071. c->src.val &= 0xffffffff;
  1072. break;
  1073. }
  1074. }
  1075. break;
  1076. case SrcImmByte:
  1077. case SrcImmUByte:
  1078. c->src.type = OP_IMM;
  1079. c->src.ptr = (unsigned long *)c->eip;
  1080. c->src.bytes = 1;
  1081. if ((c->d & SrcMask) == SrcImmByte)
  1082. c->src.val = insn_fetch(s8, 1, c->eip);
  1083. else
  1084. c->src.val = insn_fetch(u8, 1, c->eip);
  1085. break;
  1086. case SrcAcc:
  1087. c->src.type = OP_REG;
  1088. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1089. c->src.ptr = &c->regs[VCPU_REGS_RAX];
  1090. switch (c->src.bytes) {
  1091. case 1:
  1092. c->src.val = *(u8 *)c->src.ptr;
  1093. break;
  1094. case 2:
  1095. c->src.val = *(u16 *)c->src.ptr;
  1096. break;
  1097. case 4:
  1098. c->src.val = *(u32 *)c->src.ptr;
  1099. break;
  1100. case 8:
  1101. c->src.val = *(u64 *)c->src.ptr;
  1102. break;
  1103. }
  1104. break;
  1105. case SrcOne:
  1106. c->src.bytes = 1;
  1107. c->src.val = 1;
  1108. break;
  1109. case SrcSI:
  1110. c->src.type = OP_MEM;
  1111. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1112. c->src.ptr = (unsigned long *)
  1113. register_address(c, seg_override_base(ctxt, ops, c),
  1114. c->regs[VCPU_REGS_RSI]);
  1115. c->src.val = 0;
  1116. break;
  1117. case SrcImmFAddr:
  1118. c->src.type = OP_IMM;
  1119. c->src.ptr = (unsigned long *)c->eip;
  1120. c->src.bytes = c->op_bytes + 2;
  1121. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  1122. break;
  1123. case SrcMemFAddr:
  1124. c->src.type = OP_MEM;
  1125. c->src.ptr = (unsigned long *)c->modrm_ea;
  1126. c->src.bytes = c->op_bytes + 2;
  1127. break;
  1128. }
  1129. /*
  1130. * Decode and fetch the second source operand: register, memory
  1131. * or immediate.
  1132. */
  1133. switch (c->d & Src2Mask) {
  1134. case Src2None:
  1135. break;
  1136. case Src2CL:
  1137. c->src2.bytes = 1;
  1138. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1139. break;
  1140. case Src2ImmByte:
  1141. c->src2.type = OP_IMM;
  1142. c->src2.ptr = (unsigned long *)c->eip;
  1143. c->src2.bytes = 1;
  1144. c->src2.val = insn_fetch(u8, 1, c->eip);
  1145. break;
  1146. case Src2One:
  1147. c->src2.bytes = 1;
  1148. c->src2.val = 1;
  1149. break;
  1150. }
  1151. /* Decode and fetch the destination operand: register or memory. */
  1152. switch (c->d & DstMask) {
  1153. case ImplicitOps:
  1154. /* Special instructions do their own operand decoding. */
  1155. return 0;
  1156. case DstReg:
  1157. decode_register_operand(&c->dst, c,
  1158. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1159. break;
  1160. case DstMem:
  1161. case DstMem64:
  1162. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1163. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1164. c->dst.type = OP_REG;
  1165. c->dst.val = c->dst.orig_val = c->modrm_val;
  1166. c->dst.ptr = c->modrm_ptr;
  1167. break;
  1168. }
  1169. c->dst.type = OP_MEM;
  1170. c->dst.ptr = (unsigned long *)c->modrm_ea;
  1171. if ((c->d & DstMask) == DstMem64)
  1172. c->dst.bytes = 8;
  1173. else
  1174. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1175. c->dst.val = 0;
  1176. if (c->d & BitOp) {
  1177. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1178. c->dst.ptr = (void *)c->dst.ptr +
  1179. (c->src.val & mask) / 8;
  1180. }
  1181. break;
  1182. case DstAcc:
  1183. c->dst.type = OP_REG;
  1184. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1185. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1186. switch (c->dst.bytes) {
  1187. case 1:
  1188. c->dst.val = *(u8 *)c->dst.ptr;
  1189. break;
  1190. case 2:
  1191. c->dst.val = *(u16 *)c->dst.ptr;
  1192. break;
  1193. case 4:
  1194. c->dst.val = *(u32 *)c->dst.ptr;
  1195. break;
  1196. case 8:
  1197. c->dst.val = *(u64 *)c->dst.ptr;
  1198. break;
  1199. }
  1200. c->dst.orig_val = c->dst.val;
  1201. break;
  1202. case DstDI:
  1203. c->dst.type = OP_MEM;
  1204. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1205. c->dst.ptr = (unsigned long *)
  1206. register_address(c, es_base(ctxt, ops),
  1207. c->regs[VCPU_REGS_RDI]);
  1208. c->dst.val = 0;
  1209. break;
  1210. }
  1211. done:
  1212. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1213. }
  1214. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1215. struct x86_emulate_ops *ops,
  1216. unsigned long addr, void *dest, unsigned size)
  1217. {
  1218. int rc;
  1219. struct read_cache *mc = &ctxt->decode.mem_read;
  1220. u32 err;
  1221. while (size) {
  1222. int n = min(size, 8u);
  1223. size -= n;
  1224. if (mc->pos < mc->end)
  1225. goto read_cached;
  1226. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  1227. ctxt->vcpu);
  1228. if (rc == X86EMUL_PROPAGATE_FAULT)
  1229. emulate_pf(ctxt, addr, err);
  1230. if (rc != X86EMUL_CONTINUE)
  1231. return rc;
  1232. mc->end += n;
  1233. read_cached:
  1234. memcpy(dest, mc->data + mc->pos, n);
  1235. mc->pos += n;
  1236. dest += n;
  1237. addr += n;
  1238. }
  1239. return X86EMUL_CONTINUE;
  1240. }
  1241. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1242. struct x86_emulate_ops *ops,
  1243. unsigned int size, unsigned short port,
  1244. void *dest)
  1245. {
  1246. struct read_cache *rc = &ctxt->decode.io_read;
  1247. if (rc->pos == rc->end) { /* refill pio read ahead */
  1248. struct decode_cache *c = &ctxt->decode;
  1249. unsigned int in_page, n;
  1250. unsigned int count = c->rep_prefix ?
  1251. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1252. in_page = (ctxt->eflags & EFLG_DF) ?
  1253. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1254. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1255. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1256. count);
  1257. if (n == 0)
  1258. n = 1;
  1259. rc->pos = rc->end = 0;
  1260. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  1261. return 0;
  1262. rc->end = n * size;
  1263. }
  1264. memcpy(dest, rc->data + rc->pos, size);
  1265. rc->pos += size;
  1266. return 1;
  1267. }
  1268. static u32 desc_limit_scaled(struct desc_struct *desc)
  1269. {
  1270. u32 limit = get_desc_limit(desc);
  1271. return desc->g ? (limit << 12) | 0xfff : limit;
  1272. }
  1273. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1274. struct x86_emulate_ops *ops,
  1275. u16 selector, struct desc_ptr *dt)
  1276. {
  1277. if (selector & 1 << 2) {
  1278. struct desc_struct desc;
  1279. memset (dt, 0, sizeof *dt);
  1280. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  1281. return;
  1282. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1283. dt->address = get_desc_base(&desc);
  1284. } else
  1285. ops->get_gdt(dt, ctxt->vcpu);
  1286. }
  1287. /* allowed just for 8 bytes segments */
  1288. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1289. struct x86_emulate_ops *ops,
  1290. u16 selector, struct desc_struct *desc)
  1291. {
  1292. struct desc_ptr dt;
  1293. u16 index = selector >> 3;
  1294. int ret;
  1295. u32 err;
  1296. ulong addr;
  1297. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1298. if (dt.size < index * 8 + 7) {
  1299. emulate_gp(ctxt, selector & 0xfffc);
  1300. return X86EMUL_PROPAGATE_FAULT;
  1301. }
  1302. addr = dt.address + index * 8;
  1303. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1304. if (ret == X86EMUL_PROPAGATE_FAULT)
  1305. emulate_pf(ctxt, addr, err);
  1306. return ret;
  1307. }
  1308. /* allowed just for 8 bytes segments */
  1309. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1310. struct x86_emulate_ops *ops,
  1311. u16 selector, struct desc_struct *desc)
  1312. {
  1313. struct desc_ptr dt;
  1314. u16 index = selector >> 3;
  1315. u32 err;
  1316. ulong addr;
  1317. int ret;
  1318. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1319. if (dt.size < index * 8 + 7) {
  1320. emulate_gp(ctxt, selector & 0xfffc);
  1321. return X86EMUL_PROPAGATE_FAULT;
  1322. }
  1323. addr = dt.address + index * 8;
  1324. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1325. if (ret == X86EMUL_PROPAGATE_FAULT)
  1326. emulate_pf(ctxt, addr, err);
  1327. return ret;
  1328. }
  1329. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1330. struct x86_emulate_ops *ops,
  1331. u16 selector, int seg)
  1332. {
  1333. struct desc_struct seg_desc;
  1334. u8 dpl, rpl, cpl;
  1335. unsigned err_vec = GP_VECTOR;
  1336. u32 err_code = 0;
  1337. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1338. int ret;
  1339. memset(&seg_desc, 0, sizeof seg_desc);
  1340. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1341. || ctxt->mode == X86EMUL_MODE_REAL) {
  1342. /* set real mode segment descriptor */
  1343. set_desc_base(&seg_desc, selector << 4);
  1344. set_desc_limit(&seg_desc, 0xffff);
  1345. seg_desc.type = 3;
  1346. seg_desc.p = 1;
  1347. seg_desc.s = 1;
  1348. goto load;
  1349. }
  1350. /* NULL selector is not valid for TR, CS and SS */
  1351. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1352. && null_selector)
  1353. goto exception;
  1354. /* TR should be in GDT only */
  1355. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1356. goto exception;
  1357. if (null_selector) /* for NULL selector skip all following checks */
  1358. goto load;
  1359. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1360. if (ret != X86EMUL_CONTINUE)
  1361. return ret;
  1362. err_code = selector & 0xfffc;
  1363. err_vec = GP_VECTOR;
  1364. /* can't load system descriptor into segment selecor */
  1365. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1366. goto exception;
  1367. if (!seg_desc.p) {
  1368. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1369. goto exception;
  1370. }
  1371. rpl = selector & 3;
  1372. dpl = seg_desc.dpl;
  1373. cpl = ops->cpl(ctxt->vcpu);
  1374. switch (seg) {
  1375. case VCPU_SREG_SS:
  1376. /*
  1377. * segment is not a writable data segment or segment
  1378. * selector's RPL != CPL or segment selector's RPL != CPL
  1379. */
  1380. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1381. goto exception;
  1382. break;
  1383. case VCPU_SREG_CS:
  1384. if (!(seg_desc.type & 8))
  1385. goto exception;
  1386. if (seg_desc.type & 4) {
  1387. /* conforming */
  1388. if (dpl > cpl)
  1389. goto exception;
  1390. } else {
  1391. /* nonconforming */
  1392. if (rpl > cpl || dpl != cpl)
  1393. goto exception;
  1394. }
  1395. /* CS(RPL) <- CPL */
  1396. selector = (selector & 0xfffc) | cpl;
  1397. break;
  1398. case VCPU_SREG_TR:
  1399. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1400. goto exception;
  1401. break;
  1402. case VCPU_SREG_LDTR:
  1403. if (seg_desc.s || seg_desc.type != 2)
  1404. goto exception;
  1405. break;
  1406. default: /* DS, ES, FS, or GS */
  1407. /*
  1408. * segment is not a data or readable code segment or
  1409. * ((segment is a data or nonconforming code segment)
  1410. * and (both RPL and CPL > DPL))
  1411. */
  1412. if ((seg_desc.type & 0xa) == 0x8 ||
  1413. (((seg_desc.type & 0xc) != 0xc) &&
  1414. (rpl > dpl && cpl > dpl)))
  1415. goto exception;
  1416. break;
  1417. }
  1418. if (seg_desc.s) {
  1419. /* mark segment as accessed */
  1420. seg_desc.type |= 1;
  1421. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1422. if (ret != X86EMUL_CONTINUE)
  1423. return ret;
  1424. }
  1425. load:
  1426. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1427. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  1428. return X86EMUL_CONTINUE;
  1429. exception:
  1430. emulate_exception(ctxt, err_vec, err_code, true);
  1431. return X86EMUL_PROPAGATE_FAULT;
  1432. }
  1433. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1434. struct x86_emulate_ops *ops)
  1435. {
  1436. int rc;
  1437. struct decode_cache *c = &ctxt->decode;
  1438. u32 err;
  1439. switch (c->dst.type) {
  1440. case OP_REG:
  1441. /* The 4-byte case *is* correct:
  1442. * in 64-bit mode we zero-extend.
  1443. */
  1444. switch (c->dst.bytes) {
  1445. case 1:
  1446. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1447. break;
  1448. case 2:
  1449. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1450. break;
  1451. case 4:
  1452. *c->dst.ptr = (u32)c->dst.val;
  1453. break; /* 64b: zero-ext */
  1454. case 8:
  1455. *c->dst.ptr = c->dst.val;
  1456. break;
  1457. }
  1458. break;
  1459. case OP_MEM:
  1460. if (c->lock_prefix)
  1461. rc = ops->cmpxchg_emulated(
  1462. (unsigned long)c->dst.ptr,
  1463. &c->dst.orig_val,
  1464. &c->dst.val,
  1465. c->dst.bytes,
  1466. &err,
  1467. ctxt->vcpu);
  1468. else
  1469. rc = ops->write_emulated(
  1470. (unsigned long)c->dst.ptr,
  1471. &c->dst.val,
  1472. c->dst.bytes,
  1473. &err,
  1474. ctxt->vcpu);
  1475. if (rc == X86EMUL_PROPAGATE_FAULT)
  1476. emulate_pf(ctxt,
  1477. (unsigned long)c->dst.ptr, err);
  1478. if (rc != X86EMUL_CONTINUE)
  1479. return rc;
  1480. break;
  1481. case OP_NONE:
  1482. /* no writeback */
  1483. break;
  1484. default:
  1485. break;
  1486. }
  1487. return X86EMUL_CONTINUE;
  1488. }
  1489. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1490. struct x86_emulate_ops *ops)
  1491. {
  1492. struct decode_cache *c = &ctxt->decode;
  1493. c->dst.type = OP_MEM;
  1494. c->dst.bytes = c->op_bytes;
  1495. c->dst.val = c->src.val;
  1496. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1497. c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
  1498. c->regs[VCPU_REGS_RSP]);
  1499. }
  1500. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1501. struct x86_emulate_ops *ops,
  1502. void *dest, int len)
  1503. {
  1504. struct decode_cache *c = &ctxt->decode;
  1505. int rc;
  1506. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  1507. c->regs[VCPU_REGS_RSP]),
  1508. dest, len);
  1509. if (rc != X86EMUL_CONTINUE)
  1510. return rc;
  1511. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1512. return rc;
  1513. }
  1514. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1515. struct x86_emulate_ops *ops,
  1516. void *dest, int len)
  1517. {
  1518. int rc;
  1519. unsigned long val, change_mask;
  1520. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1521. int cpl = ops->cpl(ctxt->vcpu);
  1522. rc = emulate_pop(ctxt, ops, &val, len);
  1523. if (rc != X86EMUL_CONTINUE)
  1524. return rc;
  1525. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1526. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1527. switch(ctxt->mode) {
  1528. case X86EMUL_MODE_PROT64:
  1529. case X86EMUL_MODE_PROT32:
  1530. case X86EMUL_MODE_PROT16:
  1531. if (cpl == 0)
  1532. change_mask |= EFLG_IOPL;
  1533. if (cpl <= iopl)
  1534. change_mask |= EFLG_IF;
  1535. break;
  1536. case X86EMUL_MODE_VM86:
  1537. if (iopl < 3) {
  1538. emulate_gp(ctxt, 0);
  1539. return X86EMUL_PROPAGATE_FAULT;
  1540. }
  1541. change_mask |= EFLG_IF;
  1542. break;
  1543. default: /* real mode */
  1544. change_mask |= (EFLG_IOPL | EFLG_IF);
  1545. break;
  1546. }
  1547. *(unsigned long *)dest =
  1548. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1549. return rc;
  1550. }
  1551. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1552. struct x86_emulate_ops *ops, int seg)
  1553. {
  1554. struct decode_cache *c = &ctxt->decode;
  1555. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1556. emulate_push(ctxt, ops);
  1557. }
  1558. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1559. struct x86_emulate_ops *ops, int seg)
  1560. {
  1561. struct decode_cache *c = &ctxt->decode;
  1562. unsigned long selector;
  1563. int rc;
  1564. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1565. if (rc != X86EMUL_CONTINUE)
  1566. return rc;
  1567. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1568. return rc;
  1569. }
  1570. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1571. struct x86_emulate_ops *ops)
  1572. {
  1573. struct decode_cache *c = &ctxt->decode;
  1574. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1575. int rc = X86EMUL_CONTINUE;
  1576. int reg = VCPU_REGS_RAX;
  1577. while (reg <= VCPU_REGS_RDI) {
  1578. (reg == VCPU_REGS_RSP) ?
  1579. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1580. emulate_push(ctxt, ops);
  1581. rc = writeback(ctxt, ops);
  1582. if (rc != X86EMUL_CONTINUE)
  1583. return rc;
  1584. ++reg;
  1585. }
  1586. /* Disable writeback. */
  1587. c->dst.type = OP_NONE;
  1588. return rc;
  1589. }
  1590. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1591. struct x86_emulate_ops *ops)
  1592. {
  1593. struct decode_cache *c = &ctxt->decode;
  1594. int rc = X86EMUL_CONTINUE;
  1595. int reg = VCPU_REGS_RDI;
  1596. while (reg >= VCPU_REGS_RAX) {
  1597. if (reg == VCPU_REGS_RSP) {
  1598. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1599. c->op_bytes);
  1600. --reg;
  1601. }
  1602. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1603. if (rc != X86EMUL_CONTINUE)
  1604. break;
  1605. --reg;
  1606. }
  1607. return rc;
  1608. }
  1609. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1610. struct x86_emulate_ops *ops)
  1611. {
  1612. struct decode_cache *c = &ctxt->decode;
  1613. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1614. }
  1615. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1616. {
  1617. struct decode_cache *c = &ctxt->decode;
  1618. switch (c->modrm_reg) {
  1619. case 0: /* rol */
  1620. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1621. break;
  1622. case 1: /* ror */
  1623. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1624. break;
  1625. case 2: /* rcl */
  1626. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1627. break;
  1628. case 3: /* rcr */
  1629. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1630. break;
  1631. case 4: /* sal/shl */
  1632. case 6: /* sal/shl */
  1633. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1634. break;
  1635. case 5: /* shr */
  1636. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1637. break;
  1638. case 7: /* sar */
  1639. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1640. break;
  1641. }
  1642. }
  1643. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1644. struct x86_emulate_ops *ops)
  1645. {
  1646. struct decode_cache *c = &ctxt->decode;
  1647. switch (c->modrm_reg) {
  1648. case 0 ... 1: /* test */
  1649. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1650. break;
  1651. case 2: /* not */
  1652. c->dst.val = ~c->dst.val;
  1653. break;
  1654. case 3: /* neg */
  1655. emulate_1op("neg", c->dst, ctxt->eflags);
  1656. break;
  1657. default:
  1658. return 0;
  1659. }
  1660. return 1;
  1661. }
  1662. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1663. struct x86_emulate_ops *ops)
  1664. {
  1665. struct decode_cache *c = &ctxt->decode;
  1666. switch (c->modrm_reg) {
  1667. case 0: /* inc */
  1668. emulate_1op("inc", c->dst, ctxt->eflags);
  1669. break;
  1670. case 1: /* dec */
  1671. emulate_1op("dec", c->dst, ctxt->eflags);
  1672. break;
  1673. case 2: /* call near abs */ {
  1674. long int old_eip;
  1675. old_eip = c->eip;
  1676. c->eip = c->src.val;
  1677. c->src.val = old_eip;
  1678. emulate_push(ctxt, ops);
  1679. break;
  1680. }
  1681. case 4: /* jmp abs */
  1682. c->eip = c->src.val;
  1683. break;
  1684. case 6: /* push */
  1685. emulate_push(ctxt, ops);
  1686. break;
  1687. }
  1688. return X86EMUL_CONTINUE;
  1689. }
  1690. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1691. struct x86_emulate_ops *ops)
  1692. {
  1693. struct decode_cache *c = &ctxt->decode;
  1694. u64 old = c->dst.orig_val64;
  1695. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1696. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1697. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1698. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1699. ctxt->eflags &= ~EFLG_ZF;
  1700. } else {
  1701. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1702. (u32) c->regs[VCPU_REGS_RBX];
  1703. ctxt->eflags |= EFLG_ZF;
  1704. }
  1705. return X86EMUL_CONTINUE;
  1706. }
  1707. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1708. struct x86_emulate_ops *ops)
  1709. {
  1710. struct decode_cache *c = &ctxt->decode;
  1711. int rc;
  1712. unsigned long cs;
  1713. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1714. if (rc != X86EMUL_CONTINUE)
  1715. return rc;
  1716. if (c->op_bytes == 4)
  1717. c->eip = (u32)c->eip;
  1718. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1719. if (rc != X86EMUL_CONTINUE)
  1720. return rc;
  1721. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1722. return rc;
  1723. }
  1724. static inline void
  1725. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1726. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1727. struct desc_struct *ss)
  1728. {
  1729. memset(cs, 0, sizeof(struct desc_struct));
  1730. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1731. memset(ss, 0, sizeof(struct desc_struct));
  1732. cs->l = 0; /* will be adjusted later */
  1733. set_desc_base(cs, 0); /* flat segment */
  1734. cs->g = 1; /* 4kb granularity */
  1735. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1736. cs->type = 0x0b; /* Read, Execute, Accessed */
  1737. cs->s = 1;
  1738. cs->dpl = 0; /* will be adjusted later */
  1739. cs->p = 1;
  1740. cs->d = 1;
  1741. set_desc_base(ss, 0); /* flat segment */
  1742. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1743. ss->g = 1; /* 4kb granularity */
  1744. ss->s = 1;
  1745. ss->type = 0x03; /* Read/Write, Accessed */
  1746. ss->d = 1; /* 32bit stack segment */
  1747. ss->dpl = 0;
  1748. ss->p = 1;
  1749. }
  1750. static int
  1751. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1752. {
  1753. struct decode_cache *c = &ctxt->decode;
  1754. struct desc_struct cs, ss;
  1755. u64 msr_data;
  1756. u16 cs_sel, ss_sel;
  1757. /* syscall is not available in real mode */
  1758. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1759. ctxt->mode == X86EMUL_MODE_VM86) {
  1760. emulate_ud(ctxt);
  1761. return X86EMUL_PROPAGATE_FAULT;
  1762. }
  1763. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1764. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1765. msr_data >>= 32;
  1766. cs_sel = (u16)(msr_data & 0xfffc);
  1767. ss_sel = (u16)(msr_data + 8);
  1768. if (is_long_mode(ctxt->vcpu)) {
  1769. cs.d = 0;
  1770. cs.l = 1;
  1771. }
  1772. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1773. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1774. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1775. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1776. c->regs[VCPU_REGS_RCX] = c->eip;
  1777. if (is_long_mode(ctxt->vcpu)) {
  1778. #ifdef CONFIG_X86_64
  1779. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1780. ops->get_msr(ctxt->vcpu,
  1781. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1782. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1783. c->eip = msr_data;
  1784. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1785. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1786. #endif
  1787. } else {
  1788. /* legacy mode */
  1789. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1790. c->eip = (u32)msr_data;
  1791. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1792. }
  1793. return X86EMUL_CONTINUE;
  1794. }
  1795. static int
  1796. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1797. {
  1798. struct decode_cache *c = &ctxt->decode;
  1799. struct desc_struct cs, ss;
  1800. u64 msr_data;
  1801. u16 cs_sel, ss_sel;
  1802. /* inject #GP if in real mode */
  1803. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1804. emulate_gp(ctxt, 0);
  1805. return X86EMUL_PROPAGATE_FAULT;
  1806. }
  1807. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1808. * Therefore, we inject an #UD.
  1809. */
  1810. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1811. emulate_ud(ctxt);
  1812. return X86EMUL_PROPAGATE_FAULT;
  1813. }
  1814. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1815. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1816. switch (ctxt->mode) {
  1817. case X86EMUL_MODE_PROT32:
  1818. if ((msr_data & 0xfffc) == 0x0) {
  1819. emulate_gp(ctxt, 0);
  1820. return X86EMUL_PROPAGATE_FAULT;
  1821. }
  1822. break;
  1823. case X86EMUL_MODE_PROT64:
  1824. if (msr_data == 0x0) {
  1825. emulate_gp(ctxt, 0);
  1826. return X86EMUL_PROPAGATE_FAULT;
  1827. }
  1828. break;
  1829. }
  1830. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1831. cs_sel = (u16)msr_data;
  1832. cs_sel &= ~SELECTOR_RPL_MASK;
  1833. ss_sel = cs_sel + 8;
  1834. ss_sel &= ~SELECTOR_RPL_MASK;
  1835. if (ctxt->mode == X86EMUL_MODE_PROT64
  1836. || is_long_mode(ctxt->vcpu)) {
  1837. cs.d = 0;
  1838. cs.l = 1;
  1839. }
  1840. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1841. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1842. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1843. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1844. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1845. c->eip = msr_data;
  1846. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1847. c->regs[VCPU_REGS_RSP] = msr_data;
  1848. return X86EMUL_CONTINUE;
  1849. }
  1850. static int
  1851. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1852. {
  1853. struct decode_cache *c = &ctxt->decode;
  1854. struct desc_struct cs, ss;
  1855. u64 msr_data;
  1856. int usermode;
  1857. u16 cs_sel, ss_sel;
  1858. /* inject #GP if in real mode or Virtual 8086 mode */
  1859. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1860. ctxt->mode == X86EMUL_MODE_VM86) {
  1861. emulate_gp(ctxt, 0);
  1862. return X86EMUL_PROPAGATE_FAULT;
  1863. }
  1864. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1865. if ((c->rex_prefix & 0x8) != 0x0)
  1866. usermode = X86EMUL_MODE_PROT64;
  1867. else
  1868. usermode = X86EMUL_MODE_PROT32;
  1869. cs.dpl = 3;
  1870. ss.dpl = 3;
  1871. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1872. switch (usermode) {
  1873. case X86EMUL_MODE_PROT32:
  1874. cs_sel = (u16)(msr_data + 16);
  1875. if ((msr_data & 0xfffc) == 0x0) {
  1876. emulate_gp(ctxt, 0);
  1877. return X86EMUL_PROPAGATE_FAULT;
  1878. }
  1879. ss_sel = (u16)(msr_data + 24);
  1880. break;
  1881. case X86EMUL_MODE_PROT64:
  1882. cs_sel = (u16)(msr_data + 32);
  1883. if (msr_data == 0x0) {
  1884. emulate_gp(ctxt, 0);
  1885. return X86EMUL_PROPAGATE_FAULT;
  1886. }
  1887. ss_sel = cs_sel + 8;
  1888. cs.d = 0;
  1889. cs.l = 1;
  1890. break;
  1891. }
  1892. cs_sel |= SELECTOR_RPL_MASK;
  1893. ss_sel |= SELECTOR_RPL_MASK;
  1894. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1895. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1896. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1897. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1898. c->eip = c->regs[VCPU_REGS_RDX];
  1899. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1900. return X86EMUL_CONTINUE;
  1901. }
  1902. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1903. struct x86_emulate_ops *ops)
  1904. {
  1905. int iopl;
  1906. if (ctxt->mode == X86EMUL_MODE_REAL)
  1907. return false;
  1908. if (ctxt->mode == X86EMUL_MODE_VM86)
  1909. return true;
  1910. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1911. return ops->cpl(ctxt->vcpu) > iopl;
  1912. }
  1913. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1914. struct x86_emulate_ops *ops,
  1915. u16 port, u16 len)
  1916. {
  1917. struct desc_struct tr_seg;
  1918. int r;
  1919. u16 io_bitmap_ptr;
  1920. u8 perm, bit_idx = port & 0x7;
  1921. unsigned mask = (1 << len) - 1;
  1922. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1923. if (!tr_seg.p)
  1924. return false;
  1925. if (desc_limit_scaled(&tr_seg) < 103)
  1926. return false;
  1927. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1928. ctxt->vcpu, NULL);
  1929. if (r != X86EMUL_CONTINUE)
  1930. return false;
  1931. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1932. return false;
  1933. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1934. &perm, 1, ctxt->vcpu, NULL);
  1935. if (r != X86EMUL_CONTINUE)
  1936. return false;
  1937. if ((perm >> bit_idx) & mask)
  1938. return false;
  1939. return true;
  1940. }
  1941. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1942. struct x86_emulate_ops *ops,
  1943. u16 port, u16 len)
  1944. {
  1945. if (emulator_bad_iopl(ctxt, ops))
  1946. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1947. return false;
  1948. return true;
  1949. }
  1950. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1951. struct x86_emulate_ops *ops,
  1952. struct tss_segment_16 *tss)
  1953. {
  1954. struct decode_cache *c = &ctxt->decode;
  1955. tss->ip = c->eip;
  1956. tss->flag = ctxt->eflags;
  1957. tss->ax = c->regs[VCPU_REGS_RAX];
  1958. tss->cx = c->regs[VCPU_REGS_RCX];
  1959. tss->dx = c->regs[VCPU_REGS_RDX];
  1960. tss->bx = c->regs[VCPU_REGS_RBX];
  1961. tss->sp = c->regs[VCPU_REGS_RSP];
  1962. tss->bp = c->regs[VCPU_REGS_RBP];
  1963. tss->si = c->regs[VCPU_REGS_RSI];
  1964. tss->di = c->regs[VCPU_REGS_RDI];
  1965. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1966. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1967. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1968. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1969. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1970. }
  1971. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1972. struct x86_emulate_ops *ops,
  1973. struct tss_segment_16 *tss)
  1974. {
  1975. struct decode_cache *c = &ctxt->decode;
  1976. int ret;
  1977. c->eip = tss->ip;
  1978. ctxt->eflags = tss->flag | 2;
  1979. c->regs[VCPU_REGS_RAX] = tss->ax;
  1980. c->regs[VCPU_REGS_RCX] = tss->cx;
  1981. c->regs[VCPU_REGS_RDX] = tss->dx;
  1982. c->regs[VCPU_REGS_RBX] = tss->bx;
  1983. c->regs[VCPU_REGS_RSP] = tss->sp;
  1984. c->regs[VCPU_REGS_RBP] = tss->bp;
  1985. c->regs[VCPU_REGS_RSI] = tss->si;
  1986. c->regs[VCPU_REGS_RDI] = tss->di;
  1987. /*
  1988. * SDM says that segment selectors are loaded before segment
  1989. * descriptors
  1990. */
  1991. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1992. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1993. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1994. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1995. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1996. /*
  1997. * Now load segment descriptors. If fault happenes at this stage
  1998. * it is handled in a context of new task
  1999. */
  2000. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  2001. if (ret != X86EMUL_CONTINUE)
  2002. return ret;
  2003. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2004. if (ret != X86EMUL_CONTINUE)
  2005. return ret;
  2006. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2007. if (ret != X86EMUL_CONTINUE)
  2008. return ret;
  2009. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2010. if (ret != X86EMUL_CONTINUE)
  2011. return ret;
  2012. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2013. if (ret != X86EMUL_CONTINUE)
  2014. return ret;
  2015. return X86EMUL_CONTINUE;
  2016. }
  2017. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2018. struct x86_emulate_ops *ops,
  2019. u16 tss_selector, u16 old_tss_sel,
  2020. ulong old_tss_base, struct desc_struct *new_desc)
  2021. {
  2022. struct tss_segment_16 tss_seg;
  2023. int ret;
  2024. u32 err, new_tss_base = get_desc_base(new_desc);
  2025. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2026. &err);
  2027. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2028. /* FIXME: need to provide precise fault address */
  2029. emulate_pf(ctxt, old_tss_base, err);
  2030. return ret;
  2031. }
  2032. save_state_to_tss16(ctxt, ops, &tss_seg);
  2033. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2034. &err);
  2035. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2036. /* FIXME: need to provide precise fault address */
  2037. emulate_pf(ctxt, old_tss_base, err);
  2038. return ret;
  2039. }
  2040. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2041. &err);
  2042. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2043. /* FIXME: need to provide precise fault address */
  2044. emulate_pf(ctxt, new_tss_base, err);
  2045. return ret;
  2046. }
  2047. if (old_tss_sel != 0xffff) {
  2048. tss_seg.prev_task_link = old_tss_sel;
  2049. ret = ops->write_std(new_tss_base,
  2050. &tss_seg.prev_task_link,
  2051. sizeof tss_seg.prev_task_link,
  2052. ctxt->vcpu, &err);
  2053. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2054. /* FIXME: need to provide precise fault address */
  2055. emulate_pf(ctxt, new_tss_base, err);
  2056. return ret;
  2057. }
  2058. }
  2059. return load_state_from_tss16(ctxt, ops, &tss_seg);
  2060. }
  2061. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2062. struct x86_emulate_ops *ops,
  2063. struct tss_segment_32 *tss)
  2064. {
  2065. struct decode_cache *c = &ctxt->decode;
  2066. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  2067. tss->eip = c->eip;
  2068. tss->eflags = ctxt->eflags;
  2069. tss->eax = c->regs[VCPU_REGS_RAX];
  2070. tss->ecx = c->regs[VCPU_REGS_RCX];
  2071. tss->edx = c->regs[VCPU_REGS_RDX];
  2072. tss->ebx = c->regs[VCPU_REGS_RBX];
  2073. tss->esp = c->regs[VCPU_REGS_RSP];
  2074. tss->ebp = c->regs[VCPU_REGS_RBP];
  2075. tss->esi = c->regs[VCPU_REGS_RSI];
  2076. tss->edi = c->regs[VCPU_REGS_RDI];
  2077. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2078. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2079. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2080. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2081. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  2082. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  2083. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2084. }
  2085. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2086. struct x86_emulate_ops *ops,
  2087. struct tss_segment_32 *tss)
  2088. {
  2089. struct decode_cache *c = &ctxt->decode;
  2090. int ret;
  2091. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  2092. emulate_gp(ctxt, 0);
  2093. return X86EMUL_PROPAGATE_FAULT;
  2094. }
  2095. c->eip = tss->eip;
  2096. ctxt->eflags = tss->eflags | 2;
  2097. c->regs[VCPU_REGS_RAX] = tss->eax;
  2098. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2099. c->regs[VCPU_REGS_RDX] = tss->edx;
  2100. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2101. c->regs[VCPU_REGS_RSP] = tss->esp;
  2102. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2103. c->regs[VCPU_REGS_RSI] = tss->esi;
  2104. c->regs[VCPU_REGS_RDI] = tss->edi;
  2105. /*
  2106. * SDM says that segment selectors are loaded before segment
  2107. * descriptors
  2108. */
  2109. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  2110. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2111. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2112. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2113. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2114. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  2115. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  2116. /*
  2117. * Now load segment descriptors. If fault happenes at this stage
  2118. * it is handled in a context of new task
  2119. */
  2120. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2121. if (ret != X86EMUL_CONTINUE)
  2122. return ret;
  2123. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2124. if (ret != X86EMUL_CONTINUE)
  2125. return ret;
  2126. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2127. if (ret != X86EMUL_CONTINUE)
  2128. return ret;
  2129. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2130. if (ret != X86EMUL_CONTINUE)
  2131. return ret;
  2132. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2133. if (ret != X86EMUL_CONTINUE)
  2134. return ret;
  2135. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2136. if (ret != X86EMUL_CONTINUE)
  2137. return ret;
  2138. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2139. if (ret != X86EMUL_CONTINUE)
  2140. return ret;
  2141. return X86EMUL_CONTINUE;
  2142. }
  2143. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2144. struct x86_emulate_ops *ops,
  2145. u16 tss_selector, u16 old_tss_sel,
  2146. ulong old_tss_base, struct desc_struct *new_desc)
  2147. {
  2148. struct tss_segment_32 tss_seg;
  2149. int ret;
  2150. u32 err, new_tss_base = get_desc_base(new_desc);
  2151. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2152. &err);
  2153. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2154. /* FIXME: need to provide precise fault address */
  2155. emulate_pf(ctxt, old_tss_base, err);
  2156. return ret;
  2157. }
  2158. save_state_to_tss32(ctxt, ops, &tss_seg);
  2159. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2160. &err);
  2161. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2162. /* FIXME: need to provide precise fault address */
  2163. emulate_pf(ctxt, old_tss_base, err);
  2164. return ret;
  2165. }
  2166. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2167. &err);
  2168. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2169. /* FIXME: need to provide precise fault address */
  2170. emulate_pf(ctxt, new_tss_base, err);
  2171. return ret;
  2172. }
  2173. if (old_tss_sel != 0xffff) {
  2174. tss_seg.prev_task_link = old_tss_sel;
  2175. ret = ops->write_std(new_tss_base,
  2176. &tss_seg.prev_task_link,
  2177. sizeof tss_seg.prev_task_link,
  2178. ctxt->vcpu, &err);
  2179. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2180. /* FIXME: need to provide precise fault address */
  2181. emulate_pf(ctxt, new_tss_base, err);
  2182. return ret;
  2183. }
  2184. }
  2185. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2186. }
  2187. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2188. struct x86_emulate_ops *ops,
  2189. u16 tss_selector, int reason,
  2190. bool has_error_code, u32 error_code)
  2191. {
  2192. struct desc_struct curr_tss_desc, next_tss_desc;
  2193. int ret;
  2194. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  2195. ulong old_tss_base =
  2196. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  2197. u32 desc_limit;
  2198. /* FIXME: old_tss_base == ~0 ? */
  2199. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2200. if (ret != X86EMUL_CONTINUE)
  2201. return ret;
  2202. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2203. if (ret != X86EMUL_CONTINUE)
  2204. return ret;
  2205. /* FIXME: check that next_tss_desc is tss */
  2206. if (reason != TASK_SWITCH_IRET) {
  2207. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2208. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  2209. emulate_gp(ctxt, 0);
  2210. return X86EMUL_PROPAGATE_FAULT;
  2211. }
  2212. }
  2213. desc_limit = desc_limit_scaled(&next_tss_desc);
  2214. if (!next_tss_desc.p ||
  2215. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2216. desc_limit < 0x2b)) {
  2217. emulate_ts(ctxt, tss_selector & 0xfffc);
  2218. return X86EMUL_PROPAGATE_FAULT;
  2219. }
  2220. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2221. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2222. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2223. &curr_tss_desc);
  2224. }
  2225. if (reason == TASK_SWITCH_IRET)
  2226. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2227. /* set back link to prev task only if NT bit is set in eflags
  2228. note that old_tss_sel is not used afetr this point */
  2229. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2230. old_tss_sel = 0xffff;
  2231. if (next_tss_desc.type & 8)
  2232. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2233. old_tss_base, &next_tss_desc);
  2234. else
  2235. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2236. old_tss_base, &next_tss_desc);
  2237. if (ret != X86EMUL_CONTINUE)
  2238. return ret;
  2239. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2240. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2241. if (reason != TASK_SWITCH_IRET) {
  2242. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2243. write_segment_descriptor(ctxt, ops, tss_selector,
  2244. &next_tss_desc);
  2245. }
  2246. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2247. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  2248. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2249. if (has_error_code) {
  2250. struct decode_cache *c = &ctxt->decode;
  2251. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2252. c->lock_prefix = 0;
  2253. c->src.val = (unsigned long) error_code;
  2254. emulate_push(ctxt, ops);
  2255. }
  2256. return ret;
  2257. }
  2258. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2259. struct x86_emulate_ops *ops,
  2260. u16 tss_selector, int reason,
  2261. bool has_error_code, u32 error_code)
  2262. {
  2263. struct decode_cache *c = &ctxt->decode;
  2264. int rc;
  2265. c->eip = ctxt->eip;
  2266. c->dst.type = OP_NONE;
  2267. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2268. has_error_code, error_code);
  2269. if (rc == X86EMUL_CONTINUE) {
  2270. rc = writeback(ctxt, ops);
  2271. if (rc == X86EMUL_CONTINUE)
  2272. ctxt->eip = c->eip;
  2273. }
  2274. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2275. }
  2276. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  2277. int reg, struct operand *op)
  2278. {
  2279. struct decode_cache *c = &ctxt->decode;
  2280. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2281. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2282. op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
  2283. }
  2284. int
  2285. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  2286. {
  2287. u64 msr_data;
  2288. struct decode_cache *c = &ctxt->decode;
  2289. int rc = X86EMUL_CONTINUE;
  2290. int saved_dst_type = c->dst.type;
  2291. ctxt->decode.mem_read.pos = 0;
  2292. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2293. emulate_ud(ctxt);
  2294. goto done;
  2295. }
  2296. /* LOCK prefix is allowed only with some instructions */
  2297. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2298. emulate_ud(ctxt);
  2299. goto done;
  2300. }
  2301. /* Privileged instruction can be executed only in CPL=0 */
  2302. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2303. emulate_gp(ctxt, 0);
  2304. goto done;
  2305. }
  2306. if (c->rep_prefix && (c->d & String)) {
  2307. ctxt->restart = true;
  2308. /* All REP prefixes have the same first termination condition */
  2309. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2310. string_done:
  2311. ctxt->restart = false;
  2312. ctxt->eip = c->eip;
  2313. goto done;
  2314. }
  2315. /* The second termination condition only applies for REPE
  2316. * and REPNE. Test if the repeat string operation prefix is
  2317. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2318. * corresponding termination condition according to:
  2319. * - if REPE/REPZ and ZF = 0 then done
  2320. * - if REPNE/REPNZ and ZF = 1 then done
  2321. */
  2322. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2323. (c->b == 0xae) || (c->b == 0xaf)) {
  2324. if ((c->rep_prefix == REPE_PREFIX) &&
  2325. ((ctxt->eflags & EFLG_ZF) == 0))
  2326. goto string_done;
  2327. if ((c->rep_prefix == REPNE_PREFIX) &&
  2328. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2329. goto string_done;
  2330. }
  2331. c->eip = ctxt->eip;
  2332. }
  2333. if (c->src.type == OP_MEM) {
  2334. rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
  2335. c->src.valptr, c->src.bytes);
  2336. if (rc != X86EMUL_CONTINUE)
  2337. goto done;
  2338. c->src.orig_val64 = c->src.val64;
  2339. }
  2340. if (c->src2.type == OP_MEM) {
  2341. rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
  2342. &c->src2.val, c->src2.bytes);
  2343. if (rc != X86EMUL_CONTINUE)
  2344. goto done;
  2345. }
  2346. if ((c->d & DstMask) == ImplicitOps)
  2347. goto special_insn;
  2348. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2349. /* optimisation - avoid slow emulated read if Mov */
  2350. rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
  2351. &c->dst.val, c->dst.bytes);
  2352. if (rc != X86EMUL_CONTINUE)
  2353. goto done;
  2354. }
  2355. c->dst.orig_val = c->dst.val;
  2356. special_insn:
  2357. if (c->twobyte)
  2358. goto twobyte_insn;
  2359. switch (c->b) {
  2360. case 0x00 ... 0x05:
  2361. add: /* add */
  2362. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2363. break;
  2364. case 0x06: /* push es */
  2365. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2366. break;
  2367. case 0x07: /* pop es */
  2368. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2369. if (rc != X86EMUL_CONTINUE)
  2370. goto done;
  2371. break;
  2372. case 0x08 ... 0x0d:
  2373. or: /* or */
  2374. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2375. break;
  2376. case 0x0e: /* push cs */
  2377. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2378. break;
  2379. case 0x10 ... 0x15:
  2380. adc: /* adc */
  2381. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2382. break;
  2383. case 0x16: /* push ss */
  2384. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2385. break;
  2386. case 0x17: /* pop ss */
  2387. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2388. if (rc != X86EMUL_CONTINUE)
  2389. goto done;
  2390. break;
  2391. case 0x18 ... 0x1d:
  2392. sbb: /* sbb */
  2393. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2394. break;
  2395. case 0x1e: /* push ds */
  2396. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2397. break;
  2398. case 0x1f: /* pop ds */
  2399. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2400. if (rc != X86EMUL_CONTINUE)
  2401. goto done;
  2402. break;
  2403. case 0x20 ... 0x25:
  2404. and: /* and */
  2405. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2406. break;
  2407. case 0x28 ... 0x2d:
  2408. sub: /* sub */
  2409. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2410. break;
  2411. case 0x30 ... 0x35:
  2412. xor: /* xor */
  2413. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2414. break;
  2415. case 0x38 ... 0x3d:
  2416. cmp: /* cmp */
  2417. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2418. break;
  2419. case 0x40 ... 0x47: /* inc r16/r32 */
  2420. emulate_1op("inc", c->dst, ctxt->eflags);
  2421. break;
  2422. case 0x48 ... 0x4f: /* dec r16/r32 */
  2423. emulate_1op("dec", c->dst, ctxt->eflags);
  2424. break;
  2425. case 0x50 ... 0x57: /* push reg */
  2426. emulate_push(ctxt, ops);
  2427. break;
  2428. case 0x58 ... 0x5f: /* pop reg */
  2429. pop_instruction:
  2430. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2431. if (rc != X86EMUL_CONTINUE)
  2432. goto done;
  2433. break;
  2434. case 0x60: /* pusha */
  2435. rc = emulate_pusha(ctxt, ops);
  2436. if (rc != X86EMUL_CONTINUE)
  2437. goto done;
  2438. break;
  2439. case 0x61: /* popa */
  2440. rc = emulate_popa(ctxt, ops);
  2441. if (rc != X86EMUL_CONTINUE)
  2442. goto done;
  2443. break;
  2444. case 0x63: /* movsxd */
  2445. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2446. goto cannot_emulate;
  2447. c->dst.val = (s32) c->src.val;
  2448. break;
  2449. case 0x68: /* push imm */
  2450. case 0x6a: /* push imm8 */
  2451. emulate_push(ctxt, ops);
  2452. break;
  2453. case 0x6c: /* insb */
  2454. case 0x6d: /* insw/insd */
  2455. c->dst.bytes = min(c->dst.bytes, 4u);
  2456. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2457. c->dst.bytes)) {
  2458. emulate_gp(ctxt, 0);
  2459. goto done;
  2460. }
  2461. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2462. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2463. goto done; /* IO is needed, skip writeback */
  2464. break;
  2465. case 0x6e: /* outsb */
  2466. case 0x6f: /* outsw/outsd */
  2467. c->src.bytes = min(c->src.bytes, 4u);
  2468. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2469. c->src.bytes)) {
  2470. emulate_gp(ctxt, 0);
  2471. goto done;
  2472. }
  2473. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2474. &c->src.val, 1, ctxt->vcpu);
  2475. c->dst.type = OP_NONE; /* nothing to writeback */
  2476. break;
  2477. case 0x70 ... 0x7f: /* jcc (short) */
  2478. if (test_cc(c->b, ctxt->eflags))
  2479. jmp_rel(c, c->src.val);
  2480. break;
  2481. case 0x80 ... 0x83: /* Grp1 */
  2482. switch (c->modrm_reg) {
  2483. case 0:
  2484. goto add;
  2485. case 1:
  2486. goto or;
  2487. case 2:
  2488. goto adc;
  2489. case 3:
  2490. goto sbb;
  2491. case 4:
  2492. goto and;
  2493. case 5:
  2494. goto sub;
  2495. case 6:
  2496. goto xor;
  2497. case 7:
  2498. goto cmp;
  2499. }
  2500. break;
  2501. case 0x84 ... 0x85:
  2502. test:
  2503. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2504. break;
  2505. case 0x86 ... 0x87: /* xchg */
  2506. xchg:
  2507. /* Write back the register source. */
  2508. switch (c->dst.bytes) {
  2509. case 1:
  2510. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2511. break;
  2512. case 2:
  2513. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2514. break;
  2515. case 4:
  2516. *c->src.ptr = (u32) c->dst.val;
  2517. break; /* 64b reg: zero-extend */
  2518. case 8:
  2519. *c->src.ptr = c->dst.val;
  2520. break;
  2521. }
  2522. /*
  2523. * Write back the memory destination with implicit LOCK
  2524. * prefix.
  2525. */
  2526. c->dst.val = c->src.val;
  2527. c->lock_prefix = 1;
  2528. break;
  2529. case 0x88 ... 0x8b: /* mov */
  2530. goto mov;
  2531. case 0x8c: /* mov r/m, sreg */
  2532. if (c->modrm_reg > VCPU_SREG_GS) {
  2533. emulate_ud(ctxt);
  2534. goto done;
  2535. }
  2536. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2537. break;
  2538. case 0x8d: /* lea r16/r32, m */
  2539. c->dst.val = c->modrm_ea;
  2540. break;
  2541. case 0x8e: { /* mov seg, r/m16 */
  2542. uint16_t sel;
  2543. sel = c->src.val;
  2544. if (c->modrm_reg == VCPU_SREG_CS ||
  2545. c->modrm_reg > VCPU_SREG_GS) {
  2546. emulate_ud(ctxt);
  2547. goto done;
  2548. }
  2549. if (c->modrm_reg == VCPU_SREG_SS)
  2550. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2551. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2552. c->dst.type = OP_NONE; /* Disable writeback. */
  2553. break;
  2554. }
  2555. case 0x8f: /* pop (sole member of Grp1a) */
  2556. rc = emulate_grp1a(ctxt, ops);
  2557. if (rc != X86EMUL_CONTINUE)
  2558. goto done;
  2559. break;
  2560. case 0x90: /* nop / xchg r8,rax */
  2561. if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
  2562. c->dst.type = OP_NONE; /* nop */
  2563. break;
  2564. }
  2565. case 0x91 ... 0x97: /* xchg reg,rax */
  2566. c->src.type = OP_REG;
  2567. c->src.bytes = c->op_bytes;
  2568. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2569. c->src.val = *(c->src.ptr);
  2570. goto xchg;
  2571. case 0x9c: /* pushf */
  2572. c->src.val = (unsigned long) ctxt->eflags;
  2573. emulate_push(ctxt, ops);
  2574. break;
  2575. case 0x9d: /* popf */
  2576. c->dst.type = OP_REG;
  2577. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2578. c->dst.bytes = c->op_bytes;
  2579. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2580. if (rc != X86EMUL_CONTINUE)
  2581. goto done;
  2582. break;
  2583. case 0xa0 ... 0xa3: /* mov */
  2584. case 0xa4 ... 0xa5: /* movs */
  2585. goto mov;
  2586. case 0xa6 ... 0xa7: /* cmps */
  2587. c->dst.type = OP_NONE; /* Disable writeback. */
  2588. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2589. goto cmp;
  2590. case 0xa8 ... 0xa9: /* test ax, imm */
  2591. goto test;
  2592. case 0xaa ... 0xab: /* stos */
  2593. c->dst.val = c->regs[VCPU_REGS_RAX];
  2594. break;
  2595. case 0xac ... 0xad: /* lods */
  2596. goto mov;
  2597. case 0xae ... 0xaf: /* scas */
  2598. DPRINTF("Urk! I don't handle SCAS.\n");
  2599. goto cannot_emulate;
  2600. case 0xb0 ... 0xbf: /* mov r, imm */
  2601. goto mov;
  2602. case 0xc0 ... 0xc1:
  2603. emulate_grp2(ctxt);
  2604. break;
  2605. case 0xc3: /* ret */
  2606. c->dst.type = OP_REG;
  2607. c->dst.ptr = &c->eip;
  2608. c->dst.bytes = c->op_bytes;
  2609. goto pop_instruction;
  2610. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2611. mov:
  2612. c->dst.val = c->src.val;
  2613. break;
  2614. case 0xcb: /* ret far */
  2615. rc = emulate_ret_far(ctxt, ops);
  2616. if (rc != X86EMUL_CONTINUE)
  2617. goto done;
  2618. break;
  2619. case 0xd0 ... 0xd1: /* Grp2 */
  2620. c->src.val = 1;
  2621. emulate_grp2(ctxt);
  2622. break;
  2623. case 0xd2 ... 0xd3: /* Grp2 */
  2624. c->src.val = c->regs[VCPU_REGS_RCX];
  2625. emulate_grp2(ctxt);
  2626. break;
  2627. case 0xe4: /* inb */
  2628. case 0xe5: /* in */
  2629. goto do_io_in;
  2630. case 0xe6: /* outb */
  2631. case 0xe7: /* out */
  2632. goto do_io_out;
  2633. case 0xe8: /* call (near) */ {
  2634. long int rel = c->src.val;
  2635. c->src.val = (unsigned long) c->eip;
  2636. jmp_rel(c, rel);
  2637. emulate_push(ctxt, ops);
  2638. break;
  2639. }
  2640. case 0xe9: /* jmp rel */
  2641. goto jmp;
  2642. case 0xea: { /* jmp far */
  2643. unsigned short sel;
  2644. jump_far:
  2645. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2646. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2647. goto done;
  2648. c->eip = 0;
  2649. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2650. break;
  2651. }
  2652. case 0xeb:
  2653. jmp: /* jmp rel short */
  2654. jmp_rel(c, c->src.val);
  2655. c->dst.type = OP_NONE; /* Disable writeback. */
  2656. break;
  2657. case 0xec: /* in al,dx */
  2658. case 0xed: /* in (e/r)ax,dx */
  2659. c->src.val = c->regs[VCPU_REGS_RDX];
  2660. do_io_in:
  2661. c->dst.bytes = min(c->dst.bytes, 4u);
  2662. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2663. emulate_gp(ctxt, 0);
  2664. goto done;
  2665. }
  2666. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2667. &c->dst.val))
  2668. goto done; /* IO is needed */
  2669. break;
  2670. case 0xee: /* out dx,al */
  2671. case 0xef: /* out dx,(e/r)ax */
  2672. c->src.val = c->regs[VCPU_REGS_RDX];
  2673. do_io_out:
  2674. c->dst.bytes = min(c->dst.bytes, 4u);
  2675. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2676. emulate_gp(ctxt, 0);
  2677. goto done;
  2678. }
  2679. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2680. ctxt->vcpu);
  2681. c->dst.type = OP_NONE; /* Disable writeback. */
  2682. break;
  2683. case 0xf4: /* hlt */
  2684. ctxt->vcpu->arch.halt_request = 1;
  2685. break;
  2686. case 0xf5: /* cmc */
  2687. /* complement carry flag from eflags reg */
  2688. ctxt->eflags ^= EFLG_CF;
  2689. c->dst.type = OP_NONE; /* Disable writeback. */
  2690. break;
  2691. case 0xf6 ... 0xf7: /* Grp3 */
  2692. if (!emulate_grp3(ctxt, ops))
  2693. goto cannot_emulate;
  2694. break;
  2695. case 0xf8: /* clc */
  2696. ctxt->eflags &= ~EFLG_CF;
  2697. c->dst.type = OP_NONE; /* Disable writeback. */
  2698. break;
  2699. case 0xfa: /* cli */
  2700. if (emulator_bad_iopl(ctxt, ops)) {
  2701. emulate_gp(ctxt, 0);
  2702. goto done;
  2703. } else {
  2704. ctxt->eflags &= ~X86_EFLAGS_IF;
  2705. c->dst.type = OP_NONE; /* Disable writeback. */
  2706. }
  2707. break;
  2708. case 0xfb: /* sti */
  2709. if (emulator_bad_iopl(ctxt, ops)) {
  2710. emulate_gp(ctxt, 0);
  2711. goto done;
  2712. } else {
  2713. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2714. ctxt->eflags |= X86_EFLAGS_IF;
  2715. c->dst.type = OP_NONE; /* Disable writeback. */
  2716. }
  2717. break;
  2718. case 0xfc: /* cld */
  2719. ctxt->eflags &= ~EFLG_DF;
  2720. c->dst.type = OP_NONE; /* Disable writeback. */
  2721. break;
  2722. case 0xfd: /* std */
  2723. ctxt->eflags |= EFLG_DF;
  2724. c->dst.type = OP_NONE; /* Disable writeback. */
  2725. break;
  2726. case 0xfe: /* Grp4 */
  2727. grp45:
  2728. rc = emulate_grp45(ctxt, ops);
  2729. if (rc != X86EMUL_CONTINUE)
  2730. goto done;
  2731. break;
  2732. case 0xff: /* Grp5 */
  2733. if (c->modrm_reg == 5)
  2734. goto jump_far;
  2735. goto grp45;
  2736. default:
  2737. goto cannot_emulate;
  2738. }
  2739. writeback:
  2740. rc = writeback(ctxt, ops);
  2741. if (rc != X86EMUL_CONTINUE)
  2742. goto done;
  2743. /*
  2744. * restore dst type in case the decoding will be reused
  2745. * (happens for string instruction )
  2746. */
  2747. c->dst.type = saved_dst_type;
  2748. if ((c->d & SrcMask) == SrcSI)
  2749. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2750. VCPU_REGS_RSI, &c->src);
  2751. if ((c->d & DstMask) == DstDI)
  2752. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2753. &c->dst);
  2754. if (c->rep_prefix && (c->d & String)) {
  2755. struct read_cache *rc = &ctxt->decode.io_read;
  2756. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2757. /*
  2758. * Re-enter guest when pio read ahead buffer is empty or,
  2759. * if it is not used, after each 1024 iteration.
  2760. */
  2761. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2762. (rc->end != 0 && rc->end == rc->pos))
  2763. ctxt->restart = false;
  2764. }
  2765. /*
  2766. * reset read cache here in case string instruction is restared
  2767. * without decoding
  2768. */
  2769. ctxt->decode.mem_read.end = 0;
  2770. ctxt->eip = c->eip;
  2771. done:
  2772. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2773. twobyte_insn:
  2774. switch (c->b) {
  2775. case 0x01: /* lgdt, lidt, lmsw */
  2776. switch (c->modrm_reg) {
  2777. u16 size;
  2778. unsigned long address;
  2779. case 0: /* vmcall */
  2780. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2781. goto cannot_emulate;
  2782. rc = kvm_fix_hypercall(ctxt->vcpu);
  2783. if (rc != X86EMUL_CONTINUE)
  2784. goto done;
  2785. /* Let the processor re-execute the fixed hypercall */
  2786. c->eip = ctxt->eip;
  2787. /* Disable writeback. */
  2788. c->dst.type = OP_NONE;
  2789. break;
  2790. case 2: /* lgdt */
  2791. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2792. &size, &address, c->op_bytes);
  2793. if (rc != X86EMUL_CONTINUE)
  2794. goto done;
  2795. realmode_lgdt(ctxt->vcpu, size, address);
  2796. /* Disable writeback. */
  2797. c->dst.type = OP_NONE;
  2798. break;
  2799. case 3: /* lidt/vmmcall */
  2800. if (c->modrm_mod == 3) {
  2801. switch (c->modrm_rm) {
  2802. case 1:
  2803. rc = kvm_fix_hypercall(ctxt->vcpu);
  2804. if (rc != X86EMUL_CONTINUE)
  2805. goto done;
  2806. break;
  2807. default:
  2808. goto cannot_emulate;
  2809. }
  2810. } else {
  2811. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2812. &size, &address,
  2813. c->op_bytes);
  2814. if (rc != X86EMUL_CONTINUE)
  2815. goto done;
  2816. realmode_lidt(ctxt->vcpu, size, address);
  2817. }
  2818. /* Disable writeback. */
  2819. c->dst.type = OP_NONE;
  2820. break;
  2821. case 4: /* smsw */
  2822. c->dst.bytes = 2;
  2823. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2824. break;
  2825. case 6: /* lmsw */
  2826. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2827. (c->src.val & 0x0f), ctxt->vcpu);
  2828. c->dst.type = OP_NONE;
  2829. break;
  2830. case 5: /* not defined */
  2831. emulate_ud(ctxt);
  2832. goto done;
  2833. case 7: /* invlpg*/
  2834. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2835. /* Disable writeback. */
  2836. c->dst.type = OP_NONE;
  2837. break;
  2838. default:
  2839. goto cannot_emulate;
  2840. }
  2841. break;
  2842. case 0x05: /* syscall */
  2843. rc = emulate_syscall(ctxt, ops);
  2844. if (rc != X86EMUL_CONTINUE)
  2845. goto done;
  2846. else
  2847. goto writeback;
  2848. break;
  2849. case 0x06:
  2850. emulate_clts(ctxt->vcpu);
  2851. c->dst.type = OP_NONE;
  2852. break;
  2853. case 0x09: /* wbinvd */
  2854. kvm_emulate_wbinvd(ctxt->vcpu);
  2855. c->dst.type = OP_NONE;
  2856. break;
  2857. case 0x08: /* invd */
  2858. case 0x0d: /* GrpP (prefetch) */
  2859. case 0x18: /* Grp16 (prefetch/nop) */
  2860. c->dst.type = OP_NONE;
  2861. break;
  2862. case 0x20: /* mov cr, reg */
  2863. switch (c->modrm_reg) {
  2864. case 1:
  2865. case 5 ... 7:
  2866. case 9 ... 15:
  2867. emulate_ud(ctxt);
  2868. goto done;
  2869. }
  2870. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2871. c->dst.type = OP_NONE; /* no writeback */
  2872. break;
  2873. case 0x21: /* mov from dr to reg */
  2874. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2875. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2876. emulate_ud(ctxt);
  2877. goto done;
  2878. }
  2879. ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
  2880. c->dst.type = OP_NONE; /* no writeback */
  2881. break;
  2882. case 0x22: /* mov reg, cr */
  2883. if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
  2884. emulate_gp(ctxt, 0);
  2885. goto done;
  2886. }
  2887. c->dst.type = OP_NONE;
  2888. break;
  2889. case 0x23: /* mov from reg to dr */
  2890. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2891. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2892. emulate_ud(ctxt);
  2893. goto done;
  2894. }
  2895. if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
  2896. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2897. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2898. /* #UD condition is already handled by the code above */
  2899. emulate_gp(ctxt, 0);
  2900. goto done;
  2901. }
  2902. c->dst.type = OP_NONE; /* no writeback */
  2903. break;
  2904. case 0x30:
  2905. /* wrmsr */
  2906. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2907. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2908. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2909. emulate_gp(ctxt, 0);
  2910. goto done;
  2911. }
  2912. rc = X86EMUL_CONTINUE;
  2913. c->dst.type = OP_NONE;
  2914. break;
  2915. case 0x32:
  2916. /* rdmsr */
  2917. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2918. emulate_gp(ctxt, 0);
  2919. goto done;
  2920. } else {
  2921. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2922. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2923. }
  2924. rc = X86EMUL_CONTINUE;
  2925. c->dst.type = OP_NONE;
  2926. break;
  2927. case 0x34: /* sysenter */
  2928. rc = emulate_sysenter(ctxt, ops);
  2929. if (rc != X86EMUL_CONTINUE)
  2930. goto done;
  2931. else
  2932. goto writeback;
  2933. break;
  2934. case 0x35: /* sysexit */
  2935. rc = emulate_sysexit(ctxt, ops);
  2936. if (rc != X86EMUL_CONTINUE)
  2937. goto done;
  2938. else
  2939. goto writeback;
  2940. break;
  2941. case 0x40 ... 0x4f: /* cmov */
  2942. c->dst.val = c->dst.orig_val = c->src.val;
  2943. if (!test_cc(c->b, ctxt->eflags))
  2944. c->dst.type = OP_NONE; /* no writeback */
  2945. break;
  2946. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2947. if (test_cc(c->b, ctxt->eflags))
  2948. jmp_rel(c, c->src.val);
  2949. c->dst.type = OP_NONE;
  2950. break;
  2951. case 0xa0: /* push fs */
  2952. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  2953. break;
  2954. case 0xa1: /* pop fs */
  2955. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2956. if (rc != X86EMUL_CONTINUE)
  2957. goto done;
  2958. break;
  2959. case 0xa3:
  2960. bt: /* bt */
  2961. c->dst.type = OP_NONE;
  2962. /* only subword offset */
  2963. c->src.val &= (c->dst.bytes << 3) - 1;
  2964. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2965. break;
  2966. case 0xa4: /* shld imm8, r, r/m */
  2967. case 0xa5: /* shld cl, r, r/m */
  2968. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2969. break;
  2970. case 0xa8: /* push gs */
  2971. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  2972. break;
  2973. case 0xa9: /* pop gs */
  2974. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2975. if (rc != X86EMUL_CONTINUE)
  2976. goto done;
  2977. break;
  2978. case 0xab:
  2979. bts: /* bts */
  2980. /* only subword offset */
  2981. c->src.val &= (c->dst.bytes << 3) - 1;
  2982. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2983. break;
  2984. case 0xac: /* shrd imm8, r, r/m */
  2985. case 0xad: /* shrd cl, r, r/m */
  2986. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2987. break;
  2988. case 0xae: /* clflush */
  2989. break;
  2990. case 0xb0 ... 0xb1: /* cmpxchg */
  2991. /*
  2992. * Save real source value, then compare EAX against
  2993. * destination.
  2994. */
  2995. c->src.orig_val = c->src.val;
  2996. c->src.val = c->regs[VCPU_REGS_RAX];
  2997. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2998. if (ctxt->eflags & EFLG_ZF) {
  2999. /* Success: write back to memory. */
  3000. c->dst.val = c->src.orig_val;
  3001. } else {
  3002. /* Failure: write the value we saw to EAX. */
  3003. c->dst.type = OP_REG;
  3004. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3005. }
  3006. break;
  3007. case 0xb3:
  3008. btr: /* btr */
  3009. /* only subword offset */
  3010. c->src.val &= (c->dst.bytes << 3) - 1;
  3011. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3012. break;
  3013. case 0xb6 ... 0xb7: /* movzx */
  3014. c->dst.bytes = c->op_bytes;
  3015. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3016. : (u16) c->src.val;
  3017. break;
  3018. case 0xba: /* Grp8 */
  3019. switch (c->modrm_reg & 3) {
  3020. case 0:
  3021. goto bt;
  3022. case 1:
  3023. goto bts;
  3024. case 2:
  3025. goto btr;
  3026. case 3:
  3027. goto btc;
  3028. }
  3029. break;
  3030. case 0xbb:
  3031. btc: /* btc */
  3032. /* only subword offset */
  3033. c->src.val &= (c->dst.bytes << 3) - 1;
  3034. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3035. break;
  3036. case 0xbe ... 0xbf: /* movsx */
  3037. c->dst.bytes = c->op_bytes;
  3038. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3039. (s16) c->src.val;
  3040. break;
  3041. case 0xc3: /* movnti */
  3042. c->dst.bytes = c->op_bytes;
  3043. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3044. (u64) c->src.val;
  3045. break;
  3046. case 0xc7: /* Grp9 (cmpxchg8b) */
  3047. rc = emulate_grp9(ctxt, ops);
  3048. if (rc != X86EMUL_CONTINUE)
  3049. goto done;
  3050. break;
  3051. default:
  3052. goto cannot_emulate;
  3053. }
  3054. goto writeback;
  3055. cannot_emulate:
  3056. DPRINTF("Cannot emulate %02x\n", c->b);
  3057. return -1;
  3058. }