i8259.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Code to handle x86 style IRQs plus some generic interrupt stuff.
  7. *
  8. * Copyright (C) 1992 Linus Torvalds
  9. * Copyright (C) 1994 - 2000 Ralf Baechle
  10. */
  11. #include <linux/delay.h>
  12. #include <linux/init.h>
  13. #include <linux/ioport.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/kernel.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/sysdev.h>
  18. #include <asm/i8259.h>
  19. #include <asm/io.h>
  20. /*
  21. * This is the 'legacy' 8259A Programmable Interrupt Controller,
  22. * present in the majority of PC/AT boxes.
  23. * plus some generic x86 specific things if generic specifics makes
  24. * any sense at all.
  25. * this file should become arch/i386/kernel/irq.c when the old irq.c
  26. * moves to arch independent land
  27. */
  28. static int i8259A_auto_eoi = -1;
  29. DEFINE_SPINLOCK(i8259A_lock);
  30. /* some platforms call this... */
  31. void mask_and_ack_8259A(unsigned int);
  32. static struct irq_chip i8259A_chip = {
  33. .name = "XT-PIC",
  34. .mask = disable_8259A_irq,
  35. .disable = disable_8259A_irq,
  36. .unmask = enable_8259A_irq,
  37. .mask_ack = mask_and_ack_8259A,
  38. };
  39. /*
  40. * 8259A PIC functions to handle ISA devices:
  41. */
  42. /*
  43. * This contains the irq mask for both 8259A irq controllers,
  44. */
  45. static unsigned int cached_irq_mask = 0xffff;
  46. #define cached_master_mask (cached_irq_mask)
  47. #define cached_slave_mask (cached_irq_mask >> 8)
  48. void disable_8259A_irq(unsigned int irq)
  49. {
  50. unsigned int mask;
  51. unsigned long flags;
  52. irq -= I8259A_IRQ_BASE;
  53. mask = 1 << irq;
  54. spin_lock_irqsave(&i8259A_lock, flags);
  55. cached_irq_mask |= mask;
  56. if (irq & 8)
  57. outb(cached_slave_mask, PIC_SLAVE_IMR);
  58. else
  59. outb(cached_master_mask, PIC_MASTER_IMR);
  60. spin_unlock_irqrestore(&i8259A_lock, flags);
  61. }
  62. void enable_8259A_irq(unsigned int irq)
  63. {
  64. unsigned int mask;
  65. unsigned long flags;
  66. irq -= I8259A_IRQ_BASE;
  67. mask = ~(1 << irq);
  68. spin_lock_irqsave(&i8259A_lock, flags);
  69. cached_irq_mask &= mask;
  70. if (irq & 8)
  71. outb(cached_slave_mask, PIC_SLAVE_IMR);
  72. else
  73. outb(cached_master_mask, PIC_MASTER_IMR);
  74. spin_unlock_irqrestore(&i8259A_lock, flags);
  75. }
  76. int i8259A_irq_pending(unsigned int irq)
  77. {
  78. unsigned int mask;
  79. unsigned long flags;
  80. int ret;
  81. irq -= I8259A_IRQ_BASE;
  82. mask = 1 << irq;
  83. spin_lock_irqsave(&i8259A_lock, flags);
  84. if (irq < 8)
  85. ret = inb(PIC_MASTER_CMD) & mask;
  86. else
  87. ret = inb(PIC_SLAVE_CMD) & (mask >> 8);
  88. spin_unlock_irqrestore(&i8259A_lock, flags);
  89. return ret;
  90. }
  91. void make_8259A_irq(unsigned int irq)
  92. {
  93. disable_irq_nosync(irq);
  94. set_irq_chip_and_handler(irq, &i8259A_chip, handle_level_irq);
  95. enable_irq(irq);
  96. }
  97. /*
  98. * This function assumes to be called rarely. Switching between
  99. * 8259A registers is slow.
  100. * This has to be protected by the irq controller spinlock
  101. * before being called.
  102. */
  103. static inline int i8259A_irq_real(unsigned int irq)
  104. {
  105. int value;
  106. int irqmask = 1 << irq;
  107. if (irq < 8) {
  108. outb(0x0B,PIC_MASTER_CMD); /* ISR register */
  109. value = inb(PIC_MASTER_CMD) & irqmask;
  110. outb(0x0A,PIC_MASTER_CMD); /* back to the IRR register */
  111. return value;
  112. }
  113. outb(0x0B,PIC_SLAVE_CMD); /* ISR register */
  114. value = inb(PIC_SLAVE_CMD) & (irqmask >> 8);
  115. outb(0x0A,PIC_SLAVE_CMD); /* back to the IRR register */
  116. return value;
  117. }
  118. /*
  119. * Careful! The 8259A is a fragile beast, it pretty
  120. * much _has_ to be done exactly like this (mask it
  121. * first, _then_ send the EOI, and the order of EOI
  122. * to the two 8259s is important!
  123. */
  124. void mask_and_ack_8259A(unsigned int irq)
  125. {
  126. unsigned int irqmask;
  127. unsigned long flags;
  128. irq -= I8259A_IRQ_BASE;
  129. irqmask = 1 << irq;
  130. spin_lock_irqsave(&i8259A_lock, flags);
  131. /*
  132. * Lightweight spurious IRQ detection. We do not want
  133. * to overdo spurious IRQ handling - it's usually a sign
  134. * of hardware problems, so we only do the checks we can
  135. * do without slowing down good hardware unnecessarily.
  136. *
  137. * Note that IRQ7 and IRQ15 (the two spurious IRQs
  138. * usually resulting from the 8259A-1|2 PICs) occur
  139. * even if the IRQ is masked in the 8259A. Thus we
  140. * can check spurious 8259A IRQs without doing the
  141. * quite slow i8259A_irq_real() call for every IRQ.
  142. * This does not cover 100% of spurious interrupts,
  143. * but should be enough to warn the user that there
  144. * is something bad going on ...
  145. */
  146. if (cached_irq_mask & irqmask)
  147. goto spurious_8259A_irq;
  148. cached_irq_mask |= irqmask;
  149. handle_real_irq:
  150. if (irq & 8) {
  151. inb(PIC_SLAVE_IMR); /* DUMMY - (do we need this?) */
  152. outb(cached_slave_mask, PIC_SLAVE_IMR);
  153. outb(0x60+(irq&7),PIC_SLAVE_CMD);/* 'Specific EOI' to slave */
  154. outb(0x60+PIC_CASCADE_IR,PIC_MASTER_CMD); /* 'Specific EOI' to master-IRQ2 */
  155. } else {
  156. inb(PIC_MASTER_IMR); /* DUMMY - (do we need this?) */
  157. outb(cached_master_mask, PIC_MASTER_IMR);
  158. outb(0x60+irq,PIC_MASTER_CMD); /* 'Specific EOI to master */
  159. }
  160. #ifdef CONFIG_MIPS_MT_SMTC
  161. if (irq_hwmask[irq] & ST0_IM)
  162. set_c0_status(irq_hwmask[irq] & ST0_IM);
  163. #endif /* CONFIG_MIPS_MT_SMTC */
  164. spin_unlock_irqrestore(&i8259A_lock, flags);
  165. return;
  166. spurious_8259A_irq:
  167. /*
  168. * this is the slow path - should happen rarely.
  169. */
  170. if (i8259A_irq_real(irq))
  171. /*
  172. * oops, the IRQ _is_ in service according to the
  173. * 8259A - not spurious, go handle it.
  174. */
  175. goto handle_real_irq;
  176. {
  177. static int spurious_irq_mask;
  178. /*
  179. * At this point we can be sure the IRQ is spurious,
  180. * lets ACK and report it. [once per IRQ]
  181. */
  182. if (!(spurious_irq_mask & irqmask)) {
  183. printk(KERN_DEBUG "spurious 8259A interrupt: IRQ%d.\n", irq);
  184. spurious_irq_mask |= irqmask;
  185. }
  186. atomic_inc(&irq_err_count);
  187. /*
  188. * Theoretically we do not have to handle this IRQ,
  189. * but in Linux this does not cause problems and is
  190. * simpler for us.
  191. */
  192. goto handle_real_irq;
  193. }
  194. }
  195. static int i8259A_resume(struct sys_device *dev)
  196. {
  197. if (i8259A_auto_eoi >= 0)
  198. init_8259A(i8259A_auto_eoi);
  199. return 0;
  200. }
  201. static int i8259A_shutdown(struct sys_device *dev)
  202. {
  203. /* Put the i8259A into a quiescent state that
  204. * the kernel initialization code can get it
  205. * out of.
  206. */
  207. if (i8259A_auto_eoi >= 0) {
  208. outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
  209. outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-1 */
  210. }
  211. return 0;
  212. }
  213. static struct sysdev_class i8259_sysdev_class = {
  214. set_kset_name("i8259"),
  215. .resume = i8259A_resume,
  216. .shutdown = i8259A_shutdown,
  217. };
  218. static struct sys_device device_i8259A = {
  219. .id = 0,
  220. .cls = &i8259_sysdev_class,
  221. };
  222. static int __init i8259A_init_sysfs(void)
  223. {
  224. int error = sysdev_class_register(&i8259_sysdev_class);
  225. if (!error)
  226. error = sysdev_register(&device_i8259A);
  227. return error;
  228. }
  229. device_initcall(i8259A_init_sysfs);
  230. void init_8259A(int auto_eoi)
  231. {
  232. unsigned long flags;
  233. i8259A_auto_eoi = auto_eoi;
  234. spin_lock_irqsave(&i8259A_lock, flags);
  235. outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
  236. outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-2 */
  237. /*
  238. * outb_p - this has to work on a wide range of PC hardware.
  239. */
  240. outb_p(0x11, PIC_MASTER_CMD); /* ICW1: select 8259A-1 init */
  241. outb_p(I8259A_IRQ_BASE + 0, PIC_MASTER_IMR); /* ICW2: 8259A-1 IR0 mapped to I8259A_IRQ_BASE + 0x00 */
  242. outb_p(1U << PIC_CASCADE_IR, PIC_MASTER_IMR); /* 8259A-1 (the master) has a slave on IR2 */
  243. if (auto_eoi) /* master does Auto EOI */
  244. outb_p(MASTER_ICW4_DEFAULT | PIC_ICW4_AEOI, PIC_MASTER_IMR);
  245. else /* master expects normal EOI */
  246. outb_p(MASTER_ICW4_DEFAULT, PIC_MASTER_IMR);
  247. outb_p(0x11, PIC_SLAVE_CMD); /* ICW1: select 8259A-2 init */
  248. outb_p(I8259A_IRQ_BASE + 8, PIC_SLAVE_IMR); /* ICW2: 8259A-2 IR0 mapped to I8259A_IRQ_BASE + 0x08 */
  249. outb_p(PIC_CASCADE_IR, PIC_SLAVE_IMR); /* 8259A-2 is a slave on master's IR2 */
  250. outb_p(SLAVE_ICW4_DEFAULT, PIC_SLAVE_IMR); /* (slave's support for AEOI in flat mode is to be investigated) */
  251. if (auto_eoi)
  252. /*
  253. * In AEOI mode we just have to mask the interrupt
  254. * when acking.
  255. */
  256. i8259A_chip.mask_ack = disable_8259A_irq;
  257. else
  258. i8259A_chip.mask_ack = mask_and_ack_8259A;
  259. udelay(100); /* wait for 8259A to initialize */
  260. outb(cached_master_mask, PIC_MASTER_IMR); /* restore master IRQ mask */
  261. outb(cached_slave_mask, PIC_SLAVE_IMR); /* restore slave IRQ mask */
  262. spin_unlock_irqrestore(&i8259A_lock, flags);
  263. }
  264. /*
  265. * IRQ2 is cascade interrupt to second interrupt controller
  266. */
  267. static struct irqaction irq2 = {
  268. no_action, 0, CPU_MASK_NONE, "cascade", NULL, NULL
  269. };
  270. static struct resource pic1_io_resource = {
  271. .name = "pic1",
  272. .start = PIC_MASTER_CMD,
  273. .end = PIC_MASTER_IMR,
  274. .flags = IORESOURCE_BUSY
  275. };
  276. static struct resource pic2_io_resource = {
  277. .name = "pic2",
  278. .start = PIC_SLAVE_CMD,
  279. .end = PIC_SLAVE_IMR,
  280. .flags = IORESOURCE_BUSY
  281. };
  282. /*
  283. * On systems with i8259-style interrupt controllers we assume for
  284. * driver compatibility reasons interrupts 0 - 15 to be the i8259
  285. * interrupts even if the hardware uses a different interrupt numbering.
  286. */
  287. void __init init_i8259_irqs (void)
  288. {
  289. int i;
  290. insert_resource(&ioport_resource, &pic1_io_resource);
  291. insert_resource(&ioport_resource, &pic2_io_resource);
  292. init_8259A(0);
  293. for (i = I8259A_IRQ_BASE; i < I8259A_IRQ_BASE + 16; i++)
  294. set_irq_chip_and_handler(i, &i8259A_chip, handle_level_irq);
  295. setup_irq(I8259A_IRQ_BASE + PIC_CASCADE_IR, &irq2);
  296. }