intel_display.c 268 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/module.h>
  28. #include <linux/input.h>
  29. #include <linux/i2c.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/drm_edid.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #include "i915_trace.h"
  39. #include <drm/drm_dp_helper.h>
  40. #include <drm/drm_crtc_helper.h>
  41. #include <linux/dma_remapping.h>
  42. bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
  43. static void intel_increase_pllclock(struct drm_crtc *crtc);
  44. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  45. typedef struct {
  46. int min, max;
  47. } intel_range_t;
  48. typedef struct {
  49. int dot_limit;
  50. int p2_slow, p2_fast;
  51. } intel_p2_t;
  52. #define INTEL_P2_NUM 2
  53. typedef struct intel_limit intel_limit_t;
  54. struct intel_limit {
  55. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  56. intel_p2_t p2;
  57. /**
  58. * find_pll() - Find the best values for the PLL
  59. * @limit: limits for the PLL
  60. * @crtc: current CRTC
  61. * @target: target frequency in kHz
  62. * @refclk: reference clock frequency in kHz
  63. * @match_clock: if provided, @best_clock P divider must
  64. * match the P divider from @match_clock
  65. * used for LVDS downclocking
  66. * @best_clock: best PLL values found
  67. *
  68. * Returns true on success, false on failure.
  69. */
  70. bool (*find_pll)(const intel_limit_t *limit,
  71. struct drm_crtc *crtc,
  72. int target, int refclk,
  73. intel_clock_t *match_clock,
  74. intel_clock_t *best_clock);
  75. };
  76. /* FDI */
  77. #define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
  78. int
  79. intel_pch_rawclk(struct drm_device *dev)
  80. {
  81. struct drm_i915_private *dev_priv = dev->dev_private;
  82. WARN_ON(!HAS_PCH_SPLIT(dev));
  83. return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
  84. }
  85. static bool
  86. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  87. int target, int refclk, intel_clock_t *match_clock,
  88. intel_clock_t *best_clock);
  89. static bool
  90. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  91. int target, int refclk, intel_clock_t *match_clock,
  92. intel_clock_t *best_clock);
  93. static bool
  94. intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
  95. int target, int refclk, intel_clock_t *match_clock,
  96. intel_clock_t *best_clock);
  97. static inline u32 /* units of 100MHz */
  98. intel_fdi_link_freq(struct drm_device *dev)
  99. {
  100. if (IS_GEN5(dev)) {
  101. struct drm_i915_private *dev_priv = dev->dev_private;
  102. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  103. } else
  104. return 27;
  105. }
  106. static const intel_limit_t intel_limits_i8xx_dvo = {
  107. .dot = { .min = 25000, .max = 350000 },
  108. .vco = { .min = 930000, .max = 1400000 },
  109. .n = { .min = 3, .max = 16 },
  110. .m = { .min = 96, .max = 140 },
  111. .m1 = { .min = 18, .max = 26 },
  112. .m2 = { .min = 6, .max = 16 },
  113. .p = { .min = 4, .max = 128 },
  114. .p1 = { .min = 2, .max = 33 },
  115. .p2 = { .dot_limit = 165000,
  116. .p2_slow = 4, .p2_fast = 2 },
  117. .find_pll = intel_find_best_PLL,
  118. };
  119. static const intel_limit_t intel_limits_i8xx_lvds = {
  120. .dot = { .min = 25000, .max = 350000 },
  121. .vco = { .min = 930000, .max = 1400000 },
  122. .n = { .min = 3, .max = 16 },
  123. .m = { .min = 96, .max = 140 },
  124. .m1 = { .min = 18, .max = 26 },
  125. .m2 = { .min = 6, .max = 16 },
  126. .p = { .min = 4, .max = 128 },
  127. .p1 = { .min = 1, .max = 6 },
  128. .p2 = { .dot_limit = 165000,
  129. .p2_slow = 14, .p2_fast = 7 },
  130. .find_pll = intel_find_best_PLL,
  131. };
  132. static const intel_limit_t intel_limits_i9xx_sdvo = {
  133. .dot = { .min = 20000, .max = 400000 },
  134. .vco = { .min = 1400000, .max = 2800000 },
  135. .n = { .min = 1, .max = 6 },
  136. .m = { .min = 70, .max = 120 },
  137. .m1 = { .min = 8, .max = 18 },
  138. .m2 = { .min = 3, .max = 7 },
  139. .p = { .min = 5, .max = 80 },
  140. .p1 = { .min = 1, .max = 8 },
  141. .p2 = { .dot_limit = 200000,
  142. .p2_slow = 10, .p2_fast = 5 },
  143. .find_pll = intel_find_best_PLL,
  144. };
  145. static const intel_limit_t intel_limits_i9xx_lvds = {
  146. .dot = { .min = 20000, .max = 400000 },
  147. .vco = { .min = 1400000, .max = 2800000 },
  148. .n = { .min = 1, .max = 6 },
  149. .m = { .min = 70, .max = 120 },
  150. .m1 = { .min = 8, .max = 18 },
  151. .m2 = { .min = 3, .max = 7 },
  152. .p = { .min = 7, .max = 98 },
  153. .p1 = { .min = 1, .max = 8 },
  154. .p2 = { .dot_limit = 112000,
  155. .p2_slow = 14, .p2_fast = 7 },
  156. .find_pll = intel_find_best_PLL,
  157. };
  158. static const intel_limit_t intel_limits_g4x_sdvo = {
  159. .dot = { .min = 25000, .max = 270000 },
  160. .vco = { .min = 1750000, .max = 3500000},
  161. .n = { .min = 1, .max = 4 },
  162. .m = { .min = 104, .max = 138 },
  163. .m1 = { .min = 17, .max = 23 },
  164. .m2 = { .min = 5, .max = 11 },
  165. .p = { .min = 10, .max = 30 },
  166. .p1 = { .min = 1, .max = 3},
  167. .p2 = { .dot_limit = 270000,
  168. .p2_slow = 10,
  169. .p2_fast = 10
  170. },
  171. .find_pll = intel_g4x_find_best_PLL,
  172. };
  173. static const intel_limit_t intel_limits_g4x_hdmi = {
  174. .dot = { .min = 22000, .max = 400000 },
  175. .vco = { .min = 1750000, .max = 3500000},
  176. .n = { .min = 1, .max = 4 },
  177. .m = { .min = 104, .max = 138 },
  178. .m1 = { .min = 16, .max = 23 },
  179. .m2 = { .min = 5, .max = 11 },
  180. .p = { .min = 5, .max = 80 },
  181. .p1 = { .min = 1, .max = 8},
  182. .p2 = { .dot_limit = 165000,
  183. .p2_slow = 10, .p2_fast = 5 },
  184. .find_pll = intel_g4x_find_best_PLL,
  185. };
  186. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  187. .dot = { .min = 20000, .max = 115000 },
  188. .vco = { .min = 1750000, .max = 3500000 },
  189. .n = { .min = 1, .max = 3 },
  190. .m = { .min = 104, .max = 138 },
  191. .m1 = { .min = 17, .max = 23 },
  192. .m2 = { .min = 5, .max = 11 },
  193. .p = { .min = 28, .max = 112 },
  194. .p1 = { .min = 2, .max = 8 },
  195. .p2 = { .dot_limit = 0,
  196. .p2_slow = 14, .p2_fast = 14
  197. },
  198. .find_pll = intel_g4x_find_best_PLL,
  199. };
  200. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  201. .dot = { .min = 80000, .max = 224000 },
  202. .vco = { .min = 1750000, .max = 3500000 },
  203. .n = { .min = 1, .max = 3 },
  204. .m = { .min = 104, .max = 138 },
  205. .m1 = { .min = 17, .max = 23 },
  206. .m2 = { .min = 5, .max = 11 },
  207. .p = { .min = 14, .max = 42 },
  208. .p1 = { .min = 2, .max = 6 },
  209. .p2 = { .dot_limit = 0,
  210. .p2_slow = 7, .p2_fast = 7
  211. },
  212. .find_pll = intel_g4x_find_best_PLL,
  213. };
  214. static const intel_limit_t intel_limits_pineview_sdvo = {
  215. .dot = { .min = 20000, .max = 400000},
  216. .vco = { .min = 1700000, .max = 3500000 },
  217. /* Pineview's Ncounter is a ring counter */
  218. .n = { .min = 3, .max = 6 },
  219. .m = { .min = 2, .max = 256 },
  220. /* Pineview only has one combined m divider, which we treat as m2. */
  221. .m1 = { .min = 0, .max = 0 },
  222. .m2 = { .min = 0, .max = 254 },
  223. .p = { .min = 5, .max = 80 },
  224. .p1 = { .min = 1, .max = 8 },
  225. .p2 = { .dot_limit = 200000,
  226. .p2_slow = 10, .p2_fast = 5 },
  227. .find_pll = intel_find_best_PLL,
  228. };
  229. static const intel_limit_t intel_limits_pineview_lvds = {
  230. .dot = { .min = 20000, .max = 400000 },
  231. .vco = { .min = 1700000, .max = 3500000 },
  232. .n = { .min = 3, .max = 6 },
  233. .m = { .min = 2, .max = 256 },
  234. .m1 = { .min = 0, .max = 0 },
  235. .m2 = { .min = 0, .max = 254 },
  236. .p = { .min = 7, .max = 112 },
  237. .p1 = { .min = 1, .max = 8 },
  238. .p2 = { .dot_limit = 112000,
  239. .p2_slow = 14, .p2_fast = 14 },
  240. .find_pll = intel_find_best_PLL,
  241. };
  242. /* Ironlake / Sandybridge
  243. *
  244. * We calculate clock using (register_value + 2) for N/M1/M2, so here
  245. * the range value for them is (actual_value - 2).
  246. */
  247. static const intel_limit_t intel_limits_ironlake_dac = {
  248. .dot = { .min = 25000, .max = 350000 },
  249. .vco = { .min = 1760000, .max = 3510000 },
  250. .n = { .min = 1, .max = 5 },
  251. .m = { .min = 79, .max = 127 },
  252. .m1 = { .min = 12, .max = 22 },
  253. .m2 = { .min = 5, .max = 9 },
  254. .p = { .min = 5, .max = 80 },
  255. .p1 = { .min = 1, .max = 8 },
  256. .p2 = { .dot_limit = 225000,
  257. .p2_slow = 10, .p2_fast = 5 },
  258. .find_pll = intel_g4x_find_best_PLL,
  259. };
  260. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  261. .dot = { .min = 25000, .max = 350000 },
  262. .vco = { .min = 1760000, .max = 3510000 },
  263. .n = { .min = 1, .max = 3 },
  264. .m = { .min = 79, .max = 118 },
  265. .m1 = { .min = 12, .max = 22 },
  266. .m2 = { .min = 5, .max = 9 },
  267. .p = { .min = 28, .max = 112 },
  268. .p1 = { .min = 2, .max = 8 },
  269. .p2 = { .dot_limit = 225000,
  270. .p2_slow = 14, .p2_fast = 14 },
  271. .find_pll = intel_g4x_find_best_PLL,
  272. };
  273. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  274. .dot = { .min = 25000, .max = 350000 },
  275. .vco = { .min = 1760000, .max = 3510000 },
  276. .n = { .min = 1, .max = 3 },
  277. .m = { .min = 79, .max = 127 },
  278. .m1 = { .min = 12, .max = 22 },
  279. .m2 = { .min = 5, .max = 9 },
  280. .p = { .min = 14, .max = 56 },
  281. .p1 = { .min = 2, .max = 8 },
  282. .p2 = { .dot_limit = 225000,
  283. .p2_slow = 7, .p2_fast = 7 },
  284. .find_pll = intel_g4x_find_best_PLL,
  285. };
  286. /* LVDS 100mhz refclk limits. */
  287. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  288. .dot = { .min = 25000, .max = 350000 },
  289. .vco = { .min = 1760000, .max = 3510000 },
  290. .n = { .min = 1, .max = 2 },
  291. .m = { .min = 79, .max = 126 },
  292. .m1 = { .min = 12, .max = 22 },
  293. .m2 = { .min = 5, .max = 9 },
  294. .p = { .min = 28, .max = 112 },
  295. .p1 = { .min = 2, .max = 8 },
  296. .p2 = { .dot_limit = 225000,
  297. .p2_slow = 14, .p2_fast = 14 },
  298. .find_pll = intel_g4x_find_best_PLL,
  299. };
  300. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  301. .dot = { .min = 25000, .max = 350000 },
  302. .vco = { .min = 1760000, .max = 3510000 },
  303. .n = { .min = 1, .max = 3 },
  304. .m = { .min = 79, .max = 126 },
  305. .m1 = { .min = 12, .max = 22 },
  306. .m2 = { .min = 5, .max = 9 },
  307. .p = { .min = 14, .max = 42 },
  308. .p1 = { .min = 2, .max = 6 },
  309. .p2 = { .dot_limit = 225000,
  310. .p2_slow = 7, .p2_fast = 7 },
  311. .find_pll = intel_g4x_find_best_PLL,
  312. };
  313. static const intel_limit_t intel_limits_vlv_dac = {
  314. .dot = { .min = 25000, .max = 270000 },
  315. .vco = { .min = 4000000, .max = 6000000 },
  316. .n = { .min = 1, .max = 7 },
  317. .m = { .min = 22, .max = 450 }, /* guess */
  318. .m1 = { .min = 2, .max = 3 },
  319. .m2 = { .min = 11, .max = 156 },
  320. .p = { .min = 10, .max = 30 },
  321. .p1 = { .min = 1, .max = 3 },
  322. .p2 = { .dot_limit = 270000,
  323. .p2_slow = 2, .p2_fast = 20 },
  324. .find_pll = intel_vlv_find_best_pll,
  325. };
  326. static const intel_limit_t intel_limits_vlv_hdmi = {
  327. .dot = { .min = 25000, .max = 270000 },
  328. .vco = { .min = 4000000, .max = 6000000 },
  329. .n = { .min = 1, .max = 7 },
  330. .m = { .min = 60, .max = 300 }, /* guess */
  331. .m1 = { .min = 2, .max = 3 },
  332. .m2 = { .min = 11, .max = 156 },
  333. .p = { .min = 10, .max = 30 },
  334. .p1 = { .min = 2, .max = 3 },
  335. .p2 = { .dot_limit = 270000,
  336. .p2_slow = 2, .p2_fast = 20 },
  337. .find_pll = intel_vlv_find_best_pll,
  338. };
  339. static const intel_limit_t intel_limits_vlv_dp = {
  340. .dot = { .min = 25000, .max = 270000 },
  341. .vco = { .min = 4000000, .max = 6000000 },
  342. .n = { .min = 1, .max = 7 },
  343. .m = { .min = 22, .max = 450 },
  344. .m1 = { .min = 2, .max = 3 },
  345. .m2 = { .min = 11, .max = 156 },
  346. .p = { .min = 10, .max = 30 },
  347. .p1 = { .min = 1, .max = 3 },
  348. .p2 = { .dot_limit = 270000,
  349. .p2_slow = 2, .p2_fast = 20 },
  350. .find_pll = intel_vlv_find_best_pll,
  351. };
  352. u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
  353. {
  354. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  355. if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
  356. DRM_ERROR("DPIO idle wait timed out\n");
  357. return 0;
  358. }
  359. I915_WRITE(DPIO_REG, reg);
  360. I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
  361. DPIO_BYTE);
  362. if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
  363. DRM_ERROR("DPIO read wait timed out\n");
  364. return 0;
  365. }
  366. return I915_READ(DPIO_DATA);
  367. }
  368. void intel_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val)
  369. {
  370. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  371. if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
  372. DRM_ERROR("DPIO idle wait timed out\n");
  373. return;
  374. }
  375. I915_WRITE(DPIO_DATA, val);
  376. I915_WRITE(DPIO_REG, reg);
  377. I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
  378. DPIO_BYTE);
  379. if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
  380. DRM_ERROR("DPIO write wait timed out\n");
  381. }
  382. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
  383. int refclk)
  384. {
  385. struct drm_device *dev = crtc->dev;
  386. const intel_limit_t *limit;
  387. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  388. if (intel_is_dual_link_lvds(dev)) {
  389. if (refclk == 100000)
  390. limit = &intel_limits_ironlake_dual_lvds_100m;
  391. else
  392. limit = &intel_limits_ironlake_dual_lvds;
  393. } else {
  394. if (refclk == 100000)
  395. limit = &intel_limits_ironlake_single_lvds_100m;
  396. else
  397. limit = &intel_limits_ironlake_single_lvds;
  398. }
  399. } else
  400. limit = &intel_limits_ironlake_dac;
  401. return limit;
  402. }
  403. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  404. {
  405. struct drm_device *dev = crtc->dev;
  406. const intel_limit_t *limit;
  407. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  408. if (intel_is_dual_link_lvds(dev))
  409. limit = &intel_limits_g4x_dual_channel_lvds;
  410. else
  411. limit = &intel_limits_g4x_single_channel_lvds;
  412. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  413. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  414. limit = &intel_limits_g4x_hdmi;
  415. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  416. limit = &intel_limits_g4x_sdvo;
  417. } else /* The option is for other outputs */
  418. limit = &intel_limits_i9xx_sdvo;
  419. return limit;
  420. }
  421. static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
  422. {
  423. struct drm_device *dev = crtc->dev;
  424. const intel_limit_t *limit;
  425. if (HAS_PCH_SPLIT(dev))
  426. limit = intel_ironlake_limit(crtc, refclk);
  427. else if (IS_G4X(dev)) {
  428. limit = intel_g4x_limit(crtc);
  429. } else if (IS_PINEVIEW(dev)) {
  430. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  431. limit = &intel_limits_pineview_lvds;
  432. else
  433. limit = &intel_limits_pineview_sdvo;
  434. } else if (IS_VALLEYVIEW(dev)) {
  435. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
  436. limit = &intel_limits_vlv_dac;
  437. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
  438. limit = &intel_limits_vlv_hdmi;
  439. else
  440. limit = &intel_limits_vlv_dp;
  441. } else if (!IS_GEN2(dev)) {
  442. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  443. limit = &intel_limits_i9xx_lvds;
  444. else
  445. limit = &intel_limits_i9xx_sdvo;
  446. } else {
  447. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  448. limit = &intel_limits_i8xx_lvds;
  449. else
  450. limit = &intel_limits_i8xx_dvo;
  451. }
  452. return limit;
  453. }
  454. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  455. static void pineview_clock(int refclk, intel_clock_t *clock)
  456. {
  457. clock->m = clock->m2 + 2;
  458. clock->p = clock->p1 * clock->p2;
  459. clock->vco = refclk * clock->m / clock->n;
  460. clock->dot = clock->vco / clock->p;
  461. }
  462. static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
  463. {
  464. return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
  465. }
  466. static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
  467. {
  468. if (IS_PINEVIEW(dev)) {
  469. pineview_clock(refclk, clock);
  470. return;
  471. }
  472. clock->m = i9xx_dpll_compute_m(clock);
  473. clock->p = clock->p1 * clock->p2;
  474. clock->vco = refclk * clock->m / (clock->n + 2);
  475. clock->dot = clock->vco / clock->p;
  476. }
  477. /**
  478. * Returns whether any output on the specified pipe is of the specified type
  479. */
  480. bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  481. {
  482. struct drm_device *dev = crtc->dev;
  483. struct intel_encoder *encoder;
  484. for_each_encoder_on_crtc(dev, crtc, encoder)
  485. if (encoder->type == type)
  486. return true;
  487. return false;
  488. }
  489. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  490. /**
  491. * Returns whether the given set of divisors are valid for a given refclk with
  492. * the given connectors.
  493. */
  494. static bool intel_PLL_is_valid(struct drm_device *dev,
  495. const intel_limit_t *limit,
  496. const intel_clock_t *clock)
  497. {
  498. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  499. INTELPllInvalid("p1 out of range\n");
  500. if (clock->p < limit->p.min || limit->p.max < clock->p)
  501. INTELPllInvalid("p out of range\n");
  502. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  503. INTELPllInvalid("m2 out of range\n");
  504. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  505. INTELPllInvalid("m1 out of range\n");
  506. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  507. INTELPllInvalid("m1 <= m2\n");
  508. if (clock->m < limit->m.min || limit->m.max < clock->m)
  509. INTELPllInvalid("m out of range\n");
  510. if (clock->n < limit->n.min || limit->n.max < clock->n)
  511. INTELPllInvalid("n out of range\n");
  512. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  513. INTELPllInvalid("vco out of range\n");
  514. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  515. * connector, etc., rather than just a single range.
  516. */
  517. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  518. INTELPllInvalid("dot out of range\n");
  519. return true;
  520. }
  521. static bool
  522. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  523. int target, int refclk, intel_clock_t *match_clock,
  524. intel_clock_t *best_clock)
  525. {
  526. struct drm_device *dev = crtc->dev;
  527. intel_clock_t clock;
  528. int err = target;
  529. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  530. /*
  531. * For LVDS just rely on its current settings for dual-channel.
  532. * We haven't figured out how to reliably set up different
  533. * single/dual channel state, if we even can.
  534. */
  535. if (intel_is_dual_link_lvds(dev))
  536. clock.p2 = limit->p2.p2_fast;
  537. else
  538. clock.p2 = limit->p2.p2_slow;
  539. } else {
  540. if (target < limit->p2.dot_limit)
  541. clock.p2 = limit->p2.p2_slow;
  542. else
  543. clock.p2 = limit->p2.p2_fast;
  544. }
  545. memset(best_clock, 0, sizeof(*best_clock));
  546. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  547. clock.m1++) {
  548. for (clock.m2 = limit->m2.min;
  549. clock.m2 <= limit->m2.max; clock.m2++) {
  550. /* m1 is always 0 in Pineview */
  551. if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
  552. break;
  553. for (clock.n = limit->n.min;
  554. clock.n <= limit->n.max; clock.n++) {
  555. for (clock.p1 = limit->p1.min;
  556. clock.p1 <= limit->p1.max; clock.p1++) {
  557. int this_err;
  558. intel_clock(dev, refclk, &clock);
  559. if (!intel_PLL_is_valid(dev, limit,
  560. &clock))
  561. continue;
  562. if (match_clock &&
  563. clock.p != match_clock->p)
  564. continue;
  565. this_err = abs(clock.dot - target);
  566. if (this_err < err) {
  567. *best_clock = clock;
  568. err = this_err;
  569. }
  570. }
  571. }
  572. }
  573. }
  574. return (err != target);
  575. }
  576. static bool
  577. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  578. int target, int refclk, intel_clock_t *match_clock,
  579. intel_clock_t *best_clock)
  580. {
  581. struct drm_device *dev = crtc->dev;
  582. intel_clock_t clock;
  583. int max_n;
  584. bool found;
  585. /* approximately equals target * 0.00585 */
  586. int err_most = (target >> 8) + (target >> 9);
  587. found = false;
  588. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  589. if (intel_is_dual_link_lvds(dev))
  590. clock.p2 = limit->p2.p2_fast;
  591. else
  592. clock.p2 = limit->p2.p2_slow;
  593. } else {
  594. if (target < limit->p2.dot_limit)
  595. clock.p2 = limit->p2.p2_slow;
  596. else
  597. clock.p2 = limit->p2.p2_fast;
  598. }
  599. memset(best_clock, 0, sizeof(*best_clock));
  600. max_n = limit->n.max;
  601. /* based on hardware requirement, prefer smaller n to precision */
  602. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  603. /* based on hardware requirement, prefere larger m1,m2 */
  604. for (clock.m1 = limit->m1.max;
  605. clock.m1 >= limit->m1.min; clock.m1--) {
  606. for (clock.m2 = limit->m2.max;
  607. clock.m2 >= limit->m2.min; clock.m2--) {
  608. for (clock.p1 = limit->p1.max;
  609. clock.p1 >= limit->p1.min; clock.p1--) {
  610. int this_err;
  611. intel_clock(dev, refclk, &clock);
  612. if (!intel_PLL_is_valid(dev, limit,
  613. &clock))
  614. continue;
  615. this_err = abs(clock.dot - target);
  616. if (this_err < err_most) {
  617. *best_clock = clock;
  618. err_most = this_err;
  619. max_n = clock.n;
  620. found = true;
  621. }
  622. }
  623. }
  624. }
  625. }
  626. return found;
  627. }
  628. static bool
  629. intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
  630. int target, int refclk, intel_clock_t *match_clock,
  631. intel_clock_t *best_clock)
  632. {
  633. u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
  634. u32 m, n, fastclk;
  635. u32 updrate, minupdate, fracbits, p;
  636. unsigned long bestppm, ppm, absppm;
  637. int dotclk, flag;
  638. flag = 0;
  639. dotclk = target * 1000;
  640. bestppm = 1000000;
  641. ppm = absppm = 0;
  642. fastclk = dotclk / (2*100);
  643. updrate = 0;
  644. minupdate = 19200;
  645. fracbits = 1;
  646. n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
  647. bestm1 = bestm2 = bestp1 = bestp2 = 0;
  648. /* based on hardware requirement, prefer smaller n to precision */
  649. for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
  650. updrate = refclk / n;
  651. for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
  652. for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
  653. if (p2 > 10)
  654. p2 = p2 - 1;
  655. p = p1 * p2;
  656. /* based on hardware requirement, prefer bigger m1,m2 values */
  657. for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
  658. m2 = (((2*(fastclk * p * n / m1 )) +
  659. refclk) / (2*refclk));
  660. m = m1 * m2;
  661. vco = updrate * m;
  662. if (vco >= limit->vco.min && vco < limit->vco.max) {
  663. ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
  664. absppm = (ppm > 0) ? ppm : (-ppm);
  665. if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
  666. bestppm = 0;
  667. flag = 1;
  668. }
  669. if (absppm < bestppm - 10) {
  670. bestppm = absppm;
  671. flag = 1;
  672. }
  673. if (flag) {
  674. bestn = n;
  675. bestm1 = m1;
  676. bestm2 = m2;
  677. bestp1 = p1;
  678. bestp2 = p2;
  679. flag = 0;
  680. }
  681. }
  682. }
  683. }
  684. }
  685. }
  686. best_clock->n = bestn;
  687. best_clock->m1 = bestm1;
  688. best_clock->m2 = bestm2;
  689. best_clock->p1 = bestp1;
  690. best_clock->p2 = bestp2;
  691. return true;
  692. }
  693. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  694. enum pipe pipe)
  695. {
  696. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  697. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  698. return intel_crtc->config.cpu_transcoder;
  699. }
  700. static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
  701. {
  702. struct drm_i915_private *dev_priv = dev->dev_private;
  703. u32 frame, frame_reg = PIPEFRAME(pipe);
  704. frame = I915_READ(frame_reg);
  705. if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
  706. DRM_DEBUG_KMS("vblank wait timed out\n");
  707. }
  708. /**
  709. * intel_wait_for_vblank - wait for vblank on a given pipe
  710. * @dev: drm device
  711. * @pipe: pipe to wait for
  712. *
  713. * Wait for vblank to occur on a given pipe. Needed for various bits of
  714. * mode setting code.
  715. */
  716. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  717. {
  718. struct drm_i915_private *dev_priv = dev->dev_private;
  719. int pipestat_reg = PIPESTAT(pipe);
  720. if (INTEL_INFO(dev)->gen >= 5) {
  721. ironlake_wait_for_vblank(dev, pipe);
  722. return;
  723. }
  724. /* Clear existing vblank status. Note this will clear any other
  725. * sticky status fields as well.
  726. *
  727. * This races with i915_driver_irq_handler() with the result
  728. * that either function could miss a vblank event. Here it is not
  729. * fatal, as we will either wait upon the next vblank interrupt or
  730. * timeout. Generally speaking intel_wait_for_vblank() is only
  731. * called during modeset at which time the GPU should be idle and
  732. * should *not* be performing page flips and thus not waiting on
  733. * vblanks...
  734. * Currently, the result of us stealing a vblank from the irq
  735. * handler is that a single frame will be skipped during swapbuffers.
  736. */
  737. I915_WRITE(pipestat_reg,
  738. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  739. /* Wait for vblank interrupt bit to set */
  740. if (wait_for(I915_READ(pipestat_reg) &
  741. PIPE_VBLANK_INTERRUPT_STATUS,
  742. 50))
  743. DRM_DEBUG_KMS("vblank wait timed out\n");
  744. }
  745. /*
  746. * intel_wait_for_pipe_off - wait for pipe to turn off
  747. * @dev: drm device
  748. * @pipe: pipe to wait for
  749. *
  750. * After disabling a pipe, we can't wait for vblank in the usual way,
  751. * spinning on the vblank interrupt status bit, since we won't actually
  752. * see an interrupt when the pipe is disabled.
  753. *
  754. * On Gen4 and above:
  755. * wait for the pipe register state bit to turn off
  756. *
  757. * Otherwise:
  758. * wait for the display line value to settle (it usually
  759. * ends up stopping at the start of the next frame).
  760. *
  761. */
  762. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  763. {
  764. struct drm_i915_private *dev_priv = dev->dev_private;
  765. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  766. pipe);
  767. if (INTEL_INFO(dev)->gen >= 4) {
  768. int reg = PIPECONF(cpu_transcoder);
  769. /* Wait for the Pipe State to go off */
  770. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  771. 100))
  772. WARN(1, "pipe_off wait timed out\n");
  773. } else {
  774. u32 last_line, line_mask;
  775. int reg = PIPEDSL(pipe);
  776. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  777. if (IS_GEN2(dev))
  778. line_mask = DSL_LINEMASK_GEN2;
  779. else
  780. line_mask = DSL_LINEMASK_GEN3;
  781. /* Wait for the display line to settle */
  782. do {
  783. last_line = I915_READ(reg) & line_mask;
  784. mdelay(5);
  785. } while (((I915_READ(reg) & line_mask) != last_line) &&
  786. time_after(timeout, jiffies));
  787. if (time_after(jiffies, timeout))
  788. WARN(1, "pipe_off wait timed out\n");
  789. }
  790. }
  791. /*
  792. * ibx_digital_port_connected - is the specified port connected?
  793. * @dev_priv: i915 private structure
  794. * @port: the port to test
  795. *
  796. * Returns true if @port is connected, false otherwise.
  797. */
  798. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  799. struct intel_digital_port *port)
  800. {
  801. u32 bit;
  802. if (HAS_PCH_IBX(dev_priv->dev)) {
  803. switch(port->port) {
  804. case PORT_B:
  805. bit = SDE_PORTB_HOTPLUG;
  806. break;
  807. case PORT_C:
  808. bit = SDE_PORTC_HOTPLUG;
  809. break;
  810. case PORT_D:
  811. bit = SDE_PORTD_HOTPLUG;
  812. break;
  813. default:
  814. return true;
  815. }
  816. } else {
  817. switch(port->port) {
  818. case PORT_B:
  819. bit = SDE_PORTB_HOTPLUG_CPT;
  820. break;
  821. case PORT_C:
  822. bit = SDE_PORTC_HOTPLUG_CPT;
  823. break;
  824. case PORT_D:
  825. bit = SDE_PORTD_HOTPLUG_CPT;
  826. break;
  827. default:
  828. return true;
  829. }
  830. }
  831. return I915_READ(SDEISR) & bit;
  832. }
  833. static const char *state_string(bool enabled)
  834. {
  835. return enabled ? "on" : "off";
  836. }
  837. /* Only for pre-ILK configs */
  838. static void assert_pll(struct drm_i915_private *dev_priv,
  839. enum pipe pipe, bool state)
  840. {
  841. int reg;
  842. u32 val;
  843. bool cur_state;
  844. reg = DPLL(pipe);
  845. val = I915_READ(reg);
  846. cur_state = !!(val & DPLL_VCO_ENABLE);
  847. WARN(cur_state != state,
  848. "PLL state assertion failure (expected %s, current %s)\n",
  849. state_string(state), state_string(cur_state));
  850. }
  851. #define assert_pll_enabled(d, p) assert_pll(d, p, true)
  852. #define assert_pll_disabled(d, p) assert_pll(d, p, false)
  853. /* For ILK+ */
  854. static void assert_pch_pll(struct drm_i915_private *dev_priv,
  855. struct intel_pch_pll *pll,
  856. struct intel_crtc *crtc,
  857. bool state)
  858. {
  859. u32 val;
  860. bool cur_state;
  861. if (HAS_PCH_LPT(dev_priv->dev)) {
  862. DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
  863. return;
  864. }
  865. if (WARN (!pll,
  866. "asserting PCH PLL %s with no PLL\n", state_string(state)))
  867. return;
  868. val = I915_READ(pll->pll_reg);
  869. cur_state = !!(val & DPLL_VCO_ENABLE);
  870. WARN(cur_state != state,
  871. "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
  872. pll->pll_reg, state_string(state), state_string(cur_state), val);
  873. /* Make sure the selected PLL is correctly attached to the transcoder */
  874. if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
  875. u32 pch_dpll;
  876. pch_dpll = I915_READ(PCH_DPLL_SEL);
  877. cur_state = pll->pll_reg == _PCH_DPLL_B;
  878. if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
  879. "PLL[%d] not attached to this transcoder %c: %08x\n",
  880. cur_state, pipe_name(crtc->pipe), pch_dpll)) {
  881. cur_state = !!(val >> (4*crtc->pipe + 3));
  882. WARN(cur_state != state,
  883. "PLL[%d] not %s on this transcoder %c: %08x\n",
  884. pll->pll_reg == _PCH_DPLL_B,
  885. state_string(state),
  886. pipe_name(crtc->pipe),
  887. val);
  888. }
  889. }
  890. }
  891. #define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
  892. #define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
  893. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  894. enum pipe pipe, bool state)
  895. {
  896. int reg;
  897. u32 val;
  898. bool cur_state;
  899. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  900. pipe);
  901. if (HAS_DDI(dev_priv->dev)) {
  902. /* DDI does not have a specific FDI_TX register */
  903. reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  904. val = I915_READ(reg);
  905. cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
  906. } else {
  907. reg = FDI_TX_CTL(pipe);
  908. val = I915_READ(reg);
  909. cur_state = !!(val & FDI_TX_ENABLE);
  910. }
  911. WARN(cur_state != state,
  912. "FDI TX state assertion failure (expected %s, current %s)\n",
  913. state_string(state), state_string(cur_state));
  914. }
  915. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  916. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  917. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  918. enum pipe pipe, bool state)
  919. {
  920. int reg;
  921. u32 val;
  922. bool cur_state;
  923. reg = FDI_RX_CTL(pipe);
  924. val = I915_READ(reg);
  925. cur_state = !!(val & FDI_RX_ENABLE);
  926. WARN(cur_state != state,
  927. "FDI RX state assertion failure (expected %s, current %s)\n",
  928. state_string(state), state_string(cur_state));
  929. }
  930. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  931. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  932. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  933. enum pipe pipe)
  934. {
  935. int reg;
  936. u32 val;
  937. /* ILK FDI PLL is always enabled */
  938. if (dev_priv->info->gen == 5)
  939. return;
  940. /* On Haswell, DDI ports are responsible for the FDI PLL setup */
  941. if (HAS_DDI(dev_priv->dev))
  942. return;
  943. reg = FDI_TX_CTL(pipe);
  944. val = I915_READ(reg);
  945. WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  946. }
  947. static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
  948. enum pipe pipe)
  949. {
  950. int reg;
  951. u32 val;
  952. reg = FDI_RX_CTL(pipe);
  953. val = I915_READ(reg);
  954. WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
  955. }
  956. static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  957. enum pipe pipe)
  958. {
  959. int pp_reg, lvds_reg;
  960. u32 val;
  961. enum pipe panel_pipe = PIPE_A;
  962. bool locked = true;
  963. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  964. pp_reg = PCH_PP_CONTROL;
  965. lvds_reg = PCH_LVDS;
  966. } else {
  967. pp_reg = PP_CONTROL;
  968. lvds_reg = LVDS;
  969. }
  970. val = I915_READ(pp_reg);
  971. if (!(val & PANEL_POWER_ON) ||
  972. ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
  973. locked = false;
  974. if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
  975. panel_pipe = PIPE_B;
  976. WARN(panel_pipe == pipe && locked,
  977. "panel assertion failure, pipe %c regs locked\n",
  978. pipe_name(pipe));
  979. }
  980. void assert_pipe(struct drm_i915_private *dev_priv,
  981. enum pipe pipe, bool state)
  982. {
  983. int reg;
  984. u32 val;
  985. bool cur_state;
  986. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  987. pipe);
  988. /* if we need the pipe A quirk it must be always on */
  989. if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  990. state = true;
  991. if (!intel_display_power_enabled(dev_priv->dev,
  992. POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
  993. cur_state = false;
  994. } else {
  995. reg = PIPECONF(cpu_transcoder);
  996. val = I915_READ(reg);
  997. cur_state = !!(val & PIPECONF_ENABLE);
  998. }
  999. WARN(cur_state != state,
  1000. "pipe %c assertion failure (expected %s, current %s)\n",
  1001. pipe_name(pipe), state_string(state), state_string(cur_state));
  1002. }
  1003. static void assert_plane(struct drm_i915_private *dev_priv,
  1004. enum plane plane, bool state)
  1005. {
  1006. int reg;
  1007. u32 val;
  1008. bool cur_state;
  1009. reg = DSPCNTR(plane);
  1010. val = I915_READ(reg);
  1011. cur_state = !!(val & DISPLAY_PLANE_ENABLE);
  1012. WARN(cur_state != state,
  1013. "plane %c assertion failure (expected %s, current %s)\n",
  1014. plane_name(plane), state_string(state), state_string(cur_state));
  1015. }
  1016. #define assert_plane_enabled(d, p) assert_plane(d, p, true)
  1017. #define assert_plane_disabled(d, p) assert_plane(d, p, false)
  1018. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  1019. enum pipe pipe)
  1020. {
  1021. int reg, i;
  1022. u32 val;
  1023. int cur_pipe;
  1024. /* Planes are fixed to pipes on ILK+ */
  1025. if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
  1026. reg = DSPCNTR(pipe);
  1027. val = I915_READ(reg);
  1028. WARN((val & DISPLAY_PLANE_ENABLE),
  1029. "plane %c assertion failure, should be disabled but not\n",
  1030. plane_name(pipe));
  1031. return;
  1032. }
  1033. /* Need to check both planes against the pipe */
  1034. for (i = 0; i < 2; i++) {
  1035. reg = DSPCNTR(i);
  1036. val = I915_READ(reg);
  1037. cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  1038. DISPPLANE_SEL_PIPE_SHIFT;
  1039. WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  1040. "plane %c assertion failure, should be off on pipe %c but is still active\n",
  1041. plane_name(i), pipe_name(pipe));
  1042. }
  1043. }
  1044. static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
  1045. enum pipe pipe)
  1046. {
  1047. int reg, i;
  1048. u32 val;
  1049. if (!IS_VALLEYVIEW(dev_priv->dev))
  1050. return;
  1051. /* Need to check both planes against the pipe */
  1052. for (i = 0; i < dev_priv->num_plane; i++) {
  1053. reg = SPCNTR(pipe, i);
  1054. val = I915_READ(reg);
  1055. WARN((val & SP_ENABLE),
  1056. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1057. sprite_name(pipe, i), pipe_name(pipe));
  1058. }
  1059. }
  1060. static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
  1061. {
  1062. u32 val;
  1063. bool enabled;
  1064. if (HAS_PCH_LPT(dev_priv->dev)) {
  1065. DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
  1066. return;
  1067. }
  1068. val = I915_READ(PCH_DREF_CONTROL);
  1069. enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
  1070. DREF_SUPERSPREAD_SOURCE_MASK));
  1071. WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
  1072. }
  1073. static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
  1074. enum pipe pipe)
  1075. {
  1076. int reg;
  1077. u32 val;
  1078. bool enabled;
  1079. reg = PCH_TRANSCONF(pipe);
  1080. val = I915_READ(reg);
  1081. enabled = !!(val & TRANS_ENABLE);
  1082. WARN(enabled,
  1083. "transcoder assertion failed, should be off on pipe %c but is still active\n",
  1084. pipe_name(pipe));
  1085. }
  1086. static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
  1087. enum pipe pipe, u32 port_sel, u32 val)
  1088. {
  1089. if ((val & DP_PORT_EN) == 0)
  1090. return false;
  1091. if (HAS_PCH_CPT(dev_priv->dev)) {
  1092. u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
  1093. u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
  1094. if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
  1095. return false;
  1096. } else {
  1097. if ((val & DP_PIPE_MASK) != (pipe << 30))
  1098. return false;
  1099. }
  1100. return true;
  1101. }
  1102. static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
  1103. enum pipe pipe, u32 val)
  1104. {
  1105. if ((val & SDVO_ENABLE) == 0)
  1106. return false;
  1107. if (HAS_PCH_CPT(dev_priv->dev)) {
  1108. if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
  1109. return false;
  1110. } else {
  1111. if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
  1112. return false;
  1113. }
  1114. return true;
  1115. }
  1116. static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
  1117. enum pipe pipe, u32 val)
  1118. {
  1119. if ((val & LVDS_PORT_EN) == 0)
  1120. return false;
  1121. if (HAS_PCH_CPT(dev_priv->dev)) {
  1122. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1123. return false;
  1124. } else {
  1125. if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
  1126. return false;
  1127. }
  1128. return true;
  1129. }
  1130. static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
  1131. enum pipe pipe, u32 val)
  1132. {
  1133. if ((val & ADPA_DAC_ENABLE) == 0)
  1134. return false;
  1135. if (HAS_PCH_CPT(dev_priv->dev)) {
  1136. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1137. return false;
  1138. } else {
  1139. if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
  1140. return false;
  1141. }
  1142. return true;
  1143. }
  1144. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  1145. enum pipe pipe, int reg, u32 port_sel)
  1146. {
  1147. u32 val = I915_READ(reg);
  1148. WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
  1149. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1150. reg, pipe_name(pipe));
  1151. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
  1152. && (val & DP_PIPEB_SELECT),
  1153. "IBX PCH dp port still using transcoder B\n");
  1154. }
  1155. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  1156. enum pipe pipe, int reg)
  1157. {
  1158. u32 val = I915_READ(reg);
  1159. WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
  1160. "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
  1161. reg, pipe_name(pipe));
  1162. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
  1163. && (val & SDVO_PIPE_B_SELECT),
  1164. "IBX PCH hdmi port still using transcoder B\n");
  1165. }
  1166. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  1167. enum pipe pipe)
  1168. {
  1169. int reg;
  1170. u32 val;
  1171. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1172. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1173. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1174. reg = PCH_ADPA;
  1175. val = I915_READ(reg);
  1176. WARN(adpa_pipe_enabled(dev_priv, pipe, val),
  1177. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1178. pipe_name(pipe));
  1179. reg = PCH_LVDS;
  1180. val = I915_READ(reg);
  1181. WARN(lvds_pipe_enabled(dev_priv, pipe, val),
  1182. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1183. pipe_name(pipe));
  1184. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
  1185. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
  1186. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
  1187. }
  1188. /**
  1189. * intel_enable_pll - enable a PLL
  1190. * @dev_priv: i915 private structure
  1191. * @pipe: pipe PLL to enable
  1192. *
  1193. * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
  1194. * make sure the PLL reg is writable first though, since the panel write
  1195. * protect mechanism may be enabled.
  1196. *
  1197. * Note! This is for pre-ILK only.
  1198. *
  1199. * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
  1200. */
  1201. static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1202. {
  1203. int reg;
  1204. u32 val;
  1205. assert_pipe_disabled(dev_priv, pipe);
  1206. /* No really, not for ILK+ */
  1207. BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
  1208. /* PLL is protected by panel, make sure we can write it */
  1209. if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
  1210. assert_panel_unlocked(dev_priv, pipe);
  1211. reg = DPLL(pipe);
  1212. val = I915_READ(reg);
  1213. val |= DPLL_VCO_ENABLE;
  1214. /* We do this three times for luck */
  1215. I915_WRITE(reg, val);
  1216. POSTING_READ(reg);
  1217. udelay(150); /* wait for warmup */
  1218. I915_WRITE(reg, val);
  1219. POSTING_READ(reg);
  1220. udelay(150); /* wait for warmup */
  1221. I915_WRITE(reg, val);
  1222. POSTING_READ(reg);
  1223. udelay(150); /* wait for warmup */
  1224. }
  1225. /**
  1226. * intel_disable_pll - disable a PLL
  1227. * @dev_priv: i915 private structure
  1228. * @pipe: pipe PLL to disable
  1229. *
  1230. * Disable the PLL for @pipe, making sure the pipe is off first.
  1231. *
  1232. * Note! This is for pre-ILK only.
  1233. */
  1234. static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1235. {
  1236. int reg;
  1237. u32 val;
  1238. /* Don't disable pipe A or pipe A PLLs if needed */
  1239. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1240. return;
  1241. /* Make sure the pipe isn't still relying on us */
  1242. assert_pipe_disabled(dev_priv, pipe);
  1243. reg = DPLL(pipe);
  1244. val = I915_READ(reg);
  1245. val &= ~DPLL_VCO_ENABLE;
  1246. I915_WRITE(reg, val);
  1247. POSTING_READ(reg);
  1248. }
  1249. /* SBI access */
  1250. static void
  1251. intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
  1252. enum intel_sbi_destination destination)
  1253. {
  1254. u32 tmp;
  1255. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  1256. if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
  1257. 100)) {
  1258. DRM_ERROR("timeout waiting for SBI to become ready\n");
  1259. return;
  1260. }
  1261. I915_WRITE(SBI_ADDR, (reg << 16));
  1262. I915_WRITE(SBI_DATA, value);
  1263. if (destination == SBI_ICLK)
  1264. tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
  1265. else
  1266. tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
  1267. I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
  1268. if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
  1269. 100)) {
  1270. DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
  1271. return;
  1272. }
  1273. }
  1274. static u32
  1275. intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
  1276. enum intel_sbi_destination destination)
  1277. {
  1278. u32 value = 0;
  1279. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  1280. if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
  1281. 100)) {
  1282. DRM_ERROR("timeout waiting for SBI to become ready\n");
  1283. return 0;
  1284. }
  1285. I915_WRITE(SBI_ADDR, (reg << 16));
  1286. if (destination == SBI_ICLK)
  1287. value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
  1288. else
  1289. value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
  1290. I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
  1291. if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
  1292. 100)) {
  1293. DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
  1294. return 0;
  1295. }
  1296. return I915_READ(SBI_DATA);
  1297. }
  1298. void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
  1299. {
  1300. u32 port_mask;
  1301. if (!port)
  1302. port_mask = DPLL_PORTB_READY_MASK;
  1303. else
  1304. port_mask = DPLL_PORTC_READY_MASK;
  1305. if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
  1306. WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
  1307. 'B' + port, I915_READ(DPLL(0)));
  1308. }
  1309. /**
  1310. * ironlake_enable_pch_pll - enable PCH PLL
  1311. * @dev_priv: i915 private structure
  1312. * @pipe: pipe PLL to enable
  1313. *
  1314. * The PCH PLL needs to be enabled before the PCH transcoder, since it
  1315. * drives the transcoder clock.
  1316. */
  1317. static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
  1318. {
  1319. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  1320. struct intel_pch_pll *pll;
  1321. int reg;
  1322. u32 val;
  1323. /* PCH PLLs only available on ILK, SNB and IVB */
  1324. BUG_ON(dev_priv->info->gen < 5);
  1325. pll = intel_crtc->pch_pll;
  1326. if (pll == NULL)
  1327. return;
  1328. if (WARN_ON(pll->refcount == 0))
  1329. return;
  1330. DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
  1331. pll->pll_reg, pll->active, pll->on,
  1332. intel_crtc->base.base.id);
  1333. /* PCH refclock must be enabled first */
  1334. assert_pch_refclk_enabled(dev_priv);
  1335. if (pll->active++ && pll->on) {
  1336. assert_pch_pll_enabled(dev_priv, pll, NULL);
  1337. return;
  1338. }
  1339. DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
  1340. reg = pll->pll_reg;
  1341. val = I915_READ(reg);
  1342. val |= DPLL_VCO_ENABLE;
  1343. I915_WRITE(reg, val);
  1344. POSTING_READ(reg);
  1345. udelay(200);
  1346. pll->on = true;
  1347. }
  1348. static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
  1349. {
  1350. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  1351. struct intel_pch_pll *pll = intel_crtc->pch_pll;
  1352. int reg;
  1353. u32 val;
  1354. /* PCH only available on ILK+ */
  1355. BUG_ON(dev_priv->info->gen < 5);
  1356. if (pll == NULL)
  1357. return;
  1358. if (WARN_ON(pll->refcount == 0))
  1359. return;
  1360. DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
  1361. pll->pll_reg, pll->active, pll->on,
  1362. intel_crtc->base.base.id);
  1363. if (WARN_ON(pll->active == 0)) {
  1364. assert_pch_pll_disabled(dev_priv, pll, NULL);
  1365. return;
  1366. }
  1367. if (--pll->active) {
  1368. assert_pch_pll_enabled(dev_priv, pll, NULL);
  1369. return;
  1370. }
  1371. DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
  1372. /* Make sure transcoder isn't still depending on us */
  1373. assert_pch_transcoder_disabled(dev_priv, intel_crtc->pipe);
  1374. reg = pll->pll_reg;
  1375. val = I915_READ(reg);
  1376. val &= ~DPLL_VCO_ENABLE;
  1377. I915_WRITE(reg, val);
  1378. POSTING_READ(reg);
  1379. udelay(200);
  1380. pll->on = false;
  1381. }
  1382. static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1383. enum pipe pipe)
  1384. {
  1385. struct drm_device *dev = dev_priv->dev;
  1386. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1387. uint32_t reg, val, pipeconf_val;
  1388. /* PCH only available on ILK+ */
  1389. BUG_ON(dev_priv->info->gen < 5);
  1390. /* Make sure PCH DPLL is enabled */
  1391. assert_pch_pll_enabled(dev_priv,
  1392. to_intel_crtc(crtc)->pch_pll,
  1393. to_intel_crtc(crtc));
  1394. /* FDI must be feeding us bits for PCH ports */
  1395. assert_fdi_tx_enabled(dev_priv, pipe);
  1396. assert_fdi_rx_enabled(dev_priv, pipe);
  1397. if (HAS_PCH_CPT(dev)) {
  1398. /* Workaround: Set the timing override bit before enabling the
  1399. * pch transcoder. */
  1400. reg = TRANS_CHICKEN2(pipe);
  1401. val = I915_READ(reg);
  1402. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1403. I915_WRITE(reg, val);
  1404. }
  1405. reg = PCH_TRANSCONF(pipe);
  1406. val = I915_READ(reg);
  1407. pipeconf_val = I915_READ(PIPECONF(pipe));
  1408. if (HAS_PCH_IBX(dev_priv->dev)) {
  1409. /*
  1410. * make the BPC in transcoder be consistent with
  1411. * that in pipeconf reg.
  1412. */
  1413. val &= ~PIPECONF_BPC_MASK;
  1414. val |= pipeconf_val & PIPECONF_BPC_MASK;
  1415. }
  1416. val &= ~TRANS_INTERLACE_MASK;
  1417. if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
  1418. if (HAS_PCH_IBX(dev_priv->dev) &&
  1419. intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
  1420. val |= TRANS_LEGACY_INTERLACED_ILK;
  1421. else
  1422. val |= TRANS_INTERLACED;
  1423. else
  1424. val |= TRANS_PROGRESSIVE;
  1425. I915_WRITE(reg, val | TRANS_ENABLE);
  1426. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1427. DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
  1428. }
  1429. static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1430. enum transcoder cpu_transcoder)
  1431. {
  1432. u32 val, pipeconf_val;
  1433. /* PCH only available on ILK+ */
  1434. BUG_ON(dev_priv->info->gen < 5);
  1435. /* FDI must be feeding us bits for PCH ports */
  1436. assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
  1437. assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
  1438. /* Workaround: set timing override bit. */
  1439. val = I915_READ(_TRANSA_CHICKEN2);
  1440. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1441. I915_WRITE(_TRANSA_CHICKEN2, val);
  1442. val = TRANS_ENABLE;
  1443. pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
  1444. if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
  1445. PIPECONF_INTERLACED_ILK)
  1446. val |= TRANS_INTERLACED;
  1447. else
  1448. val |= TRANS_PROGRESSIVE;
  1449. I915_WRITE(LPT_TRANSCONF, val);
  1450. if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
  1451. DRM_ERROR("Failed to enable PCH transcoder\n");
  1452. }
  1453. static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
  1454. enum pipe pipe)
  1455. {
  1456. struct drm_device *dev = dev_priv->dev;
  1457. uint32_t reg, val;
  1458. /* FDI relies on the transcoder */
  1459. assert_fdi_tx_disabled(dev_priv, pipe);
  1460. assert_fdi_rx_disabled(dev_priv, pipe);
  1461. /* Ports must be off as well */
  1462. assert_pch_ports_disabled(dev_priv, pipe);
  1463. reg = PCH_TRANSCONF(pipe);
  1464. val = I915_READ(reg);
  1465. val &= ~TRANS_ENABLE;
  1466. I915_WRITE(reg, val);
  1467. /* wait for PCH transcoder off, transcoder state */
  1468. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1469. DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
  1470. if (!HAS_PCH_IBX(dev)) {
  1471. /* Workaround: Clear the timing override chicken bit again. */
  1472. reg = TRANS_CHICKEN2(pipe);
  1473. val = I915_READ(reg);
  1474. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1475. I915_WRITE(reg, val);
  1476. }
  1477. }
  1478. static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
  1479. {
  1480. u32 val;
  1481. val = I915_READ(LPT_TRANSCONF);
  1482. val &= ~TRANS_ENABLE;
  1483. I915_WRITE(LPT_TRANSCONF, val);
  1484. /* wait for PCH transcoder off, transcoder state */
  1485. if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
  1486. DRM_ERROR("Failed to disable PCH transcoder\n");
  1487. /* Workaround: clear timing override bit. */
  1488. val = I915_READ(_TRANSA_CHICKEN2);
  1489. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1490. I915_WRITE(_TRANSA_CHICKEN2, val);
  1491. }
  1492. /**
  1493. * intel_enable_pipe - enable a pipe, asserting requirements
  1494. * @dev_priv: i915 private structure
  1495. * @pipe: pipe to enable
  1496. * @pch_port: on ILK+, is this pipe driving a PCH port or not
  1497. *
  1498. * Enable @pipe, making sure that various hardware specific requirements
  1499. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1500. *
  1501. * @pipe should be %PIPE_A or %PIPE_B.
  1502. *
  1503. * Will wait until the pipe is actually running (i.e. first vblank) before
  1504. * returning.
  1505. */
  1506. static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  1507. bool pch_port)
  1508. {
  1509. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1510. pipe);
  1511. enum pipe pch_transcoder;
  1512. int reg;
  1513. u32 val;
  1514. assert_planes_disabled(dev_priv, pipe);
  1515. assert_sprites_disabled(dev_priv, pipe);
  1516. if (HAS_PCH_LPT(dev_priv->dev))
  1517. pch_transcoder = TRANSCODER_A;
  1518. else
  1519. pch_transcoder = pipe;
  1520. /*
  1521. * A pipe without a PLL won't actually be able to drive bits from
  1522. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1523. * need the check.
  1524. */
  1525. if (!HAS_PCH_SPLIT(dev_priv->dev))
  1526. assert_pll_enabled(dev_priv, pipe);
  1527. else {
  1528. if (pch_port) {
  1529. /* if driving the PCH, we need FDI enabled */
  1530. assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
  1531. assert_fdi_tx_pll_enabled(dev_priv,
  1532. (enum pipe) cpu_transcoder);
  1533. }
  1534. /* FIXME: assert CPU port conditions for SNB+ */
  1535. }
  1536. reg = PIPECONF(cpu_transcoder);
  1537. val = I915_READ(reg);
  1538. if (val & PIPECONF_ENABLE)
  1539. return;
  1540. I915_WRITE(reg, val | PIPECONF_ENABLE);
  1541. intel_wait_for_vblank(dev_priv->dev, pipe);
  1542. }
  1543. /**
  1544. * intel_disable_pipe - disable a pipe, asserting requirements
  1545. * @dev_priv: i915 private structure
  1546. * @pipe: pipe to disable
  1547. *
  1548. * Disable @pipe, making sure that various hardware specific requirements
  1549. * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
  1550. *
  1551. * @pipe should be %PIPE_A or %PIPE_B.
  1552. *
  1553. * Will wait until the pipe has shut down before returning.
  1554. */
  1555. static void intel_disable_pipe(struct drm_i915_private *dev_priv,
  1556. enum pipe pipe)
  1557. {
  1558. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1559. pipe);
  1560. int reg;
  1561. u32 val;
  1562. /*
  1563. * Make sure planes won't keep trying to pump pixels to us,
  1564. * or we might hang the display.
  1565. */
  1566. assert_planes_disabled(dev_priv, pipe);
  1567. assert_sprites_disabled(dev_priv, pipe);
  1568. /* Don't disable pipe A or pipe A PLLs if needed */
  1569. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1570. return;
  1571. reg = PIPECONF(cpu_transcoder);
  1572. val = I915_READ(reg);
  1573. if ((val & PIPECONF_ENABLE) == 0)
  1574. return;
  1575. I915_WRITE(reg, val & ~PIPECONF_ENABLE);
  1576. intel_wait_for_pipe_off(dev_priv->dev, pipe);
  1577. }
  1578. /*
  1579. * Plane regs are double buffered, going from enabled->disabled needs a
  1580. * trigger in order to latch. The display address reg provides this.
  1581. */
  1582. void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  1583. enum plane plane)
  1584. {
  1585. if (dev_priv->info->gen >= 4)
  1586. I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
  1587. else
  1588. I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
  1589. }
  1590. /**
  1591. * intel_enable_plane - enable a display plane on a given pipe
  1592. * @dev_priv: i915 private structure
  1593. * @plane: plane to enable
  1594. * @pipe: pipe being fed
  1595. *
  1596. * Enable @plane on @pipe, making sure that @pipe is running first.
  1597. */
  1598. static void intel_enable_plane(struct drm_i915_private *dev_priv,
  1599. enum plane plane, enum pipe pipe)
  1600. {
  1601. int reg;
  1602. u32 val;
  1603. /* If the pipe isn't enabled, we can't pump pixels and may hang */
  1604. assert_pipe_enabled(dev_priv, pipe);
  1605. reg = DSPCNTR(plane);
  1606. val = I915_READ(reg);
  1607. if (val & DISPLAY_PLANE_ENABLE)
  1608. return;
  1609. I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
  1610. intel_flush_display_plane(dev_priv, plane);
  1611. intel_wait_for_vblank(dev_priv->dev, pipe);
  1612. }
  1613. /**
  1614. * intel_disable_plane - disable a display plane
  1615. * @dev_priv: i915 private structure
  1616. * @plane: plane to disable
  1617. * @pipe: pipe consuming the data
  1618. *
  1619. * Disable @plane; should be an independent operation.
  1620. */
  1621. static void intel_disable_plane(struct drm_i915_private *dev_priv,
  1622. enum plane plane, enum pipe pipe)
  1623. {
  1624. int reg;
  1625. u32 val;
  1626. reg = DSPCNTR(plane);
  1627. val = I915_READ(reg);
  1628. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  1629. return;
  1630. I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
  1631. intel_flush_display_plane(dev_priv, plane);
  1632. intel_wait_for_vblank(dev_priv->dev, pipe);
  1633. }
  1634. static bool need_vtd_wa(struct drm_device *dev)
  1635. {
  1636. #ifdef CONFIG_INTEL_IOMMU
  1637. if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
  1638. return true;
  1639. #endif
  1640. return false;
  1641. }
  1642. int
  1643. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1644. struct drm_i915_gem_object *obj,
  1645. struct intel_ring_buffer *pipelined)
  1646. {
  1647. struct drm_i915_private *dev_priv = dev->dev_private;
  1648. u32 alignment;
  1649. int ret;
  1650. switch (obj->tiling_mode) {
  1651. case I915_TILING_NONE:
  1652. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1653. alignment = 128 * 1024;
  1654. else if (INTEL_INFO(dev)->gen >= 4)
  1655. alignment = 4 * 1024;
  1656. else
  1657. alignment = 64 * 1024;
  1658. break;
  1659. case I915_TILING_X:
  1660. /* pin() will align the object as required by fence */
  1661. alignment = 0;
  1662. break;
  1663. case I915_TILING_Y:
  1664. /* Despite that we check this in framebuffer_init userspace can
  1665. * screw us over and change the tiling after the fact. Only
  1666. * pinned buffers can't change their tiling. */
  1667. DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
  1668. return -EINVAL;
  1669. default:
  1670. BUG();
  1671. }
  1672. /* Note that the w/a also requires 64 PTE of padding following the
  1673. * bo. We currently fill all unused PTE with the shadow page and so
  1674. * we should always have valid PTE following the scanout preventing
  1675. * the VT-d warning.
  1676. */
  1677. if (need_vtd_wa(dev) && alignment < 256 * 1024)
  1678. alignment = 256 * 1024;
  1679. dev_priv->mm.interruptible = false;
  1680. ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
  1681. if (ret)
  1682. goto err_interruptible;
  1683. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1684. * fence, whereas 965+ only requires a fence if using
  1685. * framebuffer compression. For simplicity, we always install
  1686. * a fence as the cost is not that onerous.
  1687. */
  1688. ret = i915_gem_object_get_fence(obj);
  1689. if (ret)
  1690. goto err_unpin;
  1691. i915_gem_object_pin_fence(obj);
  1692. dev_priv->mm.interruptible = true;
  1693. return 0;
  1694. err_unpin:
  1695. i915_gem_object_unpin(obj);
  1696. err_interruptible:
  1697. dev_priv->mm.interruptible = true;
  1698. return ret;
  1699. }
  1700. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
  1701. {
  1702. i915_gem_object_unpin_fence(obj);
  1703. i915_gem_object_unpin(obj);
  1704. }
  1705. /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
  1706. * is assumed to be a power-of-two. */
  1707. unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  1708. unsigned int tiling_mode,
  1709. unsigned int cpp,
  1710. unsigned int pitch)
  1711. {
  1712. if (tiling_mode != I915_TILING_NONE) {
  1713. unsigned int tile_rows, tiles;
  1714. tile_rows = *y / 8;
  1715. *y %= 8;
  1716. tiles = *x / (512/cpp);
  1717. *x %= 512/cpp;
  1718. return tile_rows * pitch * 8 + tiles * 4096;
  1719. } else {
  1720. unsigned int offset;
  1721. offset = *y * pitch + *x * cpp;
  1722. *y = 0;
  1723. *x = (offset & 4095) / cpp;
  1724. return offset & -4096;
  1725. }
  1726. }
  1727. static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1728. int x, int y)
  1729. {
  1730. struct drm_device *dev = crtc->dev;
  1731. struct drm_i915_private *dev_priv = dev->dev_private;
  1732. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1733. struct intel_framebuffer *intel_fb;
  1734. struct drm_i915_gem_object *obj;
  1735. int plane = intel_crtc->plane;
  1736. unsigned long linear_offset;
  1737. u32 dspcntr;
  1738. u32 reg;
  1739. switch (plane) {
  1740. case 0:
  1741. case 1:
  1742. break;
  1743. default:
  1744. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1745. return -EINVAL;
  1746. }
  1747. intel_fb = to_intel_framebuffer(fb);
  1748. obj = intel_fb->obj;
  1749. reg = DSPCNTR(plane);
  1750. dspcntr = I915_READ(reg);
  1751. /* Mask out pixel format bits in case we change it */
  1752. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1753. switch (fb->pixel_format) {
  1754. case DRM_FORMAT_C8:
  1755. dspcntr |= DISPPLANE_8BPP;
  1756. break;
  1757. case DRM_FORMAT_XRGB1555:
  1758. case DRM_FORMAT_ARGB1555:
  1759. dspcntr |= DISPPLANE_BGRX555;
  1760. break;
  1761. case DRM_FORMAT_RGB565:
  1762. dspcntr |= DISPPLANE_BGRX565;
  1763. break;
  1764. case DRM_FORMAT_XRGB8888:
  1765. case DRM_FORMAT_ARGB8888:
  1766. dspcntr |= DISPPLANE_BGRX888;
  1767. break;
  1768. case DRM_FORMAT_XBGR8888:
  1769. case DRM_FORMAT_ABGR8888:
  1770. dspcntr |= DISPPLANE_RGBX888;
  1771. break;
  1772. case DRM_FORMAT_XRGB2101010:
  1773. case DRM_FORMAT_ARGB2101010:
  1774. dspcntr |= DISPPLANE_BGRX101010;
  1775. break;
  1776. case DRM_FORMAT_XBGR2101010:
  1777. case DRM_FORMAT_ABGR2101010:
  1778. dspcntr |= DISPPLANE_RGBX101010;
  1779. break;
  1780. default:
  1781. BUG();
  1782. }
  1783. if (INTEL_INFO(dev)->gen >= 4) {
  1784. if (obj->tiling_mode != I915_TILING_NONE)
  1785. dspcntr |= DISPPLANE_TILED;
  1786. else
  1787. dspcntr &= ~DISPPLANE_TILED;
  1788. }
  1789. I915_WRITE(reg, dspcntr);
  1790. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1791. if (INTEL_INFO(dev)->gen >= 4) {
  1792. intel_crtc->dspaddr_offset =
  1793. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1794. fb->bits_per_pixel / 8,
  1795. fb->pitches[0]);
  1796. linear_offset -= intel_crtc->dspaddr_offset;
  1797. } else {
  1798. intel_crtc->dspaddr_offset = linear_offset;
  1799. }
  1800. DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
  1801. obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
  1802. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1803. if (INTEL_INFO(dev)->gen >= 4) {
  1804. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1805. obj->gtt_offset + intel_crtc->dspaddr_offset);
  1806. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1807. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1808. } else
  1809. I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
  1810. POSTING_READ(reg);
  1811. return 0;
  1812. }
  1813. static int ironlake_update_plane(struct drm_crtc *crtc,
  1814. struct drm_framebuffer *fb, int x, int y)
  1815. {
  1816. struct drm_device *dev = crtc->dev;
  1817. struct drm_i915_private *dev_priv = dev->dev_private;
  1818. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1819. struct intel_framebuffer *intel_fb;
  1820. struct drm_i915_gem_object *obj;
  1821. int plane = intel_crtc->plane;
  1822. unsigned long linear_offset;
  1823. u32 dspcntr;
  1824. u32 reg;
  1825. switch (plane) {
  1826. case 0:
  1827. case 1:
  1828. case 2:
  1829. break;
  1830. default:
  1831. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1832. return -EINVAL;
  1833. }
  1834. intel_fb = to_intel_framebuffer(fb);
  1835. obj = intel_fb->obj;
  1836. reg = DSPCNTR(plane);
  1837. dspcntr = I915_READ(reg);
  1838. /* Mask out pixel format bits in case we change it */
  1839. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1840. switch (fb->pixel_format) {
  1841. case DRM_FORMAT_C8:
  1842. dspcntr |= DISPPLANE_8BPP;
  1843. break;
  1844. case DRM_FORMAT_RGB565:
  1845. dspcntr |= DISPPLANE_BGRX565;
  1846. break;
  1847. case DRM_FORMAT_XRGB8888:
  1848. case DRM_FORMAT_ARGB8888:
  1849. dspcntr |= DISPPLANE_BGRX888;
  1850. break;
  1851. case DRM_FORMAT_XBGR8888:
  1852. case DRM_FORMAT_ABGR8888:
  1853. dspcntr |= DISPPLANE_RGBX888;
  1854. break;
  1855. case DRM_FORMAT_XRGB2101010:
  1856. case DRM_FORMAT_ARGB2101010:
  1857. dspcntr |= DISPPLANE_BGRX101010;
  1858. break;
  1859. case DRM_FORMAT_XBGR2101010:
  1860. case DRM_FORMAT_ABGR2101010:
  1861. dspcntr |= DISPPLANE_RGBX101010;
  1862. break;
  1863. default:
  1864. BUG();
  1865. }
  1866. if (obj->tiling_mode != I915_TILING_NONE)
  1867. dspcntr |= DISPPLANE_TILED;
  1868. else
  1869. dspcntr &= ~DISPPLANE_TILED;
  1870. /* must disable */
  1871. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1872. I915_WRITE(reg, dspcntr);
  1873. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1874. intel_crtc->dspaddr_offset =
  1875. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1876. fb->bits_per_pixel / 8,
  1877. fb->pitches[0]);
  1878. linear_offset -= intel_crtc->dspaddr_offset;
  1879. DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
  1880. obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
  1881. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1882. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1883. obj->gtt_offset + intel_crtc->dspaddr_offset);
  1884. if (IS_HASWELL(dev)) {
  1885. I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
  1886. } else {
  1887. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1888. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1889. }
  1890. POSTING_READ(reg);
  1891. return 0;
  1892. }
  1893. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1894. static int
  1895. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1896. int x, int y, enum mode_set_atomic state)
  1897. {
  1898. struct drm_device *dev = crtc->dev;
  1899. struct drm_i915_private *dev_priv = dev->dev_private;
  1900. if (dev_priv->display.disable_fbc)
  1901. dev_priv->display.disable_fbc(dev);
  1902. intel_increase_pllclock(crtc);
  1903. return dev_priv->display.update_plane(crtc, fb, x, y);
  1904. }
  1905. void intel_display_handle_reset(struct drm_device *dev)
  1906. {
  1907. struct drm_i915_private *dev_priv = dev->dev_private;
  1908. struct drm_crtc *crtc;
  1909. /*
  1910. * Flips in the rings have been nuked by the reset,
  1911. * so complete all pending flips so that user space
  1912. * will get its events and not get stuck.
  1913. *
  1914. * Also update the base address of all primary
  1915. * planes to the the last fb to make sure we're
  1916. * showing the correct fb after a reset.
  1917. *
  1918. * Need to make two loops over the crtcs so that we
  1919. * don't try to grab a crtc mutex before the
  1920. * pending_flip_queue really got woken up.
  1921. */
  1922. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1923. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1924. enum plane plane = intel_crtc->plane;
  1925. intel_prepare_page_flip(dev, plane);
  1926. intel_finish_page_flip_plane(dev, plane);
  1927. }
  1928. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1929. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1930. mutex_lock(&crtc->mutex);
  1931. if (intel_crtc->active)
  1932. dev_priv->display.update_plane(crtc, crtc->fb,
  1933. crtc->x, crtc->y);
  1934. mutex_unlock(&crtc->mutex);
  1935. }
  1936. }
  1937. static int
  1938. intel_finish_fb(struct drm_framebuffer *old_fb)
  1939. {
  1940. struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1941. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1942. bool was_interruptible = dev_priv->mm.interruptible;
  1943. int ret;
  1944. /* Big Hammer, we also need to ensure that any pending
  1945. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  1946. * current scanout is retired before unpinning the old
  1947. * framebuffer.
  1948. *
  1949. * This should only fail upon a hung GPU, in which case we
  1950. * can safely continue.
  1951. */
  1952. dev_priv->mm.interruptible = false;
  1953. ret = i915_gem_object_finish_gpu(obj);
  1954. dev_priv->mm.interruptible = was_interruptible;
  1955. return ret;
  1956. }
  1957. static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
  1958. {
  1959. struct drm_device *dev = crtc->dev;
  1960. struct drm_i915_master_private *master_priv;
  1961. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1962. if (!dev->primary->master)
  1963. return;
  1964. master_priv = dev->primary->master->driver_priv;
  1965. if (!master_priv->sarea_priv)
  1966. return;
  1967. switch (intel_crtc->pipe) {
  1968. case 0:
  1969. master_priv->sarea_priv->pipeA_x = x;
  1970. master_priv->sarea_priv->pipeA_y = y;
  1971. break;
  1972. case 1:
  1973. master_priv->sarea_priv->pipeB_x = x;
  1974. master_priv->sarea_priv->pipeB_y = y;
  1975. break;
  1976. default:
  1977. break;
  1978. }
  1979. }
  1980. static int
  1981. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1982. struct drm_framebuffer *fb)
  1983. {
  1984. struct drm_device *dev = crtc->dev;
  1985. struct drm_i915_private *dev_priv = dev->dev_private;
  1986. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1987. struct drm_framebuffer *old_fb;
  1988. int ret;
  1989. /* no fb bound */
  1990. if (!fb) {
  1991. DRM_ERROR("No FB bound\n");
  1992. return 0;
  1993. }
  1994. if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
  1995. DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
  1996. plane_name(intel_crtc->plane),
  1997. INTEL_INFO(dev)->num_pipes);
  1998. return -EINVAL;
  1999. }
  2000. mutex_lock(&dev->struct_mutex);
  2001. ret = intel_pin_and_fence_fb_obj(dev,
  2002. to_intel_framebuffer(fb)->obj,
  2003. NULL);
  2004. if (ret != 0) {
  2005. mutex_unlock(&dev->struct_mutex);
  2006. DRM_ERROR("pin & fence failed\n");
  2007. return ret;
  2008. }
  2009. ret = dev_priv->display.update_plane(crtc, fb, x, y);
  2010. if (ret) {
  2011. intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
  2012. mutex_unlock(&dev->struct_mutex);
  2013. DRM_ERROR("failed to update base address\n");
  2014. return ret;
  2015. }
  2016. old_fb = crtc->fb;
  2017. crtc->fb = fb;
  2018. crtc->x = x;
  2019. crtc->y = y;
  2020. if (old_fb) {
  2021. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2022. intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
  2023. }
  2024. intel_update_fbc(dev);
  2025. mutex_unlock(&dev->struct_mutex);
  2026. intel_crtc_update_sarea_pos(crtc, x, y);
  2027. return 0;
  2028. }
  2029. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  2030. {
  2031. struct drm_device *dev = crtc->dev;
  2032. struct drm_i915_private *dev_priv = dev->dev_private;
  2033. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2034. int pipe = intel_crtc->pipe;
  2035. u32 reg, temp;
  2036. /* enable normal train */
  2037. reg = FDI_TX_CTL(pipe);
  2038. temp = I915_READ(reg);
  2039. if (IS_IVYBRIDGE(dev)) {
  2040. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2041. temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
  2042. } else {
  2043. temp &= ~FDI_LINK_TRAIN_NONE;
  2044. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  2045. }
  2046. I915_WRITE(reg, temp);
  2047. reg = FDI_RX_CTL(pipe);
  2048. temp = I915_READ(reg);
  2049. if (HAS_PCH_CPT(dev)) {
  2050. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2051. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  2052. } else {
  2053. temp &= ~FDI_LINK_TRAIN_NONE;
  2054. temp |= FDI_LINK_TRAIN_NONE;
  2055. }
  2056. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  2057. /* wait one idle pattern time */
  2058. POSTING_READ(reg);
  2059. udelay(1000);
  2060. /* IVB wants error correction enabled */
  2061. if (IS_IVYBRIDGE(dev))
  2062. I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
  2063. FDI_FE_ERRC_ENABLE);
  2064. }
  2065. static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
  2066. {
  2067. return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
  2068. }
  2069. static void ivb_modeset_global_resources(struct drm_device *dev)
  2070. {
  2071. struct drm_i915_private *dev_priv = dev->dev_private;
  2072. struct intel_crtc *pipe_B_crtc =
  2073. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  2074. struct intel_crtc *pipe_C_crtc =
  2075. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
  2076. uint32_t temp;
  2077. /*
  2078. * When everything is off disable fdi C so that we could enable fdi B
  2079. * with all lanes. Note that we don't care about enabled pipes without
  2080. * an enabled pch encoder.
  2081. */
  2082. if (!pipe_has_enabled_pch(pipe_B_crtc) &&
  2083. !pipe_has_enabled_pch(pipe_C_crtc)) {
  2084. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  2085. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  2086. temp = I915_READ(SOUTH_CHICKEN1);
  2087. temp &= ~FDI_BC_BIFURCATION_SELECT;
  2088. DRM_DEBUG_KMS("disabling fdi C rx\n");
  2089. I915_WRITE(SOUTH_CHICKEN1, temp);
  2090. }
  2091. }
  2092. /* The FDI link training functions for ILK/Ibexpeak. */
  2093. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  2094. {
  2095. struct drm_device *dev = crtc->dev;
  2096. struct drm_i915_private *dev_priv = dev->dev_private;
  2097. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2098. int pipe = intel_crtc->pipe;
  2099. int plane = intel_crtc->plane;
  2100. u32 reg, temp, tries;
  2101. /* FDI needs bits from pipe & plane first */
  2102. assert_pipe_enabled(dev_priv, pipe);
  2103. assert_plane_enabled(dev_priv, plane);
  2104. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2105. for train result */
  2106. reg = FDI_RX_IMR(pipe);
  2107. temp = I915_READ(reg);
  2108. temp &= ~FDI_RX_SYMBOL_LOCK;
  2109. temp &= ~FDI_RX_BIT_LOCK;
  2110. I915_WRITE(reg, temp);
  2111. I915_READ(reg);
  2112. udelay(150);
  2113. /* enable CPU FDI TX and PCH FDI RX */
  2114. reg = FDI_TX_CTL(pipe);
  2115. temp = I915_READ(reg);
  2116. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2117. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2118. temp &= ~FDI_LINK_TRAIN_NONE;
  2119. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2120. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2121. reg = FDI_RX_CTL(pipe);
  2122. temp = I915_READ(reg);
  2123. temp &= ~FDI_LINK_TRAIN_NONE;
  2124. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2125. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2126. POSTING_READ(reg);
  2127. udelay(150);
  2128. /* Ironlake workaround, enable clock pointer after FDI enable*/
  2129. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2130. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  2131. FDI_RX_PHASE_SYNC_POINTER_EN);
  2132. reg = FDI_RX_IIR(pipe);
  2133. for (tries = 0; tries < 5; tries++) {
  2134. temp = I915_READ(reg);
  2135. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2136. if ((temp & FDI_RX_BIT_LOCK)) {
  2137. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2138. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2139. break;
  2140. }
  2141. }
  2142. if (tries == 5)
  2143. DRM_ERROR("FDI train 1 fail!\n");
  2144. /* Train 2 */
  2145. reg = FDI_TX_CTL(pipe);
  2146. temp = I915_READ(reg);
  2147. temp &= ~FDI_LINK_TRAIN_NONE;
  2148. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2149. I915_WRITE(reg, temp);
  2150. reg = FDI_RX_CTL(pipe);
  2151. temp = I915_READ(reg);
  2152. temp &= ~FDI_LINK_TRAIN_NONE;
  2153. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2154. I915_WRITE(reg, temp);
  2155. POSTING_READ(reg);
  2156. udelay(150);
  2157. reg = FDI_RX_IIR(pipe);
  2158. for (tries = 0; tries < 5; tries++) {
  2159. temp = I915_READ(reg);
  2160. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2161. if (temp & FDI_RX_SYMBOL_LOCK) {
  2162. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2163. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2164. break;
  2165. }
  2166. }
  2167. if (tries == 5)
  2168. DRM_ERROR("FDI train 2 fail!\n");
  2169. DRM_DEBUG_KMS("FDI train done\n");
  2170. }
  2171. static const int snb_b_fdi_train_param[] = {
  2172. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  2173. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  2174. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  2175. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  2176. };
  2177. /* The FDI link training functions for SNB/Cougarpoint. */
  2178. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  2179. {
  2180. struct drm_device *dev = crtc->dev;
  2181. struct drm_i915_private *dev_priv = dev->dev_private;
  2182. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2183. int pipe = intel_crtc->pipe;
  2184. u32 reg, temp, i, retry;
  2185. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2186. for train result */
  2187. reg = FDI_RX_IMR(pipe);
  2188. temp = I915_READ(reg);
  2189. temp &= ~FDI_RX_SYMBOL_LOCK;
  2190. temp &= ~FDI_RX_BIT_LOCK;
  2191. I915_WRITE(reg, temp);
  2192. POSTING_READ(reg);
  2193. udelay(150);
  2194. /* enable CPU FDI TX and PCH FDI RX */
  2195. reg = FDI_TX_CTL(pipe);
  2196. temp = I915_READ(reg);
  2197. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2198. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2199. temp &= ~FDI_LINK_TRAIN_NONE;
  2200. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2201. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2202. /* SNB-B */
  2203. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2204. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2205. I915_WRITE(FDI_RX_MISC(pipe),
  2206. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2207. reg = FDI_RX_CTL(pipe);
  2208. temp = I915_READ(reg);
  2209. if (HAS_PCH_CPT(dev)) {
  2210. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2211. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2212. } else {
  2213. temp &= ~FDI_LINK_TRAIN_NONE;
  2214. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2215. }
  2216. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2217. POSTING_READ(reg);
  2218. udelay(150);
  2219. for (i = 0; i < 4; i++) {
  2220. reg = FDI_TX_CTL(pipe);
  2221. temp = I915_READ(reg);
  2222. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2223. temp |= snb_b_fdi_train_param[i];
  2224. I915_WRITE(reg, temp);
  2225. POSTING_READ(reg);
  2226. udelay(500);
  2227. for (retry = 0; retry < 5; retry++) {
  2228. reg = FDI_RX_IIR(pipe);
  2229. temp = I915_READ(reg);
  2230. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2231. if (temp & FDI_RX_BIT_LOCK) {
  2232. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2233. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2234. break;
  2235. }
  2236. udelay(50);
  2237. }
  2238. if (retry < 5)
  2239. break;
  2240. }
  2241. if (i == 4)
  2242. DRM_ERROR("FDI train 1 fail!\n");
  2243. /* Train 2 */
  2244. reg = FDI_TX_CTL(pipe);
  2245. temp = I915_READ(reg);
  2246. temp &= ~FDI_LINK_TRAIN_NONE;
  2247. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2248. if (IS_GEN6(dev)) {
  2249. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2250. /* SNB-B */
  2251. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2252. }
  2253. I915_WRITE(reg, temp);
  2254. reg = FDI_RX_CTL(pipe);
  2255. temp = I915_READ(reg);
  2256. if (HAS_PCH_CPT(dev)) {
  2257. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2258. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2259. } else {
  2260. temp &= ~FDI_LINK_TRAIN_NONE;
  2261. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2262. }
  2263. I915_WRITE(reg, temp);
  2264. POSTING_READ(reg);
  2265. udelay(150);
  2266. for (i = 0; i < 4; i++) {
  2267. reg = FDI_TX_CTL(pipe);
  2268. temp = I915_READ(reg);
  2269. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2270. temp |= snb_b_fdi_train_param[i];
  2271. I915_WRITE(reg, temp);
  2272. POSTING_READ(reg);
  2273. udelay(500);
  2274. for (retry = 0; retry < 5; retry++) {
  2275. reg = FDI_RX_IIR(pipe);
  2276. temp = I915_READ(reg);
  2277. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2278. if (temp & FDI_RX_SYMBOL_LOCK) {
  2279. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2280. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2281. break;
  2282. }
  2283. udelay(50);
  2284. }
  2285. if (retry < 5)
  2286. break;
  2287. }
  2288. if (i == 4)
  2289. DRM_ERROR("FDI train 2 fail!\n");
  2290. DRM_DEBUG_KMS("FDI train done.\n");
  2291. }
  2292. /* Manual link training for Ivy Bridge A0 parts */
  2293. static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
  2294. {
  2295. struct drm_device *dev = crtc->dev;
  2296. struct drm_i915_private *dev_priv = dev->dev_private;
  2297. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2298. int pipe = intel_crtc->pipe;
  2299. u32 reg, temp, i;
  2300. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2301. for train result */
  2302. reg = FDI_RX_IMR(pipe);
  2303. temp = I915_READ(reg);
  2304. temp &= ~FDI_RX_SYMBOL_LOCK;
  2305. temp &= ~FDI_RX_BIT_LOCK;
  2306. I915_WRITE(reg, temp);
  2307. POSTING_READ(reg);
  2308. udelay(150);
  2309. DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
  2310. I915_READ(FDI_RX_IIR(pipe)));
  2311. /* enable CPU FDI TX and PCH FDI RX */
  2312. reg = FDI_TX_CTL(pipe);
  2313. temp = I915_READ(reg);
  2314. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2315. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2316. temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
  2317. temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
  2318. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2319. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2320. temp |= FDI_COMPOSITE_SYNC;
  2321. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2322. I915_WRITE(FDI_RX_MISC(pipe),
  2323. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2324. reg = FDI_RX_CTL(pipe);
  2325. temp = I915_READ(reg);
  2326. temp &= ~FDI_LINK_TRAIN_AUTO;
  2327. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2328. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2329. temp |= FDI_COMPOSITE_SYNC;
  2330. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2331. POSTING_READ(reg);
  2332. udelay(150);
  2333. for (i = 0; i < 4; i++) {
  2334. reg = FDI_TX_CTL(pipe);
  2335. temp = I915_READ(reg);
  2336. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2337. temp |= snb_b_fdi_train_param[i];
  2338. I915_WRITE(reg, temp);
  2339. POSTING_READ(reg);
  2340. udelay(500);
  2341. reg = FDI_RX_IIR(pipe);
  2342. temp = I915_READ(reg);
  2343. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2344. if (temp & FDI_RX_BIT_LOCK ||
  2345. (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
  2346. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2347. DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
  2348. break;
  2349. }
  2350. }
  2351. if (i == 4)
  2352. DRM_ERROR("FDI train 1 fail!\n");
  2353. /* Train 2 */
  2354. reg = FDI_TX_CTL(pipe);
  2355. temp = I915_READ(reg);
  2356. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2357. temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
  2358. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2359. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2360. I915_WRITE(reg, temp);
  2361. reg = FDI_RX_CTL(pipe);
  2362. temp = I915_READ(reg);
  2363. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2364. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2365. I915_WRITE(reg, temp);
  2366. POSTING_READ(reg);
  2367. udelay(150);
  2368. for (i = 0; i < 4; i++) {
  2369. reg = FDI_TX_CTL(pipe);
  2370. temp = I915_READ(reg);
  2371. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2372. temp |= snb_b_fdi_train_param[i];
  2373. I915_WRITE(reg, temp);
  2374. POSTING_READ(reg);
  2375. udelay(500);
  2376. reg = FDI_RX_IIR(pipe);
  2377. temp = I915_READ(reg);
  2378. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2379. if (temp & FDI_RX_SYMBOL_LOCK) {
  2380. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2381. DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
  2382. break;
  2383. }
  2384. }
  2385. if (i == 4)
  2386. DRM_ERROR("FDI train 2 fail!\n");
  2387. DRM_DEBUG_KMS("FDI train done.\n");
  2388. }
  2389. static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
  2390. {
  2391. struct drm_device *dev = intel_crtc->base.dev;
  2392. struct drm_i915_private *dev_priv = dev->dev_private;
  2393. int pipe = intel_crtc->pipe;
  2394. u32 reg, temp;
  2395. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  2396. reg = FDI_RX_CTL(pipe);
  2397. temp = I915_READ(reg);
  2398. temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
  2399. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2400. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2401. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  2402. POSTING_READ(reg);
  2403. udelay(200);
  2404. /* Switch from Rawclk to PCDclk */
  2405. temp = I915_READ(reg);
  2406. I915_WRITE(reg, temp | FDI_PCDCLK);
  2407. POSTING_READ(reg);
  2408. udelay(200);
  2409. /* Enable CPU FDI TX PLL, always on for Ironlake */
  2410. reg = FDI_TX_CTL(pipe);
  2411. temp = I915_READ(reg);
  2412. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  2413. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  2414. POSTING_READ(reg);
  2415. udelay(100);
  2416. }
  2417. }
  2418. static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
  2419. {
  2420. struct drm_device *dev = intel_crtc->base.dev;
  2421. struct drm_i915_private *dev_priv = dev->dev_private;
  2422. int pipe = intel_crtc->pipe;
  2423. u32 reg, temp;
  2424. /* Switch from PCDclk to Rawclk */
  2425. reg = FDI_RX_CTL(pipe);
  2426. temp = I915_READ(reg);
  2427. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2428. /* Disable CPU FDI TX PLL */
  2429. reg = FDI_TX_CTL(pipe);
  2430. temp = I915_READ(reg);
  2431. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2432. POSTING_READ(reg);
  2433. udelay(100);
  2434. reg = FDI_RX_CTL(pipe);
  2435. temp = I915_READ(reg);
  2436. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2437. /* Wait for the clocks to turn off. */
  2438. POSTING_READ(reg);
  2439. udelay(100);
  2440. }
  2441. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  2442. {
  2443. struct drm_device *dev = crtc->dev;
  2444. struct drm_i915_private *dev_priv = dev->dev_private;
  2445. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2446. int pipe = intel_crtc->pipe;
  2447. u32 reg, temp;
  2448. /* disable CPU FDI tx and PCH FDI rx */
  2449. reg = FDI_TX_CTL(pipe);
  2450. temp = I915_READ(reg);
  2451. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  2452. POSTING_READ(reg);
  2453. reg = FDI_RX_CTL(pipe);
  2454. temp = I915_READ(reg);
  2455. temp &= ~(0x7 << 16);
  2456. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2457. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  2458. POSTING_READ(reg);
  2459. udelay(100);
  2460. /* Ironlake workaround, disable clock pointer after downing FDI */
  2461. if (HAS_PCH_IBX(dev)) {
  2462. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2463. }
  2464. /* still set train pattern 1 */
  2465. reg = FDI_TX_CTL(pipe);
  2466. temp = I915_READ(reg);
  2467. temp &= ~FDI_LINK_TRAIN_NONE;
  2468. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2469. I915_WRITE(reg, temp);
  2470. reg = FDI_RX_CTL(pipe);
  2471. temp = I915_READ(reg);
  2472. if (HAS_PCH_CPT(dev)) {
  2473. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2474. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2475. } else {
  2476. temp &= ~FDI_LINK_TRAIN_NONE;
  2477. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2478. }
  2479. /* BPC in FDI rx is consistent with that in PIPECONF */
  2480. temp &= ~(0x07 << 16);
  2481. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2482. I915_WRITE(reg, temp);
  2483. POSTING_READ(reg);
  2484. udelay(100);
  2485. }
  2486. static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
  2487. {
  2488. struct drm_device *dev = crtc->dev;
  2489. struct drm_i915_private *dev_priv = dev->dev_private;
  2490. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2491. unsigned long flags;
  2492. bool pending;
  2493. if (i915_reset_in_progress(&dev_priv->gpu_error) ||
  2494. intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
  2495. return false;
  2496. spin_lock_irqsave(&dev->event_lock, flags);
  2497. pending = to_intel_crtc(crtc)->unpin_work != NULL;
  2498. spin_unlock_irqrestore(&dev->event_lock, flags);
  2499. return pending;
  2500. }
  2501. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  2502. {
  2503. struct drm_device *dev = crtc->dev;
  2504. struct drm_i915_private *dev_priv = dev->dev_private;
  2505. if (crtc->fb == NULL)
  2506. return;
  2507. WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
  2508. wait_event(dev_priv->pending_flip_queue,
  2509. !intel_crtc_has_pending_flip(crtc));
  2510. mutex_lock(&dev->struct_mutex);
  2511. intel_finish_fb(crtc->fb);
  2512. mutex_unlock(&dev->struct_mutex);
  2513. }
  2514. /* Program iCLKIP clock to the desired frequency */
  2515. static void lpt_program_iclkip(struct drm_crtc *crtc)
  2516. {
  2517. struct drm_device *dev = crtc->dev;
  2518. struct drm_i915_private *dev_priv = dev->dev_private;
  2519. u32 divsel, phaseinc, auxdiv, phasedir = 0;
  2520. u32 temp;
  2521. mutex_lock(&dev_priv->dpio_lock);
  2522. /* It is necessary to ungate the pixclk gate prior to programming
  2523. * the divisors, and gate it back when it is done.
  2524. */
  2525. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
  2526. /* Disable SSCCTL */
  2527. intel_sbi_write(dev_priv, SBI_SSCCTL6,
  2528. intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
  2529. SBI_SSCCTL_DISABLE,
  2530. SBI_ICLK);
  2531. /* 20MHz is a corner case which is out of range for the 7-bit divisor */
  2532. if (crtc->mode.clock == 20000) {
  2533. auxdiv = 1;
  2534. divsel = 0x41;
  2535. phaseinc = 0x20;
  2536. } else {
  2537. /* The iCLK virtual clock root frequency is in MHz,
  2538. * but the crtc->mode.clock in in KHz. To get the divisors,
  2539. * it is necessary to divide one by another, so we
  2540. * convert the virtual clock precision to KHz here for higher
  2541. * precision.
  2542. */
  2543. u32 iclk_virtual_root_freq = 172800 * 1000;
  2544. u32 iclk_pi_range = 64;
  2545. u32 desired_divisor, msb_divisor_value, pi_value;
  2546. desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
  2547. msb_divisor_value = desired_divisor / iclk_pi_range;
  2548. pi_value = desired_divisor % iclk_pi_range;
  2549. auxdiv = 0;
  2550. divsel = msb_divisor_value - 2;
  2551. phaseinc = pi_value;
  2552. }
  2553. /* This should not happen with any sane values */
  2554. WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
  2555. ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
  2556. WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
  2557. ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
  2558. DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
  2559. crtc->mode.clock,
  2560. auxdiv,
  2561. divsel,
  2562. phasedir,
  2563. phaseinc);
  2564. /* Program SSCDIVINTPHASE6 */
  2565. temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
  2566. temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
  2567. temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
  2568. temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
  2569. temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
  2570. temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
  2571. temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
  2572. intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
  2573. /* Program SSCAUXDIV */
  2574. temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
  2575. temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
  2576. temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
  2577. intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
  2578. /* Enable modulator and associated divider */
  2579. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
  2580. temp &= ~SBI_SSCCTL_DISABLE;
  2581. intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
  2582. /* Wait for initialization time */
  2583. udelay(24);
  2584. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
  2585. mutex_unlock(&dev_priv->dpio_lock);
  2586. }
  2587. static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
  2588. enum pipe pch_transcoder)
  2589. {
  2590. struct drm_device *dev = crtc->base.dev;
  2591. struct drm_i915_private *dev_priv = dev->dev_private;
  2592. enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
  2593. I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
  2594. I915_READ(HTOTAL(cpu_transcoder)));
  2595. I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
  2596. I915_READ(HBLANK(cpu_transcoder)));
  2597. I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
  2598. I915_READ(HSYNC(cpu_transcoder)));
  2599. I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
  2600. I915_READ(VTOTAL(cpu_transcoder)));
  2601. I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
  2602. I915_READ(VBLANK(cpu_transcoder)));
  2603. I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
  2604. I915_READ(VSYNC(cpu_transcoder)));
  2605. I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
  2606. I915_READ(VSYNCSHIFT(cpu_transcoder)));
  2607. }
  2608. /*
  2609. * Enable PCH resources required for PCH ports:
  2610. * - PCH PLLs
  2611. * - FDI training & RX/TX
  2612. * - update transcoder timings
  2613. * - DP transcoding bits
  2614. * - transcoder
  2615. */
  2616. static void ironlake_pch_enable(struct drm_crtc *crtc)
  2617. {
  2618. struct drm_device *dev = crtc->dev;
  2619. struct drm_i915_private *dev_priv = dev->dev_private;
  2620. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2621. int pipe = intel_crtc->pipe;
  2622. u32 reg, temp;
  2623. assert_pch_transcoder_disabled(dev_priv, pipe);
  2624. /* Write the TU size bits before fdi link training, so that error
  2625. * detection works. */
  2626. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  2627. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  2628. /* For PCH output, training FDI link */
  2629. dev_priv->display.fdi_link_train(crtc);
  2630. /* XXX: pch pll's can be enabled any time before we enable the PCH
  2631. * transcoder, and we actually should do this to not upset any PCH
  2632. * transcoder that already use the clock when we share it.
  2633. *
  2634. * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
  2635. * unconditionally resets the pll - we need that to have the right LVDS
  2636. * enable sequence. */
  2637. ironlake_enable_pch_pll(intel_crtc);
  2638. if (HAS_PCH_CPT(dev)) {
  2639. u32 sel;
  2640. temp = I915_READ(PCH_DPLL_SEL);
  2641. switch (pipe) {
  2642. default:
  2643. case 0:
  2644. temp |= TRANSA_DPLL_ENABLE;
  2645. sel = TRANSA_DPLLB_SEL;
  2646. break;
  2647. case 1:
  2648. temp |= TRANSB_DPLL_ENABLE;
  2649. sel = TRANSB_DPLLB_SEL;
  2650. break;
  2651. case 2:
  2652. temp |= TRANSC_DPLL_ENABLE;
  2653. sel = TRANSC_DPLLB_SEL;
  2654. break;
  2655. }
  2656. if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
  2657. temp |= sel;
  2658. else
  2659. temp &= ~sel;
  2660. I915_WRITE(PCH_DPLL_SEL, temp);
  2661. }
  2662. /* set transcoder timing, panel must allow it */
  2663. assert_panel_unlocked(dev_priv, pipe);
  2664. ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
  2665. intel_fdi_normal_train(crtc);
  2666. /* For PCH DP, enable TRANS_DP_CTL */
  2667. if (HAS_PCH_CPT(dev) &&
  2668. (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  2669. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2670. u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
  2671. reg = TRANS_DP_CTL(pipe);
  2672. temp = I915_READ(reg);
  2673. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  2674. TRANS_DP_SYNC_MASK |
  2675. TRANS_DP_BPC_MASK);
  2676. temp |= (TRANS_DP_OUTPUT_ENABLE |
  2677. TRANS_DP_ENH_FRAMING);
  2678. temp |= bpc << 9; /* same format but at 11:9 */
  2679. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  2680. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  2681. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  2682. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  2683. switch (intel_trans_dp_port_sel(crtc)) {
  2684. case PCH_DP_B:
  2685. temp |= TRANS_DP_PORT_SEL_B;
  2686. break;
  2687. case PCH_DP_C:
  2688. temp |= TRANS_DP_PORT_SEL_C;
  2689. break;
  2690. case PCH_DP_D:
  2691. temp |= TRANS_DP_PORT_SEL_D;
  2692. break;
  2693. default:
  2694. BUG();
  2695. }
  2696. I915_WRITE(reg, temp);
  2697. }
  2698. ironlake_enable_pch_transcoder(dev_priv, pipe);
  2699. }
  2700. static void lpt_pch_enable(struct drm_crtc *crtc)
  2701. {
  2702. struct drm_device *dev = crtc->dev;
  2703. struct drm_i915_private *dev_priv = dev->dev_private;
  2704. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2705. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  2706. assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
  2707. lpt_program_iclkip(crtc);
  2708. /* Set transcoder timing. */
  2709. ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
  2710. lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
  2711. }
  2712. static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
  2713. {
  2714. struct intel_pch_pll *pll = intel_crtc->pch_pll;
  2715. if (pll == NULL)
  2716. return;
  2717. if (pll->refcount == 0) {
  2718. WARN(1, "bad PCH PLL refcount\n");
  2719. return;
  2720. }
  2721. --pll->refcount;
  2722. intel_crtc->pch_pll = NULL;
  2723. }
  2724. static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
  2725. {
  2726. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  2727. struct intel_pch_pll *pll;
  2728. int i;
  2729. pll = intel_crtc->pch_pll;
  2730. if (pll) {
  2731. DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
  2732. intel_crtc->base.base.id, pll->pll_reg);
  2733. goto prepare;
  2734. }
  2735. if (HAS_PCH_IBX(dev_priv->dev)) {
  2736. /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
  2737. i = intel_crtc->pipe;
  2738. pll = &dev_priv->pch_plls[i];
  2739. DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
  2740. intel_crtc->base.base.id, pll->pll_reg);
  2741. goto found;
  2742. }
  2743. for (i = 0; i < dev_priv->num_pch_pll; i++) {
  2744. pll = &dev_priv->pch_plls[i];
  2745. /* Only want to check enabled timings first */
  2746. if (pll->refcount == 0)
  2747. continue;
  2748. if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
  2749. fp == I915_READ(pll->fp0_reg)) {
  2750. DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
  2751. intel_crtc->base.base.id,
  2752. pll->pll_reg, pll->refcount, pll->active);
  2753. goto found;
  2754. }
  2755. }
  2756. /* Ok no matching timings, maybe there's a free one? */
  2757. for (i = 0; i < dev_priv->num_pch_pll; i++) {
  2758. pll = &dev_priv->pch_plls[i];
  2759. if (pll->refcount == 0) {
  2760. DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
  2761. intel_crtc->base.base.id, pll->pll_reg);
  2762. goto found;
  2763. }
  2764. }
  2765. return NULL;
  2766. found:
  2767. intel_crtc->pch_pll = pll;
  2768. pll->refcount++;
  2769. DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
  2770. prepare: /* separate function? */
  2771. DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
  2772. /* Wait for the clocks to stabilize before rewriting the regs */
  2773. I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
  2774. POSTING_READ(pll->pll_reg);
  2775. udelay(150);
  2776. I915_WRITE(pll->fp0_reg, fp);
  2777. I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
  2778. pll->on = false;
  2779. return pll;
  2780. }
  2781. static void cpt_verify_modeset(struct drm_device *dev, int pipe)
  2782. {
  2783. struct drm_i915_private *dev_priv = dev->dev_private;
  2784. int dslreg = PIPEDSL(pipe);
  2785. u32 temp;
  2786. temp = I915_READ(dslreg);
  2787. udelay(500);
  2788. if (wait_for(I915_READ(dslreg) != temp, 5)) {
  2789. if (wait_for(I915_READ(dslreg) != temp, 5))
  2790. DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
  2791. }
  2792. }
  2793. static void ironlake_pfit_enable(struct intel_crtc *crtc)
  2794. {
  2795. struct drm_device *dev = crtc->base.dev;
  2796. struct drm_i915_private *dev_priv = dev->dev_private;
  2797. int pipe = crtc->pipe;
  2798. if (crtc->config.pch_pfit.size) {
  2799. /* Force use of hard-coded filter coefficients
  2800. * as some pre-programmed values are broken,
  2801. * e.g. x201.
  2802. */
  2803. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  2804. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
  2805. PF_PIPE_SEL_IVB(pipe));
  2806. else
  2807. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
  2808. I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
  2809. I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
  2810. }
  2811. }
  2812. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  2813. {
  2814. struct drm_device *dev = crtc->dev;
  2815. struct drm_i915_private *dev_priv = dev->dev_private;
  2816. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2817. struct intel_encoder *encoder;
  2818. int pipe = intel_crtc->pipe;
  2819. int plane = intel_crtc->plane;
  2820. u32 temp;
  2821. WARN_ON(!crtc->enabled);
  2822. if (intel_crtc->active)
  2823. return;
  2824. intel_crtc->active = true;
  2825. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2826. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2827. intel_update_watermarks(dev);
  2828. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  2829. temp = I915_READ(PCH_LVDS);
  2830. if ((temp & LVDS_PORT_EN) == 0)
  2831. I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
  2832. }
  2833. if (intel_crtc->config.has_pch_encoder) {
  2834. /* Note: FDI PLL enabling _must_ be done before we enable the
  2835. * cpu pipes, hence this is separate from all the other fdi/pch
  2836. * enabling. */
  2837. ironlake_fdi_pll_enable(intel_crtc);
  2838. } else {
  2839. assert_fdi_tx_disabled(dev_priv, pipe);
  2840. assert_fdi_rx_disabled(dev_priv, pipe);
  2841. }
  2842. for_each_encoder_on_crtc(dev, crtc, encoder)
  2843. if (encoder->pre_enable)
  2844. encoder->pre_enable(encoder);
  2845. /* Enable panel fitting for LVDS */
  2846. ironlake_pfit_enable(intel_crtc);
  2847. /*
  2848. * On ILK+ LUT must be loaded before the pipe is running but with
  2849. * clocks enabled
  2850. */
  2851. intel_crtc_load_lut(crtc);
  2852. intel_enable_pipe(dev_priv, pipe,
  2853. intel_crtc->config.has_pch_encoder);
  2854. intel_enable_plane(dev_priv, plane, pipe);
  2855. if (intel_crtc->config.has_pch_encoder)
  2856. ironlake_pch_enable(crtc);
  2857. mutex_lock(&dev->struct_mutex);
  2858. intel_update_fbc(dev);
  2859. mutex_unlock(&dev->struct_mutex);
  2860. intel_crtc_update_cursor(crtc, true);
  2861. for_each_encoder_on_crtc(dev, crtc, encoder)
  2862. encoder->enable(encoder);
  2863. if (HAS_PCH_CPT(dev))
  2864. cpt_verify_modeset(dev, intel_crtc->pipe);
  2865. /*
  2866. * There seems to be a race in PCH platform hw (at least on some
  2867. * outputs) where an enabled pipe still completes any pageflip right
  2868. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2869. * as the first vblank happend, everything works as expected. Hence just
  2870. * wait for one vblank before returning to avoid strange things
  2871. * happening.
  2872. */
  2873. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2874. }
  2875. static void haswell_crtc_enable(struct drm_crtc *crtc)
  2876. {
  2877. struct drm_device *dev = crtc->dev;
  2878. struct drm_i915_private *dev_priv = dev->dev_private;
  2879. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2880. struct intel_encoder *encoder;
  2881. int pipe = intel_crtc->pipe;
  2882. int plane = intel_crtc->plane;
  2883. WARN_ON(!crtc->enabled);
  2884. if (intel_crtc->active)
  2885. return;
  2886. intel_crtc->active = true;
  2887. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2888. if (intel_crtc->config.has_pch_encoder)
  2889. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  2890. intel_update_watermarks(dev);
  2891. if (intel_crtc->config.has_pch_encoder)
  2892. dev_priv->display.fdi_link_train(crtc);
  2893. for_each_encoder_on_crtc(dev, crtc, encoder)
  2894. if (encoder->pre_enable)
  2895. encoder->pre_enable(encoder);
  2896. intel_ddi_enable_pipe_clock(intel_crtc);
  2897. /* Enable panel fitting for eDP */
  2898. ironlake_pfit_enable(intel_crtc);
  2899. /*
  2900. * On ILK+ LUT must be loaded before the pipe is running but with
  2901. * clocks enabled
  2902. */
  2903. intel_crtc_load_lut(crtc);
  2904. intel_ddi_set_pipe_settings(crtc);
  2905. intel_ddi_enable_transcoder_func(crtc);
  2906. intel_enable_pipe(dev_priv, pipe,
  2907. intel_crtc->config.has_pch_encoder);
  2908. intel_enable_plane(dev_priv, plane, pipe);
  2909. if (intel_crtc->config.has_pch_encoder)
  2910. lpt_pch_enable(crtc);
  2911. mutex_lock(&dev->struct_mutex);
  2912. intel_update_fbc(dev);
  2913. mutex_unlock(&dev->struct_mutex);
  2914. intel_crtc_update_cursor(crtc, true);
  2915. for_each_encoder_on_crtc(dev, crtc, encoder)
  2916. encoder->enable(encoder);
  2917. /*
  2918. * There seems to be a race in PCH platform hw (at least on some
  2919. * outputs) where an enabled pipe still completes any pageflip right
  2920. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2921. * as the first vblank happend, everything works as expected. Hence just
  2922. * wait for one vblank before returning to avoid strange things
  2923. * happening.
  2924. */
  2925. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2926. }
  2927. static void ironlake_pfit_disable(struct intel_crtc *crtc)
  2928. {
  2929. struct drm_device *dev = crtc->base.dev;
  2930. struct drm_i915_private *dev_priv = dev->dev_private;
  2931. int pipe = crtc->pipe;
  2932. /* To avoid upsetting the power well on haswell only disable the pfit if
  2933. * it's in use. The hw state code will make sure we get this right. */
  2934. if (crtc->config.pch_pfit.size) {
  2935. I915_WRITE(PF_CTL(pipe), 0);
  2936. I915_WRITE(PF_WIN_POS(pipe), 0);
  2937. I915_WRITE(PF_WIN_SZ(pipe), 0);
  2938. }
  2939. }
  2940. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  2941. {
  2942. struct drm_device *dev = crtc->dev;
  2943. struct drm_i915_private *dev_priv = dev->dev_private;
  2944. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2945. struct intel_encoder *encoder;
  2946. int pipe = intel_crtc->pipe;
  2947. int plane = intel_crtc->plane;
  2948. u32 reg, temp;
  2949. if (!intel_crtc->active)
  2950. return;
  2951. for_each_encoder_on_crtc(dev, crtc, encoder)
  2952. encoder->disable(encoder);
  2953. intel_crtc_wait_for_pending_flips(crtc);
  2954. drm_vblank_off(dev, pipe);
  2955. intel_crtc_update_cursor(crtc, false);
  2956. intel_disable_plane(dev_priv, plane, pipe);
  2957. if (dev_priv->cfb_plane == plane)
  2958. intel_disable_fbc(dev);
  2959. intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
  2960. intel_disable_pipe(dev_priv, pipe);
  2961. ironlake_pfit_disable(intel_crtc);
  2962. for_each_encoder_on_crtc(dev, crtc, encoder)
  2963. if (encoder->post_disable)
  2964. encoder->post_disable(encoder);
  2965. ironlake_fdi_disable(crtc);
  2966. ironlake_disable_pch_transcoder(dev_priv, pipe);
  2967. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2968. if (HAS_PCH_CPT(dev)) {
  2969. /* disable TRANS_DP_CTL */
  2970. reg = TRANS_DP_CTL(pipe);
  2971. temp = I915_READ(reg);
  2972. temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
  2973. temp |= TRANS_DP_PORT_SEL_NONE;
  2974. I915_WRITE(reg, temp);
  2975. /* disable DPLL_SEL */
  2976. temp = I915_READ(PCH_DPLL_SEL);
  2977. switch (pipe) {
  2978. case 0:
  2979. temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
  2980. break;
  2981. case 1:
  2982. temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  2983. break;
  2984. case 2:
  2985. /* C shares PLL A or B */
  2986. temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
  2987. break;
  2988. default:
  2989. BUG(); /* wtf */
  2990. }
  2991. I915_WRITE(PCH_DPLL_SEL, temp);
  2992. }
  2993. /* disable PCH DPLL */
  2994. intel_disable_pch_pll(intel_crtc);
  2995. ironlake_fdi_pll_disable(intel_crtc);
  2996. intel_crtc->active = false;
  2997. intel_update_watermarks(dev);
  2998. mutex_lock(&dev->struct_mutex);
  2999. intel_update_fbc(dev);
  3000. mutex_unlock(&dev->struct_mutex);
  3001. }
  3002. static void haswell_crtc_disable(struct drm_crtc *crtc)
  3003. {
  3004. struct drm_device *dev = crtc->dev;
  3005. struct drm_i915_private *dev_priv = dev->dev_private;
  3006. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3007. struct intel_encoder *encoder;
  3008. int pipe = intel_crtc->pipe;
  3009. int plane = intel_crtc->plane;
  3010. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3011. if (!intel_crtc->active)
  3012. return;
  3013. for_each_encoder_on_crtc(dev, crtc, encoder)
  3014. encoder->disable(encoder);
  3015. intel_crtc_wait_for_pending_flips(crtc);
  3016. drm_vblank_off(dev, pipe);
  3017. intel_crtc_update_cursor(crtc, false);
  3018. /* FBC must be disabled before disabling the plane on HSW. */
  3019. if (dev_priv->cfb_plane == plane)
  3020. intel_disable_fbc(dev);
  3021. intel_disable_plane(dev_priv, plane, pipe);
  3022. if (intel_crtc->config.has_pch_encoder)
  3023. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
  3024. intel_disable_pipe(dev_priv, pipe);
  3025. intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
  3026. ironlake_pfit_disable(intel_crtc);
  3027. intel_ddi_disable_pipe_clock(intel_crtc);
  3028. for_each_encoder_on_crtc(dev, crtc, encoder)
  3029. if (encoder->post_disable)
  3030. encoder->post_disable(encoder);
  3031. if (intel_crtc->config.has_pch_encoder) {
  3032. lpt_disable_pch_transcoder(dev_priv);
  3033. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  3034. intel_ddi_fdi_disable(crtc);
  3035. }
  3036. intel_crtc->active = false;
  3037. intel_update_watermarks(dev);
  3038. mutex_lock(&dev->struct_mutex);
  3039. intel_update_fbc(dev);
  3040. mutex_unlock(&dev->struct_mutex);
  3041. }
  3042. static void ironlake_crtc_off(struct drm_crtc *crtc)
  3043. {
  3044. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3045. intel_put_pch_pll(intel_crtc);
  3046. }
  3047. static void haswell_crtc_off(struct drm_crtc *crtc)
  3048. {
  3049. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3050. /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
  3051. * start using it. */
  3052. intel_crtc->config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
  3053. intel_ddi_put_crtc_pll(crtc);
  3054. }
  3055. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  3056. {
  3057. if (!enable && intel_crtc->overlay) {
  3058. struct drm_device *dev = intel_crtc->base.dev;
  3059. struct drm_i915_private *dev_priv = dev->dev_private;
  3060. mutex_lock(&dev->struct_mutex);
  3061. dev_priv->mm.interruptible = false;
  3062. (void) intel_overlay_switch_off(intel_crtc->overlay);
  3063. dev_priv->mm.interruptible = true;
  3064. mutex_unlock(&dev->struct_mutex);
  3065. }
  3066. /* Let userspace switch the overlay on again. In most cases userspace
  3067. * has to recompute where to put it anyway.
  3068. */
  3069. }
  3070. /**
  3071. * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
  3072. * cursor plane briefly if not already running after enabling the display
  3073. * plane.
  3074. * This workaround avoids occasional blank screens when self refresh is
  3075. * enabled.
  3076. */
  3077. static void
  3078. g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
  3079. {
  3080. u32 cntl = I915_READ(CURCNTR(pipe));
  3081. if ((cntl & CURSOR_MODE) == 0) {
  3082. u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
  3083. I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
  3084. I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
  3085. intel_wait_for_vblank(dev_priv->dev, pipe);
  3086. I915_WRITE(CURCNTR(pipe), cntl);
  3087. I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
  3088. I915_WRITE(FW_BLC_SELF, fw_bcl_self);
  3089. }
  3090. }
  3091. static void i9xx_pfit_enable(struct intel_crtc *crtc)
  3092. {
  3093. struct drm_device *dev = crtc->base.dev;
  3094. struct drm_i915_private *dev_priv = dev->dev_private;
  3095. struct intel_crtc_config *pipe_config = &crtc->config;
  3096. if (!crtc->config.gmch_pfit.control)
  3097. return;
  3098. WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
  3099. assert_pipe_disabled(dev_priv, crtc->pipe);
  3100. /*
  3101. * Enable automatic panel scaling so that non-native modes
  3102. * fill the screen. The panel fitter should only be
  3103. * adjusted whilst the pipe is disabled, according to
  3104. * register description and PRM.
  3105. */
  3106. DRM_DEBUG_KMS("applying panel-fitter: %x, %x\n",
  3107. pipe_config->gmch_pfit.control,
  3108. pipe_config->gmch_pfit.pgm_ratios);
  3109. I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
  3110. I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
  3111. /* Border color in case we don't scale up to the full screen. Black by
  3112. * default, change to something else for debugging. */
  3113. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  3114. }
  3115. static void valleyview_crtc_enable(struct drm_crtc *crtc)
  3116. {
  3117. struct drm_device *dev = crtc->dev;
  3118. struct drm_i915_private *dev_priv = dev->dev_private;
  3119. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3120. struct intel_encoder *encoder;
  3121. int pipe = intel_crtc->pipe;
  3122. int plane = intel_crtc->plane;
  3123. WARN_ON(!crtc->enabled);
  3124. if (intel_crtc->active)
  3125. return;
  3126. intel_crtc->active = true;
  3127. intel_update_watermarks(dev);
  3128. mutex_lock(&dev_priv->dpio_lock);
  3129. for_each_encoder_on_crtc(dev, crtc, encoder)
  3130. if (encoder->pre_pll_enable)
  3131. encoder->pre_pll_enable(encoder);
  3132. intel_enable_pll(dev_priv, pipe);
  3133. for_each_encoder_on_crtc(dev, crtc, encoder)
  3134. if (encoder->pre_enable)
  3135. encoder->pre_enable(encoder);
  3136. /* VLV wants encoder enabling _before_ the pipe is up. */
  3137. for_each_encoder_on_crtc(dev, crtc, encoder)
  3138. encoder->enable(encoder);
  3139. /* Enable panel fitting for eDP */
  3140. i9xx_pfit_enable(intel_crtc);
  3141. intel_enable_pipe(dev_priv, pipe, false);
  3142. intel_enable_plane(dev_priv, plane, pipe);
  3143. intel_crtc_load_lut(crtc);
  3144. intel_update_fbc(dev);
  3145. /* Give the overlay scaler a chance to enable if it's on this pipe */
  3146. intel_crtc_dpms_overlay(intel_crtc, true);
  3147. intel_crtc_update_cursor(crtc, true);
  3148. mutex_unlock(&dev_priv->dpio_lock);
  3149. }
  3150. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  3151. {
  3152. struct drm_device *dev = crtc->dev;
  3153. struct drm_i915_private *dev_priv = dev->dev_private;
  3154. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3155. struct intel_encoder *encoder;
  3156. int pipe = intel_crtc->pipe;
  3157. int plane = intel_crtc->plane;
  3158. WARN_ON(!crtc->enabled);
  3159. if (intel_crtc->active)
  3160. return;
  3161. intel_crtc->active = true;
  3162. intel_update_watermarks(dev);
  3163. intel_enable_pll(dev_priv, pipe);
  3164. for_each_encoder_on_crtc(dev, crtc, encoder)
  3165. if (encoder->pre_enable)
  3166. encoder->pre_enable(encoder);
  3167. /* Enable panel fitting for LVDS */
  3168. i9xx_pfit_enable(intel_crtc);
  3169. intel_enable_pipe(dev_priv, pipe, false);
  3170. intel_enable_plane(dev_priv, plane, pipe);
  3171. if (IS_G4X(dev))
  3172. g4x_fixup_plane(dev_priv, pipe);
  3173. intel_crtc_load_lut(crtc);
  3174. intel_update_fbc(dev);
  3175. /* Give the overlay scaler a chance to enable if it's on this pipe */
  3176. intel_crtc_dpms_overlay(intel_crtc, true);
  3177. intel_crtc_update_cursor(crtc, true);
  3178. for_each_encoder_on_crtc(dev, crtc, encoder)
  3179. encoder->enable(encoder);
  3180. }
  3181. static void i9xx_pfit_disable(struct intel_crtc *crtc)
  3182. {
  3183. struct drm_device *dev = crtc->base.dev;
  3184. struct drm_i915_private *dev_priv = dev->dev_private;
  3185. if (!crtc->config.gmch_pfit.control)
  3186. return;
  3187. assert_pipe_disabled(dev_priv, crtc->pipe);
  3188. DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
  3189. I915_READ(PFIT_CONTROL));
  3190. I915_WRITE(PFIT_CONTROL, 0);
  3191. }
  3192. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  3193. {
  3194. struct drm_device *dev = crtc->dev;
  3195. struct drm_i915_private *dev_priv = dev->dev_private;
  3196. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3197. struct intel_encoder *encoder;
  3198. int pipe = intel_crtc->pipe;
  3199. int plane = intel_crtc->plane;
  3200. if (!intel_crtc->active)
  3201. return;
  3202. for_each_encoder_on_crtc(dev, crtc, encoder)
  3203. encoder->disable(encoder);
  3204. /* Give the overlay scaler a chance to disable if it's on this pipe */
  3205. intel_crtc_wait_for_pending_flips(crtc);
  3206. drm_vblank_off(dev, pipe);
  3207. intel_crtc_dpms_overlay(intel_crtc, false);
  3208. intel_crtc_update_cursor(crtc, false);
  3209. if (dev_priv->cfb_plane == plane)
  3210. intel_disable_fbc(dev);
  3211. intel_disable_plane(dev_priv, plane, pipe);
  3212. intel_disable_pipe(dev_priv, pipe);
  3213. i9xx_pfit_disable(intel_crtc);
  3214. for_each_encoder_on_crtc(dev, crtc, encoder)
  3215. if (encoder->post_disable)
  3216. encoder->post_disable(encoder);
  3217. intel_disable_pll(dev_priv, pipe);
  3218. intel_crtc->active = false;
  3219. intel_update_fbc(dev);
  3220. intel_update_watermarks(dev);
  3221. }
  3222. static void i9xx_crtc_off(struct drm_crtc *crtc)
  3223. {
  3224. }
  3225. static void intel_crtc_update_sarea(struct drm_crtc *crtc,
  3226. bool enabled)
  3227. {
  3228. struct drm_device *dev = crtc->dev;
  3229. struct drm_i915_master_private *master_priv;
  3230. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3231. int pipe = intel_crtc->pipe;
  3232. if (!dev->primary->master)
  3233. return;
  3234. master_priv = dev->primary->master->driver_priv;
  3235. if (!master_priv->sarea_priv)
  3236. return;
  3237. switch (pipe) {
  3238. case 0:
  3239. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  3240. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  3241. break;
  3242. case 1:
  3243. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  3244. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  3245. break;
  3246. default:
  3247. DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
  3248. break;
  3249. }
  3250. }
  3251. /**
  3252. * Sets the power management mode of the pipe and plane.
  3253. */
  3254. void intel_crtc_update_dpms(struct drm_crtc *crtc)
  3255. {
  3256. struct drm_device *dev = crtc->dev;
  3257. struct drm_i915_private *dev_priv = dev->dev_private;
  3258. struct intel_encoder *intel_encoder;
  3259. bool enable = false;
  3260. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  3261. enable |= intel_encoder->connectors_active;
  3262. if (enable)
  3263. dev_priv->display.crtc_enable(crtc);
  3264. else
  3265. dev_priv->display.crtc_disable(crtc);
  3266. intel_crtc_update_sarea(crtc, enable);
  3267. }
  3268. static void intel_crtc_disable(struct drm_crtc *crtc)
  3269. {
  3270. struct drm_device *dev = crtc->dev;
  3271. struct drm_connector *connector;
  3272. struct drm_i915_private *dev_priv = dev->dev_private;
  3273. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3274. /* crtc should still be enabled when we disable it. */
  3275. WARN_ON(!crtc->enabled);
  3276. dev_priv->display.crtc_disable(crtc);
  3277. intel_crtc->eld_vld = false;
  3278. intel_crtc_update_sarea(crtc, false);
  3279. dev_priv->display.off(crtc);
  3280. assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
  3281. assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
  3282. if (crtc->fb) {
  3283. mutex_lock(&dev->struct_mutex);
  3284. intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
  3285. mutex_unlock(&dev->struct_mutex);
  3286. crtc->fb = NULL;
  3287. }
  3288. /* Update computed state. */
  3289. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  3290. if (!connector->encoder || !connector->encoder->crtc)
  3291. continue;
  3292. if (connector->encoder->crtc != crtc)
  3293. continue;
  3294. connector->dpms = DRM_MODE_DPMS_OFF;
  3295. to_intel_encoder(connector->encoder)->connectors_active = false;
  3296. }
  3297. }
  3298. void intel_modeset_disable(struct drm_device *dev)
  3299. {
  3300. struct drm_crtc *crtc;
  3301. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3302. if (crtc->enabled)
  3303. intel_crtc_disable(crtc);
  3304. }
  3305. }
  3306. void intel_encoder_destroy(struct drm_encoder *encoder)
  3307. {
  3308. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  3309. drm_encoder_cleanup(encoder);
  3310. kfree(intel_encoder);
  3311. }
  3312. /* Simple dpms helper for encodres with just one connector, no cloning and only
  3313. * one kind of off state. It clamps all !ON modes to fully OFF and changes the
  3314. * state of the entire output pipe. */
  3315. void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
  3316. {
  3317. if (mode == DRM_MODE_DPMS_ON) {
  3318. encoder->connectors_active = true;
  3319. intel_crtc_update_dpms(encoder->base.crtc);
  3320. } else {
  3321. encoder->connectors_active = false;
  3322. intel_crtc_update_dpms(encoder->base.crtc);
  3323. }
  3324. }
  3325. /* Cross check the actual hw state with our own modeset state tracking (and it's
  3326. * internal consistency). */
  3327. static void intel_connector_check_state(struct intel_connector *connector)
  3328. {
  3329. if (connector->get_hw_state(connector)) {
  3330. struct intel_encoder *encoder = connector->encoder;
  3331. struct drm_crtc *crtc;
  3332. bool encoder_enabled;
  3333. enum pipe pipe;
  3334. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  3335. connector->base.base.id,
  3336. drm_get_connector_name(&connector->base));
  3337. WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
  3338. "wrong connector dpms state\n");
  3339. WARN(connector->base.encoder != &encoder->base,
  3340. "active connector not linked to encoder\n");
  3341. WARN(!encoder->connectors_active,
  3342. "encoder->connectors_active not set\n");
  3343. encoder_enabled = encoder->get_hw_state(encoder, &pipe);
  3344. WARN(!encoder_enabled, "encoder not enabled\n");
  3345. if (WARN_ON(!encoder->base.crtc))
  3346. return;
  3347. crtc = encoder->base.crtc;
  3348. WARN(!crtc->enabled, "crtc not enabled\n");
  3349. WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
  3350. WARN(pipe != to_intel_crtc(crtc)->pipe,
  3351. "encoder active on the wrong pipe\n");
  3352. }
  3353. }
  3354. /* Even simpler default implementation, if there's really no special case to
  3355. * consider. */
  3356. void intel_connector_dpms(struct drm_connector *connector, int mode)
  3357. {
  3358. struct intel_encoder *encoder = intel_attached_encoder(connector);
  3359. /* All the simple cases only support two dpms states. */
  3360. if (mode != DRM_MODE_DPMS_ON)
  3361. mode = DRM_MODE_DPMS_OFF;
  3362. if (mode == connector->dpms)
  3363. return;
  3364. connector->dpms = mode;
  3365. /* Only need to change hw state when actually enabled */
  3366. if (encoder->base.crtc)
  3367. intel_encoder_dpms(encoder, mode);
  3368. else
  3369. WARN_ON(encoder->connectors_active != false);
  3370. intel_modeset_check_state(connector->dev);
  3371. }
  3372. /* Simple connector->get_hw_state implementation for encoders that support only
  3373. * one connector and no cloning and hence the encoder state determines the state
  3374. * of the connector. */
  3375. bool intel_connector_get_hw_state(struct intel_connector *connector)
  3376. {
  3377. enum pipe pipe = 0;
  3378. struct intel_encoder *encoder = connector->encoder;
  3379. return encoder->get_hw_state(encoder, &pipe);
  3380. }
  3381. static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
  3382. struct intel_crtc_config *pipe_config)
  3383. {
  3384. struct drm_i915_private *dev_priv = dev->dev_private;
  3385. struct intel_crtc *pipe_B_crtc =
  3386. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  3387. DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
  3388. pipe_name(pipe), pipe_config->fdi_lanes);
  3389. if (pipe_config->fdi_lanes > 4) {
  3390. DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
  3391. pipe_name(pipe), pipe_config->fdi_lanes);
  3392. return false;
  3393. }
  3394. if (IS_HASWELL(dev)) {
  3395. if (pipe_config->fdi_lanes > 2) {
  3396. DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
  3397. pipe_config->fdi_lanes);
  3398. return false;
  3399. } else {
  3400. return true;
  3401. }
  3402. }
  3403. if (INTEL_INFO(dev)->num_pipes == 2)
  3404. return true;
  3405. /* Ivybridge 3 pipe is really complicated */
  3406. switch (pipe) {
  3407. case PIPE_A:
  3408. return true;
  3409. case PIPE_B:
  3410. if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
  3411. pipe_config->fdi_lanes > 2) {
  3412. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3413. pipe_name(pipe), pipe_config->fdi_lanes);
  3414. return false;
  3415. }
  3416. return true;
  3417. case PIPE_C:
  3418. if (!pipe_has_enabled_pch(pipe_B_crtc) ||
  3419. pipe_B_crtc->config.fdi_lanes <= 2) {
  3420. if (pipe_config->fdi_lanes > 2) {
  3421. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3422. pipe_name(pipe), pipe_config->fdi_lanes);
  3423. return false;
  3424. }
  3425. } else {
  3426. DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
  3427. return false;
  3428. }
  3429. return true;
  3430. default:
  3431. BUG();
  3432. }
  3433. }
  3434. #define RETRY 1
  3435. static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
  3436. struct intel_crtc_config *pipe_config)
  3437. {
  3438. struct drm_device *dev = intel_crtc->base.dev;
  3439. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3440. int target_clock, lane, link_bw;
  3441. bool setup_ok, needs_recompute = false;
  3442. retry:
  3443. /* FDI is a binary signal running at ~2.7GHz, encoding
  3444. * each output octet as 10 bits. The actual frequency
  3445. * is stored as a divider into a 100MHz clock, and the
  3446. * mode pixel clock is stored in units of 1KHz.
  3447. * Hence the bw of each lane in terms of the mode signal
  3448. * is:
  3449. */
  3450. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  3451. if (pipe_config->pixel_target_clock)
  3452. target_clock = pipe_config->pixel_target_clock;
  3453. else
  3454. target_clock = adjusted_mode->clock;
  3455. lane = ironlake_get_lanes_required(target_clock, link_bw,
  3456. pipe_config->pipe_bpp);
  3457. pipe_config->fdi_lanes = lane;
  3458. if (pipe_config->pixel_multiplier > 1)
  3459. link_bw *= pipe_config->pixel_multiplier;
  3460. intel_link_compute_m_n(pipe_config->pipe_bpp, lane, target_clock,
  3461. link_bw, &pipe_config->fdi_m_n);
  3462. setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
  3463. intel_crtc->pipe, pipe_config);
  3464. if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
  3465. pipe_config->pipe_bpp -= 2*3;
  3466. DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
  3467. pipe_config->pipe_bpp);
  3468. needs_recompute = true;
  3469. pipe_config->bw_constrained = true;
  3470. goto retry;
  3471. }
  3472. if (needs_recompute)
  3473. return RETRY;
  3474. return setup_ok ? 0 : -EINVAL;
  3475. }
  3476. static int intel_crtc_compute_config(struct drm_crtc *crtc,
  3477. struct intel_crtc_config *pipe_config)
  3478. {
  3479. struct drm_device *dev = crtc->dev;
  3480. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3481. if (HAS_PCH_SPLIT(dev)) {
  3482. /* FDI link clock is fixed at 2.7G */
  3483. if (pipe_config->requested_mode.clock * 3
  3484. > IRONLAKE_FDI_FREQ * 4)
  3485. return -EINVAL;
  3486. }
  3487. /* All interlaced capable intel hw wants timings in frames. Note though
  3488. * that intel_lvds_mode_fixup does some funny tricks with the crtc
  3489. * timings, so we need to be careful not to clobber these.*/
  3490. if (!pipe_config->timings_set)
  3491. drm_mode_set_crtcinfo(adjusted_mode, 0);
  3492. /* Cantiga+ cannot handle modes with a hsync front porch of 0.
  3493. * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
  3494. */
  3495. if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
  3496. adjusted_mode->hsync_start == adjusted_mode->hdisplay)
  3497. return -EINVAL;
  3498. if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
  3499. pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
  3500. } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
  3501. /* only a 8bpc pipe, with 6bpc dither through the panel fitter
  3502. * for lvds. */
  3503. pipe_config->pipe_bpp = 8*3;
  3504. }
  3505. if (pipe_config->has_pch_encoder)
  3506. return ironlake_fdi_compute_config(to_intel_crtc(crtc), pipe_config);
  3507. return 0;
  3508. }
  3509. static int valleyview_get_display_clock_speed(struct drm_device *dev)
  3510. {
  3511. return 400000; /* FIXME */
  3512. }
  3513. static int i945_get_display_clock_speed(struct drm_device *dev)
  3514. {
  3515. return 400000;
  3516. }
  3517. static int i915_get_display_clock_speed(struct drm_device *dev)
  3518. {
  3519. return 333000;
  3520. }
  3521. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  3522. {
  3523. return 200000;
  3524. }
  3525. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  3526. {
  3527. u16 gcfgc = 0;
  3528. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3529. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  3530. return 133000;
  3531. else {
  3532. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3533. case GC_DISPLAY_CLOCK_333_MHZ:
  3534. return 333000;
  3535. default:
  3536. case GC_DISPLAY_CLOCK_190_200_MHZ:
  3537. return 190000;
  3538. }
  3539. }
  3540. }
  3541. static int i865_get_display_clock_speed(struct drm_device *dev)
  3542. {
  3543. return 266000;
  3544. }
  3545. static int i855_get_display_clock_speed(struct drm_device *dev)
  3546. {
  3547. u16 hpllcc = 0;
  3548. /* Assume that the hardware is in the high speed state. This
  3549. * should be the default.
  3550. */
  3551. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  3552. case GC_CLOCK_133_200:
  3553. case GC_CLOCK_100_200:
  3554. return 200000;
  3555. case GC_CLOCK_166_250:
  3556. return 250000;
  3557. case GC_CLOCK_100_133:
  3558. return 133000;
  3559. }
  3560. /* Shouldn't happen */
  3561. return 0;
  3562. }
  3563. static int i830_get_display_clock_speed(struct drm_device *dev)
  3564. {
  3565. return 133000;
  3566. }
  3567. static void
  3568. intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
  3569. {
  3570. while (*num > DATA_LINK_M_N_MASK ||
  3571. *den > DATA_LINK_M_N_MASK) {
  3572. *num >>= 1;
  3573. *den >>= 1;
  3574. }
  3575. }
  3576. static void compute_m_n(unsigned int m, unsigned int n,
  3577. uint32_t *ret_m, uint32_t *ret_n)
  3578. {
  3579. *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
  3580. *ret_m = div_u64((uint64_t) m * *ret_n, n);
  3581. intel_reduce_m_n_ratio(ret_m, ret_n);
  3582. }
  3583. void
  3584. intel_link_compute_m_n(int bits_per_pixel, int nlanes,
  3585. int pixel_clock, int link_clock,
  3586. struct intel_link_m_n *m_n)
  3587. {
  3588. m_n->tu = 64;
  3589. compute_m_n(bits_per_pixel * pixel_clock,
  3590. link_clock * nlanes * 8,
  3591. &m_n->gmch_m, &m_n->gmch_n);
  3592. compute_m_n(pixel_clock, link_clock,
  3593. &m_n->link_m, &m_n->link_n);
  3594. }
  3595. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  3596. {
  3597. if (i915_panel_use_ssc >= 0)
  3598. return i915_panel_use_ssc != 0;
  3599. return dev_priv->vbt.lvds_use_ssc
  3600. && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
  3601. }
  3602. static int vlv_get_refclk(struct drm_crtc *crtc)
  3603. {
  3604. struct drm_device *dev = crtc->dev;
  3605. struct drm_i915_private *dev_priv = dev->dev_private;
  3606. int refclk = 27000; /* for DP & HDMI */
  3607. return 100000; /* only one validated so far */
  3608. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  3609. refclk = 96000;
  3610. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  3611. if (intel_panel_use_ssc(dev_priv))
  3612. refclk = 100000;
  3613. else
  3614. refclk = 96000;
  3615. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
  3616. refclk = 100000;
  3617. }
  3618. return refclk;
  3619. }
  3620. static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
  3621. {
  3622. struct drm_device *dev = crtc->dev;
  3623. struct drm_i915_private *dev_priv = dev->dev_private;
  3624. int refclk;
  3625. if (IS_VALLEYVIEW(dev)) {
  3626. refclk = vlv_get_refclk(crtc);
  3627. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3628. intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  3629. refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
  3630. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3631. refclk / 1000);
  3632. } else if (!IS_GEN2(dev)) {
  3633. refclk = 96000;
  3634. } else {
  3635. refclk = 48000;
  3636. }
  3637. return refclk;
  3638. }
  3639. static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
  3640. {
  3641. return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
  3642. }
  3643. static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
  3644. {
  3645. return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
  3646. }
  3647. static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
  3648. intel_clock_t *reduced_clock)
  3649. {
  3650. struct drm_device *dev = crtc->base.dev;
  3651. struct drm_i915_private *dev_priv = dev->dev_private;
  3652. int pipe = crtc->pipe;
  3653. u32 fp, fp2 = 0;
  3654. if (IS_PINEVIEW(dev)) {
  3655. fp = pnv_dpll_compute_fp(&crtc->config.dpll);
  3656. if (reduced_clock)
  3657. fp2 = pnv_dpll_compute_fp(reduced_clock);
  3658. } else {
  3659. fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
  3660. if (reduced_clock)
  3661. fp2 = i9xx_dpll_compute_fp(reduced_clock);
  3662. }
  3663. I915_WRITE(FP0(pipe), fp);
  3664. crtc->lowfreq_avail = false;
  3665. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3666. reduced_clock && i915_powersave) {
  3667. I915_WRITE(FP1(pipe), fp2);
  3668. crtc->lowfreq_avail = true;
  3669. } else {
  3670. I915_WRITE(FP1(pipe), fp);
  3671. }
  3672. }
  3673. static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
  3674. {
  3675. u32 reg_val;
  3676. /*
  3677. * PLLB opamp always calibrates to max value of 0x3f, force enable it
  3678. * and set it to a reasonable value instead.
  3679. */
  3680. reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
  3681. reg_val &= 0xffffff00;
  3682. reg_val |= 0x00000030;
  3683. intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3684. reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
  3685. reg_val &= 0x8cffffff;
  3686. reg_val = 0x8c000000;
  3687. intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3688. reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
  3689. reg_val &= 0xffffff00;
  3690. intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3691. reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
  3692. reg_val &= 0x00ffffff;
  3693. reg_val |= 0xb0000000;
  3694. intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3695. }
  3696. static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
  3697. struct intel_link_m_n *m_n)
  3698. {
  3699. struct drm_device *dev = crtc->base.dev;
  3700. struct drm_i915_private *dev_priv = dev->dev_private;
  3701. int pipe = crtc->pipe;
  3702. I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3703. I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
  3704. I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
  3705. I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
  3706. }
  3707. static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
  3708. struct intel_link_m_n *m_n)
  3709. {
  3710. struct drm_device *dev = crtc->base.dev;
  3711. struct drm_i915_private *dev_priv = dev->dev_private;
  3712. int pipe = crtc->pipe;
  3713. enum transcoder transcoder = crtc->config.cpu_transcoder;
  3714. if (INTEL_INFO(dev)->gen >= 5) {
  3715. I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3716. I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
  3717. I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
  3718. I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
  3719. } else {
  3720. I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3721. I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
  3722. I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
  3723. I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
  3724. }
  3725. }
  3726. static void intel_dp_set_m_n(struct intel_crtc *crtc)
  3727. {
  3728. if (crtc->config.has_pch_encoder)
  3729. intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3730. else
  3731. intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3732. }
  3733. static void vlv_update_pll(struct intel_crtc *crtc)
  3734. {
  3735. struct drm_device *dev = crtc->base.dev;
  3736. struct drm_i915_private *dev_priv = dev->dev_private;
  3737. struct drm_display_mode *adjusted_mode =
  3738. &crtc->config.adjusted_mode;
  3739. struct intel_encoder *encoder;
  3740. int pipe = crtc->pipe;
  3741. u32 dpll, mdiv;
  3742. u32 bestn, bestm1, bestm2, bestp1, bestp2;
  3743. bool is_hdmi;
  3744. u32 coreclk, reg_val, dpll_md;
  3745. mutex_lock(&dev_priv->dpio_lock);
  3746. is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3747. bestn = crtc->config.dpll.n;
  3748. bestm1 = crtc->config.dpll.m1;
  3749. bestm2 = crtc->config.dpll.m2;
  3750. bestp1 = crtc->config.dpll.p1;
  3751. bestp2 = crtc->config.dpll.p2;
  3752. /* See eDP HDMI DPIO driver vbios notes doc */
  3753. /* PLL B needs special handling */
  3754. if (pipe)
  3755. vlv_pllb_recal_opamp(dev_priv);
  3756. /* Set up Tx target for periodic Rcomp update */
  3757. intel_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
  3758. /* Disable target IRef on PLL */
  3759. reg_val = intel_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
  3760. reg_val &= 0x00ffffff;
  3761. intel_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
  3762. /* Disable fast lock */
  3763. intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
  3764. /* Set idtafcrecal before PLL is enabled */
  3765. mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
  3766. mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
  3767. mdiv |= ((bestn << DPIO_N_SHIFT));
  3768. mdiv |= (1 << DPIO_K_SHIFT);
  3769. /*
  3770. * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
  3771. * but we don't support that).
  3772. * Note: don't use the DAC post divider as it seems unstable.
  3773. */
  3774. mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
  3775. intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3776. mdiv |= DPIO_ENABLE_CALIBRATION;
  3777. intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3778. /* Set HBR and RBR LPF coefficients */
  3779. if (adjusted_mode->clock == 162000 ||
  3780. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
  3781. intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
  3782. 0x005f0021);
  3783. else
  3784. intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
  3785. 0x00d0000f);
  3786. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
  3787. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
  3788. /* Use SSC source */
  3789. if (!pipe)
  3790. intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3791. 0x0df40000);
  3792. else
  3793. intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3794. 0x0df70000);
  3795. } else { /* HDMI or VGA */
  3796. /* Use bend source */
  3797. if (!pipe)
  3798. intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3799. 0x0df70000);
  3800. else
  3801. intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3802. 0x0df40000);
  3803. }
  3804. coreclk = intel_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
  3805. coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
  3806. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
  3807. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
  3808. coreclk |= 0x01000000;
  3809. intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
  3810. intel_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
  3811. for_each_encoder_on_crtc(dev, &crtc->base, encoder)
  3812. if (encoder->pre_pll_enable)
  3813. encoder->pre_pll_enable(encoder);
  3814. /* Enable DPIO clock input */
  3815. dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
  3816. DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
  3817. if (pipe)
  3818. dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
  3819. dpll |= DPLL_VCO_ENABLE;
  3820. I915_WRITE(DPLL(pipe), dpll);
  3821. POSTING_READ(DPLL(pipe));
  3822. udelay(150);
  3823. if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
  3824. DRM_ERROR("DPLL %d failed to lock\n", pipe);
  3825. dpll_md = 0;
  3826. if (crtc->config.pixel_multiplier > 1) {
  3827. dpll_md = (crtc->config.pixel_multiplier - 1)
  3828. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3829. }
  3830. I915_WRITE(DPLL_MD(pipe), dpll_md);
  3831. POSTING_READ(DPLL_MD(pipe));
  3832. if (crtc->config.has_dp_encoder)
  3833. intel_dp_set_m_n(crtc);
  3834. mutex_unlock(&dev_priv->dpio_lock);
  3835. }
  3836. static void i9xx_update_pll(struct intel_crtc *crtc,
  3837. intel_clock_t *reduced_clock,
  3838. int num_connectors)
  3839. {
  3840. struct drm_device *dev = crtc->base.dev;
  3841. struct drm_i915_private *dev_priv = dev->dev_private;
  3842. struct intel_encoder *encoder;
  3843. int pipe = crtc->pipe;
  3844. u32 dpll;
  3845. bool is_sdvo;
  3846. struct dpll *clock = &crtc->config.dpll;
  3847. i9xx_update_pll_dividers(crtc, reduced_clock);
  3848. is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
  3849. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3850. dpll = DPLL_VGA_MODE_DIS;
  3851. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
  3852. dpll |= DPLLB_MODE_LVDS;
  3853. else
  3854. dpll |= DPLLB_MODE_DAC_SERIAL;
  3855. if ((crtc->config.pixel_multiplier > 1) &&
  3856. (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))) {
  3857. dpll |= (crtc->config.pixel_multiplier - 1)
  3858. << SDVO_MULTIPLIER_SHIFT_HIRES;
  3859. }
  3860. if (is_sdvo)
  3861. dpll |= DPLL_DVO_HIGH_SPEED;
  3862. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
  3863. dpll |= DPLL_DVO_HIGH_SPEED;
  3864. /* compute bitmask from p1 value */
  3865. if (IS_PINEVIEW(dev))
  3866. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  3867. else {
  3868. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3869. if (IS_G4X(dev) && reduced_clock)
  3870. dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3871. }
  3872. switch (clock->p2) {
  3873. case 5:
  3874. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  3875. break;
  3876. case 7:
  3877. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  3878. break;
  3879. case 10:
  3880. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  3881. break;
  3882. case 14:
  3883. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  3884. break;
  3885. }
  3886. if (INTEL_INFO(dev)->gen >= 4)
  3887. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  3888. if (crtc->config.sdvo_tv_clock)
  3889. dpll |= PLL_REF_INPUT_TVCLKINBC;
  3890. else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3891. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3892. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3893. else
  3894. dpll |= PLL_REF_INPUT_DREFCLK;
  3895. dpll |= DPLL_VCO_ENABLE;
  3896. I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
  3897. POSTING_READ(DPLL(pipe));
  3898. udelay(150);
  3899. for_each_encoder_on_crtc(dev, &crtc->base, encoder)
  3900. if (encoder->pre_pll_enable)
  3901. encoder->pre_pll_enable(encoder);
  3902. if (crtc->config.has_dp_encoder)
  3903. intel_dp_set_m_n(crtc);
  3904. I915_WRITE(DPLL(pipe), dpll);
  3905. /* Wait for the clocks to stabilize. */
  3906. POSTING_READ(DPLL(pipe));
  3907. udelay(150);
  3908. if (INTEL_INFO(dev)->gen >= 4) {
  3909. u32 dpll_md = 0;
  3910. if (crtc->config.pixel_multiplier > 1) {
  3911. dpll_md = (crtc->config.pixel_multiplier - 1)
  3912. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3913. }
  3914. I915_WRITE(DPLL_MD(pipe), dpll_md);
  3915. } else {
  3916. /* The pixel multiplier can only be updated once the
  3917. * DPLL is enabled and the clocks are stable.
  3918. *
  3919. * So write it again.
  3920. */
  3921. I915_WRITE(DPLL(pipe), dpll);
  3922. }
  3923. }
  3924. static void i8xx_update_pll(struct intel_crtc *crtc,
  3925. struct drm_display_mode *adjusted_mode,
  3926. intel_clock_t *reduced_clock,
  3927. int num_connectors)
  3928. {
  3929. struct drm_device *dev = crtc->base.dev;
  3930. struct drm_i915_private *dev_priv = dev->dev_private;
  3931. struct intel_encoder *encoder;
  3932. int pipe = crtc->pipe;
  3933. u32 dpll;
  3934. struct dpll *clock = &crtc->config.dpll;
  3935. i9xx_update_pll_dividers(crtc, reduced_clock);
  3936. dpll = DPLL_VGA_MODE_DIS;
  3937. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
  3938. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3939. } else {
  3940. if (clock->p1 == 2)
  3941. dpll |= PLL_P1_DIVIDE_BY_TWO;
  3942. else
  3943. dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3944. if (clock->p2 == 4)
  3945. dpll |= PLL_P2_DIVIDE_BY_4;
  3946. }
  3947. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3948. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3949. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3950. else
  3951. dpll |= PLL_REF_INPUT_DREFCLK;
  3952. dpll |= DPLL_VCO_ENABLE;
  3953. I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
  3954. POSTING_READ(DPLL(pipe));
  3955. udelay(150);
  3956. for_each_encoder_on_crtc(dev, &crtc->base, encoder)
  3957. if (encoder->pre_pll_enable)
  3958. encoder->pre_pll_enable(encoder);
  3959. I915_WRITE(DPLL(pipe), dpll);
  3960. /* Wait for the clocks to stabilize. */
  3961. POSTING_READ(DPLL(pipe));
  3962. udelay(150);
  3963. /* The pixel multiplier can only be updated once the
  3964. * DPLL is enabled and the clocks are stable.
  3965. *
  3966. * So write it again.
  3967. */
  3968. I915_WRITE(DPLL(pipe), dpll);
  3969. }
  3970. static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
  3971. struct drm_display_mode *mode,
  3972. struct drm_display_mode *adjusted_mode)
  3973. {
  3974. struct drm_device *dev = intel_crtc->base.dev;
  3975. struct drm_i915_private *dev_priv = dev->dev_private;
  3976. enum pipe pipe = intel_crtc->pipe;
  3977. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3978. uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
  3979. /* We need to be careful not to changed the adjusted mode, for otherwise
  3980. * the hw state checker will get angry at the mismatch. */
  3981. crtc_vtotal = adjusted_mode->crtc_vtotal;
  3982. crtc_vblank_end = adjusted_mode->crtc_vblank_end;
  3983. if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  3984. /* the chip adds 2 halflines automatically */
  3985. crtc_vtotal -= 1;
  3986. crtc_vblank_end -= 1;
  3987. vsyncshift = adjusted_mode->crtc_hsync_start
  3988. - adjusted_mode->crtc_htotal / 2;
  3989. } else {
  3990. vsyncshift = 0;
  3991. }
  3992. if (INTEL_INFO(dev)->gen > 3)
  3993. I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
  3994. I915_WRITE(HTOTAL(cpu_transcoder),
  3995. (adjusted_mode->crtc_hdisplay - 1) |
  3996. ((adjusted_mode->crtc_htotal - 1) << 16));
  3997. I915_WRITE(HBLANK(cpu_transcoder),
  3998. (adjusted_mode->crtc_hblank_start - 1) |
  3999. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  4000. I915_WRITE(HSYNC(cpu_transcoder),
  4001. (adjusted_mode->crtc_hsync_start - 1) |
  4002. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  4003. I915_WRITE(VTOTAL(cpu_transcoder),
  4004. (adjusted_mode->crtc_vdisplay - 1) |
  4005. ((crtc_vtotal - 1) << 16));
  4006. I915_WRITE(VBLANK(cpu_transcoder),
  4007. (adjusted_mode->crtc_vblank_start - 1) |
  4008. ((crtc_vblank_end - 1) << 16));
  4009. I915_WRITE(VSYNC(cpu_transcoder),
  4010. (adjusted_mode->crtc_vsync_start - 1) |
  4011. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  4012. /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
  4013. * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
  4014. * documented on the DDI_FUNC_CTL register description, EDP Input Select
  4015. * bits. */
  4016. if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
  4017. (pipe == PIPE_B || pipe == PIPE_C))
  4018. I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
  4019. /* pipesrc controls the size that is scaled from, which should
  4020. * always be the user's requested size.
  4021. */
  4022. I915_WRITE(PIPESRC(pipe),
  4023. ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  4024. }
  4025. static void intel_get_pipe_timings(struct intel_crtc *crtc,
  4026. struct intel_crtc_config *pipe_config)
  4027. {
  4028. struct drm_device *dev = crtc->base.dev;
  4029. struct drm_i915_private *dev_priv = dev->dev_private;
  4030. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  4031. uint32_t tmp;
  4032. tmp = I915_READ(HTOTAL(cpu_transcoder));
  4033. pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
  4034. pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
  4035. tmp = I915_READ(HBLANK(cpu_transcoder));
  4036. pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
  4037. pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
  4038. tmp = I915_READ(HSYNC(cpu_transcoder));
  4039. pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
  4040. pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
  4041. tmp = I915_READ(VTOTAL(cpu_transcoder));
  4042. pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
  4043. pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
  4044. tmp = I915_READ(VBLANK(cpu_transcoder));
  4045. pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
  4046. pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
  4047. tmp = I915_READ(VSYNC(cpu_transcoder));
  4048. pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
  4049. pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
  4050. if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
  4051. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  4052. pipe_config->adjusted_mode.crtc_vtotal += 1;
  4053. pipe_config->adjusted_mode.crtc_vblank_end += 1;
  4054. }
  4055. tmp = I915_READ(PIPESRC(crtc->pipe));
  4056. pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
  4057. pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
  4058. }
  4059. static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
  4060. {
  4061. struct drm_device *dev = intel_crtc->base.dev;
  4062. struct drm_i915_private *dev_priv = dev->dev_private;
  4063. uint32_t pipeconf;
  4064. pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
  4065. if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
  4066. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  4067. * core speed.
  4068. *
  4069. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  4070. * pipe == 0 check?
  4071. */
  4072. if (intel_crtc->config.requested_mode.clock >
  4073. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  4074. pipeconf |= PIPECONF_DOUBLE_WIDE;
  4075. else
  4076. pipeconf &= ~PIPECONF_DOUBLE_WIDE;
  4077. }
  4078. /* only g4x and later have fancy bpc/dither controls */
  4079. if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
  4080. pipeconf &= ~(PIPECONF_BPC_MASK |
  4081. PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
  4082. /* Bspec claims that we can't use dithering for 30bpp pipes. */
  4083. if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
  4084. pipeconf |= PIPECONF_DITHER_EN |
  4085. PIPECONF_DITHER_TYPE_SP;
  4086. switch (intel_crtc->config.pipe_bpp) {
  4087. case 18:
  4088. pipeconf |= PIPECONF_6BPC;
  4089. break;
  4090. case 24:
  4091. pipeconf |= PIPECONF_8BPC;
  4092. break;
  4093. case 30:
  4094. pipeconf |= PIPECONF_10BPC;
  4095. break;
  4096. default:
  4097. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4098. BUG();
  4099. }
  4100. }
  4101. if (HAS_PIPE_CXSR(dev)) {
  4102. if (intel_crtc->lowfreq_avail) {
  4103. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  4104. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  4105. } else {
  4106. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  4107. pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
  4108. }
  4109. }
  4110. pipeconf &= ~PIPECONF_INTERLACE_MASK;
  4111. if (!IS_GEN2(dev) &&
  4112. intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4113. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  4114. else
  4115. pipeconf |= PIPECONF_PROGRESSIVE;
  4116. if (IS_VALLEYVIEW(dev)) {
  4117. if (intel_crtc->config.limited_color_range)
  4118. pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
  4119. else
  4120. pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
  4121. }
  4122. I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
  4123. POSTING_READ(PIPECONF(intel_crtc->pipe));
  4124. }
  4125. static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
  4126. int x, int y,
  4127. struct drm_framebuffer *fb)
  4128. {
  4129. struct drm_device *dev = crtc->dev;
  4130. struct drm_i915_private *dev_priv = dev->dev_private;
  4131. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4132. struct drm_display_mode *adjusted_mode =
  4133. &intel_crtc->config.adjusted_mode;
  4134. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  4135. int pipe = intel_crtc->pipe;
  4136. int plane = intel_crtc->plane;
  4137. int refclk, num_connectors = 0;
  4138. intel_clock_t clock, reduced_clock;
  4139. u32 dspcntr;
  4140. bool ok, has_reduced_clock = false;
  4141. bool is_lvds = false;
  4142. struct intel_encoder *encoder;
  4143. const intel_limit_t *limit;
  4144. int ret;
  4145. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4146. switch (encoder->type) {
  4147. case INTEL_OUTPUT_LVDS:
  4148. is_lvds = true;
  4149. break;
  4150. }
  4151. num_connectors++;
  4152. }
  4153. refclk = i9xx_get_refclk(crtc, num_connectors);
  4154. /*
  4155. * Returns a set of divisors for the desired target clock with the given
  4156. * refclk, or FALSE. The returned values represent the clock equation:
  4157. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4158. */
  4159. limit = intel_limit(crtc, refclk);
  4160. ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
  4161. &clock);
  4162. if (!ok) {
  4163. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4164. return -EINVAL;
  4165. }
  4166. /* Ensure that the cursor is valid for the new mode before changing... */
  4167. intel_crtc_update_cursor(crtc, true);
  4168. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4169. /*
  4170. * Ensure we match the reduced clock's P to the target clock.
  4171. * If the clocks don't match, we can't switch the display clock
  4172. * by using the FP0/FP1. In such case we will disable the LVDS
  4173. * downclock feature.
  4174. */
  4175. has_reduced_clock = limit->find_pll(limit, crtc,
  4176. dev_priv->lvds_downclock,
  4177. refclk,
  4178. &clock,
  4179. &reduced_clock);
  4180. }
  4181. /* Compat-code for transition, will disappear. */
  4182. if (!intel_crtc->config.clock_set) {
  4183. intel_crtc->config.dpll.n = clock.n;
  4184. intel_crtc->config.dpll.m1 = clock.m1;
  4185. intel_crtc->config.dpll.m2 = clock.m2;
  4186. intel_crtc->config.dpll.p1 = clock.p1;
  4187. intel_crtc->config.dpll.p2 = clock.p2;
  4188. }
  4189. if (IS_GEN2(dev))
  4190. i8xx_update_pll(intel_crtc, adjusted_mode,
  4191. has_reduced_clock ? &reduced_clock : NULL,
  4192. num_connectors);
  4193. else if (IS_VALLEYVIEW(dev))
  4194. vlv_update_pll(intel_crtc);
  4195. else
  4196. i9xx_update_pll(intel_crtc,
  4197. has_reduced_clock ? &reduced_clock : NULL,
  4198. num_connectors);
  4199. /* Set up the display plane register */
  4200. dspcntr = DISPPLANE_GAMMA_ENABLE;
  4201. if (!IS_VALLEYVIEW(dev)) {
  4202. if (pipe == 0)
  4203. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  4204. else
  4205. dspcntr |= DISPPLANE_SEL_PIPE_B;
  4206. }
  4207. DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
  4208. drm_mode_debug_printmodeline(mode);
  4209. intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
  4210. /* pipesrc and dspsize control the size that is scaled from,
  4211. * which should always be the user's requested size.
  4212. */
  4213. I915_WRITE(DSPSIZE(plane),
  4214. ((mode->vdisplay - 1) << 16) |
  4215. (mode->hdisplay - 1));
  4216. I915_WRITE(DSPPOS(plane), 0);
  4217. i9xx_set_pipeconf(intel_crtc);
  4218. I915_WRITE(DSPCNTR(plane), dspcntr);
  4219. POSTING_READ(DSPCNTR(plane));
  4220. ret = intel_pipe_set_base(crtc, x, y, fb);
  4221. intel_update_watermarks(dev);
  4222. return ret;
  4223. }
  4224. static void i9xx_get_pfit_config(struct intel_crtc *crtc,
  4225. struct intel_crtc_config *pipe_config)
  4226. {
  4227. struct drm_device *dev = crtc->base.dev;
  4228. struct drm_i915_private *dev_priv = dev->dev_private;
  4229. uint32_t tmp;
  4230. tmp = I915_READ(PFIT_CONTROL);
  4231. if (INTEL_INFO(dev)->gen < 4) {
  4232. if (crtc->pipe != PIPE_B)
  4233. return;
  4234. /* gen2/3 store dither state in pfit control, needs to match */
  4235. pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
  4236. } else {
  4237. if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
  4238. return;
  4239. }
  4240. if (!(tmp & PFIT_ENABLE))
  4241. return;
  4242. pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
  4243. pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
  4244. if (INTEL_INFO(dev)->gen < 5)
  4245. pipe_config->gmch_pfit.lvds_border_bits =
  4246. I915_READ(LVDS) & LVDS_BORDER_ENABLE;
  4247. }
  4248. static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
  4249. struct intel_crtc_config *pipe_config)
  4250. {
  4251. struct drm_device *dev = crtc->base.dev;
  4252. struct drm_i915_private *dev_priv = dev->dev_private;
  4253. uint32_t tmp;
  4254. tmp = I915_READ(PIPECONF(crtc->pipe));
  4255. if (!(tmp & PIPECONF_ENABLE))
  4256. return false;
  4257. intel_get_pipe_timings(crtc, pipe_config);
  4258. i9xx_get_pfit_config(crtc, pipe_config);
  4259. return true;
  4260. }
  4261. static void ironlake_init_pch_refclk(struct drm_device *dev)
  4262. {
  4263. struct drm_i915_private *dev_priv = dev->dev_private;
  4264. struct drm_mode_config *mode_config = &dev->mode_config;
  4265. struct intel_encoder *encoder;
  4266. u32 val, final;
  4267. bool has_lvds = false;
  4268. bool has_cpu_edp = false;
  4269. bool has_panel = false;
  4270. bool has_ck505 = false;
  4271. bool can_ssc = false;
  4272. /* We need to take the global config into account */
  4273. list_for_each_entry(encoder, &mode_config->encoder_list,
  4274. base.head) {
  4275. switch (encoder->type) {
  4276. case INTEL_OUTPUT_LVDS:
  4277. has_panel = true;
  4278. has_lvds = true;
  4279. break;
  4280. case INTEL_OUTPUT_EDP:
  4281. has_panel = true;
  4282. if (enc_to_dig_port(&encoder->base)->port == PORT_A)
  4283. has_cpu_edp = true;
  4284. break;
  4285. }
  4286. }
  4287. if (HAS_PCH_IBX(dev)) {
  4288. has_ck505 = dev_priv->vbt.display_clock_mode;
  4289. can_ssc = has_ck505;
  4290. } else {
  4291. has_ck505 = false;
  4292. can_ssc = true;
  4293. }
  4294. DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
  4295. has_panel, has_lvds, has_ck505);
  4296. /* Ironlake: try to setup display ref clock before DPLL
  4297. * enabling. This is only under driver's control after
  4298. * PCH B stepping, previous chipset stepping should be
  4299. * ignoring this setting.
  4300. */
  4301. val = I915_READ(PCH_DREF_CONTROL);
  4302. /* As we must carefully and slowly disable/enable each source in turn,
  4303. * compute the final state we want first and check if we need to
  4304. * make any changes at all.
  4305. */
  4306. final = val;
  4307. final &= ~DREF_NONSPREAD_SOURCE_MASK;
  4308. if (has_ck505)
  4309. final |= DREF_NONSPREAD_CK505_ENABLE;
  4310. else
  4311. final |= DREF_NONSPREAD_SOURCE_ENABLE;
  4312. final &= ~DREF_SSC_SOURCE_MASK;
  4313. final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4314. final &= ~DREF_SSC1_ENABLE;
  4315. if (has_panel) {
  4316. final |= DREF_SSC_SOURCE_ENABLE;
  4317. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4318. final |= DREF_SSC1_ENABLE;
  4319. if (has_cpu_edp) {
  4320. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4321. final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4322. else
  4323. final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4324. } else
  4325. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4326. } else {
  4327. final |= DREF_SSC_SOURCE_DISABLE;
  4328. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4329. }
  4330. if (final == val)
  4331. return;
  4332. /* Always enable nonspread source */
  4333. val &= ~DREF_NONSPREAD_SOURCE_MASK;
  4334. if (has_ck505)
  4335. val |= DREF_NONSPREAD_CK505_ENABLE;
  4336. else
  4337. val |= DREF_NONSPREAD_SOURCE_ENABLE;
  4338. if (has_panel) {
  4339. val &= ~DREF_SSC_SOURCE_MASK;
  4340. val |= DREF_SSC_SOURCE_ENABLE;
  4341. /* SSC must be turned on before enabling the CPU output */
  4342. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4343. DRM_DEBUG_KMS("Using SSC on panel\n");
  4344. val |= DREF_SSC1_ENABLE;
  4345. } else
  4346. val &= ~DREF_SSC1_ENABLE;
  4347. /* Get SSC going before enabling the outputs */
  4348. I915_WRITE(PCH_DREF_CONTROL, val);
  4349. POSTING_READ(PCH_DREF_CONTROL);
  4350. udelay(200);
  4351. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4352. /* Enable CPU source on CPU attached eDP */
  4353. if (has_cpu_edp) {
  4354. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4355. DRM_DEBUG_KMS("Using SSC on eDP\n");
  4356. val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4357. }
  4358. else
  4359. val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4360. } else
  4361. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4362. I915_WRITE(PCH_DREF_CONTROL, val);
  4363. POSTING_READ(PCH_DREF_CONTROL);
  4364. udelay(200);
  4365. } else {
  4366. DRM_DEBUG_KMS("Disabling SSC entirely\n");
  4367. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4368. /* Turn off CPU output */
  4369. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4370. I915_WRITE(PCH_DREF_CONTROL, val);
  4371. POSTING_READ(PCH_DREF_CONTROL);
  4372. udelay(200);
  4373. /* Turn off the SSC source */
  4374. val &= ~DREF_SSC_SOURCE_MASK;
  4375. val |= DREF_SSC_SOURCE_DISABLE;
  4376. /* Turn off SSC1 */
  4377. val &= ~DREF_SSC1_ENABLE;
  4378. I915_WRITE(PCH_DREF_CONTROL, val);
  4379. POSTING_READ(PCH_DREF_CONTROL);
  4380. udelay(200);
  4381. }
  4382. BUG_ON(val != final);
  4383. }
  4384. /* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
  4385. static void lpt_init_pch_refclk(struct drm_device *dev)
  4386. {
  4387. struct drm_i915_private *dev_priv = dev->dev_private;
  4388. struct drm_mode_config *mode_config = &dev->mode_config;
  4389. struct intel_encoder *encoder;
  4390. bool has_vga = false;
  4391. bool is_sdv = false;
  4392. u32 tmp;
  4393. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  4394. switch (encoder->type) {
  4395. case INTEL_OUTPUT_ANALOG:
  4396. has_vga = true;
  4397. break;
  4398. }
  4399. }
  4400. if (!has_vga)
  4401. return;
  4402. mutex_lock(&dev_priv->dpio_lock);
  4403. /* XXX: Rip out SDV support once Haswell ships for real. */
  4404. if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
  4405. is_sdv = true;
  4406. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4407. tmp &= ~SBI_SSCCTL_DISABLE;
  4408. tmp |= SBI_SSCCTL_PATHALT;
  4409. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4410. udelay(24);
  4411. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4412. tmp &= ~SBI_SSCCTL_PATHALT;
  4413. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4414. if (!is_sdv) {
  4415. tmp = I915_READ(SOUTH_CHICKEN2);
  4416. tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
  4417. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4418. if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
  4419. FDI_MPHY_IOSFSB_RESET_STATUS, 100))
  4420. DRM_ERROR("FDI mPHY reset assert timeout\n");
  4421. tmp = I915_READ(SOUTH_CHICKEN2);
  4422. tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
  4423. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4424. if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
  4425. FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
  4426. 100))
  4427. DRM_ERROR("FDI mPHY reset de-assert timeout\n");
  4428. }
  4429. tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
  4430. tmp &= ~(0xFF << 24);
  4431. tmp |= (0x12 << 24);
  4432. intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
  4433. if (is_sdv) {
  4434. tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
  4435. tmp |= 0x7FFF;
  4436. intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
  4437. }
  4438. tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
  4439. tmp |= (1 << 11);
  4440. intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
  4441. tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
  4442. tmp |= (1 << 11);
  4443. intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
  4444. if (is_sdv) {
  4445. tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
  4446. tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
  4447. intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
  4448. tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
  4449. tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
  4450. intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
  4451. tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
  4452. tmp |= (0x3F << 8);
  4453. intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
  4454. tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
  4455. tmp |= (0x3F << 8);
  4456. intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
  4457. }
  4458. tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
  4459. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4460. intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
  4461. tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
  4462. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4463. intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
  4464. if (!is_sdv) {
  4465. tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
  4466. tmp &= ~(7 << 13);
  4467. tmp |= (5 << 13);
  4468. intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
  4469. tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
  4470. tmp &= ~(7 << 13);
  4471. tmp |= (5 << 13);
  4472. intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
  4473. }
  4474. tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
  4475. tmp &= ~0xFF;
  4476. tmp |= 0x1C;
  4477. intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
  4478. tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
  4479. tmp &= ~0xFF;
  4480. tmp |= 0x1C;
  4481. intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
  4482. tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
  4483. tmp &= ~(0xFF << 16);
  4484. tmp |= (0x1C << 16);
  4485. intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
  4486. tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
  4487. tmp &= ~(0xFF << 16);
  4488. tmp |= (0x1C << 16);
  4489. intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
  4490. if (!is_sdv) {
  4491. tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
  4492. tmp |= (1 << 27);
  4493. intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
  4494. tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
  4495. tmp |= (1 << 27);
  4496. intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
  4497. tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
  4498. tmp &= ~(0xF << 28);
  4499. tmp |= (4 << 28);
  4500. intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
  4501. tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
  4502. tmp &= ~(0xF << 28);
  4503. tmp |= (4 << 28);
  4504. intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
  4505. }
  4506. /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
  4507. tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
  4508. tmp |= SBI_DBUFF0_ENABLE;
  4509. intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
  4510. mutex_unlock(&dev_priv->dpio_lock);
  4511. }
  4512. /*
  4513. * Initialize reference clocks when the driver loads
  4514. */
  4515. void intel_init_pch_refclk(struct drm_device *dev)
  4516. {
  4517. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  4518. ironlake_init_pch_refclk(dev);
  4519. else if (HAS_PCH_LPT(dev))
  4520. lpt_init_pch_refclk(dev);
  4521. }
  4522. static int ironlake_get_refclk(struct drm_crtc *crtc)
  4523. {
  4524. struct drm_device *dev = crtc->dev;
  4525. struct drm_i915_private *dev_priv = dev->dev_private;
  4526. struct intel_encoder *encoder;
  4527. int num_connectors = 0;
  4528. bool is_lvds = false;
  4529. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4530. switch (encoder->type) {
  4531. case INTEL_OUTPUT_LVDS:
  4532. is_lvds = true;
  4533. break;
  4534. }
  4535. num_connectors++;
  4536. }
  4537. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  4538. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  4539. dev_priv->vbt.lvds_ssc_freq);
  4540. return dev_priv->vbt.lvds_ssc_freq * 1000;
  4541. }
  4542. return 120000;
  4543. }
  4544. static void ironlake_set_pipeconf(struct drm_crtc *crtc)
  4545. {
  4546. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4547. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4548. int pipe = intel_crtc->pipe;
  4549. uint32_t val;
  4550. val = I915_READ(PIPECONF(pipe));
  4551. val &= ~PIPECONF_BPC_MASK;
  4552. switch (intel_crtc->config.pipe_bpp) {
  4553. case 18:
  4554. val |= PIPECONF_6BPC;
  4555. break;
  4556. case 24:
  4557. val |= PIPECONF_8BPC;
  4558. break;
  4559. case 30:
  4560. val |= PIPECONF_10BPC;
  4561. break;
  4562. case 36:
  4563. val |= PIPECONF_12BPC;
  4564. break;
  4565. default:
  4566. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4567. BUG();
  4568. }
  4569. val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
  4570. if (intel_crtc->config.dither)
  4571. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4572. val &= ~PIPECONF_INTERLACE_MASK;
  4573. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4574. val |= PIPECONF_INTERLACED_ILK;
  4575. else
  4576. val |= PIPECONF_PROGRESSIVE;
  4577. if (intel_crtc->config.limited_color_range)
  4578. val |= PIPECONF_COLOR_RANGE_SELECT;
  4579. else
  4580. val &= ~PIPECONF_COLOR_RANGE_SELECT;
  4581. I915_WRITE(PIPECONF(pipe), val);
  4582. POSTING_READ(PIPECONF(pipe));
  4583. }
  4584. /*
  4585. * Set up the pipe CSC unit.
  4586. *
  4587. * Currently only full range RGB to limited range RGB conversion
  4588. * is supported, but eventually this should handle various
  4589. * RGB<->YCbCr scenarios as well.
  4590. */
  4591. static void intel_set_pipe_csc(struct drm_crtc *crtc)
  4592. {
  4593. struct drm_device *dev = crtc->dev;
  4594. struct drm_i915_private *dev_priv = dev->dev_private;
  4595. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4596. int pipe = intel_crtc->pipe;
  4597. uint16_t coeff = 0x7800; /* 1.0 */
  4598. /*
  4599. * TODO: Check what kind of values actually come out of the pipe
  4600. * with these coeff/postoff values and adjust to get the best
  4601. * accuracy. Perhaps we even need to take the bpc value into
  4602. * consideration.
  4603. */
  4604. if (intel_crtc->config.limited_color_range)
  4605. coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
  4606. /*
  4607. * GY/GU and RY/RU should be the other way around according
  4608. * to BSpec, but reality doesn't agree. Just set them up in
  4609. * a way that results in the correct picture.
  4610. */
  4611. I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
  4612. I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
  4613. I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
  4614. I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
  4615. I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
  4616. I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
  4617. I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
  4618. I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
  4619. I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
  4620. if (INTEL_INFO(dev)->gen > 6) {
  4621. uint16_t postoff = 0;
  4622. if (intel_crtc->config.limited_color_range)
  4623. postoff = (16 * (1 << 13) / 255) & 0x1fff;
  4624. I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
  4625. I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
  4626. I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
  4627. I915_WRITE(PIPE_CSC_MODE(pipe), 0);
  4628. } else {
  4629. uint32_t mode = CSC_MODE_YUV_TO_RGB;
  4630. if (intel_crtc->config.limited_color_range)
  4631. mode |= CSC_BLACK_SCREEN_OFFSET;
  4632. I915_WRITE(PIPE_CSC_MODE(pipe), mode);
  4633. }
  4634. }
  4635. static void haswell_set_pipeconf(struct drm_crtc *crtc)
  4636. {
  4637. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4638. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4639. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  4640. uint32_t val;
  4641. val = I915_READ(PIPECONF(cpu_transcoder));
  4642. val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
  4643. if (intel_crtc->config.dither)
  4644. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4645. val &= ~PIPECONF_INTERLACE_MASK_HSW;
  4646. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4647. val |= PIPECONF_INTERLACED_ILK;
  4648. else
  4649. val |= PIPECONF_PROGRESSIVE;
  4650. I915_WRITE(PIPECONF(cpu_transcoder), val);
  4651. POSTING_READ(PIPECONF(cpu_transcoder));
  4652. }
  4653. static bool ironlake_compute_clocks(struct drm_crtc *crtc,
  4654. struct drm_display_mode *adjusted_mode,
  4655. intel_clock_t *clock,
  4656. bool *has_reduced_clock,
  4657. intel_clock_t *reduced_clock)
  4658. {
  4659. struct drm_device *dev = crtc->dev;
  4660. struct drm_i915_private *dev_priv = dev->dev_private;
  4661. struct intel_encoder *intel_encoder;
  4662. int refclk;
  4663. const intel_limit_t *limit;
  4664. bool ret, is_lvds = false;
  4665. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4666. switch (intel_encoder->type) {
  4667. case INTEL_OUTPUT_LVDS:
  4668. is_lvds = true;
  4669. break;
  4670. }
  4671. }
  4672. refclk = ironlake_get_refclk(crtc);
  4673. /*
  4674. * Returns a set of divisors for the desired target clock with the given
  4675. * refclk, or FALSE. The returned values represent the clock equation:
  4676. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4677. */
  4678. limit = intel_limit(crtc, refclk);
  4679. ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
  4680. clock);
  4681. if (!ret)
  4682. return false;
  4683. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4684. /*
  4685. * Ensure we match the reduced clock's P to the target clock.
  4686. * If the clocks don't match, we can't switch the display clock
  4687. * by using the FP0/FP1. In such case we will disable the LVDS
  4688. * downclock feature.
  4689. */
  4690. *has_reduced_clock = limit->find_pll(limit, crtc,
  4691. dev_priv->lvds_downclock,
  4692. refclk,
  4693. clock,
  4694. reduced_clock);
  4695. }
  4696. return true;
  4697. }
  4698. static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
  4699. {
  4700. struct drm_i915_private *dev_priv = dev->dev_private;
  4701. uint32_t temp;
  4702. temp = I915_READ(SOUTH_CHICKEN1);
  4703. if (temp & FDI_BC_BIFURCATION_SELECT)
  4704. return;
  4705. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  4706. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  4707. temp |= FDI_BC_BIFURCATION_SELECT;
  4708. DRM_DEBUG_KMS("enabling fdi C rx\n");
  4709. I915_WRITE(SOUTH_CHICKEN1, temp);
  4710. POSTING_READ(SOUTH_CHICKEN1);
  4711. }
  4712. static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
  4713. {
  4714. struct drm_device *dev = intel_crtc->base.dev;
  4715. struct drm_i915_private *dev_priv = dev->dev_private;
  4716. switch (intel_crtc->pipe) {
  4717. case PIPE_A:
  4718. break;
  4719. case PIPE_B:
  4720. if (intel_crtc->config.fdi_lanes > 2)
  4721. WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
  4722. else
  4723. cpt_enable_fdi_bc_bifurcation(dev);
  4724. break;
  4725. case PIPE_C:
  4726. cpt_enable_fdi_bc_bifurcation(dev);
  4727. break;
  4728. default:
  4729. BUG();
  4730. }
  4731. }
  4732. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
  4733. {
  4734. /*
  4735. * Account for spread spectrum to avoid
  4736. * oversubscribing the link. Max center spread
  4737. * is 2.5%; use 5% for safety's sake.
  4738. */
  4739. u32 bps = target_clock * bpp * 21 / 20;
  4740. return bps / (link_bw * 8) + 1;
  4741. }
  4742. static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
  4743. {
  4744. return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
  4745. }
  4746. static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
  4747. u32 *fp,
  4748. intel_clock_t *reduced_clock, u32 *fp2)
  4749. {
  4750. struct drm_crtc *crtc = &intel_crtc->base;
  4751. struct drm_device *dev = crtc->dev;
  4752. struct drm_i915_private *dev_priv = dev->dev_private;
  4753. struct intel_encoder *intel_encoder;
  4754. uint32_t dpll;
  4755. int factor, num_connectors = 0;
  4756. bool is_lvds = false, is_sdvo = false;
  4757. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4758. switch (intel_encoder->type) {
  4759. case INTEL_OUTPUT_LVDS:
  4760. is_lvds = true;
  4761. break;
  4762. case INTEL_OUTPUT_SDVO:
  4763. case INTEL_OUTPUT_HDMI:
  4764. is_sdvo = true;
  4765. break;
  4766. }
  4767. num_connectors++;
  4768. }
  4769. /* Enable autotuning of the PLL clock (if permissible) */
  4770. factor = 21;
  4771. if (is_lvds) {
  4772. if ((intel_panel_use_ssc(dev_priv) &&
  4773. dev_priv->vbt.lvds_ssc_freq == 100) ||
  4774. (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
  4775. factor = 25;
  4776. } else if (intel_crtc->config.sdvo_tv_clock)
  4777. factor = 20;
  4778. if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
  4779. *fp |= FP_CB_TUNE;
  4780. if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
  4781. *fp2 |= FP_CB_TUNE;
  4782. dpll = 0;
  4783. if (is_lvds)
  4784. dpll |= DPLLB_MODE_LVDS;
  4785. else
  4786. dpll |= DPLLB_MODE_DAC_SERIAL;
  4787. if (intel_crtc->config.pixel_multiplier > 1) {
  4788. dpll |= (intel_crtc->config.pixel_multiplier - 1)
  4789. << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  4790. }
  4791. if (is_sdvo)
  4792. dpll |= DPLL_DVO_HIGH_SPEED;
  4793. if (intel_crtc->config.has_dp_encoder)
  4794. dpll |= DPLL_DVO_HIGH_SPEED;
  4795. /* compute bitmask from p1 value */
  4796. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4797. /* also FPA1 */
  4798. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4799. switch (intel_crtc->config.dpll.p2) {
  4800. case 5:
  4801. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4802. break;
  4803. case 7:
  4804. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4805. break;
  4806. case 10:
  4807. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  4808. break;
  4809. case 14:
  4810. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  4811. break;
  4812. }
  4813. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4814. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4815. else
  4816. dpll |= PLL_REF_INPUT_DREFCLK;
  4817. return dpll;
  4818. }
  4819. static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
  4820. int x, int y,
  4821. struct drm_framebuffer *fb)
  4822. {
  4823. struct drm_device *dev = crtc->dev;
  4824. struct drm_i915_private *dev_priv = dev->dev_private;
  4825. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4826. struct drm_display_mode *adjusted_mode =
  4827. &intel_crtc->config.adjusted_mode;
  4828. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  4829. int pipe = intel_crtc->pipe;
  4830. int plane = intel_crtc->plane;
  4831. int num_connectors = 0;
  4832. intel_clock_t clock, reduced_clock;
  4833. u32 dpll = 0, fp = 0, fp2 = 0;
  4834. bool ok, has_reduced_clock = false;
  4835. bool is_lvds = false;
  4836. struct intel_encoder *encoder;
  4837. int ret;
  4838. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4839. switch (encoder->type) {
  4840. case INTEL_OUTPUT_LVDS:
  4841. is_lvds = true;
  4842. break;
  4843. }
  4844. num_connectors++;
  4845. }
  4846. WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
  4847. "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
  4848. intel_crtc->config.cpu_transcoder = pipe;
  4849. ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
  4850. &has_reduced_clock, &reduced_clock);
  4851. if (!ok) {
  4852. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4853. return -EINVAL;
  4854. }
  4855. /* Compat-code for transition, will disappear. */
  4856. if (!intel_crtc->config.clock_set) {
  4857. intel_crtc->config.dpll.n = clock.n;
  4858. intel_crtc->config.dpll.m1 = clock.m1;
  4859. intel_crtc->config.dpll.m2 = clock.m2;
  4860. intel_crtc->config.dpll.p1 = clock.p1;
  4861. intel_crtc->config.dpll.p2 = clock.p2;
  4862. }
  4863. /* Ensure that the cursor is valid for the new mode before changing... */
  4864. intel_crtc_update_cursor(crtc, true);
  4865. DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
  4866. drm_mode_debug_printmodeline(mode);
  4867. /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
  4868. if (intel_crtc->config.has_pch_encoder) {
  4869. struct intel_pch_pll *pll;
  4870. fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
  4871. if (has_reduced_clock)
  4872. fp2 = i9xx_dpll_compute_fp(&reduced_clock);
  4873. dpll = ironlake_compute_dpll(intel_crtc,
  4874. &fp, &reduced_clock,
  4875. has_reduced_clock ? &fp2 : NULL);
  4876. pll = intel_get_pch_pll(intel_crtc, dpll, fp);
  4877. if (pll == NULL) {
  4878. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  4879. pipe_name(pipe));
  4880. return -EINVAL;
  4881. }
  4882. } else
  4883. intel_put_pch_pll(intel_crtc);
  4884. if (intel_crtc->config.has_dp_encoder)
  4885. intel_dp_set_m_n(intel_crtc);
  4886. for_each_encoder_on_crtc(dev, crtc, encoder)
  4887. if (encoder->pre_pll_enable)
  4888. encoder->pre_pll_enable(encoder);
  4889. if (intel_crtc->pch_pll) {
  4890. I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
  4891. /* Wait for the clocks to stabilize. */
  4892. POSTING_READ(intel_crtc->pch_pll->pll_reg);
  4893. udelay(150);
  4894. /* The pixel multiplier can only be updated once the
  4895. * DPLL is enabled and the clocks are stable.
  4896. *
  4897. * So write it again.
  4898. */
  4899. I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
  4900. }
  4901. intel_crtc->lowfreq_avail = false;
  4902. if (intel_crtc->pch_pll) {
  4903. if (is_lvds && has_reduced_clock && i915_powersave) {
  4904. I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
  4905. intel_crtc->lowfreq_avail = true;
  4906. } else {
  4907. I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
  4908. }
  4909. }
  4910. intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
  4911. if (intel_crtc->config.has_pch_encoder) {
  4912. intel_cpu_transcoder_set_m_n(intel_crtc,
  4913. &intel_crtc->config.fdi_m_n);
  4914. }
  4915. if (IS_IVYBRIDGE(dev))
  4916. ivybridge_update_fdi_bc_bifurcation(intel_crtc);
  4917. ironlake_set_pipeconf(crtc);
  4918. /* Set up the display plane register */
  4919. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
  4920. POSTING_READ(DSPCNTR(plane));
  4921. ret = intel_pipe_set_base(crtc, x, y, fb);
  4922. intel_update_watermarks(dev);
  4923. intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
  4924. return ret;
  4925. }
  4926. static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
  4927. struct intel_crtc_config *pipe_config)
  4928. {
  4929. struct drm_device *dev = crtc->base.dev;
  4930. struct drm_i915_private *dev_priv = dev->dev_private;
  4931. enum transcoder transcoder = pipe_config->cpu_transcoder;
  4932. pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
  4933. pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
  4934. pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
  4935. & ~TU_SIZE_MASK;
  4936. pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
  4937. pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
  4938. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  4939. }
  4940. static void ironlake_get_pfit_config(struct intel_crtc *crtc,
  4941. struct intel_crtc_config *pipe_config)
  4942. {
  4943. struct drm_device *dev = crtc->base.dev;
  4944. struct drm_i915_private *dev_priv = dev->dev_private;
  4945. uint32_t tmp;
  4946. tmp = I915_READ(PF_CTL(crtc->pipe));
  4947. if (tmp & PF_ENABLE) {
  4948. pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
  4949. pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
  4950. }
  4951. }
  4952. static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
  4953. struct intel_crtc_config *pipe_config)
  4954. {
  4955. struct drm_device *dev = crtc->base.dev;
  4956. struct drm_i915_private *dev_priv = dev->dev_private;
  4957. uint32_t tmp;
  4958. tmp = I915_READ(PIPECONF(crtc->pipe));
  4959. if (!(tmp & PIPECONF_ENABLE))
  4960. return false;
  4961. if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
  4962. pipe_config->has_pch_encoder = true;
  4963. tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
  4964. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  4965. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  4966. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  4967. }
  4968. intel_get_pipe_timings(crtc, pipe_config);
  4969. ironlake_get_pfit_config(crtc, pipe_config);
  4970. return true;
  4971. }
  4972. static void haswell_modeset_global_resources(struct drm_device *dev)
  4973. {
  4974. bool enable = false;
  4975. struct intel_crtc *crtc;
  4976. struct intel_encoder *encoder;
  4977. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  4978. if (crtc->pipe != PIPE_A && crtc->base.enabled)
  4979. enable = true;
  4980. /* XXX: Should check for edp transcoder here, but thanks to init
  4981. * sequence that's not yet available. Just in case desktop eDP
  4982. * on PORT D is possible on haswell, too. */
  4983. /* Even the eDP panel fitter is outside the always-on well. */
  4984. if (crtc->config.pch_pfit.size && crtc->base.enabled)
  4985. enable = true;
  4986. }
  4987. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  4988. base.head) {
  4989. if (encoder->type != INTEL_OUTPUT_EDP &&
  4990. encoder->connectors_active)
  4991. enable = true;
  4992. }
  4993. intel_set_power_well(dev, enable);
  4994. }
  4995. static int haswell_crtc_mode_set(struct drm_crtc *crtc,
  4996. int x, int y,
  4997. struct drm_framebuffer *fb)
  4998. {
  4999. struct drm_device *dev = crtc->dev;
  5000. struct drm_i915_private *dev_priv = dev->dev_private;
  5001. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5002. struct drm_display_mode *adjusted_mode =
  5003. &intel_crtc->config.adjusted_mode;
  5004. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  5005. int pipe = intel_crtc->pipe;
  5006. int plane = intel_crtc->plane;
  5007. int num_connectors = 0;
  5008. bool is_cpu_edp = false;
  5009. struct intel_encoder *encoder;
  5010. int ret;
  5011. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5012. switch (encoder->type) {
  5013. case INTEL_OUTPUT_EDP:
  5014. if (enc_to_dig_port(&encoder->base)->port == PORT_A)
  5015. is_cpu_edp = true;
  5016. break;
  5017. }
  5018. num_connectors++;
  5019. }
  5020. if (is_cpu_edp)
  5021. intel_crtc->config.cpu_transcoder = TRANSCODER_EDP;
  5022. else
  5023. intel_crtc->config.cpu_transcoder = pipe;
  5024. /* We are not sure yet this won't happen. */
  5025. WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
  5026. INTEL_PCH_TYPE(dev));
  5027. WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
  5028. num_connectors, pipe_name(pipe));
  5029. WARN_ON(I915_READ(PIPECONF(intel_crtc->config.cpu_transcoder)) &
  5030. (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
  5031. WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
  5032. if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
  5033. return -EINVAL;
  5034. /* Ensure that the cursor is valid for the new mode before changing... */
  5035. intel_crtc_update_cursor(crtc, true);
  5036. DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
  5037. drm_mode_debug_printmodeline(mode);
  5038. if (intel_crtc->config.has_dp_encoder)
  5039. intel_dp_set_m_n(intel_crtc);
  5040. intel_crtc->lowfreq_avail = false;
  5041. intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
  5042. if (intel_crtc->config.has_pch_encoder) {
  5043. intel_cpu_transcoder_set_m_n(intel_crtc,
  5044. &intel_crtc->config.fdi_m_n);
  5045. }
  5046. haswell_set_pipeconf(crtc);
  5047. intel_set_pipe_csc(crtc);
  5048. /* Set up the display plane register */
  5049. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
  5050. POSTING_READ(DSPCNTR(plane));
  5051. ret = intel_pipe_set_base(crtc, x, y, fb);
  5052. intel_update_watermarks(dev);
  5053. intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
  5054. return ret;
  5055. }
  5056. static bool haswell_get_pipe_config(struct intel_crtc *crtc,
  5057. struct intel_crtc_config *pipe_config)
  5058. {
  5059. struct drm_device *dev = crtc->base.dev;
  5060. struct drm_i915_private *dev_priv = dev->dev_private;
  5061. enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
  5062. enum intel_display_power_domain pfit_domain;
  5063. uint32_t tmp;
  5064. if (!intel_display_power_enabled(dev,
  5065. POWER_DOMAIN_TRANSCODER(cpu_transcoder)))
  5066. return false;
  5067. tmp = I915_READ(PIPECONF(cpu_transcoder));
  5068. if (!(tmp & PIPECONF_ENABLE))
  5069. return false;
  5070. /*
  5071. * Haswell has only FDI/PCH transcoder A. It is which is connected to
  5072. * DDI E. So just check whether this pipe is wired to DDI E and whether
  5073. * the PCH transcoder is on.
  5074. */
  5075. tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  5076. if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
  5077. I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
  5078. pipe_config->has_pch_encoder = true;
  5079. tmp = I915_READ(FDI_RX_CTL(PIPE_A));
  5080. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  5081. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  5082. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  5083. }
  5084. intel_get_pipe_timings(crtc, pipe_config);
  5085. pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
  5086. if (intel_display_power_enabled(dev, pfit_domain))
  5087. ironlake_get_pfit_config(crtc, pipe_config);
  5088. return true;
  5089. }
  5090. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  5091. int x, int y,
  5092. struct drm_framebuffer *fb)
  5093. {
  5094. struct drm_device *dev = crtc->dev;
  5095. struct drm_i915_private *dev_priv = dev->dev_private;
  5096. struct drm_encoder_helper_funcs *encoder_funcs;
  5097. struct intel_encoder *encoder;
  5098. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5099. struct drm_display_mode *adjusted_mode =
  5100. &intel_crtc->config.adjusted_mode;
  5101. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  5102. int pipe = intel_crtc->pipe;
  5103. int ret;
  5104. drm_vblank_pre_modeset(dev, pipe);
  5105. ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
  5106. drm_vblank_post_modeset(dev, pipe);
  5107. if (ret != 0)
  5108. return ret;
  5109. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5110. DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
  5111. encoder->base.base.id,
  5112. drm_get_encoder_name(&encoder->base),
  5113. mode->base.id, mode->name);
  5114. if (encoder->mode_set) {
  5115. encoder->mode_set(encoder);
  5116. } else {
  5117. encoder_funcs = encoder->base.helper_private;
  5118. encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
  5119. }
  5120. }
  5121. return 0;
  5122. }
  5123. static bool intel_eld_uptodate(struct drm_connector *connector,
  5124. int reg_eldv, uint32_t bits_eldv,
  5125. int reg_elda, uint32_t bits_elda,
  5126. int reg_edid)
  5127. {
  5128. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5129. uint8_t *eld = connector->eld;
  5130. uint32_t i;
  5131. i = I915_READ(reg_eldv);
  5132. i &= bits_eldv;
  5133. if (!eld[0])
  5134. return !i;
  5135. if (!i)
  5136. return false;
  5137. i = I915_READ(reg_elda);
  5138. i &= ~bits_elda;
  5139. I915_WRITE(reg_elda, i);
  5140. for (i = 0; i < eld[2]; i++)
  5141. if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
  5142. return false;
  5143. return true;
  5144. }
  5145. static void g4x_write_eld(struct drm_connector *connector,
  5146. struct drm_crtc *crtc)
  5147. {
  5148. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5149. uint8_t *eld = connector->eld;
  5150. uint32_t eldv;
  5151. uint32_t len;
  5152. uint32_t i;
  5153. i = I915_READ(G4X_AUD_VID_DID);
  5154. if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
  5155. eldv = G4X_ELDV_DEVCL_DEVBLC;
  5156. else
  5157. eldv = G4X_ELDV_DEVCTG;
  5158. if (intel_eld_uptodate(connector,
  5159. G4X_AUD_CNTL_ST, eldv,
  5160. G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
  5161. G4X_HDMIW_HDMIEDID))
  5162. return;
  5163. i = I915_READ(G4X_AUD_CNTL_ST);
  5164. i &= ~(eldv | G4X_ELD_ADDR);
  5165. len = (i >> 9) & 0x1f; /* ELD buffer size */
  5166. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5167. if (!eld[0])
  5168. return;
  5169. len = min_t(uint8_t, eld[2], len);
  5170. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5171. for (i = 0; i < len; i++)
  5172. I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
  5173. i = I915_READ(G4X_AUD_CNTL_ST);
  5174. i |= eldv;
  5175. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5176. }
  5177. static void haswell_write_eld(struct drm_connector *connector,
  5178. struct drm_crtc *crtc)
  5179. {
  5180. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5181. uint8_t *eld = connector->eld;
  5182. struct drm_device *dev = crtc->dev;
  5183. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5184. uint32_t eldv;
  5185. uint32_t i;
  5186. int len;
  5187. int pipe = to_intel_crtc(crtc)->pipe;
  5188. int tmp;
  5189. int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
  5190. int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
  5191. int aud_config = HSW_AUD_CFG(pipe);
  5192. int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
  5193. DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
  5194. /* Audio output enable */
  5195. DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
  5196. tmp = I915_READ(aud_cntrl_st2);
  5197. tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
  5198. I915_WRITE(aud_cntrl_st2, tmp);
  5199. /* Wait for 1 vertical blank */
  5200. intel_wait_for_vblank(dev, pipe);
  5201. /* Set ELD valid state */
  5202. tmp = I915_READ(aud_cntrl_st2);
  5203. DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
  5204. tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
  5205. I915_WRITE(aud_cntrl_st2, tmp);
  5206. tmp = I915_READ(aud_cntrl_st2);
  5207. DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
  5208. /* Enable HDMI mode */
  5209. tmp = I915_READ(aud_config);
  5210. DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
  5211. /* clear N_programing_enable and N_value_index */
  5212. tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
  5213. I915_WRITE(aud_config, tmp);
  5214. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5215. eldv = AUDIO_ELD_VALID_A << (pipe * 4);
  5216. intel_crtc->eld_vld = true;
  5217. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5218. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5219. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5220. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5221. } else
  5222. I915_WRITE(aud_config, 0);
  5223. if (intel_eld_uptodate(connector,
  5224. aud_cntrl_st2, eldv,
  5225. aud_cntl_st, IBX_ELD_ADDRESS,
  5226. hdmiw_hdmiedid))
  5227. return;
  5228. i = I915_READ(aud_cntrl_st2);
  5229. i &= ~eldv;
  5230. I915_WRITE(aud_cntrl_st2, i);
  5231. if (!eld[0])
  5232. return;
  5233. i = I915_READ(aud_cntl_st);
  5234. i &= ~IBX_ELD_ADDRESS;
  5235. I915_WRITE(aud_cntl_st, i);
  5236. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5237. DRM_DEBUG_DRIVER("port num:%d\n", i);
  5238. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5239. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5240. for (i = 0; i < len; i++)
  5241. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5242. i = I915_READ(aud_cntrl_st2);
  5243. i |= eldv;
  5244. I915_WRITE(aud_cntrl_st2, i);
  5245. }
  5246. static void ironlake_write_eld(struct drm_connector *connector,
  5247. struct drm_crtc *crtc)
  5248. {
  5249. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5250. uint8_t *eld = connector->eld;
  5251. uint32_t eldv;
  5252. uint32_t i;
  5253. int len;
  5254. int hdmiw_hdmiedid;
  5255. int aud_config;
  5256. int aud_cntl_st;
  5257. int aud_cntrl_st2;
  5258. int pipe = to_intel_crtc(crtc)->pipe;
  5259. if (HAS_PCH_IBX(connector->dev)) {
  5260. hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
  5261. aud_config = IBX_AUD_CFG(pipe);
  5262. aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
  5263. aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
  5264. } else {
  5265. hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
  5266. aud_config = CPT_AUD_CFG(pipe);
  5267. aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
  5268. aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
  5269. }
  5270. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5271. i = I915_READ(aud_cntl_st);
  5272. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5273. if (!i) {
  5274. DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
  5275. /* operate blindly on all ports */
  5276. eldv = IBX_ELD_VALIDB;
  5277. eldv |= IBX_ELD_VALIDB << 4;
  5278. eldv |= IBX_ELD_VALIDB << 8;
  5279. } else {
  5280. DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
  5281. eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
  5282. }
  5283. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5284. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5285. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5286. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5287. } else
  5288. I915_WRITE(aud_config, 0);
  5289. if (intel_eld_uptodate(connector,
  5290. aud_cntrl_st2, eldv,
  5291. aud_cntl_st, IBX_ELD_ADDRESS,
  5292. hdmiw_hdmiedid))
  5293. return;
  5294. i = I915_READ(aud_cntrl_st2);
  5295. i &= ~eldv;
  5296. I915_WRITE(aud_cntrl_st2, i);
  5297. if (!eld[0])
  5298. return;
  5299. i = I915_READ(aud_cntl_st);
  5300. i &= ~IBX_ELD_ADDRESS;
  5301. I915_WRITE(aud_cntl_st, i);
  5302. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5303. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5304. for (i = 0; i < len; i++)
  5305. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5306. i = I915_READ(aud_cntrl_st2);
  5307. i |= eldv;
  5308. I915_WRITE(aud_cntrl_st2, i);
  5309. }
  5310. void intel_write_eld(struct drm_encoder *encoder,
  5311. struct drm_display_mode *mode)
  5312. {
  5313. struct drm_crtc *crtc = encoder->crtc;
  5314. struct drm_connector *connector;
  5315. struct drm_device *dev = encoder->dev;
  5316. struct drm_i915_private *dev_priv = dev->dev_private;
  5317. connector = drm_select_eld(encoder, mode);
  5318. if (!connector)
  5319. return;
  5320. DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5321. connector->base.id,
  5322. drm_get_connector_name(connector),
  5323. connector->encoder->base.id,
  5324. drm_get_encoder_name(connector->encoder));
  5325. connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
  5326. if (dev_priv->display.write_eld)
  5327. dev_priv->display.write_eld(connector, crtc);
  5328. }
  5329. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  5330. void intel_crtc_load_lut(struct drm_crtc *crtc)
  5331. {
  5332. struct drm_device *dev = crtc->dev;
  5333. struct drm_i915_private *dev_priv = dev->dev_private;
  5334. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5335. int palreg = PALETTE(intel_crtc->pipe);
  5336. int i;
  5337. /* The clocks have to be on to load the palette. */
  5338. if (!crtc->enabled || !intel_crtc->active)
  5339. return;
  5340. /* use legacy palette for Ironlake */
  5341. if (HAS_PCH_SPLIT(dev))
  5342. palreg = LGC_PALETTE(intel_crtc->pipe);
  5343. for (i = 0; i < 256; i++) {
  5344. I915_WRITE(palreg + 4 * i,
  5345. (intel_crtc->lut_r[i] << 16) |
  5346. (intel_crtc->lut_g[i] << 8) |
  5347. intel_crtc->lut_b[i]);
  5348. }
  5349. }
  5350. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  5351. {
  5352. struct drm_device *dev = crtc->dev;
  5353. struct drm_i915_private *dev_priv = dev->dev_private;
  5354. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5355. bool visible = base != 0;
  5356. u32 cntl;
  5357. if (intel_crtc->cursor_visible == visible)
  5358. return;
  5359. cntl = I915_READ(_CURACNTR);
  5360. if (visible) {
  5361. /* On these chipsets we can only modify the base whilst
  5362. * the cursor is disabled.
  5363. */
  5364. I915_WRITE(_CURABASE, base);
  5365. cntl &= ~(CURSOR_FORMAT_MASK);
  5366. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  5367. cntl |= CURSOR_ENABLE |
  5368. CURSOR_GAMMA_ENABLE |
  5369. CURSOR_FORMAT_ARGB;
  5370. } else
  5371. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  5372. I915_WRITE(_CURACNTR, cntl);
  5373. intel_crtc->cursor_visible = visible;
  5374. }
  5375. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  5376. {
  5377. struct drm_device *dev = crtc->dev;
  5378. struct drm_i915_private *dev_priv = dev->dev_private;
  5379. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5380. int pipe = intel_crtc->pipe;
  5381. bool visible = base != 0;
  5382. if (intel_crtc->cursor_visible != visible) {
  5383. uint32_t cntl = I915_READ(CURCNTR(pipe));
  5384. if (base) {
  5385. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  5386. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5387. cntl |= pipe << 28; /* Connect to correct pipe */
  5388. } else {
  5389. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5390. cntl |= CURSOR_MODE_DISABLE;
  5391. }
  5392. I915_WRITE(CURCNTR(pipe), cntl);
  5393. intel_crtc->cursor_visible = visible;
  5394. }
  5395. /* and commit changes on next vblank */
  5396. I915_WRITE(CURBASE(pipe), base);
  5397. }
  5398. static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
  5399. {
  5400. struct drm_device *dev = crtc->dev;
  5401. struct drm_i915_private *dev_priv = dev->dev_private;
  5402. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5403. int pipe = intel_crtc->pipe;
  5404. bool visible = base != 0;
  5405. if (intel_crtc->cursor_visible != visible) {
  5406. uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
  5407. if (base) {
  5408. cntl &= ~CURSOR_MODE;
  5409. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5410. } else {
  5411. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5412. cntl |= CURSOR_MODE_DISABLE;
  5413. }
  5414. if (IS_HASWELL(dev))
  5415. cntl |= CURSOR_PIPE_CSC_ENABLE;
  5416. I915_WRITE(CURCNTR_IVB(pipe), cntl);
  5417. intel_crtc->cursor_visible = visible;
  5418. }
  5419. /* and commit changes on next vblank */
  5420. I915_WRITE(CURBASE_IVB(pipe), base);
  5421. }
  5422. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  5423. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  5424. bool on)
  5425. {
  5426. struct drm_device *dev = crtc->dev;
  5427. struct drm_i915_private *dev_priv = dev->dev_private;
  5428. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5429. int pipe = intel_crtc->pipe;
  5430. int x = intel_crtc->cursor_x;
  5431. int y = intel_crtc->cursor_y;
  5432. u32 base, pos;
  5433. bool visible;
  5434. pos = 0;
  5435. if (on && crtc->enabled && crtc->fb) {
  5436. base = intel_crtc->cursor_addr;
  5437. if (x > (int) crtc->fb->width)
  5438. base = 0;
  5439. if (y > (int) crtc->fb->height)
  5440. base = 0;
  5441. } else
  5442. base = 0;
  5443. if (x < 0) {
  5444. if (x + intel_crtc->cursor_width < 0)
  5445. base = 0;
  5446. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  5447. x = -x;
  5448. }
  5449. pos |= x << CURSOR_X_SHIFT;
  5450. if (y < 0) {
  5451. if (y + intel_crtc->cursor_height < 0)
  5452. base = 0;
  5453. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  5454. y = -y;
  5455. }
  5456. pos |= y << CURSOR_Y_SHIFT;
  5457. visible = base != 0;
  5458. if (!visible && !intel_crtc->cursor_visible)
  5459. return;
  5460. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  5461. I915_WRITE(CURPOS_IVB(pipe), pos);
  5462. ivb_update_cursor(crtc, base);
  5463. } else {
  5464. I915_WRITE(CURPOS(pipe), pos);
  5465. if (IS_845G(dev) || IS_I865G(dev))
  5466. i845_update_cursor(crtc, base);
  5467. else
  5468. i9xx_update_cursor(crtc, base);
  5469. }
  5470. }
  5471. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  5472. struct drm_file *file,
  5473. uint32_t handle,
  5474. uint32_t width, uint32_t height)
  5475. {
  5476. struct drm_device *dev = crtc->dev;
  5477. struct drm_i915_private *dev_priv = dev->dev_private;
  5478. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5479. struct drm_i915_gem_object *obj;
  5480. uint32_t addr;
  5481. int ret;
  5482. /* if we want to turn off the cursor ignore width and height */
  5483. if (!handle) {
  5484. DRM_DEBUG_KMS("cursor off\n");
  5485. addr = 0;
  5486. obj = NULL;
  5487. mutex_lock(&dev->struct_mutex);
  5488. goto finish;
  5489. }
  5490. /* Currently we only support 64x64 cursors */
  5491. if (width != 64 || height != 64) {
  5492. DRM_ERROR("we currently only support 64x64 cursors\n");
  5493. return -EINVAL;
  5494. }
  5495. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  5496. if (&obj->base == NULL)
  5497. return -ENOENT;
  5498. if (obj->base.size < width * height * 4) {
  5499. DRM_ERROR("buffer is to small\n");
  5500. ret = -ENOMEM;
  5501. goto fail;
  5502. }
  5503. /* we only need to pin inside GTT if cursor is non-phy */
  5504. mutex_lock(&dev->struct_mutex);
  5505. if (!dev_priv->info->cursor_needs_physical) {
  5506. unsigned alignment;
  5507. if (obj->tiling_mode) {
  5508. DRM_ERROR("cursor cannot be tiled\n");
  5509. ret = -EINVAL;
  5510. goto fail_locked;
  5511. }
  5512. /* Note that the w/a also requires 2 PTE of padding following
  5513. * the bo. We currently fill all unused PTE with the shadow
  5514. * page and so we should always have valid PTE following the
  5515. * cursor preventing the VT-d warning.
  5516. */
  5517. alignment = 0;
  5518. if (need_vtd_wa(dev))
  5519. alignment = 64*1024;
  5520. ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
  5521. if (ret) {
  5522. DRM_ERROR("failed to move cursor bo into the GTT\n");
  5523. goto fail_locked;
  5524. }
  5525. ret = i915_gem_object_put_fence(obj);
  5526. if (ret) {
  5527. DRM_ERROR("failed to release fence for cursor");
  5528. goto fail_unpin;
  5529. }
  5530. addr = obj->gtt_offset;
  5531. } else {
  5532. int align = IS_I830(dev) ? 16 * 1024 : 256;
  5533. ret = i915_gem_attach_phys_object(dev, obj,
  5534. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  5535. align);
  5536. if (ret) {
  5537. DRM_ERROR("failed to attach phys object\n");
  5538. goto fail_locked;
  5539. }
  5540. addr = obj->phys_obj->handle->busaddr;
  5541. }
  5542. if (IS_GEN2(dev))
  5543. I915_WRITE(CURSIZE, (height << 12) | width);
  5544. finish:
  5545. if (intel_crtc->cursor_bo) {
  5546. if (dev_priv->info->cursor_needs_physical) {
  5547. if (intel_crtc->cursor_bo != obj)
  5548. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  5549. } else
  5550. i915_gem_object_unpin(intel_crtc->cursor_bo);
  5551. drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
  5552. }
  5553. mutex_unlock(&dev->struct_mutex);
  5554. intel_crtc->cursor_addr = addr;
  5555. intel_crtc->cursor_bo = obj;
  5556. intel_crtc->cursor_width = width;
  5557. intel_crtc->cursor_height = height;
  5558. intel_crtc_update_cursor(crtc, true);
  5559. return 0;
  5560. fail_unpin:
  5561. i915_gem_object_unpin(obj);
  5562. fail_locked:
  5563. mutex_unlock(&dev->struct_mutex);
  5564. fail:
  5565. drm_gem_object_unreference_unlocked(&obj->base);
  5566. return ret;
  5567. }
  5568. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  5569. {
  5570. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5571. intel_crtc->cursor_x = x;
  5572. intel_crtc->cursor_y = y;
  5573. intel_crtc_update_cursor(crtc, true);
  5574. return 0;
  5575. }
  5576. /** Sets the color ramps on behalf of RandR */
  5577. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  5578. u16 blue, int regno)
  5579. {
  5580. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5581. intel_crtc->lut_r[regno] = red >> 8;
  5582. intel_crtc->lut_g[regno] = green >> 8;
  5583. intel_crtc->lut_b[regno] = blue >> 8;
  5584. }
  5585. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  5586. u16 *blue, int regno)
  5587. {
  5588. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5589. *red = intel_crtc->lut_r[regno] << 8;
  5590. *green = intel_crtc->lut_g[regno] << 8;
  5591. *blue = intel_crtc->lut_b[regno] << 8;
  5592. }
  5593. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  5594. u16 *blue, uint32_t start, uint32_t size)
  5595. {
  5596. int end = (start + size > 256) ? 256 : start + size, i;
  5597. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5598. for (i = start; i < end; i++) {
  5599. intel_crtc->lut_r[i] = red[i] >> 8;
  5600. intel_crtc->lut_g[i] = green[i] >> 8;
  5601. intel_crtc->lut_b[i] = blue[i] >> 8;
  5602. }
  5603. intel_crtc_load_lut(crtc);
  5604. }
  5605. /* VESA 640x480x72Hz mode to set on the pipe */
  5606. static struct drm_display_mode load_detect_mode = {
  5607. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  5608. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  5609. };
  5610. static struct drm_framebuffer *
  5611. intel_framebuffer_create(struct drm_device *dev,
  5612. struct drm_mode_fb_cmd2 *mode_cmd,
  5613. struct drm_i915_gem_object *obj)
  5614. {
  5615. struct intel_framebuffer *intel_fb;
  5616. int ret;
  5617. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  5618. if (!intel_fb) {
  5619. drm_gem_object_unreference_unlocked(&obj->base);
  5620. return ERR_PTR(-ENOMEM);
  5621. }
  5622. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  5623. if (ret) {
  5624. drm_gem_object_unreference_unlocked(&obj->base);
  5625. kfree(intel_fb);
  5626. return ERR_PTR(ret);
  5627. }
  5628. return &intel_fb->base;
  5629. }
  5630. static u32
  5631. intel_framebuffer_pitch_for_width(int width, int bpp)
  5632. {
  5633. u32 pitch = DIV_ROUND_UP(width * bpp, 8);
  5634. return ALIGN(pitch, 64);
  5635. }
  5636. static u32
  5637. intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
  5638. {
  5639. u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
  5640. return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
  5641. }
  5642. static struct drm_framebuffer *
  5643. intel_framebuffer_create_for_mode(struct drm_device *dev,
  5644. struct drm_display_mode *mode,
  5645. int depth, int bpp)
  5646. {
  5647. struct drm_i915_gem_object *obj;
  5648. struct drm_mode_fb_cmd2 mode_cmd = { 0 };
  5649. obj = i915_gem_alloc_object(dev,
  5650. intel_framebuffer_size_for_mode(mode, bpp));
  5651. if (obj == NULL)
  5652. return ERR_PTR(-ENOMEM);
  5653. mode_cmd.width = mode->hdisplay;
  5654. mode_cmd.height = mode->vdisplay;
  5655. mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
  5656. bpp);
  5657. mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
  5658. return intel_framebuffer_create(dev, &mode_cmd, obj);
  5659. }
  5660. static struct drm_framebuffer *
  5661. mode_fits_in_fbdev(struct drm_device *dev,
  5662. struct drm_display_mode *mode)
  5663. {
  5664. struct drm_i915_private *dev_priv = dev->dev_private;
  5665. struct drm_i915_gem_object *obj;
  5666. struct drm_framebuffer *fb;
  5667. if (dev_priv->fbdev == NULL)
  5668. return NULL;
  5669. obj = dev_priv->fbdev->ifb.obj;
  5670. if (obj == NULL)
  5671. return NULL;
  5672. fb = &dev_priv->fbdev->ifb.base;
  5673. if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
  5674. fb->bits_per_pixel))
  5675. return NULL;
  5676. if (obj->base.size < mode->vdisplay * fb->pitches[0])
  5677. return NULL;
  5678. return fb;
  5679. }
  5680. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  5681. struct drm_display_mode *mode,
  5682. struct intel_load_detect_pipe *old)
  5683. {
  5684. struct intel_crtc *intel_crtc;
  5685. struct intel_encoder *intel_encoder =
  5686. intel_attached_encoder(connector);
  5687. struct drm_crtc *possible_crtc;
  5688. struct drm_encoder *encoder = &intel_encoder->base;
  5689. struct drm_crtc *crtc = NULL;
  5690. struct drm_device *dev = encoder->dev;
  5691. struct drm_framebuffer *fb;
  5692. int i = -1;
  5693. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5694. connector->base.id, drm_get_connector_name(connector),
  5695. encoder->base.id, drm_get_encoder_name(encoder));
  5696. /*
  5697. * Algorithm gets a little messy:
  5698. *
  5699. * - if the connector already has an assigned crtc, use it (but make
  5700. * sure it's on first)
  5701. *
  5702. * - try to find the first unused crtc that can drive this connector,
  5703. * and use that if we find one
  5704. */
  5705. /* See if we already have a CRTC for this connector */
  5706. if (encoder->crtc) {
  5707. crtc = encoder->crtc;
  5708. mutex_lock(&crtc->mutex);
  5709. old->dpms_mode = connector->dpms;
  5710. old->load_detect_temp = false;
  5711. /* Make sure the crtc and connector are running */
  5712. if (connector->dpms != DRM_MODE_DPMS_ON)
  5713. connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
  5714. return true;
  5715. }
  5716. /* Find an unused one (if possible) */
  5717. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  5718. i++;
  5719. if (!(encoder->possible_crtcs & (1 << i)))
  5720. continue;
  5721. if (!possible_crtc->enabled) {
  5722. crtc = possible_crtc;
  5723. break;
  5724. }
  5725. }
  5726. /*
  5727. * If we didn't find an unused CRTC, don't use any.
  5728. */
  5729. if (!crtc) {
  5730. DRM_DEBUG_KMS("no pipe available for load-detect\n");
  5731. return false;
  5732. }
  5733. mutex_lock(&crtc->mutex);
  5734. intel_encoder->new_crtc = to_intel_crtc(crtc);
  5735. to_intel_connector(connector)->new_encoder = intel_encoder;
  5736. intel_crtc = to_intel_crtc(crtc);
  5737. old->dpms_mode = connector->dpms;
  5738. old->load_detect_temp = true;
  5739. old->release_fb = NULL;
  5740. if (!mode)
  5741. mode = &load_detect_mode;
  5742. /* We need a framebuffer large enough to accommodate all accesses
  5743. * that the plane may generate whilst we perform load detection.
  5744. * We can not rely on the fbcon either being present (we get called
  5745. * during its initialisation to detect all boot displays, or it may
  5746. * not even exist) or that it is large enough to satisfy the
  5747. * requested mode.
  5748. */
  5749. fb = mode_fits_in_fbdev(dev, mode);
  5750. if (fb == NULL) {
  5751. DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
  5752. fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
  5753. old->release_fb = fb;
  5754. } else
  5755. DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
  5756. if (IS_ERR(fb)) {
  5757. DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
  5758. mutex_unlock(&crtc->mutex);
  5759. return false;
  5760. }
  5761. if (intel_set_mode(crtc, mode, 0, 0, fb)) {
  5762. DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
  5763. if (old->release_fb)
  5764. old->release_fb->funcs->destroy(old->release_fb);
  5765. mutex_unlock(&crtc->mutex);
  5766. return false;
  5767. }
  5768. /* let the connector get through one full cycle before testing */
  5769. intel_wait_for_vblank(dev, intel_crtc->pipe);
  5770. return true;
  5771. }
  5772. void intel_release_load_detect_pipe(struct drm_connector *connector,
  5773. struct intel_load_detect_pipe *old)
  5774. {
  5775. struct intel_encoder *intel_encoder =
  5776. intel_attached_encoder(connector);
  5777. struct drm_encoder *encoder = &intel_encoder->base;
  5778. struct drm_crtc *crtc = encoder->crtc;
  5779. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5780. connector->base.id, drm_get_connector_name(connector),
  5781. encoder->base.id, drm_get_encoder_name(encoder));
  5782. if (old->load_detect_temp) {
  5783. to_intel_connector(connector)->new_encoder = NULL;
  5784. intel_encoder->new_crtc = NULL;
  5785. intel_set_mode(crtc, NULL, 0, 0, NULL);
  5786. if (old->release_fb) {
  5787. drm_framebuffer_unregister_private(old->release_fb);
  5788. drm_framebuffer_unreference(old->release_fb);
  5789. }
  5790. mutex_unlock(&crtc->mutex);
  5791. return;
  5792. }
  5793. /* Switch crtc and encoder back off if necessary */
  5794. if (old->dpms_mode != DRM_MODE_DPMS_ON)
  5795. connector->funcs->dpms(connector, old->dpms_mode);
  5796. mutex_unlock(&crtc->mutex);
  5797. }
  5798. /* Returns the clock of the currently programmed mode of the given pipe. */
  5799. static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
  5800. {
  5801. struct drm_i915_private *dev_priv = dev->dev_private;
  5802. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5803. int pipe = intel_crtc->pipe;
  5804. u32 dpll = I915_READ(DPLL(pipe));
  5805. u32 fp;
  5806. intel_clock_t clock;
  5807. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  5808. fp = I915_READ(FP0(pipe));
  5809. else
  5810. fp = I915_READ(FP1(pipe));
  5811. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  5812. if (IS_PINEVIEW(dev)) {
  5813. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  5814. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5815. } else {
  5816. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  5817. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5818. }
  5819. if (!IS_GEN2(dev)) {
  5820. if (IS_PINEVIEW(dev))
  5821. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  5822. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  5823. else
  5824. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  5825. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5826. switch (dpll & DPLL_MODE_MASK) {
  5827. case DPLLB_MODE_DAC_SERIAL:
  5828. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  5829. 5 : 10;
  5830. break;
  5831. case DPLLB_MODE_LVDS:
  5832. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  5833. 7 : 14;
  5834. break;
  5835. default:
  5836. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  5837. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  5838. return 0;
  5839. }
  5840. /* XXX: Handle the 100Mhz refclk */
  5841. intel_clock(dev, 96000, &clock);
  5842. } else {
  5843. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  5844. if (is_lvds) {
  5845. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  5846. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5847. clock.p2 = 14;
  5848. if ((dpll & PLL_REF_INPUT_MASK) ==
  5849. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  5850. /* XXX: might not be 66MHz */
  5851. intel_clock(dev, 66000, &clock);
  5852. } else
  5853. intel_clock(dev, 48000, &clock);
  5854. } else {
  5855. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  5856. clock.p1 = 2;
  5857. else {
  5858. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  5859. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  5860. }
  5861. if (dpll & PLL_P2_DIVIDE_BY_4)
  5862. clock.p2 = 4;
  5863. else
  5864. clock.p2 = 2;
  5865. intel_clock(dev, 48000, &clock);
  5866. }
  5867. }
  5868. /* XXX: It would be nice to validate the clocks, but we can't reuse
  5869. * i830PllIsValid() because it relies on the xf86_config connector
  5870. * configuration being accurate, which it isn't necessarily.
  5871. */
  5872. return clock.dot;
  5873. }
  5874. /** Returns the currently programmed mode of the given pipe. */
  5875. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  5876. struct drm_crtc *crtc)
  5877. {
  5878. struct drm_i915_private *dev_priv = dev->dev_private;
  5879. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5880. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  5881. struct drm_display_mode *mode;
  5882. int htot = I915_READ(HTOTAL(cpu_transcoder));
  5883. int hsync = I915_READ(HSYNC(cpu_transcoder));
  5884. int vtot = I915_READ(VTOTAL(cpu_transcoder));
  5885. int vsync = I915_READ(VSYNC(cpu_transcoder));
  5886. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  5887. if (!mode)
  5888. return NULL;
  5889. mode->clock = intel_crtc_clock_get(dev, crtc);
  5890. mode->hdisplay = (htot & 0xffff) + 1;
  5891. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  5892. mode->hsync_start = (hsync & 0xffff) + 1;
  5893. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  5894. mode->vdisplay = (vtot & 0xffff) + 1;
  5895. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  5896. mode->vsync_start = (vsync & 0xffff) + 1;
  5897. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  5898. drm_mode_set_name(mode);
  5899. return mode;
  5900. }
  5901. static void intel_increase_pllclock(struct drm_crtc *crtc)
  5902. {
  5903. struct drm_device *dev = crtc->dev;
  5904. drm_i915_private_t *dev_priv = dev->dev_private;
  5905. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5906. int pipe = intel_crtc->pipe;
  5907. int dpll_reg = DPLL(pipe);
  5908. int dpll;
  5909. if (HAS_PCH_SPLIT(dev))
  5910. return;
  5911. if (!dev_priv->lvds_downclock_avail)
  5912. return;
  5913. dpll = I915_READ(dpll_reg);
  5914. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  5915. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  5916. assert_panel_unlocked(dev_priv, pipe);
  5917. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  5918. I915_WRITE(dpll_reg, dpll);
  5919. intel_wait_for_vblank(dev, pipe);
  5920. dpll = I915_READ(dpll_reg);
  5921. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  5922. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  5923. }
  5924. }
  5925. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  5926. {
  5927. struct drm_device *dev = crtc->dev;
  5928. drm_i915_private_t *dev_priv = dev->dev_private;
  5929. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5930. if (HAS_PCH_SPLIT(dev))
  5931. return;
  5932. if (!dev_priv->lvds_downclock_avail)
  5933. return;
  5934. /*
  5935. * Since this is called by a timer, we should never get here in
  5936. * the manual case.
  5937. */
  5938. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  5939. int pipe = intel_crtc->pipe;
  5940. int dpll_reg = DPLL(pipe);
  5941. int dpll;
  5942. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  5943. assert_panel_unlocked(dev_priv, pipe);
  5944. dpll = I915_READ(dpll_reg);
  5945. dpll |= DISPLAY_RATE_SELECT_FPA1;
  5946. I915_WRITE(dpll_reg, dpll);
  5947. intel_wait_for_vblank(dev, pipe);
  5948. dpll = I915_READ(dpll_reg);
  5949. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  5950. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  5951. }
  5952. }
  5953. void intel_mark_busy(struct drm_device *dev)
  5954. {
  5955. i915_update_gfx_val(dev->dev_private);
  5956. }
  5957. void intel_mark_idle(struct drm_device *dev)
  5958. {
  5959. struct drm_crtc *crtc;
  5960. if (!i915_powersave)
  5961. return;
  5962. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5963. if (!crtc->fb)
  5964. continue;
  5965. intel_decrease_pllclock(crtc);
  5966. }
  5967. }
  5968. void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
  5969. {
  5970. struct drm_device *dev = obj->base.dev;
  5971. struct drm_crtc *crtc;
  5972. if (!i915_powersave)
  5973. return;
  5974. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5975. if (!crtc->fb)
  5976. continue;
  5977. if (to_intel_framebuffer(crtc->fb)->obj == obj)
  5978. intel_increase_pllclock(crtc);
  5979. }
  5980. }
  5981. static void intel_crtc_destroy(struct drm_crtc *crtc)
  5982. {
  5983. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5984. struct drm_device *dev = crtc->dev;
  5985. struct intel_unpin_work *work;
  5986. unsigned long flags;
  5987. spin_lock_irqsave(&dev->event_lock, flags);
  5988. work = intel_crtc->unpin_work;
  5989. intel_crtc->unpin_work = NULL;
  5990. spin_unlock_irqrestore(&dev->event_lock, flags);
  5991. if (work) {
  5992. cancel_work_sync(&work->work);
  5993. kfree(work);
  5994. }
  5995. drm_crtc_cleanup(crtc);
  5996. kfree(intel_crtc);
  5997. }
  5998. static void intel_unpin_work_fn(struct work_struct *__work)
  5999. {
  6000. struct intel_unpin_work *work =
  6001. container_of(__work, struct intel_unpin_work, work);
  6002. struct drm_device *dev = work->crtc->dev;
  6003. mutex_lock(&dev->struct_mutex);
  6004. intel_unpin_fb_obj(work->old_fb_obj);
  6005. drm_gem_object_unreference(&work->pending_flip_obj->base);
  6006. drm_gem_object_unreference(&work->old_fb_obj->base);
  6007. intel_update_fbc(dev);
  6008. mutex_unlock(&dev->struct_mutex);
  6009. BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
  6010. atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
  6011. kfree(work);
  6012. }
  6013. static void do_intel_finish_page_flip(struct drm_device *dev,
  6014. struct drm_crtc *crtc)
  6015. {
  6016. drm_i915_private_t *dev_priv = dev->dev_private;
  6017. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6018. struct intel_unpin_work *work;
  6019. unsigned long flags;
  6020. /* Ignore early vblank irqs */
  6021. if (intel_crtc == NULL)
  6022. return;
  6023. spin_lock_irqsave(&dev->event_lock, flags);
  6024. work = intel_crtc->unpin_work;
  6025. /* Ensure we don't miss a work->pending update ... */
  6026. smp_rmb();
  6027. if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  6028. spin_unlock_irqrestore(&dev->event_lock, flags);
  6029. return;
  6030. }
  6031. /* and that the unpin work is consistent wrt ->pending. */
  6032. smp_rmb();
  6033. intel_crtc->unpin_work = NULL;
  6034. if (work->event)
  6035. drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
  6036. drm_vblank_put(dev, intel_crtc->pipe);
  6037. spin_unlock_irqrestore(&dev->event_lock, flags);
  6038. wake_up_all(&dev_priv->pending_flip_queue);
  6039. queue_work(dev_priv->wq, &work->work);
  6040. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  6041. }
  6042. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  6043. {
  6044. drm_i915_private_t *dev_priv = dev->dev_private;
  6045. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  6046. do_intel_finish_page_flip(dev, crtc);
  6047. }
  6048. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  6049. {
  6050. drm_i915_private_t *dev_priv = dev->dev_private;
  6051. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  6052. do_intel_finish_page_flip(dev, crtc);
  6053. }
  6054. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  6055. {
  6056. drm_i915_private_t *dev_priv = dev->dev_private;
  6057. struct intel_crtc *intel_crtc =
  6058. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  6059. unsigned long flags;
  6060. /* NB: An MMIO update of the plane base pointer will also
  6061. * generate a page-flip completion irq, i.e. every modeset
  6062. * is also accompanied by a spurious intel_prepare_page_flip().
  6063. */
  6064. spin_lock_irqsave(&dev->event_lock, flags);
  6065. if (intel_crtc->unpin_work)
  6066. atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
  6067. spin_unlock_irqrestore(&dev->event_lock, flags);
  6068. }
  6069. inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
  6070. {
  6071. /* Ensure that the work item is consistent when activating it ... */
  6072. smp_wmb();
  6073. atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
  6074. /* and that it is marked active as soon as the irq could fire. */
  6075. smp_wmb();
  6076. }
  6077. static int intel_gen2_queue_flip(struct drm_device *dev,
  6078. struct drm_crtc *crtc,
  6079. struct drm_framebuffer *fb,
  6080. struct drm_i915_gem_object *obj)
  6081. {
  6082. struct drm_i915_private *dev_priv = dev->dev_private;
  6083. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6084. u32 flip_mask;
  6085. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6086. int ret;
  6087. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6088. if (ret)
  6089. goto err;
  6090. ret = intel_ring_begin(ring, 6);
  6091. if (ret)
  6092. goto err_unpin;
  6093. /* Can't queue multiple flips, so wait for the previous
  6094. * one to finish before executing the next.
  6095. */
  6096. if (intel_crtc->plane)
  6097. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6098. else
  6099. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6100. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6101. intel_ring_emit(ring, MI_NOOP);
  6102. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6103. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6104. intel_ring_emit(ring, fb->pitches[0]);
  6105. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6106. intel_ring_emit(ring, 0); /* aux display base address, unused */
  6107. intel_mark_page_flip_active(intel_crtc);
  6108. intel_ring_advance(ring);
  6109. return 0;
  6110. err_unpin:
  6111. intel_unpin_fb_obj(obj);
  6112. err:
  6113. return ret;
  6114. }
  6115. static int intel_gen3_queue_flip(struct drm_device *dev,
  6116. struct drm_crtc *crtc,
  6117. struct drm_framebuffer *fb,
  6118. struct drm_i915_gem_object *obj)
  6119. {
  6120. struct drm_i915_private *dev_priv = dev->dev_private;
  6121. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6122. u32 flip_mask;
  6123. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6124. int ret;
  6125. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6126. if (ret)
  6127. goto err;
  6128. ret = intel_ring_begin(ring, 6);
  6129. if (ret)
  6130. goto err_unpin;
  6131. if (intel_crtc->plane)
  6132. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6133. else
  6134. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6135. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6136. intel_ring_emit(ring, MI_NOOP);
  6137. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
  6138. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6139. intel_ring_emit(ring, fb->pitches[0]);
  6140. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6141. intel_ring_emit(ring, MI_NOOP);
  6142. intel_mark_page_flip_active(intel_crtc);
  6143. intel_ring_advance(ring);
  6144. return 0;
  6145. err_unpin:
  6146. intel_unpin_fb_obj(obj);
  6147. err:
  6148. return ret;
  6149. }
  6150. static int intel_gen4_queue_flip(struct drm_device *dev,
  6151. struct drm_crtc *crtc,
  6152. struct drm_framebuffer *fb,
  6153. struct drm_i915_gem_object *obj)
  6154. {
  6155. struct drm_i915_private *dev_priv = dev->dev_private;
  6156. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6157. uint32_t pf, pipesrc;
  6158. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6159. int ret;
  6160. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6161. if (ret)
  6162. goto err;
  6163. ret = intel_ring_begin(ring, 4);
  6164. if (ret)
  6165. goto err_unpin;
  6166. /* i965+ uses the linear or tiled offsets from the
  6167. * Display Registers (which do not change across a page-flip)
  6168. * so we need only reprogram the base address.
  6169. */
  6170. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6171. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6172. intel_ring_emit(ring, fb->pitches[0]);
  6173. intel_ring_emit(ring,
  6174. (obj->gtt_offset + intel_crtc->dspaddr_offset) |
  6175. obj->tiling_mode);
  6176. /* XXX Enabling the panel-fitter across page-flip is so far
  6177. * untested on non-native modes, so ignore it for now.
  6178. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  6179. */
  6180. pf = 0;
  6181. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6182. intel_ring_emit(ring, pf | pipesrc);
  6183. intel_mark_page_flip_active(intel_crtc);
  6184. intel_ring_advance(ring);
  6185. return 0;
  6186. err_unpin:
  6187. intel_unpin_fb_obj(obj);
  6188. err:
  6189. return ret;
  6190. }
  6191. static int intel_gen6_queue_flip(struct drm_device *dev,
  6192. struct drm_crtc *crtc,
  6193. struct drm_framebuffer *fb,
  6194. struct drm_i915_gem_object *obj)
  6195. {
  6196. struct drm_i915_private *dev_priv = dev->dev_private;
  6197. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6198. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6199. uint32_t pf, pipesrc;
  6200. int ret;
  6201. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6202. if (ret)
  6203. goto err;
  6204. ret = intel_ring_begin(ring, 4);
  6205. if (ret)
  6206. goto err_unpin;
  6207. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6208. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6209. intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
  6210. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6211. /* Contrary to the suggestions in the documentation,
  6212. * "Enable Panel Fitter" does not seem to be required when page
  6213. * flipping with a non-native mode, and worse causes a normal
  6214. * modeset to fail.
  6215. * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
  6216. */
  6217. pf = 0;
  6218. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6219. intel_ring_emit(ring, pf | pipesrc);
  6220. intel_mark_page_flip_active(intel_crtc);
  6221. intel_ring_advance(ring);
  6222. return 0;
  6223. err_unpin:
  6224. intel_unpin_fb_obj(obj);
  6225. err:
  6226. return ret;
  6227. }
  6228. /*
  6229. * On gen7 we currently use the blit ring because (in early silicon at least)
  6230. * the render ring doesn't give us interrpts for page flip completion, which
  6231. * means clients will hang after the first flip is queued. Fortunately the
  6232. * blit ring generates interrupts properly, so use it instead.
  6233. */
  6234. static int intel_gen7_queue_flip(struct drm_device *dev,
  6235. struct drm_crtc *crtc,
  6236. struct drm_framebuffer *fb,
  6237. struct drm_i915_gem_object *obj)
  6238. {
  6239. struct drm_i915_private *dev_priv = dev->dev_private;
  6240. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6241. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  6242. uint32_t plane_bit = 0;
  6243. int ret;
  6244. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6245. if (ret)
  6246. goto err;
  6247. switch(intel_crtc->plane) {
  6248. case PLANE_A:
  6249. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
  6250. break;
  6251. case PLANE_B:
  6252. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
  6253. break;
  6254. case PLANE_C:
  6255. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
  6256. break;
  6257. default:
  6258. WARN_ONCE(1, "unknown plane in flip command\n");
  6259. ret = -ENODEV;
  6260. goto err_unpin;
  6261. }
  6262. ret = intel_ring_begin(ring, 4);
  6263. if (ret)
  6264. goto err_unpin;
  6265. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
  6266. intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
  6267. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6268. intel_ring_emit(ring, (MI_NOOP));
  6269. intel_mark_page_flip_active(intel_crtc);
  6270. intel_ring_advance(ring);
  6271. return 0;
  6272. err_unpin:
  6273. intel_unpin_fb_obj(obj);
  6274. err:
  6275. return ret;
  6276. }
  6277. static int intel_default_queue_flip(struct drm_device *dev,
  6278. struct drm_crtc *crtc,
  6279. struct drm_framebuffer *fb,
  6280. struct drm_i915_gem_object *obj)
  6281. {
  6282. return -ENODEV;
  6283. }
  6284. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  6285. struct drm_framebuffer *fb,
  6286. struct drm_pending_vblank_event *event)
  6287. {
  6288. struct drm_device *dev = crtc->dev;
  6289. struct drm_i915_private *dev_priv = dev->dev_private;
  6290. struct drm_framebuffer *old_fb = crtc->fb;
  6291. struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
  6292. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6293. struct intel_unpin_work *work;
  6294. unsigned long flags;
  6295. int ret;
  6296. /* Can't change pixel format via MI display flips. */
  6297. if (fb->pixel_format != crtc->fb->pixel_format)
  6298. return -EINVAL;
  6299. /*
  6300. * TILEOFF/LINOFF registers can't be changed via MI display flips.
  6301. * Note that pitch changes could also affect these register.
  6302. */
  6303. if (INTEL_INFO(dev)->gen > 3 &&
  6304. (fb->offsets[0] != crtc->fb->offsets[0] ||
  6305. fb->pitches[0] != crtc->fb->pitches[0]))
  6306. return -EINVAL;
  6307. work = kzalloc(sizeof *work, GFP_KERNEL);
  6308. if (work == NULL)
  6309. return -ENOMEM;
  6310. work->event = event;
  6311. work->crtc = crtc;
  6312. work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
  6313. INIT_WORK(&work->work, intel_unpin_work_fn);
  6314. ret = drm_vblank_get(dev, intel_crtc->pipe);
  6315. if (ret)
  6316. goto free_work;
  6317. /* We borrow the event spin lock for protecting unpin_work */
  6318. spin_lock_irqsave(&dev->event_lock, flags);
  6319. if (intel_crtc->unpin_work) {
  6320. spin_unlock_irqrestore(&dev->event_lock, flags);
  6321. kfree(work);
  6322. drm_vblank_put(dev, intel_crtc->pipe);
  6323. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  6324. return -EBUSY;
  6325. }
  6326. intel_crtc->unpin_work = work;
  6327. spin_unlock_irqrestore(&dev->event_lock, flags);
  6328. if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
  6329. flush_workqueue(dev_priv->wq);
  6330. ret = i915_mutex_lock_interruptible(dev);
  6331. if (ret)
  6332. goto cleanup;
  6333. /* Reference the objects for the scheduled work. */
  6334. drm_gem_object_reference(&work->old_fb_obj->base);
  6335. drm_gem_object_reference(&obj->base);
  6336. crtc->fb = fb;
  6337. work->pending_flip_obj = obj;
  6338. work->enable_stall_check = true;
  6339. atomic_inc(&intel_crtc->unpin_work_count);
  6340. intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
  6341. ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
  6342. if (ret)
  6343. goto cleanup_pending;
  6344. intel_disable_fbc(dev);
  6345. intel_mark_fb_busy(obj);
  6346. mutex_unlock(&dev->struct_mutex);
  6347. trace_i915_flip_request(intel_crtc->plane, obj);
  6348. return 0;
  6349. cleanup_pending:
  6350. atomic_dec(&intel_crtc->unpin_work_count);
  6351. crtc->fb = old_fb;
  6352. drm_gem_object_unreference(&work->old_fb_obj->base);
  6353. drm_gem_object_unreference(&obj->base);
  6354. mutex_unlock(&dev->struct_mutex);
  6355. cleanup:
  6356. spin_lock_irqsave(&dev->event_lock, flags);
  6357. intel_crtc->unpin_work = NULL;
  6358. spin_unlock_irqrestore(&dev->event_lock, flags);
  6359. drm_vblank_put(dev, intel_crtc->pipe);
  6360. free_work:
  6361. kfree(work);
  6362. return ret;
  6363. }
  6364. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  6365. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  6366. .load_lut = intel_crtc_load_lut,
  6367. };
  6368. bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
  6369. {
  6370. struct intel_encoder *other_encoder;
  6371. struct drm_crtc *crtc = &encoder->new_crtc->base;
  6372. if (WARN_ON(!crtc))
  6373. return false;
  6374. list_for_each_entry(other_encoder,
  6375. &crtc->dev->mode_config.encoder_list,
  6376. base.head) {
  6377. if (&other_encoder->new_crtc->base != crtc ||
  6378. encoder == other_encoder)
  6379. continue;
  6380. else
  6381. return true;
  6382. }
  6383. return false;
  6384. }
  6385. static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
  6386. struct drm_crtc *crtc)
  6387. {
  6388. struct drm_device *dev;
  6389. struct drm_crtc *tmp;
  6390. int crtc_mask = 1;
  6391. WARN(!crtc, "checking null crtc?\n");
  6392. dev = crtc->dev;
  6393. list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
  6394. if (tmp == crtc)
  6395. break;
  6396. crtc_mask <<= 1;
  6397. }
  6398. if (encoder->possible_crtcs & crtc_mask)
  6399. return true;
  6400. return false;
  6401. }
  6402. /**
  6403. * intel_modeset_update_staged_output_state
  6404. *
  6405. * Updates the staged output configuration state, e.g. after we've read out the
  6406. * current hw state.
  6407. */
  6408. static void intel_modeset_update_staged_output_state(struct drm_device *dev)
  6409. {
  6410. struct intel_encoder *encoder;
  6411. struct intel_connector *connector;
  6412. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6413. base.head) {
  6414. connector->new_encoder =
  6415. to_intel_encoder(connector->base.encoder);
  6416. }
  6417. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6418. base.head) {
  6419. encoder->new_crtc =
  6420. to_intel_crtc(encoder->base.crtc);
  6421. }
  6422. }
  6423. /**
  6424. * intel_modeset_commit_output_state
  6425. *
  6426. * This function copies the stage display pipe configuration to the real one.
  6427. */
  6428. static void intel_modeset_commit_output_state(struct drm_device *dev)
  6429. {
  6430. struct intel_encoder *encoder;
  6431. struct intel_connector *connector;
  6432. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6433. base.head) {
  6434. connector->base.encoder = &connector->new_encoder->base;
  6435. }
  6436. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6437. base.head) {
  6438. encoder->base.crtc = &encoder->new_crtc->base;
  6439. }
  6440. }
  6441. static int
  6442. pipe_config_set_bpp(struct drm_crtc *crtc,
  6443. struct drm_framebuffer *fb,
  6444. struct intel_crtc_config *pipe_config)
  6445. {
  6446. struct drm_device *dev = crtc->dev;
  6447. struct drm_connector *connector;
  6448. int bpp;
  6449. switch (fb->pixel_format) {
  6450. case DRM_FORMAT_C8:
  6451. bpp = 8*3; /* since we go through a colormap */
  6452. break;
  6453. case DRM_FORMAT_XRGB1555:
  6454. case DRM_FORMAT_ARGB1555:
  6455. /* checked in intel_framebuffer_init already */
  6456. if (WARN_ON(INTEL_INFO(dev)->gen > 3))
  6457. return -EINVAL;
  6458. case DRM_FORMAT_RGB565:
  6459. bpp = 6*3; /* min is 18bpp */
  6460. break;
  6461. case DRM_FORMAT_XBGR8888:
  6462. case DRM_FORMAT_ABGR8888:
  6463. /* checked in intel_framebuffer_init already */
  6464. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6465. return -EINVAL;
  6466. case DRM_FORMAT_XRGB8888:
  6467. case DRM_FORMAT_ARGB8888:
  6468. bpp = 8*3;
  6469. break;
  6470. case DRM_FORMAT_XRGB2101010:
  6471. case DRM_FORMAT_ARGB2101010:
  6472. case DRM_FORMAT_XBGR2101010:
  6473. case DRM_FORMAT_ABGR2101010:
  6474. /* checked in intel_framebuffer_init already */
  6475. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6476. return -EINVAL;
  6477. bpp = 10*3;
  6478. break;
  6479. /* TODO: gen4+ supports 16 bpc floating point, too. */
  6480. default:
  6481. DRM_DEBUG_KMS("unsupported depth\n");
  6482. return -EINVAL;
  6483. }
  6484. pipe_config->pipe_bpp = bpp;
  6485. /* Clamp display bpp to EDID value */
  6486. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6487. head) {
  6488. if (connector->encoder && connector->encoder->crtc != crtc)
  6489. continue;
  6490. /* Don't use an invalid EDID bpc value */
  6491. if (connector->display_info.bpc &&
  6492. connector->display_info.bpc * 3 < bpp) {
  6493. DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
  6494. bpp, connector->display_info.bpc*3);
  6495. pipe_config->pipe_bpp = connector->display_info.bpc*3;
  6496. }
  6497. /* Clamp bpp to 8 on screens without EDID 1.4 */
  6498. if (connector->display_info.bpc == 0 && bpp > 24) {
  6499. DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
  6500. bpp);
  6501. pipe_config->pipe_bpp = 24;
  6502. }
  6503. }
  6504. return bpp;
  6505. }
  6506. static struct intel_crtc_config *
  6507. intel_modeset_pipe_config(struct drm_crtc *crtc,
  6508. struct drm_framebuffer *fb,
  6509. struct drm_display_mode *mode)
  6510. {
  6511. struct drm_device *dev = crtc->dev;
  6512. struct drm_encoder_helper_funcs *encoder_funcs;
  6513. struct intel_encoder *encoder;
  6514. struct intel_crtc_config *pipe_config;
  6515. int plane_bpp, ret = -EINVAL;
  6516. bool retry = true;
  6517. pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
  6518. if (!pipe_config)
  6519. return ERR_PTR(-ENOMEM);
  6520. drm_mode_copy(&pipe_config->adjusted_mode, mode);
  6521. drm_mode_copy(&pipe_config->requested_mode, mode);
  6522. plane_bpp = pipe_config_set_bpp(crtc, fb, pipe_config);
  6523. if (plane_bpp < 0)
  6524. goto fail;
  6525. encoder_retry:
  6526. /* Pass our mode to the connectors and the CRTC to give them a chance to
  6527. * adjust it according to limitations or connector properties, and also
  6528. * a chance to reject the mode entirely.
  6529. */
  6530. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6531. base.head) {
  6532. if (&encoder->new_crtc->base != crtc)
  6533. continue;
  6534. if (encoder->compute_config) {
  6535. if (!(encoder->compute_config(encoder, pipe_config))) {
  6536. DRM_DEBUG_KMS("Encoder config failure\n");
  6537. goto fail;
  6538. }
  6539. continue;
  6540. }
  6541. encoder_funcs = encoder->base.helper_private;
  6542. if (!(encoder_funcs->mode_fixup(&encoder->base,
  6543. &pipe_config->requested_mode,
  6544. &pipe_config->adjusted_mode))) {
  6545. DRM_DEBUG_KMS("Encoder fixup failed\n");
  6546. goto fail;
  6547. }
  6548. }
  6549. ret = intel_crtc_compute_config(crtc, pipe_config);
  6550. if (ret < 0) {
  6551. DRM_DEBUG_KMS("CRTC fixup failed\n");
  6552. goto fail;
  6553. }
  6554. if (ret == RETRY) {
  6555. if (WARN(!retry, "loop in pipe configuration computation\n")) {
  6556. ret = -EINVAL;
  6557. goto fail;
  6558. }
  6559. DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
  6560. retry = false;
  6561. goto encoder_retry;
  6562. }
  6563. DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
  6564. pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
  6565. DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
  6566. plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
  6567. return pipe_config;
  6568. fail:
  6569. kfree(pipe_config);
  6570. return ERR_PTR(ret);
  6571. }
  6572. /* Computes which crtcs are affected and sets the relevant bits in the mask. For
  6573. * simplicity we use the crtc's pipe number (because it's easier to obtain). */
  6574. static void
  6575. intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
  6576. unsigned *prepare_pipes, unsigned *disable_pipes)
  6577. {
  6578. struct intel_crtc *intel_crtc;
  6579. struct drm_device *dev = crtc->dev;
  6580. struct intel_encoder *encoder;
  6581. struct intel_connector *connector;
  6582. struct drm_crtc *tmp_crtc;
  6583. *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
  6584. /* Check which crtcs have changed outputs connected to them, these need
  6585. * to be part of the prepare_pipes mask. We don't (yet) support global
  6586. * modeset across multiple crtcs, so modeset_pipes will only have one
  6587. * bit set at most. */
  6588. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6589. base.head) {
  6590. if (connector->base.encoder == &connector->new_encoder->base)
  6591. continue;
  6592. if (connector->base.encoder) {
  6593. tmp_crtc = connector->base.encoder->crtc;
  6594. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6595. }
  6596. if (connector->new_encoder)
  6597. *prepare_pipes |=
  6598. 1 << connector->new_encoder->new_crtc->pipe;
  6599. }
  6600. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6601. base.head) {
  6602. if (encoder->base.crtc == &encoder->new_crtc->base)
  6603. continue;
  6604. if (encoder->base.crtc) {
  6605. tmp_crtc = encoder->base.crtc;
  6606. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6607. }
  6608. if (encoder->new_crtc)
  6609. *prepare_pipes |= 1 << encoder->new_crtc->pipe;
  6610. }
  6611. /* Check for any pipes that will be fully disabled ... */
  6612. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6613. base.head) {
  6614. bool used = false;
  6615. /* Don't try to disable disabled crtcs. */
  6616. if (!intel_crtc->base.enabled)
  6617. continue;
  6618. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6619. base.head) {
  6620. if (encoder->new_crtc == intel_crtc)
  6621. used = true;
  6622. }
  6623. if (!used)
  6624. *disable_pipes |= 1 << intel_crtc->pipe;
  6625. }
  6626. /* set_mode is also used to update properties on life display pipes. */
  6627. intel_crtc = to_intel_crtc(crtc);
  6628. if (crtc->enabled)
  6629. *prepare_pipes |= 1 << intel_crtc->pipe;
  6630. /*
  6631. * For simplicity do a full modeset on any pipe where the output routing
  6632. * changed. We could be more clever, but that would require us to be
  6633. * more careful with calling the relevant encoder->mode_set functions.
  6634. */
  6635. if (*prepare_pipes)
  6636. *modeset_pipes = *prepare_pipes;
  6637. /* ... and mask these out. */
  6638. *modeset_pipes &= ~(*disable_pipes);
  6639. *prepare_pipes &= ~(*disable_pipes);
  6640. /*
  6641. * HACK: We don't (yet) fully support global modesets. intel_set_config
  6642. * obies this rule, but the modeset restore mode of
  6643. * intel_modeset_setup_hw_state does not.
  6644. */
  6645. *modeset_pipes &= 1 << intel_crtc->pipe;
  6646. *prepare_pipes &= 1 << intel_crtc->pipe;
  6647. DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
  6648. *modeset_pipes, *prepare_pipes, *disable_pipes);
  6649. }
  6650. static bool intel_crtc_in_use(struct drm_crtc *crtc)
  6651. {
  6652. struct drm_encoder *encoder;
  6653. struct drm_device *dev = crtc->dev;
  6654. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
  6655. if (encoder->crtc == crtc)
  6656. return true;
  6657. return false;
  6658. }
  6659. static void
  6660. intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
  6661. {
  6662. struct intel_encoder *intel_encoder;
  6663. struct intel_crtc *intel_crtc;
  6664. struct drm_connector *connector;
  6665. list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
  6666. base.head) {
  6667. if (!intel_encoder->base.crtc)
  6668. continue;
  6669. intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
  6670. if (prepare_pipes & (1 << intel_crtc->pipe))
  6671. intel_encoder->connectors_active = false;
  6672. }
  6673. intel_modeset_commit_output_state(dev);
  6674. /* Update computed state. */
  6675. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6676. base.head) {
  6677. intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
  6678. }
  6679. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  6680. if (!connector->encoder || !connector->encoder->crtc)
  6681. continue;
  6682. intel_crtc = to_intel_crtc(connector->encoder->crtc);
  6683. if (prepare_pipes & (1 << intel_crtc->pipe)) {
  6684. struct drm_property *dpms_property =
  6685. dev->mode_config.dpms_property;
  6686. connector->dpms = DRM_MODE_DPMS_ON;
  6687. drm_object_property_set_value(&connector->base,
  6688. dpms_property,
  6689. DRM_MODE_DPMS_ON);
  6690. intel_encoder = to_intel_encoder(connector->encoder);
  6691. intel_encoder->connectors_active = true;
  6692. }
  6693. }
  6694. }
  6695. #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
  6696. list_for_each_entry((intel_crtc), \
  6697. &(dev)->mode_config.crtc_list, \
  6698. base.head) \
  6699. if (mask & (1 <<(intel_crtc)->pipe))
  6700. static bool
  6701. intel_pipe_config_compare(struct drm_device *dev,
  6702. struct intel_crtc_config *current_config,
  6703. struct intel_crtc_config *pipe_config)
  6704. {
  6705. #define PIPE_CONF_CHECK_I(name) \
  6706. if (current_config->name != pipe_config->name) { \
  6707. DRM_ERROR("mismatch in " #name " " \
  6708. "(expected %i, found %i)\n", \
  6709. current_config->name, \
  6710. pipe_config->name); \
  6711. return false; \
  6712. }
  6713. #define PIPE_CONF_CHECK_FLAGS(name, mask) \
  6714. if ((current_config->name ^ pipe_config->name) & (mask)) { \
  6715. DRM_ERROR("mismatch in " #name " " \
  6716. "(expected %i, found %i)\n", \
  6717. current_config->name & (mask), \
  6718. pipe_config->name & (mask)); \
  6719. return false; \
  6720. }
  6721. PIPE_CONF_CHECK_I(has_pch_encoder);
  6722. PIPE_CONF_CHECK_I(fdi_lanes);
  6723. PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
  6724. PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
  6725. PIPE_CONF_CHECK_I(fdi_m_n.link_m);
  6726. PIPE_CONF_CHECK_I(fdi_m_n.link_n);
  6727. PIPE_CONF_CHECK_I(fdi_m_n.tu);
  6728. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
  6729. PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
  6730. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
  6731. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
  6732. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
  6733. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
  6734. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
  6735. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
  6736. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
  6737. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
  6738. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
  6739. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
  6740. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6741. DRM_MODE_FLAG_INTERLACE);
  6742. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6743. DRM_MODE_FLAG_PHSYNC);
  6744. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6745. DRM_MODE_FLAG_NHSYNC);
  6746. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6747. DRM_MODE_FLAG_PVSYNC);
  6748. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6749. DRM_MODE_FLAG_NVSYNC);
  6750. PIPE_CONF_CHECK_I(requested_mode.hdisplay);
  6751. PIPE_CONF_CHECK_I(requested_mode.vdisplay);
  6752. PIPE_CONF_CHECK_I(gmch_pfit.control);
  6753. /* pfit ratios are autocomputed by the hw on gen4+ */
  6754. if (INTEL_INFO(dev)->gen < 4)
  6755. PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
  6756. PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
  6757. PIPE_CONF_CHECK_I(pch_pfit.pos);
  6758. PIPE_CONF_CHECK_I(pch_pfit.size);
  6759. #undef PIPE_CONF_CHECK_I
  6760. #undef PIPE_CONF_CHECK_FLAGS
  6761. return true;
  6762. }
  6763. void
  6764. intel_modeset_check_state(struct drm_device *dev)
  6765. {
  6766. drm_i915_private_t *dev_priv = dev->dev_private;
  6767. struct intel_crtc *crtc;
  6768. struct intel_encoder *encoder;
  6769. struct intel_connector *connector;
  6770. struct intel_crtc_config pipe_config;
  6771. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6772. base.head) {
  6773. /* This also checks the encoder/connector hw state with the
  6774. * ->get_hw_state callbacks. */
  6775. intel_connector_check_state(connector);
  6776. WARN(&connector->new_encoder->base != connector->base.encoder,
  6777. "connector's staged encoder doesn't match current encoder\n");
  6778. }
  6779. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6780. base.head) {
  6781. bool enabled = false;
  6782. bool active = false;
  6783. enum pipe pipe, tracked_pipe;
  6784. DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
  6785. encoder->base.base.id,
  6786. drm_get_encoder_name(&encoder->base));
  6787. WARN(&encoder->new_crtc->base != encoder->base.crtc,
  6788. "encoder's stage crtc doesn't match current crtc\n");
  6789. WARN(encoder->connectors_active && !encoder->base.crtc,
  6790. "encoder's active_connectors set, but no crtc\n");
  6791. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6792. base.head) {
  6793. if (connector->base.encoder != &encoder->base)
  6794. continue;
  6795. enabled = true;
  6796. if (connector->base.dpms != DRM_MODE_DPMS_OFF)
  6797. active = true;
  6798. }
  6799. WARN(!!encoder->base.crtc != enabled,
  6800. "encoder's enabled state mismatch "
  6801. "(expected %i, found %i)\n",
  6802. !!encoder->base.crtc, enabled);
  6803. WARN(active && !encoder->base.crtc,
  6804. "active encoder with no crtc\n");
  6805. WARN(encoder->connectors_active != active,
  6806. "encoder's computed active state doesn't match tracked active state "
  6807. "(expected %i, found %i)\n", active, encoder->connectors_active);
  6808. active = encoder->get_hw_state(encoder, &pipe);
  6809. WARN(active != encoder->connectors_active,
  6810. "encoder's hw state doesn't match sw tracking "
  6811. "(expected %i, found %i)\n",
  6812. encoder->connectors_active, active);
  6813. if (!encoder->base.crtc)
  6814. continue;
  6815. tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
  6816. WARN(active && pipe != tracked_pipe,
  6817. "active encoder's pipe doesn't match"
  6818. "(expected %i, found %i)\n",
  6819. tracked_pipe, pipe);
  6820. }
  6821. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  6822. base.head) {
  6823. bool enabled = false;
  6824. bool active = false;
  6825. memset(&pipe_config, 0, sizeof(pipe_config));
  6826. DRM_DEBUG_KMS("[CRTC:%d]\n",
  6827. crtc->base.base.id);
  6828. WARN(crtc->active && !crtc->base.enabled,
  6829. "active crtc, but not enabled in sw tracking\n");
  6830. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6831. base.head) {
  6832. if (encoder->base.crtc != &crtc->base)
  6833. continue;
  6834. enabled = true;
  6835. if (encoder->connectors_active)
  6836. active = true;
  6837. if (encoder->get_config)
  6838. encoder->get_config(encoder, &pipe_config);
  6839. }
  6840. WARN(active != crtc->active,
  6841. "crtc's computed active state doesn't match tracked active state "
  6842. "(expected %i, found %i)\n", active, crtc->active);
  6843. WARN(enabled != crtc->base.enabled,
  6844. "crtc's computed enabled state doesn't match tracked enabled state "
  6845. "(expected %i, found %i)\n", enabled, crtc->base.enabled);
  6846. pipe_config.cpu_transcoder = crtc->config.cpu_transcoder;
  6847. active = dev_priv->display.get_pipe_config(crtc,
  6848. &pipe_config);
  6849. WARN(crtc->active != active,
  6850. "crtc active state doesn't match with hw state "
  6851. "(expected %i, found %i)\n", crtc->active, active);
  6852. WARN(active &&
  6853. !intel_pipe_config_compare(dev, &crtc->config, &pipe_config),
  6854. "pipe state doesn't match!\n");
  6855. }
  6856. }
  6857. static int __intel_set_mode(struct drm_crtc *crtc,
  6858. struct drm_display_mode *mode,
  6859. int x, int y, struct drm_framebuffer *fb)
  6860. {
  6861. struct drm_device *dev = crtc->dev;
  6862. drm_i915_private_t *dev_priv = dev->dev_private;
  6863. struct drm_display_mode *saved_mode, *saved_hwmode;
  6864. struct intel_crtc_config *pipe_config = NULL;
  6865. struct intel_crtc *intel_crtc;
  6866. unsigned disable_pipes, prepare_pipes, modeset_pipes;
  6867. int ret = 0;
  6868. saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
  6869. if (!saved_mode)
  6870. return -ENOMEM;
  6871. saved_hwmode = saved_mode + 1;
  6872. intel_modeset_affected_pipes(crtc, &modeset_pipes,
  6873. &prepare_pipes, &disable_pipes);
  6874. *saved_hwmode = crtc->hwmode;
  6875. *saved_mode = crtc->mode;
  6876. /* Hack: Because we don't (yet) support global modeset on multiple
  6877. * crtcs, we don't keep track of the new mode for more than one crtc.
  6878. * Hence simply check whether any bit is set in modeset_pipes in all the
  6879. * pieces of code that are not yet converted to deal with mutliple crtcs
  6880. * changing their mode at the same time. */
  6881. if (modeset_pipes) {
  6882. pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
  6883. if (IS_ERR(pipe_config)) {
  6884. ret = PTR_ERR(pipe_config);
  6885. pipe_config = NULL;
  6886. goto out;
  6887. }
  6888. }
  6889. for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
  6890. intel_crtc_disable(&intel_crtc->base);
  6891. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
  6892. if (intel_crtc->base.enabled)
  6893. dev_priv->display.crtc_disable(&intel_crtc->base);
  6894. }
  6895. /* crtc->mode is already used by the ->mode_set callbacks, hence we need
  6896. * to set it here already despite that we pass it down the callchain.
  6897. */
  6898. if (modeset_pipes) {
  6899. enum transcoder tmp = to_intel_crtc(crtc)->config.cpu_transcoder;
  6900. crtc->mode = *mode;
  6901. /* mode_set/enable/disable functions rely on a correct pipe
  6902. * config. */
  6903. to_intel_crtc(crtc)->config = *pipe_config;
  6904. to_intel_crtc(crtc)->config.cpu_transcoder = tmp;
  6905. }
  6906. /* Only after disabling all output pipelines that will be changed can we
  6907. * update the the output configuration. */
  6908. intel_modeset_update_state(dev, prepare_pipes);
  6909. if (dev_priv->display.modeset_global_resources)
  6910. dev_priv->display.modeset_global_resources(dev);
  6911. /* Set up the DPLL and any encoders state that needs to adjust or depend
  6912. * on the DPLL.
  6913. */
  6914. for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
  6915. ret = intel_crtc_mode_set(&intel_crtc->base,
  6916. x, y, fb);
  6917. if (ret)
  6918. goto done;
  6919. }
  6920. /* Now enable the clocks, plane, pipe, and connectors that we set up. */
  6921. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
  6922. dev_priv->display.crtc_enable(&intel_crtc->base);
  6923. if (modeset_pipes) {
  6924. /* Store real post-adjustment hardware mode. */
  6925. crtc->hwmode = pipe_config->adjusted_mode;
  6926. /* Calculate and store various constants which
  6927. * are later needed by vblank and swap-completion
  6928. * timestamping. They are derived from true hwmode.
  6929. */
  6930. drm_calc_timestamping_constants(crtc);
  6931. }
  6932. /* FIXME: add subpixel order */
  6933. done:
  6934. if (ret && crtc->enabled) {
  6935. crtc->hwmode = *saved_hwmode;
  6936. crtc->mode = *saved_mode;
  6937. }
  6938. out:
  6939. kfree(pipe_config);
  6940. kfree(saved_mode);
  6941. return ret;
  6942. }
  6943. int intel_set_mode(struct drm_crtc *crtc,
  6944. struct drm_display_mode *mode,
  6945. int x, int y, struct drm_framebuffer *fb)
  6946. {
  6947. int ret;
  6948. ret = __intel_set_mode(crtc, mode, x, y, fb);
  6949. if (ret == 0)
  6950. intel_modeset_check_state(crtc->dev);
  6951. return ret;
  6952. }
  6953. void intel_crtc_restore_mode(struct drm_crtc *crtc)
  6954. {
  6955. intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
  6956. }
  6957. #undef for_each_intel_crtc_masked
  6958. static void intel_set_config_free(struct intel_set_config *config)
  6959. {
  6960. if (!config)
  6961. return;
  6962. kfree(config->save_connector_encoders);
  6963. kfree(config->save_encoder_crtcs);
  6964. kfree(config);
  6965. }
  6966. static int intel_set_config_save_state(struct drm_device *dev,
  6967. struct intel_set_config *config)
  6968. {
  6969. struct drm_encoder *encoder;
  6970. struct drm_connector *connector;
  6971. int count;
  6972. config->save_encoder_crtcs =
  6973. kcalloc(dev->mode_config.num_encoder,
  6974. sizeof(struct drm_crtc *), GFP_KERNEL);
  6975. if (!config->save_encoder_crtcs)
  6976. return -ENOMEM;
  6977. config->save_connector_encoders =
  6978. kcalloc(dev->mode_config.num_connector,
  6979. sizeof(struct drm_encoder *), GFP_KERNEL);
  6980. if (!config->save_connector_encoders)
  6981. return -ENOMEM;
  6982. /* Copy data. Note that driver private data is not affected.
  6983. * Should anything bad happen only the expected state is
  6984. * restored, not the drivers personal bookkeeping.
  6985. */
  6986. count = 0;
  6987. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  6988. config->save_encoder_crtcs[count++] = encoder->crtc;
  6989. }
  6990. count = 0;
  6991. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  6992. config->save_connector_encoders[count++] = connector->encoder;
  6993. }
  6994. return 0;
  6995. }
  6996. static void intel_set_config_restore_state(struct drm_device *dev,
  6997. struct intel_set_config *config)
  6998. {
  6999. struct intel_encoder *encoder;
  7000. struct intel_connector *connector;
  7001. int count;
  7002. count = 0;
  7003. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7004. encoder->new_crtc =
  7005. to_intel_crtc(config->save_encoder_crtcs[count++]);
  7006. }
  7007. count = 0;
  7008. list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
  7009. connector->new_encoder =
  7010. to_intel_encoder(config->save_connector_encoders[count++]);
  7011. }
  7012. }
  7013. static void
  7014. intel_set_config_compute_mode_changes(struct drm_mode_set *set,
  7015. struct intel_set_config *config)
  7016. {
  7017. /* We should be able to check here if the fb has the same properties
  7018. * and then just flip_or_move it */
  7019. if (set->crtc->fb != set->fb) {
  7020. /* If we have no fb then treat it as a full mode set */
  7021. if (set->crtc->fb == NULL) {
  7022. DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
  7023. config->mode_changed = true;
  7024. } else if (set->fb == NULL) {
  7025. config->mode_changed = true;
  7026. } else if (set->fb->pixel_format !=
  7027. set->crtc->fb->pixel_format) {
  7028. config->mode_changed = true;
  7029. } else
  7030. config->fb_changed = true;
  7031. }
  7032. if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
  7033. config->fb_changed = true;
  7034. if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
  7035. DRM_DEBUG_KMS("modes are different, full mode set\n");
  7036. drm_mode_debug_printmodeline(&set->crtc->mode);
  7037. drm_mode_debug_printmodeline(set->mode);
  7038. config->mode_changed = true;
  7039. }
  7040. }
  7041. static int
  7042. intel_modeset_stage_output_state(struct drm_device *dev,
  7043. struct drm_mode_set *set,
  7044. struct intel_set_config *config)
  7045. {
  7046. struct drm_crtc *new_crtc;
  7047. struct intel_connector *connector;
  7048. struct intel_encoder *encoder;
  7049. int count, ro;
  7050. /* The upper layers ensure that we either disable a crtc or have a list
  7051. * of connectors. For paranoia, double-check this. */
  7052. WARN_ON(!set->fb && (set->num_connectors != 0));
  7053. WARN_ON(set->fb && (set->num_connectors == 0));
  7054. count = 0;
  7055. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7056. base.head) {
  7057. /* Otherwise traverse passed in connector list and get encoders
  7058. * for them. */
  7059. for (ro = 0; ro < set->num_connectors; ro++) {
  7060. if (set->connectors[ro] == &connector->base) {
  7061. connector->new_encoder = connector->encoder;
  7062. break;
  7063. }
  7064. }
  7065. /* If we disable the crtc, disable all its connectors. Also, if
  7066. * the connector is on the changing crtc but not on the new
  7067. * connector list, disable it. */
  7068. if ((!set->fb || ro == set->num_connectors) &&
  7069. connector->base.encoder &&
  7070. connector->base.encoder->crtc == set->crtc) {
  7071. connector->new_encoder = NULL;
  7072. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
  7073. connector->base.base.id,
  7074. drm_get_connector_name(&connector->base));
  7075. }
  7076. if (&connector->new_encoder->base != connector->base.encoder) {
  7077. DRM_DEBUG_KMS("encoder changed, full mode switch\n");
  7078. config->mode_changed = true;
  7079. }
  7080. }
  7081. /* connector->new_encoder is now updated for all connectors. */
  7082. /* Update crtc of enabled connectors. */
  7083. count = 0;
  7084. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7085. base.head) {
  7086. if (!connector->new_encoder)
  7087. continue;
  7088. new_crtc = connector->new_encoder->base.crtc;
  7089. for (ro = 0; ro < set->num_connectors; ro++) {
  7090. if (set->connectors[ro] == &connector->base)
  7091. new_crtc = set->crtc;
  7092. }
  7093. /* Make sure the new CRTC will work with the encoder */
  7094. if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
  7095. new_crtc)) {
  7096. return -EINVAL;
  7097. }
  7098. connector->encoder->new_crtc = to_intel_crtc(new_crtc);
  7099. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
  7100. connector->base.base.id,
  7101. drm_get_connector_name(&connector->base),
  7102. new_crtc->base.id);
  7103. }
  7104. /* Check for any encoders that needs to be disabled. */
  7105. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7106. base.head) {
  7107. list_for_each_entry(connector,
  7108. &dev->mode_config.connector_list,
  7109. base.head) {
  7110. if (connector->new_encoder == encoder) {
  7111. WARN_ON(!connector->new_encoder->new_crtc);
  7112. goto next_encoder;
  7113. }
  7114. }
  7115. encoder->new_crtc = NULL;
  7116. next_encoder:
  7117. /* Only now check for crtc changes so we don't miss encoders
  7118. * that will be disabled. */
  7119. if (&encoder->new_crtc->base != encoder->base.crtc) {
  7120. DRM_DEBUG_KMS("crtc changed, full mode switch\n");
  7121. config->mode_changed = true;
  7122. }
  7123. }
  7124. /* Now we've also updated encoder->new_crtc for all encoders. */
  7125. return 0;
  7126. }
  7127. static int intel_crtc_set_config(struct drm_mode_set *set)
  7128. {
  7129. struct drm_device *dev;
  7130. struct drm_mode_set save_set;
  7131. struct intel_set_config *config;
  7132. int ret;
  7133. BUG_ON(!set);
  7134. BUG_ON(!set->crtc);
  7135. BUG_ON(!set->crtc->helper_private);
  7136. /* Enforce sane interface api - has been abused by the fb helper. */
  7137. BUG_ON(!set->mode && set->fb);
  7138. BUG_ON(set->fb && set->num_connectors == 0);
  7139. if (set->fb) {
  7140. DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
  7141. set->crtc->base.id, set->fb->base.id,
  7142. (int)set->num_connectors, set->x, set->y);
  7143. } else {
  7144. DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
  7145. }
  7146. dev = set->crtc->dev;
  7147. ret = -ENOMEM;
  7148. config = kzalloc(sizeof(*config), GFP_KERNEL);
  7149. if (!config)
  7150. goto out_config;
  7151. ret = intel_set_config_save_state(dev, config);
  7152. if (ret)
  7153. goto out_config;
  7154. save_set.crtc = set->crtc;
  7155. save_set.mode = &set->crtc->mode;
  7156. save_set.x = set->crtc->x;
  7157. save_set.y = set->crtc->y;
  7158. save_set.fb = set->crtc->fb;
  7159. /* Compute whether we need a full modeset, only an fb base update or no
  7160. * change at all. In the future we might also check whether only the
  7161. * mode changed, e.g. for LVDS where we only change the panel fitter in
  7162. * such cases. */
  7163. intel_set_config_compute_mode_changes(set, config);
  7164. ret = intel_modeset_stage_output_state(dev, set, config);
  7165. if (ret)
  7166. goto fail;
  7167. if (config->mode_changed) {
  7168. if (set->mode) {
  7169. DRM_DEBUG_KMS("attempting to set mode from"
  7170. " userspace\n");
  7171. drm_mode_debug_printmodeline(set->mode);
  7172. }
  7173. ret = intel_set_mode(set->crtc, set->mode,
  7174. set->x, set->y, set->fb);
  7175. if (ret) {
  7176. DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
  7177. set->crtc->base.id, ret);
  7178. goto fail;
  7179. }
  7180. } else if (config->fb_changed) {
  7181. intel_crtc_wait_for_pending_flips(set->crtc);
  7182. ret = intel_pipe_set_base(set->crtc,
  7183. set->x, set->y, set->fb);
  7184. }
  7185. intel_set_config_free(config);
  7186. return 0;
  7187. fail:
  7188. intel_set_config_restore_state(dev, config);
  7189. /* Try to restore the config */
  7190. if (config->mode_changed &&
  7191. intel_set_mode(save_set.crtc, save_set.mode,
  7192. save_set.x, save_set.y, save_set.fb))
  7193. DRM_ERROR("failed to restore config after modeset failure\n");
  7194. out_config:
  7195. intel_set_config_free(config);
  7196. return ret;
  7197. }
  7198. static const struct drm_crtc_funcs intel_crtc_funcs = {
  7199. .cursor_set = intel_crtc_cursor_set,
  7200. .cursor_move = intel_crtc_cursor_move,
  7201. .gamma_set = intel_crtc_gamma_set,
  7202. .set_config = intel_crtc_set_config,
  7203. .destroy = intel_crtc_destroy,
  7204. .page_flip = intel_crtc_page_flip,
  7205. };
  7206. static void intel_cpu_pll_init(struct drm_device *dev)
  7207. {
  7208. if (HAS_DDI(dev))
  7209. intel_ddi_pll_init(dev);
  7210. }
  7211. static void intel_pch_pll_init(struct drm_device *dev)
  7212. {
  7213. drm_i915_private_t *dev_priv = dev->dev_private;
  7214. int i;
  7215. if (dev_priv->num_pch_pll == 0) {
  7216. DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
  7217. return;
  7218. }
  7219. for (i = 0; i < dev_priv->num_pch_pll; i++) {
  7220. dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
  7221. dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
  7222. dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
  7223. }
  7224. }
  7225. static void intel_crtc_init(struct drm_device *dev, int pipe)
  7226. {
  7227. drm_i915_private_t *dev_priv = dev->dev_private;
  7228. struct intel_crtc *intel_crtc;
  7229. int i;
  7230. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  7231. if (intel_crtc == NULL)
  7232. return;
  7233. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  7234. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  7235. for (i = 0; i < 256; i++) {
  7236. intel_crtc->lut_r[i] = i;
  7237. intel_crtc->lut_g[i] = i;
  7238. intel_crtc->lut_b[i] = i;
  7239. }
  7240. /* Swap pipes & planes for FBC on pre-965 */
  7241. intel_crtc->pipe = pipe;
  7242. intel_crtc->plane = pipe;
  7243. intel_crtc->config.cpu_transcoder = pipe;
  7244. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  7245. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  7246. intel_crtc->plane = !pipe;
  7247. }
  7248. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  7249. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  7250. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  7251. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  7252. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  7253. }
  7254. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  7255. struct drm_file *file)
  7256. {
  7257. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  7258. struct drm_mode_object *drmmode_obj;
  7259. struct intel_crtc *crtc;
  7260. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  7261. return -ENODEV;
  7262. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  7263. DRM_MODE_OBJECT_CRTC);
  7264. if (!drmmode_obj) {
  7265. DRM_ERROR("no such CRTC id\n");
  7266. return -EINVAL;
  7267. }
  7268. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  7269. pipe_from_crtc_id->pipe = crtc->pipe;
  7270. return 0;
  7271. }
  7272. static int intel_encoder_clones(struct intel_encoder *encoder)
  7273. {
  7274. struct drm_device *dev = encoder->base.dev;
  7275. struct intel_encoder *source_encoder;
  7276. int index_mask = 0;
  7277. int entry = 0;
  7278. list_for_each_entry(source_encoder,
  7279. &dev->mode_config.encoder_list, base.head) {
  7280. if (encoder == source_encoder)
  7281. index_mask |= (1 << entry);
  7282. /* Intel hw has only one MUX where enocoders could be cloned. */
  7283. if (encoder->cloneable && source_encoder->cloneable)
  7284. index_mask |= (1 << entry);
  7285. entry++;
  7286. }
  7287. return index_mask;
  7288. }
  7289. static bool has_edp_a(struct drm_device *dev)
  7290. {
  7291. struct drm_i915_private *dev_priv = dev->dev_private;
  7292. if (!IS_MOBILE(dev))
  7293. return false;
  7294. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  7295. return false;
  7296. if (IS_GEN5(dev) &&
  7297. (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
  7298. return false;
  7299. return true;
  7300. }
  7301. static void intel_setup_outputs(struct drm_device *dev)
  7302. {
  7303. struct drm_i915_private *dev_priv = dev->dev_private;
  7304. struct intel_encoder *encoder;
  7305. bool dpd_is_edp = false;
  7306. bool has_lvds;
  7307. has_lvds = intel_lvds_init(dev);
  7308. if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
  7309. /* disable the panel fitter on everything but LVDS */
  7310. I915_WRITE(PFIT_CONTROL, 0);
  7311. }
  7312. if (!IS_ULT(dev))
  7313. intel_crt_init(dev);
  7314. if (HAS_DDI(dev)) {
  7315. int found;
  7316. /* Haswell uses DDI functions to detect digital outputs */
  7317. found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
  7318. /* DDI A only supports eDP */
  7319. if (found)
  7320. intel_ddi_init(dev, PORT_A);
  7321. /* DDI B, C and D detection is indicated by the SFUSE_STRAP
  7322. * register */
  7323. found = I915_READ(SFUSE_STRAP);
  7324. if (found & SFUSE_STRAP_DDIB_DETECTED)
  7325. intel_ddi_init(dev, PORT_B);
  7326. if (found & SFUSE_STRAP_DDIC_DETECTED)
  7327. intel_ddi_init(dev, PORT_C);
  7328. if (found & SFUSE_STRAP_DDID_DETECTED)
  7329. intel_ddi_init(dev, PORT_D);
  7330. } else if (HAS_PCH_SPLIT(dev)) {
  7331. int found;
  7332. dpd_is_edp = intel_dpd_is_edp(dev);
  7333. if (has_edp_a(dev))
  7334. intel_dp_init(dev, DP_A, PORT_A);
  7335. if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
  7336. /* PCH SDVOB multiplex with HDMIB */
  7337. found = intel_sdvo_init(dev, PCH_SDVOB, true);
  7338. if (!found)
  7339. intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
  7340. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  7341. intel_dp_init(dev, PCH_DP_B, PORT_B);
  7342. }
  7343. if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
  7344. intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
  7345. if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
  7346. intel_hdmi_init(dev, PCH_HDMID, PORT_D);
  7347. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  7348. intel_dp_init(dev, PCH_DP_C, PORT_C);
  7349. if (I915_READ(PCH_DP_D) & DP_DETECTED)
  7350. intel_dp_init(dev, PCH_DP_D, PORT_D);
  7351. } else if (IS_VALLEYVIEW(dev)) {
  7352. /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
  7353. if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
  7354. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
  7355. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
  7356. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
  7357. PORT_B);
  7358. if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
  7359. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
  7360. }
  7361. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  7362. bool found = false;
  7363. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  7364. DRM_DEBUG_KMS("probing SDVOB\n");
  7365. found = intel_sdvo_init(dev, GEN3_SDVOB, true);
  7366. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  7367. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  7368. intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
  7369. }
  7370. if (!found && SUPPORTS_INTEGRATED_DP(dev))
  7371. intel_dp_init(dev, DP_B, PORT_B);
  7372. }
  7373. /* Before G4X SDVOC doesn't have its own detect register */
  7374. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  7375. DRM_DEBUG_KMS("probing SDVOC\n");
  7376. found = intel_sdvo_init(dev, GEN3_SDVOC, false);
  7377. }
  7378. if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
  7379. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  7380. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  7381. intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
  7382. }
  7383. if (SUPPORTS_INTEGRATED_DP(dev))
  7384. intel_dp_init(dev, DP_C, PORT_C);
  7385. }
  7386. if (SUPPORTS_INTEGRATED_DP(dev) &&
  7387. (I915_READ(DP_D) & DP_DETECTED))
  7388. intel_dp_init(dev, DP_D, PORT_D);
  7389. } else if (IS_GEN2(dev))
  7390. intel_dvo_init(dev);
  7391. if (SUPPORTS_TV(dev))
  7392. intel_tv_init(dev);
  7393. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7394. encoder->base.possible_crtcs = encoder->crtc_mask;
  7395. encoder->base.possible_clones =
  7396. intel_encoder_clones(encoder);
  7397. }
  7398. intel_init_pch_refclk(dev);
  7399. drm_helper_move_panel_connectors_to_head(dev);
  7400. }
  7401. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  7402. {
  7403. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  7404. drm_framebuffer_cleanup(fb);
  7405. drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
  7406. kfree(intel_fb);
  7407. }
  7408. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  7409. struct drm_file *file,
  7410. unsigned int *handle)
  7411. {
  7412. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  7413. struct drm_i915_gem_object *obj = intel_fb->obj;
  7414. return drm_gem_handle_create(file, &obj->base, handle);
  7415. }
  7416. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  7417. .destroy = intel_user_framebuffer_destroy,
  7418. .create_handle = intel_user_framebuffer_create_handle,
  7419. };
  7420. int intel_framebuffer_init(struct drm_device *dev,
  7421. struct intel_framebuffer *intel_fb,
  7422. struct drm_mode_fb_cmd2 *mode_cmd,
  7423. struct drm_i915_gem_object *obj)
  7424. {
  7425. int ret;
  7426. if (obj->tiling_mode == I915_TILING_Y) {
  7427. DRM_DEBUG("hardware does not support tiling Y\n");
  7428. return -EINVAL;
  7429. }
  7430. if (mode_cmd->pitches[0] & 63) {
  7431. DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
  7432. mode_cmd->pitches[0]);
  7433. return -EINVAL;
  7434. }
  7435. /* FIXME <= Gen4 stride limits are bit unclear */
  7436. if (mode_cmd->pitches[0] > 32768) {
  7437. DRM_DEBUG("pitch (%d) must be at less than 32768\n",
  7438. mode_cmd->pitches[0]);
  7439. return -EINVAL;
  7440. }
  7441. if (obj->tiling_mode != I915_TILING_NONE &&
  7442. mode_cmd->pitches[0] != obj->stride) {
  7443. DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
  7444. mode_cmd->pitches[0], obj->stride);
  7445. return -EINVAL;
  7446. }
  7447. /* Reject formats not supported by any plane early. */
  7448. switch (mode_cmd->pixel_format) {
  7449. case DRM_FORMAT_C8:
  7450. case DRM_FORMAT_RGB565:
  7451. case DRM_FORMAT_XRGB8888:
  7452. case DRM_FORMAT_ARGB8888:
  7453. break;
  7454. case DRM_FORMAT_XRGB1555:
  7455. case DRM_FORMAT_ARGB1555:
  7456. if (INTEL_INFO(dev)->gen > 3) {
  7457. DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
  7458. return -EINVAL;
  7459. }
  7460. break;
  7461. case DRM_FORMAT_XBGR8888:
  7462. case DRM_FORMAT_ABGR8888:
  7463. case DRM_FORMAT_XRGB2101010:
  7464. case DRM_FORMAT_ARGB2101010:
  7465. case DRM_FORMAT_XBGR2101010:
  7466. case DRM_FORMAT_ABGR2101010:
  7467. if (INTEL_INFO(dev)->gen < 4) {
  7468. DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
  7469. return -EINVAL;
  7470. }
  7471. break;
  7472. case DRM_FORMAT_YUYV:
  7473. case DRM_FORMAT_UYVY:
  7474. case DRM_FORMAT_YVYU:
  7475. case DRM_FORMAT_VYUY:
  7476. if (INTEL_INFO(dev)->gen < 5) {
  7477. DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
  7478. return -EINVAL;
  7479. }
  7480. break;
  7481. default:
  7482. DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
  7483. return -EINVAL;
  7484. }
  7485. /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
  7486. if (mode_cmd->offsets[0] != 0)
  7487. return -EINVAL;
  7488. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  7489. intel_fb->obj = obj;
  7490. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  7491. if (ret) {
  7492. DRM_ERROR("framebuffer init failed %d\n", ret);
  7493. return ret;
  7494. }
  7495. return 0;
  7496. }
  7497. static struct drm_framebuffer *
  7498. intel_user_framebuffer_create(struct drm_device *dev,
  7499. struct drm_file *filp,
  7500. struct drm_mode_fb_cmd2 *mode_cmd)
  7501. {
  7502. struct drm_i915_gem_object *obj;
  7503. obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
  7504. mode_cmd->handles[0]));
  7505. if (&obj->base == NULL)
  7506. return ERR_PTR(-ENOENT);
  7507. return intel_framebuffer_create(dev, mode_cmd, obj);
  7508. }
  7509. static const struct drm_mode_config_funcs intel_mode_funcs = {
  7510. .fb_create = intel_user_framebuffer_create,
  7511. .output_poll_changed = intel_fb_output_poll_changed,
  7512. };
  7513. /* Set up chip specific display functions */
  7514. static void intel_init_display(struct drm_device *dev)
  7515. {
  7516. struct drm_i915_private *dev_priv = dev->dev_private;
  7517. if (HAS_DDI(dev)) {
  7518. dev_priv->display.get_pipe_config = haswell_get_pipe_config;
  7519. dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
  7520. dev_priv->display.crtc_enable = haswell_crtc_enable;
  7521. dev_priv->display.crtc_disable = haswell_crtc_disable;
  7522. dev_priv->display.off = haswell_crtc_off;
  7523. dev_priv->display.update_plane = ironlake_update_plane;
  7524. } else if (HAS_PCH_SPLIT(dev)) {
  7525. dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
  7526. dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
  7527. dev_priv->display.crtc_enable = ironlake_crtc_enable;
  7528. dev_priv->display.crtc_disable = ironlake_crtc_disable;
  7529. dev_priv->display.off = ironlake_crtc_off;
  7530. dev_priv->display.update_plane = ironlake_update_plane;
  7531. } else if (IS_VALLEYVIEW(dev)) {
  7532. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  7533. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  7534. dev_priv->display.crtc_enable = valleyview_crtc_enable;
  7535. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  7536. dev_priv->display.off = i9xx_crtc_off;
  7537. dev_priv->display.update_plane = i9xx_update_plane;
  7538. } else {
  7539. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  7540. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  7541. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  7542. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  7543. dev_priv->display.off = i9xx_crtc_off;
  7544. dev_priv->display.update_plane = i9xx_update_plane;
  7545. }
  7546. /* Returns the core display clock speed */
  7547. if (IS_VALLEYVIEW(dev))
  7548. dev_priv->display.get_display_clock_speed =
  7549. valleyview_get_display_clock_speed;
  7550. else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
  7551. dev_priv->display.get_display_clock_speed =
  7552. i945_get_display_clock_speed;
  7553. else if (IS_I915G(dev))
  7554. dev_priv->display.get_display_clock_speed =
  7555. i915_get_display_clock_speed;
  7556. else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
  7557. dev_priv->display.get_display_clock_speed =
  7558. i9xx_misc_get_display_clock_speed;
  7559. else if (IS_I915GM(dev))
  7560. dev_priv->display.get_display_clock_speed =
  7561. i915gm_get_display_clock_speed;
  7562. else if (IS_I865G(dev))
  7563. dev_priv->display.get_display_clock_speed =
  7564. i865_get_display_clock_speed;
  7565. else if (IS_I85X(dev))
  7566. dev_priv->display.get_display_clock_speed =
  7567. i855_get_display_clock_speed;
  7568. else /* 852, 830 */
  7569. dev_priv->display.get_display_clock_speed =
  7570. i830_get_display_clock_speed;
  7571. if (HAS_PCH_SPLIT(dev)) {
  7572. if (IS_GEN5(dev)) {
  7573. dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
  7574. dev_priv->display.write_eld = ironlake_write_eld;
  7575. } else if (IS_GEN6(dev)) {
  7576. dev_priv->display.fdi_link_train = gen6_fdi_link_train;
  7577. dev_priv->display.write_eld = ironlake_write_eld;
  7578. } else if (IS_IVYBRIDGE(dev)) {
  7579. /* FIXME: detect B0+ stepping and use auto training */
  7580. dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
  7581. dev_priv->display.write_eld = ironlake_write_eld;
  7582. dev_priv->display.modeset_global_resources =
  7583. ivb_modeset_global_resources;
  7584. } else if (IS_HASWELL(dev)) {
  7585. dev_priv->display.fdi_link_train = hsw_fdi_link_train;
  7586. dev_priv->display.write_eld = haswell_write_eld;
  7587. dev_priv->display.modeset_global_resources =
  7588. haswell_modeset_global_resources;
  7589. }
  7590. } else if (IS_G4X(dev)) {
  7591. dev_priv->display.write_eld = g4x_write_eld;
  7592. }
  7593. /* Default just returns -ENODEV to indicate unsupported */
  7594. dev_priv->display.queue_flip = intel_default_queue_flip;
  7595. switch (INTEL_INFO(dev)->gen) {
  7596. case 2:
  7597. dev_priv->display.queue_flip = intel_gen2_queue_flip;
  7598. break;
  7599. case 3:
  7600. dev_priv->display.queue_flip = intel_gen3_queue_flip;
  7601. break;
  7602. case 4:
  7603. case 5:
  7604. dev_priv->display.queue_flip = intel_gen4_queue_flip;
  7605. break;
  7606. case 6:
  7607. dev_priv->display.queue_flip = intel_gen6_queue_flip;
  7608. break;
  7609. case 7:
  7610. dev_priv->display.queue_flip = intel_gen7_queue_flip;
  7611. break;
  7612. }
  7613. }
  7614. /*
  7615. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  7616. * resume, or other times. This quirk makes sure that's the case for
  7617. * affected systems.
  7618. */
  7619. static void quirk_pipea_force(struct drm_device *dev)
  7620. {
  7621. struct drm_i915_private *dev_priv = dev->dev_private;
  7622. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  7623. DRM_INFO("applying pipe a force quirk\n");
  7624. }
  7625. /*
  7626. * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
  7627. */
  7628. static void quirk_ssc_force_disable(struct drm_device *dev)
  7629. {
  7630. struct drm_i915_private *dev_priv = dev->dev_private;
  7631. dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
  7632. DRM_INFO("applying lvds SSC disable quirk\n");
  7633. }
  7634. /*
  7635. * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
  7636. * brightness value
  7637. */
  7638. static void quirk_invert_brightness(struct drm_device *dev)
  7639. {
  7640. struct drm_i915_private *dev_priv = dev->dev_private;
  7641. dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
  7642. DRM_INFO("applying inverted panel brightness quirk\n");
  7643. }
  7644. struct intel_quirk {
  7645. int device;
  7646. int subsystem_vendor;
  7647. int subsystem_device;
  7648. void (*hook)(struct drm_device *dev);
  7649. };
  7650. /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
  7651. struct intel_dmi_quirk {
  7652. void (*hook)(struct drm_device *dev);
  7653. const struct dmi_system_id (*dmi_id_list)[];
  7654. };
  7655. static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
  7656. {
  7657. DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
  7658. return 1;
  7659. }
  7660. static const struct intel_dmi_quirk intel_dmi_quirks[] = {
  7661. {
  7662. .dmi_id_list = &(const struct dmi_system_id[]) {
  7663. {
  7664. .callback = intel_dmi_reverse_brightness,
  7665. .ident = "NCR Corporation",
  7666. .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
  7667. DMI_MATCH(DMI_PRODUCT_NAME, ""),
  7668. },
  7669. },
  7670. { } /* terminating entry */
  7671. },
  7672. .hook = quirk_invert_brightness,
  7673. },
  7674. };
  7675. static struct intel_quirk intel_quirks[] = {
  7676. /* HP Mini needs pipe A force quirk (LP: #322104) */
  7677. { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
  7678. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  7679. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  7680. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  7681. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  7682. /* 830/845 need to leave pipe A & dpll A up */
  7683. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  7684. { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  7685. /* Lenovo U160 cannot use SSC on LVDS */
  7686. { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
  7687. /* Sony Vaio Y cannot use SSC on LVDS */
  7688. { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
  7689. /* Acer Aspire 5734Z must invert backlight brightness */
  7690. { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
  7691. /* Acer/eMachines G725 */
  7692. { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
  7693. /* Acer/eMachines e725 */
  7694. { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
  7695. /* Acer/Packard Bell NCL20 */
  7696. { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
  7697. /* Acer Aspire 4736Z */
  7698. { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
  7699. };
  7700. static void intel_init_quirks(struct drm_device *dev)
  7701. {
  7702. struct pci_dev *d = dev->pdev;
  7703. int i;
  7704. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  7705. struct intel_quirk *q = &intel_quirks[i];
  7706. if (d->device == q->device &&
  7707. (d->subsystem_vendor == q->subsystem_vendor ||
  7708. q->subsystem_vendor == PCI_ANY_ID) &&
  7709. (d->subsystem_device == q->subsystem_device ||
  7710. q->subsystem_device == PCI_ANY_ID))
  7711. q->hook(dev);
  7712. }
  7713. for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
  7714. if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
  7715. intel_dmi_quirks[i].hook(dev);
  7716. }
  7717. }
  7718. /* Disable the VGA plane that we never use */
  7719. static void i915_disable_vga(struct drm_device *dev)
  7720. {
  7721. struct drm_i915_private *dev_priv = dev->dev_private;
  7722. u8 sr1;
  7723. u32 vga_reg = i915_vgacntrl_reg(dev);
  7724. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  7725. outb(SR01, VGA_SR_INDEX);
  7726. sr1 = inb(VGA_SR_DATA);
  7727. outb(sr1 | 1<<5, VGA_SR_DATA);
  7728. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  7729. udelay(300);
  7730. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  7731. POSTING_READ(vga_reg);
  7732. }
  7733. void intel_modeset_init_hw(struct drm_device *dev)
  7734. {
  7735. intel_init_power_well(dev);
  7736. intel_prepare_ddi(dev);
  7737. intel_init_clock_gating(dev);
  7738. mutex_lock(&dev->struct_mutex);
  7739. intel_enable_gt_powersave(dev);
  7740. mutex_unlock(&dev->struct_mutex);
  7741. }
  7742. void intel_modeset_suspend_hw(struct drm_device *dev)
  7743. {
  7744. intel_suspend_hw(dev);
  7745. }
  7746. void intel_modeset_init(struct drm_device *dev)
  7747. {
  7748. struct drm_i915_private *dev_priv = dev->dev_private;
  7749. int i, j, ret;
  7750. drm_mode_config_init(dev);
  7751. dev->mode_config.min_width = 0;
  7752. dev->mode_config.min_height = 0;
  7753. dev->mode_config.preferred_depth = 24;
  7754. dev->mode_config.prefer_shadow = 1;
  7755. dev->mode_config.funcs = &intel_mode_funcs;
  7756. intel_init_quirks(dev);
  7757. intel_init_pm(dev);
  7758. if (INTEL_INFO(dev)->num_pipes == 0)
  7759. return;
  7760. intel_init_display(dev);
  7761. if (IS_GEN2(dev)) {
  7762. dev->mode_config.max_width = 2048;
  7763. dev->mode_config.max_height = 2048;
  7764. } else if (IS_GEN3(dev)) {
  7765. dev->mode_config.max_width = 4096;
  7766. dev->mode_config.max_height = 4096;
  7767. } else {
  7768. dev->mode_config.max_width = 8192;
  7769. dev->mode_config.max_height = 8192;
  7770. }
  7771. dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
  7772. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  7773. INTEL_INFO(dev)->num_pipes,
  7774. INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
  7775. for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
  7776. intel_crtc_init(dev, i);
  7777. for (j = 0; j < dev_priv->num_plane; j++) {
  7778. ret = intel_plane_init(dev, i, j);
  7779. if (ret)
  7780. DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
  7781. pipe_name(i), sprite_name(i, j), ret);
  7782. }
  7783. }
  7784. intel_cpu_pll_init(dev);
  7785. intel_pch_pll_init(dev);
  7786. /* Just disable it once at startup */
  7787. i915_disable_vga(dev);
  7788. intel_setup_outputs(dev);
  7789. /* Just in case the BIOS is doing something questionable. */
  7790. intel_disable_fbc(dev);
  7791. }
  7792. static void
  7793. intel_connector_break_all_links(struct intel_connector *connector)
  7794. {
  7795. connector->base.dpms = DRM_MODE_DPMS_OFF;
  7796. connector->base.encoder = NULL;
  7797. connector->encoder->connectors_active = false;
  7798. connector->encoder->base.crtc = NULL;
  7799. }
  7800. static void intel_enable_pipe_a(struct drm_device *dev)
  7801. {
  7802. struct intel_connector *connector;
  7803. struct drm_connector *crt = NULL;
  7804. struct intel_load_detect_pipe load_detect_temp;
  7805. /* We can't just switch on the pipe A, we need to set things up with a
  7806. * proper mode and output configuration. As a gross hack, enable pipe A
  7807. * by enabling the load detect pipe once. */
  7808. list_for_each_entry(connector,
  7809. &dev->mode_config.connector_list,
  7810. base.head) {
  7811. if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
  7812. crt = &connector->base;
  7813. break;
  7814. }
  7815. }
  7816. if (!crt)
  7817. return;
  7818. if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
  7819. intel_release_load_detect_pipe(crt, &load_detect_temp);
  7820. }
  7821. static bool
  7822. intel_check_plane_mapping(struct intel_crtc *crtc)
  7823. {
  7824. struct drm_device *dev = crtc->base.dev;
  7825. struct drm_i915_private *dev_priv = dev->dev_private;
  7826. u32 reg, val;
  7827. if (INTEL_INFO(dev)->num_pipes == 1)
  7828. return true;
  7829. reg = DSPCNTR(!crtc->plane);
  7830. val = I915_READ(reg);
  7831. if ((val & DISPLAY_PLANE_ENABLE) &&
  7832. (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
  7833. return false;
  7834. return true;
  7835. }
  7836. static void intel_sanitize_crtc(struct intel_crtc *crtc)
  7837. {
  7838. struct drm_device *dev = crtc->base.dev;
  7839. struct drm_i915_private *dev_priv = dev->dev_private;
  7840. u32 reg;
  7841. /* Clear any frame start delays used for debugging left by the BIOS */
  7842. reg = PIPECONF(crtc->config.cpu_transcoder);
  7843. I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
  7844. /* We need to sanitize the plane -> pipe mapping first because this will
  7845. * disable the crtc (and hence change the state) if it is wrong. Note
  7846. * that gen4+ has a fixed plane -> pipe mapping. */
  7847. if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
  7848. struct intel_connector *connector;
  7849. bool plane;
  7850. DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
  7851. crtc->base.base.id);
  7852. /* Pipe has the wrong plane attached and the plane is active.
  7853. * Temporarily change the plane mapping and disable everything
  7854. * ... */
  7855. plane = crtc->plane;
  7856. crtc->plane = !plane;
  7857. dev_priv->display.crtc_disable(&crtc->base);
  7858. crtc->plane = plane;
  7859. /* ... and break all links. */
  7860. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7861. base.head) {
  7862. if (connector->encoder->base.crtc != &crtc->base)
  7863. continue;
  7864. intel_connector_break_all_links(connector);
  7865. }
  7866. WARN_ON(crtc->active);
  7867. crtc->base.enabled = false;
  7868. }
  7869. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  7870. crtc->pipe == PIPE_A && !crtc->active) {
  7871. /* BIOS forgot to enable pipe A, this mostly happens after
  7872. * resume. Force-enable the pipe to fix this, the update_dpms
  7873. * call below we restore the pipe to the right state, but leave
  7874. * the required bits on. */
  7875. intel_enable_pipe_a(dev);
  7876. }
  7877. /* Adjust the state of the output pipe according to whether we
  7878. * have active connectors/encoders. */
  7879. intel_crtc_update_dpms(&crtc->base);
  7880. if (crtc->active != crtc->base.enabled) {
  7881. struct intel_encoder *encoder;
  7882. /* This can happen either due to bugs in the get_hw_state
  7883. * functions or because the pipe is force-enabled due to the
  7884. * pipe A quirk. */
  7885. DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
  7886. crtc->base.base.id,
  7887. crtc->base.enabled ? "enabled" : "disabled",
  7888. crtc->active ? "enabled" : "disabled");
  7889. crtc->base.enabled = crtc->active;
  7890. /* Because we only establish the connector -> encoder ->
  7891. * crtc links if something is active, this means the
  7892. * crtc is now deactivated. Break the links. connector
  7893. * -> encoder links are only establish when things are
  7894. * actually up, hence no need to break them. */
  7895. WARN_ON(crtc->active);
  7896. for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
  7897. WARN_ON(encoder->connectors_active);
  7898. encoder->base.crtc = NULL;
  7899. }
  7900. }
  7901. }
  7902. static void intel_sanitize_encoder(struct intel_encoder *encoder)
  7903. {
  7904. struct intel_connector *connector;
  7905. struct drm_device *dev = encoder->base.dev;
  7906. /* We need to check both for a crtc link (meaning that the
  7907. * encoder is active and trying to read from a pipe) and the
  7908. * pipe itself being active. */
  7909. bool has_active_crtc = encoder->base.crtc &&
  7910. to_intel_crtc(encoder->base.crtc)->active;
  7911. if (encoder->connectors_active && !has_active_crtc) {
  7912. DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
  7913. encoder->base.base.id,
  7914. drm_get_encoder_name(&encoder->base));
  7915. /* Connector is active, but has no active pipe. This is
  7916. * fallout from our resume register restoring. Disable
  7917. * the encoder manually again. */
  7918. if (encoder->base.crtc) {
  7919. DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
  7920. encoder->base.base.id,
  7921. drm_get_encoder_name(&encoder->base));
  7922. encoder->disable(encoder);
  7923. }
  7924. /* Inconsistent output/port/pipe state happens presumably due to
  7925. * a bug in one of the get_hw_state functions. Or someplace else
  7926. * in our code, like the register restore mess on resume. Clamp
  7927. * things to off as a safer default. */
  7928. list_for_each_entry(connector,
  7929. &dev->mode_config.connector_list,
  7930. base.head) {
  7931. if (connector->encoder != encoder)
  7932. continue;
  7933. intel_connector_break_all_links(connector);
  7934. }
  7935. }
  7936. /* Enabled encoders without active connectors will be fixed in
  7937. * the crtc fixup. */
  7938. }
  7939. void i915_redisable_vga(struct drm_device *dev)
  7940. {
  7941. struct drm_i915_private *dev_priv = dev->dev_private;
  7942. u32 vga_reg = i915_vgacntrl_reg(dev);
  7943. if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
  7944. DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
  7945. i915_disable_vga(dev);
  7946. }
  7947. }
  7948. /* Scan out the current hw modeset state, sanitizes it and maps it into the drm
  7949. * and i915 state tracking structures. */
  7950. void intel_modeset_setup_hw_state(struct drm_device *dev,
  7951. bool force_restore)
  7952. {
  7953. struct drm_i915_private *dev_priv = dev->dev_private;
  7954. enum pipe pipe;
  7955. u32 tmp;
  7956. struct drm_plane *plane;
  7957. struct intel_crtc *crtc;
  7958. struct intel_encoder *encoder;
  7959. struct intel_connector *connector;
  7960. if (HAS_DDI(dev)) {
  7961. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  7962. if (tmp & TRANS_DDI_FUNC_ENABLE) {
  7963. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  7964. case TRANS_DDI_EDP_INPUT_A_ON:
  7965. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  7966. pipe = PIPE_A;
  7967. break;
  7968. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  7969. pipe = PIPE_B;
  7970. break;
  7971. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  7972. pipe = PIPE_C;
  7973. break;
  7974. default:
  7975. /* A bogus value has been programmed, disable
  7976. * the transcoder */
  7977. WARN(1, "Bogus eDP source %08x\n", tmp);
  7978. intel_ddi_disable_transcoder_func(dev_priv,
  7979. TRANSCODER_EDP);
  7980. goto setup_pipes;
  7981. }
  7982. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  7983. crtc->config.cpu_transcoder = TRANSCODER_EDP;
  7984. DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
  7985. pipe_name(pipe));
  7986. }
  7987. }
  7988. setup_pipes:
  7989. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  7990. base.head) {
  7991. enum transcoder tmp = crtc->config.cpu_transcoder;
  7992. memset(&crtc->config, 0, sizeof(crtc->config));
  7993. crtc->config.cpu_transcoder = tmp;
  7994. crtc->active = dev_priv->display.get_pipe_config(crtc,
  7995. &crtc->config);
  7996. crtc->base.enabled = crtc->active;
  7997. DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
  7998. crtc->base.base.id,
  7999. crtc->active ? "enabled" : "disabled");
  8000. }
  8001. if (HAS_DDI(dev))
  8002. intel_ddi_setup_hw_pll_state(dev);
  8003. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8004. base.head) {
  8005. pipe = 0;
  8006. if (encoder->get_hw_state(encoder, &pipe)) {
  8007. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8008. encoder->base.crtc = &crtc->base;
  8009. if (encoder->get_config)
  8010. encoder->get_config(encoder, &crtc->config);
  8011. } else {
  8012. encoder->base.crtc = NULL;
  8013. }
  8014. encoder->connectors_active = false;
  8015. DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
  8016. encoder->base.base.id,
  8017. drm_get_encoder_name(&encoder->base),
  8018. encoder->base.crtc ? "enabled" : "disabled",
  8019. pipe);
  8020. }
  8021. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8022. base.head) {
  8023. if (connector->get_hw_state(connector)) {
  8024. connector->base.dpms = DRM_MODE_DPMS_ON;
  8025. connector->encoder->connectors_active = true;
  8026. connector->base.encoder = &connector->encoder->base;
  8027. } else {
  8028. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8029. connector->base.encoder = NULL;
  8030. }
  8031. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
  8032. connector->base.base.id,
  8033. drm_get_connector_name(&connector->base),
  8034. connector->base.encoder ? "enabled" : "disabled");
  8035. }
  8036. /* HW state is read out, now we need to sanitize this mess. */
  8037. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8038. base.head) {
  8039. intel_sanitize_encoder(encoder);
  8040. }
  8041. for_each_pipe(pipe) {
  8042. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8043. intel_sanitize_crtc(crtc);
  8044. }
  8045. if (force_restore) {
  8046. /*
  8047. * We need to use raw interfaces for restoring state to avoid
  8048. * checking (bogus) intermediate states.
  8049. */
  8050. for_each_pipe(pipe) {
  8051. struct drm_crtc *crtc =
  8052. dev_priv->pipe_to_crtc_mapping[pipe];
  8053. __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
  8054. crtc->fb);
  8055. }
  8056. list_for_each_entry(plane, &dev->mode_config.plane_list, head)
  8057. intel_plane_restore(plane);
  8058. i915_redisable_vga(dev);
  8059. } else {
  8060. intel_modeset_update_staged_output_state(dev);
  8061. }
  8062. intel_modeset_check_state(dev);
  8063. drm_mode_config_reset(dev);
  8064. }
  8065. void intel_modeset_gem_init(struct drm_device *dev)
  8066. {
  8067. intel_modeset_init_hw(dev);
  8068. intel_setup_overlay(dev);
  8069. intel_modeset_setup_hw_state(dev, false);
  8070. }
  8071. void intel_modeset_cleanup(struct drm_device *dev)
  8072. {
  8073. struct drm_i915_private *dev_priv = dev->dev_private;
  8074. struct drm_crtc *crtc;
  8075. struct intel_crtc *intel_crtc;
  8076. /*
  8077. * Interrupts and polling as the first thing to avoid creating havoc.
  8078. * Too much stuff here (turning of rps, connectors, ...) would
  8079. * experience fancy races otherwise.
  8080. */
  8081. drm_irq_uninstall(dev);
  8082. cancel_work_sync(&dev_priv->hotplug_work);
  8083. /*
  8084. * Due to the hpd irq storm handling the hotplug work can re-arm the
  8085. * poll handlers. Hence disable polling after hpd handling is shut down.
  8086. */
  8087. drm_kms_helper_poll_fini(dev);
  8088. mutex_lock(&dev->struct_mutex);
  8089. intel_unregister_dsm_handler();
  8090. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  8091. /* Skip inactive CRTCs */
  8092. if (!crtc->fb)
  8093. continue;
  8094. intel_crtc = to_intel_crtc(crtc);
  8095. intel_increase_pllclock(crtc);
  8096. }
  8097. intel_disable_fbc(dev);
  8098. intel_disable_gt_powersave(dev);
  8099. ironlake_teardown_rc6(dev);
  8100. mutex_unlock(&dev->struct_mutex);
  8101. /* flush any delayed tasks or pending work */
  8102. flush_scheduled_work();
  8103. /* destroy backlight, if any, before the connectors */
  8104. intel_panel_destroy_backlight(dev);
  8105. drm_mode_config_cleanup(dev);
  8106. intel_cleanup_overlay(dev);
  8107. }
  8108. /*
  8109. * Return which encoder is currently attached for connector.
  8110. */
  8111. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  8112. {
  8113. return &intel_attached_encoder(connector)->base;
  8114. }
  8115. void intel_connector_attach_encoder(struct intel_connector *connector,
  8116. struct intel_encoder *encoder)
  8117. {
  8118. connector->encoder = encoder;
  8119. drm_mode_connector_attach_encoder(&connector->base,
  8120. &encoder->base);
  8121. }
  8122. /*
  8123. * set vga decode state - true == enable VGA decode
  8124. */
  8125. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  8126. {
  8127. struct drm_i915_private *dev_priv = dev->dev_private;
  8128. u16 gmch_ctrl;
  8129. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  8130. if (state)
  8131. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  8132. else
  8133. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  8134. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  8135. return 0;
  8136. }
  8137. #ifdef CONFIG_DEBUG_FS
  8138. #include <linux/seq_file.h>
  8139. struct intel_display_error_state {
  8140. u32 power_well_driver;
  8141. struct intel_cursor_error_state {
  8142. u32 control;
  8143. u32 position;
  8144. u32 base;
  8145. u32 size;
  8146. } cursor[I915_MAX_PIPES];
  8147. struct intel_pipe_error_state {
  8148. enum transcoder cpu_transcoder;
  8149. u32 conf;
  8150. u32 source;
  8151. u32 htotal;
  8152. u32 hblank;
  8153. u32 hsync;
  8154. u32 vtotal;
  8155. u32 vblank;
  8156. u32 vsync;
  8157. } pipe[I915_MAX_PIPES];
  8158. struct intel_plane_error_state {
  8159. u32 control;
  8160. u32 stride;
  8161. u32 size;
  8162. u32 pos;
  8163. u32 addr;
  8164. u32 surface;
  8165. u32 tile_offset;
  8166. } plane[I915_MAX_PIPES];
  8167. };
  8168. struct intel_display_error_state *
  8169. intel_display_capture_error_state(struct drm_device *dev)
  8170. {
  8171. drm_i915_private_t *dev_priv = dev->dev_private;
  8172. struct intel_display_error_state *error;
  8173. enum transcoder cpu_transcoder;
  8174. int i;
  8175. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  8176. if (error == NULL)
  8177. return NULL;
  8178. if (HAS_POWER_WELL(dev))
  8179. error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
  8180. for_each_pipe(i) {
  8181. cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
  8182. error->pipe[i].cpu_transcoder = cpu_transcoder;
  8183. if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
  8184. error->cursor[i].control = I915_READ(CURCNTR(i));
  8185. error->cursor[i].position = I915_READ(CURPOS(i));
  8186. error->cursor[i].base = I915_READ(CURBASE(i));
  8187. } else {
  8188. error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
  8189. error->cursor[i].position = I915_READ(CURPOS_IVB(i));
  8190. error->cursor[i].base = I915_READ(CURBASE_IVB(i));
  8191. }
  8192. error->plane[i].control = I915_READ(DSPCNTR(i));
  8193. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  8194. if (INTEL_INFO(dev)->gen <= 3) {
  8195. error->plane[i].size = I915_READ(DSPSIZE(i));
  8196. error->plane[i].pos = I915_READ(DSPPOS(i));
  8197. }
  8198. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8199. error->plane[i].addr = I915_READ(DSPADDR(i));
  8200. if (INTEL_INFO(dev)->gen >= 4) {
  8201. error->plane[i].surface = I915_READ(DSPSURF(i));
  8202. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  8203. }
  8204. error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
  8205. error->pipe[i].source = I915_READ(PIPESRC(i));
  8206. error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
  8207. error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
  8208. error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
  8209. error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
  8210. error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
  8211. error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
  8212. }
  8213. /* In the code above we read the registers without checking if the power
  8214. * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
  8215. * prevent the next I915_WRITE from detecting it and printing an error
  8216. * message. */
  8217. if (HAS_POWER_WELL(dev))
  8218. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  8219. return error;
  8220. }
  8221. void
  8222. intel_display_print_error_state(struct seq_file *m,
  8223. struct drm_device *dev,
  8224. struct intel_display_error_state *error)
  8225. {
  8226. int i;
  8227. seq_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
  8228. if (HAS_POWER_WELL(dev))
  8229. seq_printf(m, "PWR_WELL_CTL2: %08x\n",
  8230. error->power_well_driver);
  8231. for_each_pipe(i) {
  8232. seq_printf(m, "Pipe [%d]:\n", i);
  8233. seq_printf(m, " CPU transcoder: %c\n",
  8234. transcoder_name(error->pipe[i].cpu_transcoder));
  8235. seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
  8236. seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
  8237. seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
  8238. seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
  8239. seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
  8240. seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
  8241. seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
  8242. seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
  8243. seq_printf(m, "Plane [%d]:\n", i);
  8244. seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
  8245. seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  8246. if (INTEL_INFO(dev)->gen <= 3) {
  8247. seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
  8248. seq_printf(m, " POS: %08x\n", error->plane[i].pos);
  8249. }
  8250. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8251. seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  8252. if (INTEL_INFO(dev)->gen >= 4) {
  8253. seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
  8254. seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  8255. }
  8256. seq_printf(m, "Cursor [%d]:\n", i);
  8257. seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  8258. seq_printf(m, " POS: %08x\n", error->cursor[i].position);
  8259. seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
  8260. }
  8261. }
  8262. #endif