p54pci.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667
  1. /*
  2. * Linux device driver for PCI based Prism54
  3. *
  4. * Copyright (c) 2006, Michael Wu <flamingice@sourmilk.net>
  5. * Copyright (c) 2008, Christian Lamparter <chunkeey@web.de>
  6. *
  7. * Based on the islsm (softmac prism54) driver, which is:
  8. * Copyright 2004-2006 Jean-Baptiste Note <jean-baptiste.note@m4x.org>, et al.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/pci.h>
  16. #include <linux/firmware.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/delay.h>
  19. #include <linux/completion.h>
  20. #include <net/mac80211.h>
  21. #include "p54.h"
  22. #include "lmac.h"
  23. #include "p54pci.h"
  24. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  25. MODULE_DESCRIPTION("Prism54 PCI wireless driver");
  26. MODULE_LICENSE("GPL");
  27. MODULE_ALIAS("prism54pci");
  28. MODULE_FIRMWARE("isl3886pci");
  29. static struct pci_device_id p54p_table[] __devinitdata = {
  30. /* Intersil PRISM Duette/Prism GT Wireless LAN adapter */
  31. { PCI_DEVICE(0x1260, 0x3890) },
  32. /* 3COM 3CRWE154G72 Wireless LAN adapter */
  33. { PCI_DEVICE(0x10b7, 0x6001) },
  34. /* Intersil PRISM Indigo Wireless LAN adapter */
  35. { PCI_DEVICE(0x1260, 0x3877) },
  36. /* Intersil PRISM Javelin/Xbow Wireless LAN adapter */
  37. { PCI_DEVICE(0x1260, 0x3886) },
  38. { },
  39. };
  40. MODULE_DEVICE_TABLE(pci, p54p_table);
  41. static int p54p_upload_firmware(struct ieee80211_hw *dev)
  42. {
  43. struct p54p_priv *priv = dev->priv;
  44. __le32 reg;
  45. int err;
  46. __le32 *data;
  47. u32 remains, left, device_addr;
  48. P54P_WRITE(int_enable, cpu_to_le32(0));
  49. P54P_READ(int_enable);
  50. udelay(10);
  51. reg = P54P_READ(ctrl_stat);
  52. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  53. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RAMBOOT);
  54. P54P_WRITE(ctrl_stat, reg);
  55. P54P_READ(ctrl_stat);
  56. udelay(10);
  57. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RESET);
  58. P54P_WRITE(ctrl_stat, reg);
  59. wmb();
  60. udelay(10);
  61. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  62. P54P_WRITE(ctrl_stat, reg);
  63. wmb();
  64. /* wait for the firmware to reset properly */
  65. mdelay(10);
  66. err = p54_parse_firmware(dev, priv->firmware);
  67. if (err)
  68. return err;
  69. if (priv->common.fw_interface != FW_LM86) {
  70. dev_err(&priv->pdev->dev, "wrong firmware, "
  71. "please get a LM86(PCI) firmware a try again.\n");
  72. return -EINVAL;
  73. }
  74. data = (__le32 *) priv->firmware->data;
  75. remains = priv->firmware->size;
  76. device_addr = ISL38XX_DEV_FIRMWARE_ADDR;
  77. while (remains) {
  78. u32 i = 0;
  79. left = min((u32)0x1000, remains);
  80. P54P_WRITE(direct_mem_base, cpu_to_le32(device_addr));
  81. P54P_READ(int_enable);
  82. device_addr += 0x1000;
  83. while (i < left) {
  84. P54P_WRITE(direct_mem_win[i], *data++);
  85. i += sizeof(u32);
  86. }
  87. remains -= left;
  88. P54P_READ(int_enable);
  89. }
  90. reg = P54P_READ(ctrl_stat);
  91. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_CLKRUN);
  92. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  93. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RAMBOOT);
  94. P54P_WRITE(ctrl_stat, reg);
  95. P54P_READ(ctrl_stat);
  96. udelay(10);
  97. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RESET);
  98. P54P_WRITE(ctrl_stat, reg);
  99. wmb();
  100. udelay(10);
  101. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  102. P54P_WRITE(ctrl_stat, reg);
  103. wmb();
  104. udelay(10);
  105. /* wait for the firmware to boot properly */
  106. mdelay(100);
  107. return 0;
  108. }
  109. static void p54p_refill_rx_ring(struct ieee80211_hw *dev,
  110. int ring_index, struct p54p_desc *ring, u32 ring_limit,
  111. struct sk_buff **rx_buf)
  112. {
  113. struct p54p_priv *priv = dev->priv;
  114. struct p54p_ring_control *ring_control = priv->ring_control;
  115. u32 limit, idx, i;
  116. idx = le32_to_cpu(ring_control->host_idx[ring_index]);
  117. limit = idx;
  118. limit -= le32_to_cpu(ring_control->device_idx[ring_index]);
  119. limit = ring_limit - limit;
  120. i = idx % ring_limit;
  121. while (limit-- > 1) {
  122. struct p54p_desc *desc = &ring[i];
  123. if (!desc->host_addr) {
  124. struct sk_buff *skb;
  125. dma_addr_t mapping;
  126. skb = dev_alloc_skb(priv->common.rx_mtu + 32);
  127. if (!skb)
  128. break;
  129. mapping = pci_map_single(priv->pdev,
  130. skb_tail_pointer(skb),
  131. priv->common.rx_mtu + 32,
  132. PCI_DMA_FROMDEVICE);
  133. desc->host_addr = cpu_to_le32(mapping);
  134. desc->device_addr = 0; // FIXME: necessary?
  135. desc->len = cpu_to_le16(priv->common.rx_mtu + 32);
  136. desc->flags = 0;
  137. rx_buf[i] = skb;
  138. }
  139. i++;
  140. idx++;
  141. i %= ring_limit;
  142. }
  143. wmb();
  144. ring_control->host_idx[ring_index] = cpu_to_le32(idx);
  145. }
  146. static void p54p_check_rx_ring(struct ieee80211_hw *dev, u32 *index,
  147. int ring_index, struct p54p_desc *ring, u32 ring_limit,
  148. struct sk_buff **rx_buf)
  149. {
  150. struct p54p_priv *priv = dev->priv;
  151. struct p54p_ring_control *ring_control = priv->ring_control;
  152. struct p54p_desc *desc;
  153. u32 idx, i;
  154. i = (*index) % ring_limit;
  155. (*index) = idx = le32_to_cpu(ring_control->device_idx[ring_index]);
  156. idx %= ring_limit;
  157. while (i != idx) {
  158. u16 len;
  159. struct sk_buff *skb;
  160. desc = &ring[i];
  161. len = le16_to_cpu(desc->len);
  162. skb = rx_buf[i];
  163. if (!skb) {
  164. i++;
  165. i %= ring_limit;
  166. continue;
  167. }
  168. if (unlikely(len > priv->common.rx_mtu)) {
  169. if (net_ratelimit())
  170. dev_err(&priv->pdev->dev, "rx'd frame size "
  171. "exceeds length threshold.\n");
  172. len = priv->common.rx_mtu;
  173. }
  174. skb_put(skb, len);
  175. if (p54_rx(dev, skb)) {
  176. pci_unmap_single(priv->pdev,
  177. le32_to_cpu(desc->host_addr),
  178. priv->common.rx_mtu + 32,
  179. PCI_DMA_FROMDEVICE);
  180. rx_buf[i] = NULL;
  181. desc->host_addr = 0;
  182. } else {
  183. skb_trim(skb, 0);
  184. desc->len = cpu_to_le16(priv->common.rx_mtu + 32);
  185. }
  186. i++;
  187. i %= ring_limit;
  188. }
  189. p54p_refill_rx_ring(dev, ring_index, ring, ring_limit, rx_buf);
  190. }
  191. /* caller must hold priv->lock */
  192. static void p54p_check_tx_ring(struct ieee80211_hw *dev, u32 *index,
  193. int ring_index, struct p54p_desc *ring, u32 ring_limit,
  194. void **tx_buf)
  195. {
  196. struct p54p_priv *priv = dev->priv;
  197. struct p54p_ring_control *ring_control = priv->ring_control;
  198. struct p54p_desc *desc;
  199. u32 idx, i;
  200. i = (*index) % ring_limit;
  201. (*index) = idx = le32_to_cpu(ring_control->device_idx[1]);
  202. idx %= ring_limit;
  203. while (i != idx) {
  204. desc = &ring[i];
  205. if (tx_buf[i])
  206. if (FREE_AFTER_TX((struct sk_buff *) tx_buf[i]))
  207. p54_free_skb(dev, tx_buf[i]);
  208. tx_buf[i] = NULL;
  209. pci_unmap_single(priv->pdev, le32_to_cpu(desc->host_addr),
  210. le16_to_cpu(desc->len), PCI_DMA_TODEVICE);
  211. desc->host_addr = 0;
  212. desc->device_addr = 0;
  213. desc->len = 0;
  214. desc->flags = 0;
  215. i++;
  216. i %= ring_limit;
  217. }
  218. }
  219. static void p54p_rx_tasklet(unsigned long dev_id)
  220. {
  221. struct ieee80211_hw *dev = (struct ieee80211_hw *)dev_id;
  222. struct p54p_priv *priv = dev->priv;
  223. struct p54p_ring_control *ring_control = priv->ring_control;
  224. p54p_check_rx_ring(dev, &priv->rx_idx_mgmt, 2, ring_control->rx_mgmt,
  225. ARRAY_SIZE(ring_control->rx_mgmt), priv->rx_buf_mgmt);
  226. p54p_check_rx_ring(dev, &priv->rx_idx_data, 0, ring_control->rx_data,
  227. ARRAY_SIZE(ring_control->rx_data), priv->rx_buf_data);
  228. wmb();
  229. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  230. }
  231. static irqreturn_t p54p_interrupt(int irq, void *dev_id)
  232. {
  233. struct ieee80211_hw *dev = dev_id;
  234. struct p54p_priv *priv = dev->priv;
  235. struct p54p_ring_control *ring_control = priv->ring_control;
  236. __le32 reg;
  237. spin_lock(&priv->lock);
  238. reg = P54P_READ(int_ident);
  239. if (unlikely(reg == cpu_to_le32(0xFFFFFFFF))) {
  240. spin_unlock(&priv->lock);
  241. return IRQ_HANDLED;
  242. }
  243. P54P_WRITE(int_ack, reg);
  244. reg &= P54P_READ(int_enable);
  245. if (reg & cpu_to_le32(ISL38XX_INT_IDENT_UPDATE)) {
  246. p54p_check_tx_ring(dev, &priv->tx_idx_mgmt,
  247. 3, ring_control->tx_mgmt,
  248. ARRAY_SIZE(ring_control->tx_mgmt),
  249. priv->tx_buf_mgmt);
  250. p54p_check_tx_ring(dev, &priv->tx_idx_data,
  251. 1, ring_control->tx_data,
  252. ARRAY_SIZE(ring_control->tx_data),
  253. priv->tx_buf_data);
  254. tasklet_schedule(&priv->rx_tasklet);
  255. } else if (reg & cpu_to_le32(ISL38XX_INT_IDENT_INIT))
  256. complete(&priv->boot_comp);
  257. spin_unlock(&priv->lock);
  258. return reg ? IRQ_HANDLED : IRQ_NONE;
  259. }
  260. static void p54p_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  261. {
  262. struct p54p_priv *priv = dev->priv;
  263. struct p54p_ring_control *ring_control = priv->ring_control;
  264. unsigned long flags;
  265. struct p54p_desc *desc;
  266. dma_addr_t mapping;
  267. u32 device_idx, idx, i;
  268. spin_lock_irqsave(&priv->lock, flags);
  269. device_idx = le32_to_cpu(ring_control->device_idx[1]);
  270. idx = le32_to_cpu(ring_control->host_idx[1]);
  271. i = idx % ARRAY_SIZE(ring_control->tx_data);
  272. priv->tx_buf_data[i] = skb;
  273. mapping = pci_map_single(priv->pdev, skb->data, skb->len,
  274. PCI_DMA_TODEVICE);
  275. desc = &ring_control->tx_data[i];
  276. desc->host_addr = cpu_to_le32(mapping);
  277. desc->device_addr = ((struct p54_hdr *)skb->data)->req_id;
  278. desc->len = cpu_to_le16(skb->len);
  279. desc->flags = 0;
  280. wmb();
  281. ring_control->host_idx[1] = cpu_to_le32(idx + 1);
  282. spin_unlock_irqrestore(&priv->lock, flags);
  283. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  284. P54P_READ(dev_int);
  285. }
  286. static void p54p_stop(struct ieee80211_hw *dev)
  287. {
  288. struct p54p_priv *priv = dev->priv;
  289. struct p54p_ring_control *ring_control = priv->ring_control;
  290. unsigned int i;
  291. struct p54p_desc *desc;
  292. tasklet_kill(&priv->rx_tasklet);
  293. P54P_WRITE(int_enable, cpu_to_le32(0));
  294. P54P_READ(int_enable);
  295. udelay(10);
  296. free_irq(priv->pdev->irq, dev);
  297. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  298. for (i = 0; i < ARRAY_SIZE(priv->rx_buf_data); i++) {
  299. desc = &ring_control->rx_data[i];
  300. if (desc->host_addr)
  301. pci_unmap_single(priv->pdev,
  302. le32_to_cpu(desc->host_addr),
  303. priv->common.rx_mtu + 32,
  304. PCI_DMA_FROMDEVICE);
  305. kfree_skb(priv->rx_buf_data[i]);
  306. priv->rx_buf_data[i] = NULL;
  307. }
  308. for (i = 0; i < ARRAY_SIZE(priv->rx_buf_mgmt); i++) {
  309. desc = &ring_control->rx_mgmt[i];
  310. if (desc->host_addr)
  311. pci_unmap_single(priv->pdev,
  312. le32_to_cpu(desc->host_addr),
  313. priv->common.rx_mtu + 32,
  314. PCI_DMA_FROMDEVICE);
  315. kfree_skb(priv->rx_buf_mgmt[i]);
  316. priv->rx_buf_mgmt[i] = NULL;
  317. }
  318. for (i = 0; i < ARRAY_SIZE(priv->tx_buf_data); i++) {
  319. desc = &ring_control->tx_data[i];
  320. if (desc->host_addr)
  321. pci_unmap_single(priv->pdev,
  322. le32_to_cpu(desc->host_addr),
  323. le16_to_cpu(desc->len),
  324. PCI_DMA_TODEVICE);
  325. p54_free_skb(dev, priv->tx_buf_data[i]);
  326. priv->tx_buf_data[i] = NULL;
  327. }
  328. for (i = 0; i < ARRAY_SIZE(priv->tx_buf_mgmt); i++) {
  329. desc = &ring_control->tx_mgmt[i];
  330. if (desc->host_addr)
  331. pci_unmap_single(priv->pdev,
  332. le32_to_cpu(desc->host_addr),
  333. le16_to_cpu(desc->len),
  334. PCI_DMA_TODEVICE);
  335. p54_free_skb(dev, priv->tx_buf_mgmt[i]);
  336. priv->tx_buf_mgmt[i] = NULL;
  337. }
  338. memset(ring_control, 0, sizeof(*ring_control));
  339. }
  340. static int p54p_open(struct ieee80211_hw *dev)
  341. {
  342. struct p54p_priv *priv = dev->priv;
  343. int err;
  344. init_completion(&priv->boot_comp);
  345. err = request_irq(priv->pdev->irq, p54p_interrupt,
  346. IRQF_SHARED, "p54pci", dev);
  347. if (err) {
  348. dev_err(&priv->pdev->dev, "failed to register IRQ handler\n");
  349. return err;
  350. }
  351. memset(priv->ring_control, 0, sizeof(*priv->ring_control));
  352. err = p54p_upload_firmware(dev);
  353. if (err) {
  354. free_irq(priv->pdev->irq, dev);
  355. return err;
  356. }
  357. priv->rx_idx_data = priv->tx_idx_data = 0;
  358. priv->rx_idx_mgmt = priv->tx_idx_mgmt = 0;
  359. p54p_refill_rx_ring(dev, 0, priv->ring_control->rx_data,
  360. ARRAY_SIZE(priv->ring_control->rx_data), priv->rx_buf_data);
  361. p54p_refill_rx_ring(dev, 2, priv->ring_control->rx_mgmt,
  362. ARRAY_SIZE(priv->ring_control->rx_mgmt), priv->rx_buf_mgmt);
  363. P54P_WRITE(ring_control_base, cpu_to_le32(priv->ring_control_dma));
  364. P54P_READ(ring_control_base);
  365. wmb();
  366. udelay(10);
  367. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_INIT));
  368. P54P_READ(int_enable);
  369. wmb();
  370. udelay(10);
  371. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  372. P54P_READ(dev_int);
  373. if (!wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ)) {
  374. printk(KERN_ERR "%s: Cannot boot firmware!\n",
  375. wiphy_name(dev->wiphy));
  376. p54p_stop(dev);
  377. return -ETIMEDOUT;
  378. }
  379. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_UPDATE));
  380. P54P_READ(int_enable);
  381. wmb();
  382. udelay(10);
  383. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  384. P54P_READ(dev_int);
  385. wmb();
  386. udelay(10);
  387. return 0;
  388. }
  389. static int __devinit p54p_probe(struct pci_dev *pdev,
  390. const struct pci_device_id *id)
  391. {
  392. struct p54p_priv *priv;
  393. struct ieee80211_hw *dev;
  394. unsigned long mem_addr, mem_len;
  395. int err;
  396. err = pci_enable_device(pdev);
  397. if (err) {
  398. dev_err(&pdev->dev, "Cannot enable new PCI device\n");
  399. return err;
  400. }
  401. mem_addr = pci_resource_start(pdev, 0);
  402. mem_len = pci_resource_len(pdev, 0);
  403. if (mem_len < sizeof(struct p54p_csr)) {
  404. dev_err(&pdev->dev, "Too short PCI resources\n");
  405. goto err_disable_dev;
  406. }
  407. err = pci_request_regions(pdev, "p54pci");
  408. if (err) {
  409. dev_err(&pdev->dev, "Cannot obtain PCI resources\n");
  410. goto err_disable_dev;
  411. }
  412. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) ||
  413. pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  414. dev_err(&pdev->dev, "No suitable DMA available\n");
  415. goto err_free_reg;
  416. }
  417. pci_set_master(pdev);
  418. pci_try_set_mwi(pdev);
  419. pci_write_config_byte(pdev, 0x40, 0);
  420. pci_write_config_byte(pdev, 0x41, 0);
  421. dev = p54_init_common(sizeof(*priv));
  422. if (!dev) {
  423. dev_err(&pdev->dev, "ieee80211 alloc failed\n");
  424. err = -ENOMEM;
  425. goto err_free_reg;
  426. }
  427. priv = dev->priv;
  428. priv->pdev = pdev;
  429. SET_IEEE80211_DEV(dev, &pdev->dev);
  430. pci_set_drvdata(pdev, dev);
  431. priv->map = ioremap(mem_addr, mem_len);
  432. if (!priv->map) {
  433. dev_err(&pdev->dev, "Cannot map device memory\n");
  434. err = -ENOMEM;
  435. goto err_free_dev;
  436. }
  437. priv->ring_control = pci_alloc_consistent(pdev, sizeof(*priv->ring_control),
  438. &priv->ring_control_dma);
  439. if (!priv->ring_control) {
  440. dev_err(&pdev->dev, "Cannot allocate rings\n");
  441. err = -ENOMEM;
  442. goto err_iounmap;
  443. }
  444. priv->common.open = p54p_open;
  445. priv->common.stop = p54p_stop;
  446. priv->common.tx = p54p_tx;
  447. spin_lock_init(&priv->lock);
  448. tasklet_init(&priv->rx_tasklet, p54p_rx_tasklet, (unsigned long)dev);
  449. err = request_firmware(&priv->firmware, "isl3886pci",
  450. &priv->pdev->dev);
  451. if (err) {
  452. dev_err(&pdev->dev, "Cannot find firmware (isl3886pci)\n");
  453. err = request_firmware(&priv->firmware, "isl3886",
  454. &priv->pdev->dev);
  455. if (err)
  456. goto err_free_common;
  457. }
  458. err = p54p_open(dev);
  459. if (err)
  460. goto err_free_common;
  461. err = p54_read_eeprom(dev);
  462. p54p_stop(dev);
  463. if (err)
  464. goto err_free_common;
  465. err = p54_register_common(dev, &pdev->dev);
  466. if (err)
  467. goto err_free_common;
  468. return 0;
  469. err_free_common:
  470. release_firmware(priv->firmware);
  471. pci_free_consistent(pdev, sizeof(*priv->ring_control),
  472. priv->ring_control, priv->ring_control_dma);
  473. err_iounmap:
  474. iounmap(priv->map);
  475. err_free_dev:
  476. pci_set_drvdata(pdev, NULL);
  477. p54_free_common(dev);
  478. err_free_reg:
  479. pci_release_regions(pdev);
  480. err_disable_dev:
  481. pci_disable_device(pdev);
  482. return err;
  483. }
  484. static void __devexit p54p_remove(struct pci_dev *pdev)
  485. {
  486. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  487. struct p54p_priv *priv;
  488. if (!dev)
  489. return;
  490. p54_unregister_common(dev);
  491. priv = dev->priv;
  492. release_firmware(priv->firmware);
  493. pci_free_consistent(pdev, sizeof(*priv->ring_control),
  494. priv->ring_control, priv->ring_control_dma);
  495. iounmap(priv->map);
  496. pci_release_regions(pdev);
  497. pci_disable_device(pdev);
  498. p54_free_common(dev);
  499. }
  500. #ifdef CONFIG_PM
  501. static int p54p_suspend(struct pci_dev *pdev, pm_message_t state)
  502. {
  503. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  504. struct p54p_priv *priv = dev->priv;
  505. if (priv->common.mode != NL80211_IFTYPE_UNSPECIFIED) {
  506. ieee80211_stop_queues(dev);
  507. p54p_stop(dev);
  508. }
  509. pci_save_state(pdev);
  510. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  511. return 0;
  512. }
  513. static int p54p_resume(struct pci_dev *pdev)
  514. {
  515. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  516. struct p54p_priv *priv = dev->priv;
  517. pci_set_power_state(pdev, PCI_D0);
  518. pci_restore_state(pdev);
  519. if (priv->common.mode != NL80211_IFTYPE_UNSPECIFIED) {
  520. p54p_open(dev);
  521. ieee80211_wake_queues(dev);
  522. }
  523. return 0;
  524. }
  525. #endif /* CONFIG_PM */
  526. static struct pci_driver p54p_driver = {
  527. .name = "p54pci",
  528. .id_table = p54p_table,
  529. .probe = p54p_probe,
  530. .remove = __devexit_p(p54p_remove),
  531. #ifdef CONFIG_PM
  532. .suspend = p54p_suspend,
  533. .resume = p54p_resume,
  534. #endif /* CONFIG_PM */
  535. };
  536. static int __init p54p_init(void)
  537. {
  538. return pci_register_driver(&p54p_driver);
  539. }
  540. static void __exit p54p_exit(void)
  541. {
  542. pci_unregister_driver(&p54p_driver);
  543. }
  544. module_init(p54p_init);
  545. module_exit(p54p_exit);