tg3.c 395 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.106"
  63. #define DRV_MODULE_RELDATE "January 12, 2010"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. #define TG3_RSS_INDIR_TBL_SIZE 128
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  101. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RING_SIZE)
  106. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  107. TG3_RX_JUMBO_RING_SIZE)
  108. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  109. TG3_RX_RCB_RING_SIZE(tp))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. #define TG3_RX_STD_BUFF_RING_SIZE \
  120. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  121. #define TG3_RX_JMB_BUFF_RING_SIZE \
  122. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  123. /* minimum number of free TX descriptors required to wake up TX process */
  124. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  125. #define TG3_RAW_IP_ALIGN 2
  126. /* number of ETHTOOL_GSTATS u64's */
  127. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  128. #define TG3_NUM_TEST 6
  129. #define FIRMWARE_TG3 "tigon/tg3.bin"
  130. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  131. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  132. static char version[] __devinitdata =
  133. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  134. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  135. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  136. MODULE_LICENSE("GPL");
  137. MODULE_VERSION(DRV_MODULE_VERSION);
  138. MODULE_FIRMWARE(FIRMWARE_TG3);
  139. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  140. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  141. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  142. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  143. module_param(tg3_debug, int, 0);
  144. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  145. static struct pci_device_id tg3_pci_tbl[] = {
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  222. {}
  223. };
  224. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  225. static const struct {
  226. const char string[ETH_GSTRING_LEN];
  227. } ethtool_stats_keys[TG3_NUM_STATS] = {
  228. { "rx_octets" },
  229. { "rx_fragments" },
  230. { "rx_ucast_packets" },
  231. { "rx_mcast_packets" },
  232. { "rx_bcast_packets" },
  233. { "rx_fcs_errors" },
  234. { "rx_align_errors" },
  235. { "rx_xon_pause_rcvd" },
  236. { "rx_xoff_pause_rcvd" },
  237. { "rx_mac_ctrl_rcvd" },
  238. { "rx_xoff_entered" },
  239. { "rx_frame_too_long_errors" },
  240. { "rx_jabbers" },
  241. { "rx_undersize_packets" },
  242. { "rx_in_length_errors" },
  243. { "rx_out_length_errors" },
  244. { "rx_64_or_less_octet_packets" },
  245. { "rx_65_to_127_octet_packets" },
  246. { "rx_128_to_255_octet_packets" },
  247. { "rx_256_to_511_octet_packets" },
  248. { "rx_512_to_1023_octet_packets" },
  249. { "rx_1024_to_1522_octet_packets" },
  250. { "rx_1523_to_2047_octet_packets" },
  251. { "rx_2048_to_4095_octet_packets" },
  252. { "rx_4096_to_8191_octet_packets" },
  253. { "rx_8192_to_9022_octet_packets" },
  254. { "tx_octets" },
  255. { "tx_collisions" },
  256. { "tx_xon_sent" },
  257. { "tx_xoff_sent" },
  258. { "tx_flow_control" },
  259. { "tx_mac_errors" },
  260. { "tx_single_collisions" },
  261. { "tx_mult_collisions" },
  262. { "tx_deferred" },
  263. { "tx_excessive_collisions" },
  264. { "tx_late_collisions" },
  265. { "tx_collide_2times" },
  266. { "tx_collide_3times" },
  267. { "tx_collide_4times" },
  268. { "tx_collide_5times" },
  269. { "tx_collide_6times" },
  270. { "tx_collide_7times" },
  271. { "tx_collide_8times" },
  272. { "tx_collide_9times" },
  273. { "tx_collide_10times" },
  274. { "tx_collide_11times" },
  275. { "tx_collide_12times" },
  276. { "tx_collide_13times" },
  277. { "tx_collide_14times" },
  278. { "tx_collide_15times" },
  279. { "tx_ucast_packets" },
  280. { "tx_mcast_packets" },
  281. { "tx_bcast_packets" },
  282. { "tx_carrier_sense_errors" },
  283. { "tx_discards" },
  284. { "tx_errors" },
  285. { "dma_writeq_full" },
  286. { "dma_write_prioq_full" },
  287. { "rxbds_empty" },
  288. { "rx_discards" },
  289. { "rx_errors" },
  290. { "rx_threshold_hit" },
  291. { "dma_readq_full" },
  292. { "dma_read_prioq_full" },
  293. { "tx_comp_queue_full" },
  294. { "ring_set_send_prod_index" },
  295. { "ring_status_update" },
  296. { "nic_irqs" },
  297. { "nic_avoided_irqs" },
  298. { "nic_tx_threshold_hit" }
  299. };
  300. static const struct {
  301. const char string[ETH_GSTRING_LEN];
  302. } ethtool_test_keys[TG3_NUM_TEST] = {
  303. { "nvram test (online) " },
  304. { "link test (online) " },
  305. { "register test (offline)" },
  306. { "memory test (offline)" },
  307. { "loopback test (offline)" },
  308. { "interrupt test (offline)" },
  309. };
  310. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  311. {
  312. writel(val, tp->regs + off);
  313. }
  314. static u32 tg3_read32(struct tg3 *tp, u32 off)
  315. {
  316. return (readl(tp->regs + off));
  317. }
  318. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  319. {
  320. writel(val, tp->aperegs + off);
  321. }
  322. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  323. {
  324. return (readl(tp->aperegs + off));
  325. }
  326. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  327. {
  328. unsigned long flags;
  329. spin_lock_irqsave(&tp->indirect_lock, flags);
  330. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  331. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  332. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  333. }
  334. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  335. {
  336. writel(val, tp->regs + off);
  337. readl(tp->regs + off);
  338. }
  339. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  340. {
  341. unsigned long flags;
  342. u32 val;
  343. spin_lock_irqsave(&tp->indirect_lock, flags);
  344. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  345. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  346. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  347. return val;
  348. }
  349. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  350. {
  351. unsigned long flags;
  352. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  353. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  354. TG3_64BIT_REG_LOW, val);
  355. return;
  356. }
  357. if (off == TG3_RX_STD_PROD_IDX_REG) {
  358. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  359. TG3_64BIT_REG_LOW, val);
  360. return;
  361. }
  362. spin_lock_irqsave(&tp->indirect_lock, flags);
  363. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  364. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  365. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  366. /* In indirect mode when disabling interrupts, we also need
  367. * to clear the interrupt bit in the GRC local ctrl register.
  368. */
  369. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  370. (val == 0x1)) {
  371. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  372. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  373. }
  374. }
  375. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  376. {
  377. unsigned long flags;
  378. u32 val;
  379. spin_lock_irqsave(&tp->indirect_lock, flags);
  380. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  381. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  382. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  383. return val;
  384. }
  385. /* usec_wait specifies the wait time in usec when writing to certain registers
  386. * where it is unsafe to read back the register without some delay.
  387. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  388. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  389. */
  390. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  391. {
  392. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  393. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  394. /* Non-posted methods */
  395. tp->write32(tp, off, val);
  396. else {
  397. /* Posted method */
  398. tg3_write32(tp, off, val);
  399. if (usec_wait)
  400. udelay(usec_wait);
  401. tp->read32(tp, off);
  402. }
  403. /* Wait again after the read for the posted method to guarantee that
  404. * the wait time is met.
  405. */
  406. if (usec_wait)
  407. udelay(usec_wait);
  408. }
  409. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. tp->write32_mbox(tp, off, val);
  412. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  413. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  414. tp->read32_mbox(tp, off);
  415. }
  416. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  417. {
  418. void __iomem *mbox = tp->regs + off;
  419. writel(val, mbox);
  420. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  421. writel(val, mbox);
  422. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  423. readl(mbox);
  424. }
  425. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  426. {
  427. return (readl(tp->regs + off + GRCMBOX_BASE));
  428. }
  429. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  430. {
  431. writel(val, tp->regs + off + GRCMBOX_BASE);
  432. }
  433. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  434. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  435. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  436. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  437. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  438. #define tw32(reg,val) tp->write32(tp, reg, val)
  439. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  440. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  441. #define tr32(reg) tp->read32(tp, reg)
  442. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  443. {
  444. unsigned long flags;
  445. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  446. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  447. return;
  448. spin_lock_irqsave(&tp->indirect_lock, flags);
  449. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  450. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  451. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  452. /* Always leave this as zero. */
  453. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  454. } else {
  455. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  456. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  457. /* Always leave this as zero. */
  458. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  459. }
  460. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  461. }
  462. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  463. {
  464. unsigned long flags;
  465. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  466. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  467. *val = 0;
  468. return;
  469. }
  470. spin_lock_irqsave(&tp->indirect_lock, flags);
  471. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  472. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  473. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  474. /* Always leave this as zero. */
  475. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  476. } else {
  477. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  478. *val = tr32(TG3PCI_MEM_WIN_DATA);
  479. /* Always leave this as zero. */
  480. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  481. }
  482. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  483. }
  484. static void tg3_ape_lock_init(struct tg3 *tp)
  485. {
  486. int i;
  487. /* Make sure the driver hasn't any stale locks. */
  488. for (i = 0; i < 8; i++)
  489. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  490. APE_LOCK_GRANT_DRIVER);
  491. }
  492. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  493. {
  494. int i, off;
  495. int ret = 0;
  496. u32 status;
  497. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  498. return 0;
  499. switch (locknum) {
  500. case TG3_APE_LOCK_GRC:
  501. case TG3_APE_LOCK_MEM:
  502. break;
  503. default:
  504. return -EINVAL;
  505. }
  506. off = 4 * locknum;
  507. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  508. /* Wait for up to 1 millisecond to acquire lock. */
  509. for (i = 0; i < 100; i++) {
  510. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  511. if (status == APE_LOCK_GRANT_DRIVER)
  512. break;
  513. udelay(10);
  514. }
  515. if (status != APE_LOCK_GRANT_DRIVER) {
  516. /* Revoke the lock request. */
  517. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  518. APE_LOCK_GRANT_DRIVER);
  519. ret = -EBUSY;
  520. }
  521. return ret;
  522. }
  523. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  524. {
  525. int off;
  526. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  527. return;
  528. switch (locknum) {
  529. case TG3_APE_LOCK_GRC:
  530. case TG3_APE_LOCK_MEM:
  531. break;
  532. default:
  533. return;
  534. }
  535. off = 4 * locknum;
  536. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  537. }
  538. static void tg3_disable_ints(struct tg3 *tp)
  539. {
  540. int i;
  541. tw32(TG3PCI_MISC_HOST_CTRL,
  542. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  543. for (i = 0; i < tp->irq_max; i++)
  544. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  545. }
  546. static void tg3_enable_ints(struct tg3 *tp)
  547. {
  548. int i;
  549. u32 coal_now = 0;
  550. tp->irq_sync = 0;
  551. wmb();
  552. tw32(TG3PCI_MISC_HOST_CTRL,
  553. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  554. for (i = 0; i < tp->irq_cnt; i++) {
  555. struct tg3_napi *tnapi = &tp->napi[i];
  556. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  557. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  558. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  559. coal_now |= tnapi->coal_now;
  560. }
  561. /* Force an initial interrupt */
  562. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  563. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  564. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  565. else
  566. tw32(HOSTCC_MODE, tp->coalesce_mode |
  567. HOSTCC_MODE_ENABLE | coal_now);
  568. }
  569. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  570. {
  571. struct tg3 *tp = tnapi->tp;
  572. struct tg3_hw_status *sblk = tnapi->hw_status;
  573. unsigned int work_exists = 0;
  574. /* check for phy events */
  575. if (!(tp->tg3_flags &
  576. (TG3_FLAG_USE_LINKCHG_REG |
  577. TG3_FLAG_POLL_SERDES))) {
  578. if (sblk->status & SD_STATUS_LINK_CHG)
  579. work_exists = 1;
  580. }
  581. /* check for RX/TX work to do */
  582. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  583. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  584. work_exists = 1;
  585. return work_exists;
  586. }
  587. /* tg3_int_reenable
  588. * similar to tg3_enable_ints, but it accurately determines whether there
  589. * is new work pending and can return without flushing the PIO write
  590. * which reenables interrupts
  591. */
  592. static void tg3_int_reenable(struct tg3_napi *tnapi)
  593. {
  594. struct tg3 *tp = tnapi->tp;
  595. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  596. mmiowb();
  597. /* When doing tagged status, this work check is unnecessary.
  598. * The last_tag we write above tells the chip which piece of
  599. * work we've completed.
  600. */
  601. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  602. tg3_has_work(tnapi))
  603. tw32(HOSTCC_MODE, tp->coalesce_mode |
  604. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  605. }
  606. static void tg3_napi_disable(struct tg3 *tp)
  607. {
  608. int i;
  609. for (i = tp->irq_cnt - 1; i >= 0; i--)
  610. napi_disable(&tp->napi[i].napi);
  611. }
  612. static void tg3_napi_enable(struct tg3 *tp)
  613. {
  614. int i;
  615. for (i = 0; i < tp->irq_cnt; i++)
  616. napi_enable(&tp->napi[i].napi);
  617. }
  618. static inline void tg3_netif_stop(struct tg3 *tp)
  619. {
  620. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  621. tg3_napi_disable(tp);
  622. netif_tx_disable(tp->dev);
  623. }
  624. static inline void tg3_netif_start(struct tg3 *tp)
  625. {
  626. /* NOTE: unconditional netif_tx_wake_all_queues is only
  627. * appropriate so long as all callers are assured to
  628. * have free tx slots (such as after tg3_init_hw)
  629. */
  630. netif_tx_wake_all_queues(tp->dev);
  631. tg3_napi_enable(tp);
  632. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  633. tg3_enable_ints(tp);
  634. }
  635. static void tg3_switch_clocks(struct tg3 *tp)
  636. {
  637. u32 clock_ctrl;
  638. u32 orig_clock_ctrl;
  639. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  640. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  641. return;
  642. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  643. orig_clock_ctrl = clock_ctrl;
  644. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  645. CLOCK_CTRL_CLKRUN_OENABLE |
  646. 0x1f);
  647. tp->pci_clock_ctrl = clock_ctrl;
  648. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  649. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  650. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  651. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  652. }
  653. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  654. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  655. clock_ctrl |
  656. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  657. 40);
  658. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  659. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  660. 40);
  661. }
  662. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  663. }
  664. #define PHY_BUSY_LOOPS 5000
  665. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  666. {
  667. u32 frame_val;
  668. unsigned int loops;
  669. int ret;
  670. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  671. tw32_f(MAC_MI_MODE,
  672. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  673. udelay(80);
  674. }
  675. *val = 0x0;
  676. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  677. MI_COM_PHY_ADDR_MASK);
  678. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  679. MI_COM_REG_ADDR_MASK);
  680. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  681. tw32_f(MAC_MI_COM, frame_val);
  682. loops = PHY_BUSY_LOOPS;
  683. while (loops != 0) {
  684. udelay(10);
  685. frame_val = tr32(MAC_MI_COM);
  686. if ((frame_val & MI_COM_BUSY) == 0) {
  687. udelay(5);
  688. frame_val = tr32(MAC_MI_COM);
  689. break;
  690. }
  691. loops -= 1;
  692. }
  693. ret = -EBUSY;
  694. if (loops != 0) {
  695. *val = frame_val & MI_COM_DATA_MASK;
  696. ret = 0;
  697. }
  698. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  699. tw32_f(MAC_MI_MODE, tp->mi_mode);
  700. udelay(80);
  701. }
  702. return ret;
  703. }
  704. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  705. {
  706. u32 frame_val;
  707. unsigned int loops;
  708. int ret;
  709. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  710. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  711. return 0;
  712. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  713. tw32_f(MAC_MI_MODE,
  714. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  715. udelay(80);
  716. }
  717. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  718. MI_COM_PHY_ADDR_MASK);
  719. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  720. MI_COM_REG_ADDR_MASK);
  721. frame_val |= (val & MI_COM_DATA_MASK);
  722. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  723. tw32_f(MAC_MI_COM, frame_val);
  724. loops = PHY_BUSY_LOOPS;
  725. while (loops != 0) {
  726. udelay(10);
  727. frame_val = tr32(MAC_MI_COM);
  728. if ((frame_val & MI_COM_BUSY) == 0) {
  729. udelay(5);
  730. frame_val = tr32(MAC_MI_COM);
  731. break;
  732. }
  733. loops -= 1;
  734. }
  735. ret = -EBUSY;
  736. if (loops != 0)
  737. ret = 0;
  738. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  739. tw32_f(MAC_MI_MODE, tp->mi_mode);
  740. udelay(80);
  741. }
  742. return ret;
  743. }
  744. static int tg3_bmcr_reset(struct tg3 *tp)
  745. {
  746. u32 phy_control;
  747. int limit, err;
  748. /* OK, reset it, and poll the BMCR_RESET bit until it
  749. * clears or we time out.
  750. */
  751. phy_control = BMCR_RESET;
  752. err = tg3_writephy(tp, MII_BMCR, phy_control);
  753. if (err != 0)
  754. return -EBUSY;
  755. limit = 5000;
  756. while (limit--) {
  757. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  758. if (err != 0)
  759. return -EBUSY;
  760. if ((phy_control & BMCR_RESET) == 0) {
  761. udelay(40);
  762. break;
  763. }
  764. udelay(10);
  765. }
  766. if (limit < 0)
  767. return -EBUSY;
  768. return 0;
  769. }
  770. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  771. {
  772. struct tg3 *tp = bp->priv;
  773. u32 val;
  774. spin_lock_bh(&tp->lock);
  775. if (tg3_readphy(tp, reg, &val))
  776. val = -EIO;
  777. spin_unlock_bh(&tp->lock);
  778. return val;
  779. }
  780. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  781. {
  782. struct tg3 *tp = bp->priv;
  783. u32 ret = 0;
  784. spin_lock_bh(&tp->lock);
  785. if (tg3_writephy(tp, reg, val))
  786. ret = -EIO;
  787. spin_unlock_bh(&tp->lock);
  788. return ret;
  789. }
  790. static int tg3_mdio_reset(struct mii_bus *bp)
  791. {
  792. return 0;
  793. }
  794. static void tg3_mdio_config_5785(struct tg3 *tp)
  795. {
  796. u32 val;
  797. struct phy_device *phydev;
  798. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  799. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  800. case TG3_PHY_ID_BCM50610:
  801. case TG3_PHY_ID_BCM50610M:
  802. val = MAC_PHYCFG2_50610_LED_MODES;
  803. break;
  804. case TG3_PHY_ID_BCMAC131:
  805. val = MAC_PHYCFG2_AC131_LED_MODES;
  806. break;
  807. case TG3_PHY_ID_RTL8211C:
  808. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  809. break;
  810. case TG3_PHY_ID_RTL8201E:
  811. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  812. break;
  813. default:
  814. return;
  815. }
  816. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  817. tw32(MAC_PHYCFG2, val);
  818. val = tr32(MAC_PHYCFG1);
  819. val &= ~(MAC_PHYCFG1_RGMII_INT |
  820. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  821. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  822. tw32(MAC_PHYCFG1, val);
  823. return;
  824. }
  825. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  826. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  827. MAC_PHYCFG2_FMODE_MASK_MASK |
  828. MAC_PHYCFG2_GMODE_MASK_MASK |
  829. MAC_PHYCFG2_ACT_MASK_MASK |
  830. MAC_PHYCFG2_QUAL_MASK_MASK |
  831. MAC_PHYCFG2_INBAND_ENABLE;
  832. tw32(MAC_PHYCFG2, val);
  833. val = tr32(MAC_PHYCFG1);
  834. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  835. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  836. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  837. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  838. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  839. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  840. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  841. }
  842. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  843. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  844. tw32(MAC_PHYCFG1, val);
  845. val = tr32(MAC_EXT_RGMII_MODE);
  846. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  847. MAC_RGMII_MODE_RX_QUALITY |
  848. MAC_RGMII_MODE_RX_ACTIVITY |
  849. MAC_RGMII_MODE_RX_ENG_DET |
  850. MAC_RGMII_MODE_TX_ENABLE |
  851. MAC_RGMII_MODE_TX_LOWPWR |
  852. MAC_RGMII_MODE_TX_RESET);
  853. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  854. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  855. val |= MAC_RGMII_MODE_RX_INT_B |
  856. MAC_RGMII_MODE_RX_QUALITY |
  857. MAC_RGMII_MODE_RX_ACTIVITY |
  858. MAC_RGMII_MODE_RX_ENG_DET;
  859. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  860. val |= MAC_RGMII_MODE_TX_ENABLE |
  861. MAC_RGMII_MODE_TX_LOWPWR |
  862. MAC_RGMII_MODE_TX_RESET;
  863. }
  864. tw32(MAC_EXT_RGMII_MODE, val);
  865. }
  866. static void tg3_mdio_start(struct tg3 *tp)
  867. {
  868. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  869. tw32_f(MAC_MI_MODE, tp->mi_mode);
  870. udelay(80);
  871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  872. u32 funcnum, is_serdes;
  873. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  874. if (funcnum)
  875. tp->phy_addr = 2;
  876. else
  877. tp->phy_addr = 1;
  878. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  879. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  880. else
  881. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  882. TG3_CPMU_PHY_STRAP_IS_SERDES;
  883. if (is_serdes)
  884. tp->phy_addr += 7;
  885. } else
  886. tp->phy_addr = TG3_PHY_MII_ADDR;
  887. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  888. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  889. tg3_mdio_config_5785(tp);
  890. }
  891. static int tg3_mdio_init(struct tg3 *tp)
  892. {
  893. int i;
  894. u32 reg;
  895. struct phy_device *phydev;
  896. tg3_mdio_start(tp);
  897. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  898. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  899. return 0;
  900. tp->mdio_bus = mdiobus_alloc();
  901. if (tp->mdio_bus == NULL)
  902. return -ENOMEM;
  903. tp->mdio_bus->name = "tg3 mdio bus";
  904. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  905. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  906. tp->mdio_bus->priv = tp;
  907. tp->mdio_bus->parent = &tp->pdev->dev;
  908. tp->mdio_bus->read = &tg3_mdio_read;
  909. tp->mdio_bus->write = &tg3_mdio_write;
  910. tp->mdio_bus->reset = &tg3_mdio_reset;
  911. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  912. tp->mdio_bus->irq = &tp->mdio_irq[0];
  913. for (i = 0; i < PHY_MAX_ADDR; i++)
  914. tp->mdio_bus->irq[i] = PHY_POLL;
  915. /* The bus registration will look for all the PHYs on the mdio bus.
  916. * Unfortunately, it does not ensure the PHY is powered up before
  917. * accessing the PHY ID registers. A chip reset is the
  918. * quickest way to bring the device back to an operational state..
  919. */
  920. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  921. tg3_bmcr_reset(tp);
  922. i = mdiobus_register(tp->mdio_bus);
  923. if (i) {
  924. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  925. tp->dev->name, i);
  926. mdiobus_free(tp->mdio_bus);
  927. return i;
  928. }
  929. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  930. if (!phydev || !phydev->drv) {
  931. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  932. mdiobus_unregister(tp->mdio_bus);
  933. mdiobus_free(tp->mdio_bus);
  934. return -ENODEV;
  935. }
  936. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  937. case TG3_PHY_ID_BCM57780:
  938. phydev->interface = PHY_INTERFACE_MODE_GMII;
  939. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  940. break;
  941. case TG3_PHY_ID_BCM50610:
  942. case TG3_PHY_ID_BCM50610M:
  943. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  944. PHY_BRCM_RX_REFCLK_UNUSED |
  945. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  946. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  947. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  948. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  949. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  950. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  951. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  952. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  953. /* fallthru */
  954. case TG3_PHY_ID_RTL8211C:
  955. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  956. break;
  957. case TG3_PHY_ID_RTL8201E:
  958. case TG3_PHY_ID_BCMAC131:
  959. phydev->interface = PHY_INTERFACE_MODE_MII;
  960. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  961. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  962. break;
  963. }
  964. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  965. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  966. tg3_mdio_config_5785(tp);
  967. return 0;
  968. }
  969. static void tg3_mdio_fini(struct tg3 *tp)
  970. {
  971. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  972. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  973. mdiobus_unregister(tp->mdio_bus);
  974. mdiobus_free(tp->mdio_bus);
  975. }
  976. }
  977. /* tp->lock is held. */
  978. static inline void tg3_generate_fw_event(struct tg3 *tp)
  979. {
  980. u32 val;
  981. val = tr32(GRC_RX_CPU_EVENT);
  982. val |= GRC_RX_CPU_DRIVER_EVENT;
  983. tw32_f(GRC_RX_CPU_EVENT, val);
  984. tp->last_event_jiffies = jiffies;
  985. }
  986. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  987. /* tp->lock is held. */
  988. static void tg3_wait_for_event_ack(struct tg3 *tp)
  989. {
  990. int i;
  991. unsigned int delay_cnt;
  992. long time_remain;
  993. /* If enough time has passed, no wait is necessary. */
  994. time_remain = (long)(tp->last_event_jiffies + 1 +
  995. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  996. (long)jiffies;
  997. if (time_remain < 0)
  998. return;
  999. /* Check if we can shorten the wait time. */
  1000. delay_cnt = jiffies_to_usecs(time_remain);
  1001. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1002. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1003. delay_cnt = (delay_cnt >> 3) + 1;
  1004. for (i = 0; i < delay_cnt; i++) {
  1005. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1006. break;
  1007. udelay(8);
  1008. }
  1009. }
  1010. /* tp->lock is held. */
  1011. static void tg3_ump_link_report(struct tg3 *tp)
  1012. {
  1013. u32 reg;
  1014. u32 val;
  1015. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1016. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1017. return;
  1018. tg3_wait_for_event_ack(tp);
  1019. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1020. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1021. val = 0;
  1022. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1023. val = reg << 16;
  1024. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1025. val |= (reg & 0xffff);
  1026. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1027. val = 0;
  1028. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1029. val = reg << 16;
  1030. if (!tg3_readphy(tp, MII_LPA, &reg))
  1031. val |= (reg & 0xffff);
  1032. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1033. val = 0;
  1034. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1035. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1036. val = reg << 16;
  1037. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1038. val |= (reg & 0xffff);
  1039. }
  1040. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1041. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1042. val = reg << 16;
  1043. else
  1044. val = 0;
  1045. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1046. tg3_generate_fw_event(tp);
  1047. }
  1048. static void tg3_link_report(struct tg3 *tp)
  1049. {
  1050. if (!netif_carrier_ok(tp->dev)) {
  1051. if (netif_msg_link(tp))
  1052. printk(KERN_INFO PFX "%s: Link is down.\n",
  1053. tp->dev->name);
  1054. tg3_ump_link_report(tp);
  1055. } else if (netif_msg_link(tp)) {
  1056. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1057. tp->dev->name,
  1058. (tp->link_config.active_speed == SPEED_1000 ?
  1059. 1000 :
  1060. (tp->link_config.active_speed == SPEED_100 ?
  1061. 100 : 10)),
  1062. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1063. "full" : "half"));
  1064. printk(KERN_INFO PFX
  1065. "%s: Flow control is %s for TX and %s for RX.\n",
  1066. tp->dev->name,
  1067. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1068. "on" : "off",
  1069. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1070. "on" : "off");
  1071. tg3_ump_link_report(tp);
  1072. }
  1073. }
  1074. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1075. {
  1076. u16 miireg;
  1077. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1078. miireg = ADVERTISE_PAUSE_CAP;
  1079. else if (flow_ctrl & FLOW_CTRL_TX)
  1080. miireg = ADVERTISE_PAUSE_ASYM;
  1081. else if (flow_ctrl & FLOW_CTRL_RX)
  1082. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1083. else
  1084. miireg = 0;
  1085. return miireg;
  1086. }
  1087. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1088. {
  1089. u16 miireg;
  1090. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1091. miireg = ADVERTISE_1000XPAUSE;
  1092. else if (flow_ctrl & FLOW_CTRL_TX)
  1093. miireg = ADVERTISE_1000XPSE_ASYM;
  1094. else if (flow_ctrl & FLOW_CTRL_RX)
  1095. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1096. else
  1097. miireg = 0;
  1098. return miireg;
  1099. }
  1100. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1101. {
  1102. u8 cap = 0;
  1103. if (lcladv & ADVERTISE_1000XPAUSE) {
  1104. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1105. if (rmtadv & LPA_1000XPAUSE)
  1106. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1107. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1108. cap = FLOW_CTRL_RX;
  1109. } else {
  1110. if (rmtadv & LPA_1000XPAUSE)
  1111. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1112. }
  1113. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1114. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1115. cap = FLOW_CTRL_TX;
  1116. }
  1117. return cap;
  1118. }
  1119. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1120. {
  1121. u8 autoneg;
  1122. u8 flowctrl = 0;
  1123. u32 old_rx_mode = tp->rx_mode;
  1124. u32 old_tx_mode = tp->tx_mode;
  1125. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1126. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1127. else
  1128. autoneg = tp->link_config.autoneg;
  1129. if (autoneg == AUTONEG_ENABLE &&
  1130. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1131. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1132. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1133. else
  1134. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1135. } else
  1136. flowctrl = tp->link_config.flowctrl;
  1137. tp->link_config.active_flowctrl = flowctrl;
  1138. if (flowctrl & FLOW_CTRL_RX)
  1139. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1140. else
  1141. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1142. if (old_rx_mode != tp->rx_mode)
  1143. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1144. if (flowctrl & FLOW_CTRL_TX)
  1145. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1146. else
  1147. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1148. if (old_tx_mode != tp->tx_mode)
  1149. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1150. }
  1151. static void tg3_adjust_link(struct net_device *dev)
  1152. {
  1153. u8 oldflowctrl, linkmesg = 0;
  1154. u32 mac_mode, lcl_adv, rmt_adv;
  1155. struct tg3 *tp = netdev_priv(dev);
  1156. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1157. spin_lock_bh(&tp->lock);
  1158. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1159. MAC_MODE_HALF_DUPLEX);
  1160. oldflowctrl = tp->link_config.active_flowctrl;
  1161. if (phydev->link) {
  1162. lcl_adv = 0;
  1163. rmt_adv = 0;
  1164. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1165. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1166. else if (phydev->speed == SPEED_1000 ||
  1167. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1168. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1169. else
  1170. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1171. if (phydev->duplex == DUPLEX_HALF)
  1172. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1173. else {
  1174. lcl_adv = tg3_advert_flowctrl_1000T(
  1175. tp->link_config.flowctrl);
  1176. if (phydev->pause)
  1177. rmt_adv = LPA_PAUSE_CAP;
  1178. if (phydev->asym_pause)
  1179. rmt_adv |= LPA_PAUSE_ASYM;
  1180. }
  1181. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1182. } else
  1183. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1184. if (mac_mode != tp->mac_mode) {
  1185. tp->mac_mode = mac_mode;
  1186. tw32_f(MAC_MODE, tp->mac_mode);
  1187. udelay(40);
  1188. }
  1189. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1190. if (phydev->speed == SPEED_10)
  1191. tw32(MAC_MI_STAT,
  1192. MAC_MI_STAT_10MBPS_MODE |
  1193. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1194. else
  1195. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1196. }
  1197. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1198. tw32(MAC_TX_LENGTHS,
  1199. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1200. (6 << TX_LENGTHS_IPG_SHIFT) |
  1201. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1202. else
  1203. tw32(MAC_TX_LENGTHS,
  1204. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1205. (6 << TX_LENGTHS_IPG_SHIFT) |
  1206. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1207. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1208. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1209. phydev->speed != tp->link_config.active_speed ||
  1210. phydev->duplex != tp->link_config.active_duplex ||
  1211. oldflowctrl != tp->link_config.active_flowctrl)
  1212. linkmesg = 1;
  1213. tp->link_config.active_speed = phydev->speed;
  1214. tp->link_config.active_duplex = phydev->duplex;
  1215. spin_unlock_bh(&tp->lock);
  1216. if (linkmesg)
  1217. tg3_link_report(tp);
  1218. }
  1219. static int tg3_phy_init(struct tg3 *tp)
  1220. {
  1221. struct phy_device *phydev;
  1222. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1223. return 0;
  1224. /* Bring the PHY back to a known state. */
  1225. tg3_bmcr_reset(tp);
  1226. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1227. /* Attach the MAC to the PHY. */
  1228. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1229. phydev->dev_flags, phydev->interface);
  1230. if (IS_ERR(phydev)) {
  1231. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1232. return PTR_ERR(phydev);
  1233. }
  1234. /* Mask with MAC supported features. */
  1235. switch (phydev->interface) {
  1236. case PHY_INTERFACE_MODE_GMII:
  1237. case PHY_INTERFACE_MODE_RGMII:
  1238. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1239. phydev->supported &= (PHY_GBIT_FEATURES |
  1240. SUPPORTED_Pause |
  1241. SUPPORTED_Asym_Pause);
  1242. break;
  1243. }
  1244. /* fallthru */
  1245. case PHY_INTERFACE_MODE_MII:
  1246. phydev->supported &= (PHY_BASIC_FEATURES |
  1247. SUPPORTED_Pause |
  1248. SUPPORTED_Asym_Pause);
  1249. break;
  1250. default:
  1251. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1252. return -EINVAL;
  1253. }
  1254. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1255. phydev->advertising = phydev->supported;
  1256. return 0;
  1257. }
  1258. static void tg3_phy_start(struct tg3 *tp)
  1259. {
  1260. struct phy_device *phydev;
  1261. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1262. return;
  1263. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1264. if (tp->link_config.phy_is_low_power) {
  1265. tp->link_config.phy_is_low_power = 0;
  1266. phydev->speed = tp->link_config.orig_speed;
  1267. phydev->duplex = tp->link_config.orig_duplex;
  1268. phydev->autoneg = tp->link_config.orig_autoneg;
  1269. phydev->advertising = tp->link_config.orig_advertising;
  1270. }
  1271. phy_start(phydev);
  1272. phy_start_aneg(phydev);
  1273. }
  1274. static void tg3_phy_stop(struct tg3 *tp)
  1275. {
  1276. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1277. return;
  1278. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1279. }
  1280. static void tg3_phy_fini(struct tg3 *tp)
  1281. {
  1282. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1283. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1284. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1285. }
  1286. }
  1287. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1288. {
  1289. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1290. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1291. }
  1292. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1293. {
  1294. u32 phytest;
  1295. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1296. u32 phy;
  1297. tg3_writephy(tp, MII_TG3_FET_TEST,
  1298. phytest | MII_TG3_FET_SHADOW_EN);
  1299. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1300. if (enable)
  1301. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1302. else
  1303. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1304. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1305. }
  1306. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1307. }
  1308. }
  1309. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1310. {
  1311. u32 reg;
  1312. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1313. return;
  1314. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1315. tg3_phy_fet_toggle_apd(tp, enable);
  1316. return;
  1317. }
  1318. reg = MII_TG3_MISC_SHDW_WREN |
  1319. MII_TG3_MISC_SHDW_SCR5_SEL |
  1320. MII_TG3_MISC_SHDW_SCR5_LPED |
  1321. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1322. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1323. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1324. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1325. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1326. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1327. reg = MII_TG3_MISC_SHDW_WREN |
  1328. MII_TG3_MISC_SHDW_APD_SEL |
  1329. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1330. if (enable)
  1331. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1332. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1333. }
  1334. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1335. {
  1336. u32 phy;
  1337. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1338. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1339. return;
  1340. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1341. u32 ephy;
  1342. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1343. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1344. tg3_writephy(tp, MII_TG3_FET_TEST,
  1345. ephy | MII_TG3_FET_SHADOW_EN);
  1346. if (!tg3_readphy(tp, reg, &phy)) {
  1347. if (enable)
  1348. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1349. else
  1350. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1351. tg3_writephy(tp, reg, phy);
  1352. }
  1353. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1354. }
  1355. } else {
  1356. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1357. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1358. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1359. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1360. if (enable)
  1361. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1362. else
  1363. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1364. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1365. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1366. }
  1367. }
  1368. }
  1369. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1370. {
  1371. u32 val;
  1372. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1373. return;
  1374. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1375. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1376. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1377. (val | (1 << 15) | (1 << 4)));
  1378. }
  1379. static void tg3_phy_apply_otp(struct tg3 *tp)
  1380. {
  1381. u32 otp, phy;
  1382. if (!tp->phy_otp)
  1383. return;
  1384. otp = tp->phy_otp;
  1385. /* Enable SM_DSP clock and tx 6dB coding. */
  1386. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1387. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1388. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1389. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1390. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1391. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1392. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1393. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1394. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1395. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1396. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1397. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1398. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1399. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1400. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1401. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1402. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1403. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1404. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1405. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1406. /* Turn off SM_DSP clock. */
  1407. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1408. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1409. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1410. }
  1411. static int tg3_wait_macro_done(struct tg3 *tp)
  1412. {
  1413. int limit = 100;
  1414. while (limit--) {
  1415. u32 tmp32;
  1416. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1417. if ((tmp32 & 0x1000) == 0)
  1418. break;
  1419. }
  1420. }
  1421. if (limit < 0)
  1422. return -EBUSY;
  1423. return 0;
  1424. }
  1425. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1426. {
  1427. static const u32 test_pat[4][6] = {
  1428. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1429. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1430. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1431. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1432. };
  1433. int chan;
  1434. for (chan = 0; chan < 4; chan++) {
  1435. int i;
  1436. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1437. (chan * 0x2000) | 0x0200);
  1438. tg3_writephy(tp, 0x16, 0x0002);
  1439. for (i = 0; i < 6; i++)
  1440. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1441. test_pat[chan][i]);
  1442. tg3_writephy(tp, 0x16, 0x0202);
  1443. if (tg3_wait_macro_done(tp)) {
  1444. *resetp = 1;
  1445. return -EBUSY;
  1446. }
  1447. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1448. (chan * 0x2000) | 0x0200);
  1449. tg3_writephy(tp, 0x16, 0x0082);
  1450. if (tg3_wait_macro_done(tp)) {
  1451. *resetp = 1;
  1452. return -EBUSY;
  1453. }
  1454. tg3_writephy(tp, 0x16, 0x0802);
  1455. if (tg3_wait_macro_done(tp)) {
  1456. *resetp = 1;
  1457. return -EBUSY;
  1458. }
  1459. for (i = 0; i < 6; i += 2) {
  1460. u32 low, high;
  1461. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1462. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1463. tg3_wait_macro_done(tp)) {
  1464. *resetp = 1;
  1465. return -EBUSY;
  1466. }
  1467. low &= 0x7fff;
  1468. high &= 0x000f;
  1469. if (low != test_pat[chan][i] ||
  1470. high != test_pat[chan][i+1]) {
  1471. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1472. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1473. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1474. return -EBUSY;
  1475. }
  1476. }
  1477. }
  1478. return 0;
  1479. }
  1480. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1481. {
  1482. int chan;
  1483. for (chan = 0; chan < 4; chan++) {
  1484. int i;
  1485. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1486. (chan * 0x2000) | 0x0200);
  1487. tg3_writephy(tp, 0x16, 0x0002);
  1488. for (i = 0; i < 6; i++)
  1489. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1490. tg3_writephy(tp, 0x16, 0x0202);
  1491. if (tg3_wait_macro_done(tp))
  1492. return -EBUSY;
  1493. }
  1494. return 0;
  1495. }
  1496. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1497. {
  1498. u32 reg32, phy9_orig;
  1499. int retries, do_phy_reset, err;
  1500. retries = 10;
  1501. do_phy_reset = 1;
  1502. do {
  1503. if (do_phy_reset) {
  1504. err = tg3_bmcr_reset(tp);
  1505. if (err)
  1506. return err;
  1507. do_phy_reset = 0;
  1508. }
  1509. /* Disable transmitter and interrupt. */
  1510. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1511. continue;
  1512. reg32 |= 0x3000;
  1513. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1514. /* Set full-duplex, 1000 mbps. */
  1515. tg3_writephy(tp, MII_BMCR,
  1516. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1517. /* Set to master mode. */
  1518. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1519. continue;
  1520. tg3_writephy(tp, MII_TG3_CTRL,
  1521. (MII_TG3_CTRL_AS_MASTER |
  1522. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1523. /* Enable SM_DSP_CLOCK and 6dB. */
  1524. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1525. /* Block the PHY control access. */
  1526. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1527. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1528. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1529. if (!err)
  1530. break;
  1531. } while (--retries);
  1532. err = tg3_phy_reset_chanpat(tp);
  1533. if (err)
  1534. return err;
  1535. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1536. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1537. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1538. tg3_writephy(tp, 0x16, 0x0000);
  1539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1540. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1541. /* Set Extended packet length bit for jumbo frames */
  1542. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1543. }
  1544. else {
  1545. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1546. }
  1547. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1548. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1549. reg32 &= ~0x3000;
  1550. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1551. } else if (!err)
  1552. err = -EBUSY;
  1553. return err;
  1554. }
  1555. /* This will reset the tigon3 PHY if there is no valid
  1556. * link unless the FORCE argument is non-zero.
  1557. */
  1558. static int tg3_phy_reset(struct tg3 *tp)
  1559. {
  1560. u32 cpmuctrl;
  1561. u32 phy_status;
  1562. int err;
  1563. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1564. u32 val;
  1565. val = tr32(GRC_MISC_CFG);
  1566. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1567. udelay(40);
  1568. }
  1569. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1570. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1571. if (err != 0)
  1572. return -EBUSY;
  1573. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1574. netif_carrier_off(tp->dev);
  1575. tg3_link_report(tp);
  1576. }
  1577. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1578. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1579. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1580. err = tg3_phy_reset_5703_4_5(tp);
  1581. if (err)
  1582. return err;
  1583. goto out;
  1584. }
  1585. cpmuctrl = 0;
  1586. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1587. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1588. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1589. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1590. tw32(TG3_CPMU_CTRL,
  1591. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1592. }
  1593. err = tg3_bmcr_reset(tp);
  1594. if (err)
  1595. return err;
  1596. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1597. u32 phy;
  1598. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1599. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1600. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1601. }
  1602. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1603. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1604. u32 val;
  1605. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1606. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1607. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1608. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1609. udelay(40);
  1610. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1611. }
  1612. }
  1613. tg3_phy_apply_otp(tp);
  1614. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1615. tg3_phy_toggle_apd(tp, true);
  1616. else
  1617. tg3_phy_toggle_apd(tp, false);
  1618. out:
  1619. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1620. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1621. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1622. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1623. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1624. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1625. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1626. }
  1627. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1628. tg3_writephy(tp, 0x1c, 0x8d68);
  1629. tg3_writephy(tp, 0x1c, 0x8d68);
  1630. }
  1631. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1632. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1633. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1634. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1635. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1636. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1637. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1638. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1639. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1640. }
  1641. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1642. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1643. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1644. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1645. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1646. tg3_writephy(tp, MII_TG3_TEST1,
  1647. MII_TG3_TEST1_TRIM_EN | 0x4);
  1648. } else
  1649. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1650. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1651. }
  1652. /* Set Extended packet length bit (bit 14) on all chips that */
  1653. /* support jumbo frames */
  1654. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1655. /* Cannot do read-modify-write on 5401 */
  1656. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1657. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1658. u32 phy_reg;
  1659. /* Set bit 14 with read-modify-write to preserve other bits */
  1660. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1661. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1662. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1663. }
  1664. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1665. * jumbo frames transmission.
  1666. */
  1667. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1668. u32 phy_reg;
  1669. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1670. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1671. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1672. }
  1673. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1674. /* adjust output voltage */
  1675. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1676. }
  1677. tg3_phy_toggle_automdix(tp, 1);
  1678. tg3_phy_set_wirespeed(tp);
  1679. return 0;
  1680. }
  1681. static void tg3_frob_aux_power(struct tg3 *tp)
  1682. {
  1683. struct tg3 *tp_peer = tp;
  1684. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1685. return;
  1686. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1687. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1688. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1689. struct net_device *dev_peer;
  1690. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1691. /* remove_one() may have been run on the peer. */
  1692. if (!dev_peer)
  1693. tp_peer = tp;
  1694. else
  1695. tp_peer = netdev_priv(dev_peer);
  1696. }
  1697. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1698. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1699. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1700. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1701. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1702. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1703. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1704. (GRC_LCLCTRL_GPIO_OE0 |
  1705. GRC_LCLCTRL_GPIO_OE1 |
  1706. GRC_LCLCTRL_GPIO_OE2 |
  1707. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1708. GRC_LCLCTRL_GPIO_OUTPUT1),
  1709. 100);
  1710. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1711. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1712. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1713. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1714. GRC_LCLCTRL_GPIO_OE1 |
  1715. GRC_LCLCTRL_GPIO_OE2 |
  1716. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1717. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1718. tp->grc_local_ctrl;
  1719. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1720. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1721. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1722. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1723. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1724. } else {
  1725. u32 no_gpio2;
  1726. u32 grc_local_ctrl = 0;
  1727. if (tp_peer != tp &&
  1728. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1729. return;
  1730. /* Workaround to prevent overdrawing Amps. */
  1731. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1732. ASIC_REV_5714) {
  1733. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1734. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1735. grc_local_ctrl, 100);
  1736. }
  1737. /* On 5753 and variants, GPIO2 cannot be used. */
  1738. no_gpio2 = tp->nic_sram_data_cfg &
  1739. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1740. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1741. GRC_LCLCTRL_GPIO_OE1 |
  1742. GRC_LCLCTRL_GPIO_OE2 |
  1743. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1744. GRC_LCLCTRL_GPIO_OUTPUT2;
  1745. if (no_gpio2) {
  1746. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1747. GRC_LCLCTRL_GPIO_OUTPUT2);
  1748. }
  1749. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1750. grc_local_ctrl, 100);
  1751. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1752. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1753. grc_local_ctrl, 100);
  1754. if (!no_gpio2) {
  1755. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1756. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1757. grc_local_ctrl, 100);
  1758. }
  1759. }
  1760. } else {
  1761. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1762. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1763. if (tp_peer != tp &&
  1764. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1765. return;
  1766. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1767. (GRC_LCLCTRL_GPIO_OE1 |
  1768. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1769. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1770. GRC_LCLCTRL_GPIO_OE1, 100);
  1771. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1772. (GRC_LCLCTRL_GPIO_OE1 |
  1773. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1774. }
  1775. }
  1776. }
  1777. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1778. {
  1779. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1780. return 1;
  1781. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1782. if (speed != SPEED_10)
  1783. return 1;
  1784. } else if (speed == SPEED_10)
  1785. return 1;
  1786. return 0;
  1787. }
  1788. static int tg3_setup_phy(struct tg3 *, int);
  1789. #define RESET_KIND_SHUTDOWN 0
  1790. #define RESET_KIND_INIT 1
  1791. #define RESET_KIND_SUSPEND 2
  1792. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1793. static int tg3_halt_cpu(struct tg3 *, u32);
  1794. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1795. {
  1796. u32 val;
  1797. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1798. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1799. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1800. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1801. sg_dig_ctrl |=
  1802. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1803. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1804. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1805. }
  1806. return;
  1807. }
  1808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1809. tg3_bmcr_reset(tp);
  1810. val = tr32(GRC_MISC_CFG);
  1811. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1812. udelay(40);
  1813. return;
  1814. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1815. u32 phytest;
  1816. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1817. u32 phy;
  1818. tg3_writephy(tp, MII_ADVERTISE, 0);
  1819. tg3_writephy(tp, MII_BMCR,
  1820. BMCR_ANENABLE | BMCR_ANRESTART);
  1821. tg3_writephy(tp, MII_TG3_FET_TEST,
  1822. phytest | MII_TG3_FET_SHADOW_EN);
  1823. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1824. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1825. tg3_writephy(tp,
  1826. MII_TG3_FET_SHDW_AUXMODE4,
  1827. phy);
  1828. }
  1829. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1830. }
  1831. return;
  1832. } else if (do_low_power) {
  1833. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1834. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1835. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1836. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1837. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1838. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1839. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1840. }
  1841. /* The PHY should not be powered down on some chips because
  1842. * of bugs.
  1843. */
  1844. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1845. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1846. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1847. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1848. return;
  1849. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1850. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1851. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1852. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1853. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1854. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1855. }
  1856. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1857. }
  1858. /* tp->lock is held. */
  1859. static int tg3_nvram_lock(struct tg3 *tp)
  1860. {
  1861. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1862. int i;
  1863. if (tp->nvram_lock_cnt == 0) {
  1864. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1865. for (i = 0; i < 8000; i++) {
  1866. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1867. break;
  1868. udelay(20);
  1869. }
  1870. if (i == 8000) {
  1871. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1872. return -ENODEV;
  1873. }
  1874. }
  1875. tp->nvram_lock_cnt++;
  1876. }
  1877. return 0;
  1878. }
  1879. /* tp->lock is held. */
  1880. static void tg3_nvram_unlock(struct tg3 *tp)
  1881. {
  1882. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1883. if (tp->nvram_lock_cnt > 0)
  1884. tp->nvram_lock_cnt--;
  1885. if (tp->nvram_lock_cnt == 0)
  1886. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1887. }
  1888. }
  1889. /* tp->lock is held. */
  1890. static void tg3_enable_nvram_access(struct tg3 *tp)
  1891. {
  1892. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1893. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1894. u32 nvaccess = tr32(NVRAM_ACCESS);
  1895. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1896. }
  1897. }
  1898. /* tp->lock is held. */
  1899. static void tg3_disable_nvram_access(struct tg3 *tp)
  1900. {
  1901. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1902. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1903. u32 nvaccess = tr32(NVRAM_ACCESS);
  1904. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1905. }
  1906. }
  1907. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1908. u32 offset, u32 *val)
  1909. {
  1910. u32 tmp;
  1911. int i;
  1912. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1913. return -EINVAL;
  1914. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1915. EEPROM_ADDR_DEVID_MASK |
  1916. EEPROM_ADDR_READ);
  1917. tw32(GRC_EEPROM_ADDR,
  1918. tmp |
  1919. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1920. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1921. EEPROM_ADDR_ADDR_MASK) |
  1922. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1923. for (i = 0; i < 1000; i++) {
  1924. tmp = tr32(GRC_EEPROM_ADDR);
  1925. if (tmp & EEPROM_ADDR_COMPLETE)
  1926. break;
  1927. msleep(1);
  1928. }
  1929. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1930. return -EBUSY;
  1931. tmp = tr32(GRC_EEPROM_DATA);
  1932. /*
  1933. * The data will always be opposite the native endian
  1934. * format. Perform a blind byteswap to compensate.
  1935. */
  1936. *val = swab32(tmp);
  1937. return 0;
  1938. }
  1939. #define NVRAM_CMD_TIMEOUT 10000
  1940. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1941. {
  1942. int i;
  1943. tw32(NVRAM_CMD, nvram_cmd);
  1944. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1945. udelay(10);
  1946. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1947. udelay(10);
  1948. break;
  1949. }
  1950. }
  1951. if (i == NVRAM_CMD_TIMEOUT)
  1952. return -EBUSY;
  1953. return 0;
  1954. }
  1955. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1956. {
  1957. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1958. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1959. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1960. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1961. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1962. addr = ((addr / tp->nvram_pagesize) <<
  1963. ATMEL_AT45DB0X1B_PAGE_POS) +
  1964. (addr % tp->nvram_pagesize);
  1965. return addr;
  1966. }
  1967. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1968. {
  1969. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1970. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1971. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1972. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1973. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1974. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1975. tp->nvram_pagesize) +
  1976. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1977. return addr;
  1978. }
  1979. /* NOTE: Data read in from NVRAM is byteswapped according to
  1980. * the byteswapping settings for all other register accesses.
  1981. * tg3 devices are BE devices, so on a BE machine, the data
  1982. * returned will be exactly as it is seen in NVRAM. On a LE
  1983. * machine, the 32-bit value will be byteswapped.
  1984. */
  1985. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1986. {
  1987. int ret;
  1988. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1989. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1990. offset = tg3_nvram_phys_addr(tp, offset);
  1991. if (offset > NVRAM_ADDR_MSK)
  1992. return -EINVAL;
  1993. ret = tg3_nvram_lock(tp);
  1994. if (ret)
  1995. return ret;
  1996. tg3_enable_nvram_access(tp);
  1997. tw32(NVRAM_ADDR, offset);
  1998. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1999. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2000. if (ret == 0)
  2001. *val = tr32(NVRAM_RDDATA);
  2002. tg3_disable_nvram_access(tp);
  2003. tg3_nvram_unlock(tp);
  2004. return ret;
  2005. }
  2006. /* Ensures NVRAM data is in bytestream format. */
  2007. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2008. {
  2009. u32 v;
  2010. int res = tg3_nvram_read(tp, offset, &v);
  2011. if (!res)
  2012. *val = cpu_to_be32(v);
  2013. return res;
  2014. }
  2015. /* tp->lock is held. */
  2016. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2017. {
  2018. u32 addr_high, addr_low;
  2019. int i;
  2020. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2021. tp->dev->dev_addr[1]);
  2022. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2023. (tp->dev->dev_addr[3] << 16) |
  2024. (tp->dev->dev_addr[4] << 8) |
  2025. (tp->dev->dev_addr[5] << 0));
  2026. for (i = 0; i < 4; i++) {
  2027. if (i == 1 && skip_mac_1)
  2028. continue;
  2029. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2030. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2031. }
  2032. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2033. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2034. for (i = 0; i < 12; i++) {
  2035. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2036. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2037. }
  2038. }
  2039. addr_high = (tp->dev->dev_addr[0] +
  2040. tp->dev->dev_addr[1] +
  2041. tp->dev->dev_addr[2] +
  2042. tp->dev->dev_addr[3] +
  2043. tp->dev->dev_addr[4] +
  2044. tp->dev->dev_addr[5]) &
  2045. TX_BACKOFF_SEED_MASK;
  2046. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2047. }
  2048. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2049. {
  2050. u32 misc_host_ctrl;
  2051. bool device_should_wake, do_low_power;
  2052. /* Make sure register accesses (indirect or otherwise)
  2053. * will function correctly.
  2054. */
  2055. pci_write_config_dword(tp->pdev,
  2056. TG3PCI_MISC_HOST_CTRL,
  2057. tp->misc_host_ctrl);
  2058. switch (state) {
  2059. case PCI_D0:
  2060. pci_enable_wake(tp->pdev, state, false);
  2061. pci_set_power_state(tp->pdev, PCI_D0);
  2062. /* Switch out of Vaux if it is a NIC */
  2063. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2064. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2065. return 0;
  2066. case PCI_D1:
  2067. case PCI_D2:
  2068. case PCI_D3hot:
  2069. break;
  2070. default:
  2071. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2072. tp->dev->name, state);
  2073. return -EINVAL;
  2074. }
  2075. /* Restore the CLKREQ setting. */
  2076. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2077. u16 lnkctl;
  2078. pci_read_config_word(tp->pdev,
  2079. tp->pcie_cap + PCI_EXP_LNKCTL,
  2080. &lnkctl);
  2081. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2082. pci_write_config_word(tp->pdev,
  2083. tp->pcie_cap + PCI_EXP_LNKCTL,
  2084. lnkctl);
  2085. }
  2086. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2087. tw32(TG3PCI_MISC_HOST_CTRL,
  2088. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2089. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2090. device_may_wakeup(&tp->pdev->dev) &&
  2091. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2092. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2093. do_low_power = false;
  2094. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2095. !tp->link_config.phy_is_low_power) {
  2096. struct phy_device *phydev;
  2097. u32 phyid, advertising;
  2098. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2099. tp->link_config.phy_is_low_power = 1;
  2100. tp->link_config.orig_speed = phydev->speed;
  2101. tp->link_config.orig_duplex = phydev->duplex;
  2102. tp->link_config.orig_autoneg = phydev->autoneg;
  2103. tp->link_config.orig_advertising = phydev->advertising;
  2104. advertising = ADVERTISED_TP |
  2105. ADVERTISED_Pause |
  2106. ADVERTISED_Autoneg |
  2107. ADVERTISED_10baseT_Half;
  2108. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2109. device_should_wake) {
  2110. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2111. advertising |=
  2112. ADVERTISED_100baseT_Half |
  2113. ADVERTISED_100baseT_Full |
  2114. ADVERTISED_10baseT_Full;
  2115. else
  2116. advertising |= ADVERTISED_10baseT_Full;
  2117. }
  2118. phydev->advertising = advertising;
  2119. phy_start_aneg(phydev);
  2120. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2121. if (phyid != TG3_PHY_ID_BCMAC131) {
  2122. phyid &= TG3_PHY_OUI_MASK;
  2123. if (phyid == TG3_PHY_OUI_1 ||
  2124. phyid == TG3_PHY_OUI_2 ||
  2125. phyid == TG3_PHY_OUI_3)
  2126. do_low_power = true;
  2127. }
  2128. }
  2129. } else {
  2130. do_low_power = true;
  2131. if (tp->link_config.phy_is_low_power == 0) {
  2132. tp->link_config.phy_is_low_power = 1;
  2133. tp->link_config.orig_speed = tp->link_config.speed;
  2134. tp->link_config.orig_duplex = tp->link_config.duplex;
  2135. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2136. }
  2137. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2138. tp->link_config.speed = SPEED_10;
  2139. tp->link_config.duplex = DUPLEX_HALF;
  2140. tp->link_config.autoneg = AUTONEG_ENABLE;
  2141. tg3_setup_phy(tp, 0);
  2142. }
  2143. }
  2144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2145. u32 val;
  2146. val = tr32(GRC_VCPU_EXT_CTRL);
  2147. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2148. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2149. int i;
  2150. u32 val;
  2151. for (i = 0; i < 200; i++) {
  2152. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2153. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2154. break;
  2155. msleep(1);
  2156. }
  2157. }
  2158. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2159. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2160. WOL_DRV_STATE_SHUTDOWN |
  2161. WOL_DRV_WOL |
  2162. WOL_SET_MAGIC_PKT);
  2163. if (device_should_wake) {
  2164. u32 mac_mode;
  2165. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2166. if (do_low_power) {
  2167. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2168. udelay(40);
  2169. }
  2170. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2171. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2172. else
  2173. mac_mode = MAC_MODE_PORT_MODE_MII;
  2174. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2175. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2176. ASIC_REV_5700) {
  2177. u32 speed = (tp->tg3_flags &
  2178. TG3_FLAG_WOL_SPEED_100MB) ?
  2179. SPEED_100 : SPEED_10;
  2180. if (tg3_5700_link_polarity(tp, speed))
  2181. mac_mode |= MAC_MODE_LINK_POLARITY;
  2182. else
  2183. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2184. }
  2185. } else {
  2186. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2187. }
  2188. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2189. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2190. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2191. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2192. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2193. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2194. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2195. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2196. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2197. mac_mode |= tp->mac_mode &
  2198. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2199. if (mac_mode & MAC_MODE_APE_TX_EN)
  2200. mac_mode |= MAC_MODE_TDE_ENABLE;
  2201. }
  2202. tw32_f(MAC_MODE, mac_mode);
  2203. udelay(100);
  2204. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2205. udelay(10);
  2206. }
  2207. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2208. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2209. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2210. u32 base_val;
  2211. base_val = tp->pci_clock_ctrl;
  2212. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2213. CLOCK_CTRL_TXCLK_DISABLE);
  2214. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2215. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2216. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2217. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2218. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2219. /* do nothing */
  2220. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2221. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2222. u32 newbits1, newbits2;
  2223. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2224. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2225. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2226. CLOCK_CTRL_TXCLK_DISABLE |
  2227. CLOCK_CTRL_ALTCLK);
  2228. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2229. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2230. newbits1 = CLOCK_CTRL_625_CORE;
  2231. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2232. } else {
  2233. newbits1 = CLOCK_CTRL_ALTCLK;
  2234. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2235. }
  2236. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2237. 40);
  2238. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2239. 40);
  2240. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2241. u32 newbits3;
  2242. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2243. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2244. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2245. CLOCK_CTRL_TXCLK_DISABLE |
  2246. CLOCK_CTRL_44MHZ_CORE);
  2247. } else {
  2248. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2249. }
  2250. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2251. tp->pci_clock_ctrl | newbits3, 40);
  2252. }
  2253. }
  2254. if (!(device_should_wake) &&
  2255. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2256. tg3_power_down_phy(tp, do_low_power);
  2257. tg3_frob_aux_power(tp);
  2258. /* Workaround for unstable PLL clock */
  2259. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2260. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2261. u32 val = tr32(0x7d00);
  2262. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2263. tw32(0x7d00, val);
  2264. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2265. int err;
  2266. err = tg3_nvram_lock(tp);
  2267. tg3_halt_cpu(tp, RX_CPU_BASE);
  2268. if (!err)
  2269. tg3_nvram_unlock(tp);
  2270. }
  2271. }
  2272. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2273. if (device_should_wake)
  2274. pci_enable_wake(tp->pdev, state, true);
  2275. /* Finally, set the new power state. */
  2276. pci_set_power_state(tp->pdev, state);
  2277. return 0;
  2278. }
  2279. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2280. {
  2281. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2282. case MII_TG3_AUX_STAT_10HALF:
  2283. *speed = SPEED_10;
  2284. *duplex = DUPLEX_HALF;
  2285. break;
  2286. case MII_TG3_AUX_STAT_10FULL:
  2287. *speed = SPEED_10;
  2288. *duplex = DUPLEX_FULL;
  2289. break;
  2290. case MII_TG3_AUX_STAT_100HALF:
  2291. *speed = SPEED_100;
  2292. *duplex = DUPLEX_HALF;
  2293. break;
  2294. case MII_TG3_AUX_STAT_100FULL:
  2295. *speed = SPEED_100;
  2296. *duplex = DUPLEX_FULL;
  2297. break;
  2298. case MII_TG3_AUX_STAT_1000HALF:
  2299. *speed = SPEED_1000;
  2300. *duplex = DUPLEX_HALF;
  2301. break;
  2302. case MII_TG3_AUX_STAT_1000FULL:
  2303. *speed = SPEED_1000;
  2304. *duplex = DUPLEX_FULL;
  2305. break;
  2306. default:
  2307. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2308. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2309. SPEED_10;
  2310. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2311. DUPLEX_HALF;
  2312. break;
  2313. }
  2314. *speed = SPEED_INVALID;
  2315. *duplex = DUPLEX_INVALID;
  2316. break;
  2317. }
  2318. }
  2319. static void tg3_phy_copper_begin(struct tg3 *tp)
  2320. {
  2321. u32 new_adv;
  2322. int i;
  2323. if (tp->link_config.phy_is_low_power) {
  2324. /* Entering low power mode. Disable gigabit and
  2325. * 100baseT advertisements.
  2326. */
  2327. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2328. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2329. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2330. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2331. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2332. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2333. } else if (tp->link_config.speed == SPEED_INVALID) {
  2334. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2335. tp->link_config.advertising &=
  2336. ~(ADVERTISED_1000baseT_Half |
  2337. ADVERTISED_1000baseT_Full);
  2338. new_adv = ADVERTISE_CSMA;
  2339. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2340. new_adv |= ADVERTISE_10HALF;
  2341. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2342. new_adv |= ADVERTISE_10FULL;
  2343. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2344. new_adv |= ADVERTISE_100HALF;
  2345. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2346. new_adv |= ADVERTISE_100FULL;
  2347. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2348. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2349. if (tp->link_config.advertising &
  2350. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2351. new_adv = 0;
  2352. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2353. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2354. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2355. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2356. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2357. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2358. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2359. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2360. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2361. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2362. } else {
  2363. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2364. }
  2365. } else {
  2366. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2367. new_adv |= ADVERTISE_CSMA;
  2368. /* Asking for a specific link mode. */
  2369. if (tp->link_config.speed == SPEED_1000) {
  2370. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2371. if (tp->link_config.duplex == DUPLEX_FULL)
  2372. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2373. else
  2374. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2375. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2376. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2377. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2378. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2379. } else {
  2380. if (tp->link_config.speed == SPEED_100) {
  2381. if (tp->link_config.duplex == DUPLEX_FULL)
  2382. new_adv |= ADVERTISE_100FULL;
  2383. else
  2384. new_adv |= ADVERTISE_100HALF;
  2385. } else {
  2386. if (tp->link_config.duplex == DUPLEX_FULL)
  2387. new_adv |= ADVERTISE_10FULL;
  2388. else
  2389. new_adv |= ADVERTISE_10HALF;
  2390. }
  2391. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2392. new_adv = 0;
  2393. }
  2394. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2395. }
  2396. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2397. tp->link_config.speed != SPEED_INVALID) {
  2398. u32 bmcr, orig_bmcr;
  2399. tp->link_config.active_speed = tp->link_config.speed;
  2400. tp->link_config.active_duplex = tp->link_config.duplex;
  2401. bmcr = 0;
  2402. switch (tp->link_config.speed) {
  2403. default:
  2404. case SPEED_10:
  2405. break;
  2406. case SPEED_100:
  2407. bmcr |= BMCR_SPEED100;
  2408. break;
  2409. case SPEED_1000:
  2410. bmcr |= TG3_BMCR_SPEED1000;
  2411. break;
  2412. }
  2413. if (tp->link_config.duplex == DUPLEX_FULL)
  2414. bmcr |= BMCR_FULLDPLX;
  2415. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2416. (bmcr != orig_bmcr)) {
  2417. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2418. for (i = 0; i < 1500; i++) {
  2419. u32 tmp;
  2420. udelay(10);
  2421. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2422. tg3_readphy(tp, MII_BMSR, &tmp))
  2423. continue;
  2424. if (!(tmp & BMSR_LSTATUS)) {
  2425. udelay(40);
  2426. break;
  2427. }
  2428. }
  2429. tg3_writephy(tp, MII_BMCR, bmcr);
  2430. udelay(40);
  2431. }
  2432. } else {
  2433. tg3_writephy(tp, MII_BMCR,
  2434. BMCR_ANENABLE | BMCR_ANRESTART);
  2435. }
  2436. }
  2437. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2438. {
  2439. int err;
  2440. /* Turn off tap power management. */
  2441. /* Set Extended packet length bit */
  2442. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2443. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2444. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2445. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2446. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2447. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2448. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2449. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2450. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2451. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2452. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2453. udelay(40);
  2454. return err;
  2455. }
  2456. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2457. {
  2458. u32 adv_reg, all_mask = 0;
  2459. if (mask & ADVERTISED_10baseT_Half)
  2460. all_mask |= ADVERTISE_10HALF;
  2461. if (mask & ADVERTISED_10baseT_Full)
  2462. all_mask |= ADVERTISE_10FULL;
  2463. if (mask & ADVERTISED_100baseT_Half)
  2464. all_mask |= ADVERTISE_100HALF;
  2465. if (mask & ADVERTISED_100baseT_Full)
  2466. all_mask |= ADVERTISE_100FULL;
  2467. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2468. return 0;
  2469. if ((adv_reg & all_mask) != all_mask)
  2470. return 0;
  2471. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2472. u32 tg3_ctrl;
  2473. all_mask = 0;
  2474. if (mask & ADVERTISED_1000baseT_Half)
  2475. all_mask |= ADVERTISE_1000HALF;
  2476. if (mask & ADVERTISED_1000baseT_Full)
  2477. all_mask |= ADVERTISE_1000FULL;
  2478. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2479. return 0;
  2480. if ((tg3_ctrl & all_mask) != all_mask)
  2481. return 0;
  2482. }
  2483. return 1;
  2484. }
  2485. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2486. {
  2487. u32 curadv, reqadv;
  2488. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2489. return 1;
  2490. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2491. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2492. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2493. if (curadv != reqadv)
  2494. return 0;
  2495. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2496. tg3_readphy(tp, MII_LPA, rmtadv);
  2497. } else {
  2498. /* Reprogram the advertisement register, even if it
  2499. * does not affect the current link. If the link
  2500. * gets renegotiated in the future, we can save an
  2501. * additional renegotiation cycle by advertising
  2502. * it correctly in the first place.
  2503. */
  2504. if (curadv != reqadv) {
  2505. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2506. ADVERTISE_PAUSE_ASYM);
  2507. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2508. }
  2509. }
  2510. return 1;
  2511. }
  2512. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2513. {
  2514. int current_link_up;
  2515. u32 bmsr, dummy;
  2516. u32 lcl_adv, rmt_adv;
  2517. u16 current_speed;
  2518. u8 current_duplex;
  2519. int i, err;
  2520. tw32(MAC_EVENT, 0);
  2521. tw32_f(MAC_STATUS,
  2522. (MAC_STATUS_SYNC_CHANGED |
  2523. MAC_STATUS_CFG_CHANGED |
  2524. MAC_STATUS_MI_COMPLETION |
  2525. MAC_STATUS_LNKSTATE_CHANGED));
  2526. udelay(40);
  2527. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2528. tw32_f(MAC_MI_MODE,
  2529. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2530. udelay(80);
  2531. }
  2532. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2533. /* Some third-party PHYs need to be reset on link going
  2534. * down.
  2535. */
  2536. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2537. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2538. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2539. netif_carrier_ok(tp->dev)) {
  2540. tg3_readphy(tp, MII_BMSR, &bmsr);
  2541. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2542. !(bmsr & BMSR_LSTATUS))
  2543. force_reset = 1;
  2544. }
  2545. if (force_reset)
  2546. tg3_phy_reset(tp);
  2547. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2548. tg3_readphy(tp, MII_BMSR, &bmsr);
  2549. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2550. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2551. bmsr = 0;
  2552. if (!(bmsr & BMSR_LSTATUS)) {
  2553. err = tg3_init_5401phy_dsp(tp);
  2554. if (err)
  2555. return err;
  2556. tg3_readphy(tp, MII_BMSR, &bmsr);
  2557. for (i = 0; i < 1000; i++) {
  2558. udelay(10);
  2559. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2560. (bmsr & BMSR_LSTATUS)) {
  2561. udelay(40);
  2562. break;
  2563. }
  2564. }
  2565. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2566. !(bmsr & BMSR_LSTATUS) &&
  2567. tp->link_config.active_speed == SPEED_1000) {
  2568. err = tg3_phy_reset(tp);
  2569. if (!err)
  2570. err = tg3_init_5401phy_dsp(tp);
  2571. if (err)
  2572. return err;
  2573. }
  2574. }
  2575. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2576. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2577. /* 5701 {A0,B0} CRC bug workaround */
  2578. tg3_writephy(tp, 0x15, 0x0a75);
  2579. tg3_writephy(tp, 0x1c, 0x8c68);
  2580. tg3_writephy(tp, 0x1c, 0x8d68);
  2581. tg3_writephy(tp, 0x1c, 0x8c68);
  2582. }
  2583. /* Clear pending interrupts... */
  2584. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2585. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2586. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2587. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2588. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2589. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2590. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2591. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2592. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2593. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2594. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2595. else
  2596. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2597. }
  2598. current_link_up = 0;
  2599. current_speed = SPEED_INVALID;
  2600. current_duplex = DUPLEX_INVALID;
  2601. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2602. u32 val;
  2603. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2604. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2605. if (!(val & (1 << 10))) {
  2606. val |= (1 << 10);
  2607. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2608. goto relink;
  2609. }
  2610. }
  2611. bmsr = 0;
  2612. for (i = 0; i < 100; i++) {
  2613. tg3_readphy(tp, MII_BMSR, &bmsr);
  2614. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2615. (bmsr & BMSR_LSTATUS))
  2616. break;
  2617. udelay(40);
  2618. }
  2619. if (bmsr & BMSR_LSTATUS) {
  2620. u32 aux_stat, bmcr;
  2621. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2622. for (i = 0; i < 2000; i++) {
  2623. udelay(10);
  2624. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2625. aux_stat)
  2626. break;
  2627. }
  2628. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2629. &current_speed,
  2630. &current_duplex);
  2631. bmcr = 0;
  2632. for (i = 0; i < 200; i++) {
  2633. tg3_readphy(tp, MII_BMCR, &bmcr);
  2634. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2635. continue;
  2636. if (bmcr && bmcr != 0x7fff)
  2637. break;
  2638. udelay(10);
  2639. }
  2640. lcl_adv = 0;
  2641. rmt_adv = 0;
  2642. tp->link_config.active_speed = current_speed;
  2643. tp->link_config.active_duplex = current_duplex;
  2644. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2645. if ((bmcr & BMCR_ANENABLE) &&
  2646. tg3_copper_is_advertising_all(tp,
  2647. tp->link_config.advertising)) {
  2648. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2649. &rmt_adv))
  2650. current_link_up = 1;
  2651. }
  2652. } else {
  2653. if (!(bmcr & BMCR_ANENABLE) &&
  2654. tp->link_config.speed == current_speed &&
  2655. tp->link_config.duplex == current_duplex &&
  2656. tp->link_config.flowctrl ==
  2657. tp->link_config.active_flowctrl) {
  2658. current_link_up = 1;
  2659. }
  2660. }
  2661. if (current_link_up == 1 &&
  2662. tp->link_config.active_duplex == DUPLEX_FULL)
  2663. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2664. }
  2665. relink:
  2666. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2667. u32 tmp;
  2668. tg3_phy_copper_begin(tp);
  2669. tg3_readphy(tp, MII_BMSR, &tmp);
  2670. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2671. (tmp & BMSR_LSTATUS))
  2672. current_link_up = 1;
  2673. }
  2674. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2675. if (current_link_up == 1) {
  2676. if (tp->link_config.active_speed == SPEED_100 ||
  2677. tp->link_config.active_speed == SPEED_10)
  2678. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2679. else
  2680. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2681. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2682. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2683. else
  2684. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2685. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2686. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2687. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2688. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2689. if (current_link_up == 1 &&
  2690. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2691. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2692. else
  2693. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2694. }
  2695. /* ??? Without this setting Netgear GA302T PHY does not
  2696. * ??? send/receive packets...
  2697. */
  2698. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2699. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2700. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2701. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2702. udelay(80);
  2703. }
  2704. tw32_f(MAC_MODE, tp->mac_mode);
  2705. udelay(40);
  2706. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2707. /* Polled via timer. */
  2708. tw32_f(MAC_EVENT, 0);
  2709. } else {
  2710. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2711. }
  2712. udelay(40);
  2713. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2714. current_link_up == 1 &&
  2715. tp->link_config.active_speed == SPEED_1000 &&
  2716. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2717. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2718. udelay(120);
  2719. tw32_f(MAC_STATUS,
  2720. (MAC_STATUS_SYNC_CHANGED |
  2721. MAC_STATUS_CFG_CHANGED));
  2722. udelay(40);
  2723. tg3_write_mem(tp,
  2724. NIC_SRAM_FIRMWARE_MBOX,
  2725. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2726. }
  2727. /* Prevent send BD corruption. */
  2728. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2729. u16 oldlnkctl, newlnkctl;
  2730. pci_read_config_word(tp->pdev,
  2731. tp->pcie_cap + PCI_EXP_LNKCTL,
  2732. &oldlnkctl);
  2733. if (tp->link_config.active_speed == SPEED_100 ||
  2734. tp->link_config.active_speed == SPEED_10)
  2735. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2736. else
  2737. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2738. if (newlnkctl != oldlnkctl)
  2739. pci_write_config_word(tp->pdev,
  2740. tp->pcie_cap + PCI_EXP_LNKCTL,
  2741. newlnkctl);
  2742. }
  2743. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2744. if (current_link_up)
  2745. netif_carrier_on(tp->dev);
  2746. else
  2747. netif_carrier_off(tp->dev);
  2748. tg3_link_report(tp);
  2749. }
  2750. return 0;
  2751. }
  2752. struct tg3_fiber_aneginfo {
  2753. int state;
  2754. #define ANEG_STATE_UNKNOWN 0
  2755. #define ANEG_STATE_AN_ENABLE 1
  2756. #define ANEG_STATE_RESTART_INIT 2
  2757. #define ANEG_STATE_RESTART 3
  2758. #define ANEG_STATE_DISABLE_LINK_OK 4
  2759. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2760. #define ANEG_STATE_ABILITY_DETECT 6
  2761. #define ANEG_STATE_ACK_DETECT_INIT 7
  2762. #define ANEG_STATE_ACK_DETECT 8
  2763. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2764. #define ANEG_STATE_COMPLETE_ACK 10
  2765. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2766. #define ANEG_STATE_IDLE_DETECT 12
  2767. #define ANEG_STATE_LINK_OK 13
  2768. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2769. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2770. u32 flags;
  2771. #define MR_AN_ENABLE 0x00000001
  2772. #define MR_RESTART_AN 0x00000002
  2773. #define MR_AN_COMPLETE 0x00000004
  2774. #define MR_PAGE_RX 0x00000008
  2775. #define MR_NP_LOADED 0x00000010
  2776. #define MR_TOGGLE_TX 0x00000020
  2777. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2778. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2779. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2780. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2781. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2782. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2783. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2784. #define MR_TOGGLE_RX 0x00002000
  2785. #define MR_NP_RX 0x00004000
  2786. #define MR_LINK_OK 0x80000000
  2787. unsigned long link_time, cur_time;
  2788. u32 ability_match_cfg;
  2789. int ability_match_count;
  2790. char ability_match, idle_match, ack_match;
  2791. u32 txconfig, rxconfig;
  2792. #define ANEG_CFG_NP 0x00000080
  2793. #define ANEG_CFG_ACK 0x00000040
  2794. #define ANEG_CFG_RF2 0x00000020
  2795. #define ANEG_CFG_RF1 0x00000010
  2796. #define ANEG_CFG_PS2 0x00000001
  2797. #define ANEG_CFG_PS1 0x00008000
  2798. #define ANEG_CFG_HD 0x00004000
  2799. #define ANEG_CFG_FD 0x00002000
  2800. #define ANEG_CFG_INVAL 0x00001f06
  2801. };
  2802. #define ANEG_OK 0
  2803. #define ANEG_DONE 1
  2804. #define ANEG_TIMER_ENAB 2
  2805. #define ANEG_FAILED -1
  2806. #define ANEG_STATE_SETTLE_TIME 10000
  2807. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2808. struct tg3_fiber_aneginfo *ap)
  2809. {
  2810. u16 flowctrl;
  2811. unsigned long delta;
  2812. u32 rx_cfg_reg;
  2813. int ret;
  2814. if (ap->state == ANEG_STATE_UNKNOWN) {
  2815. ap->rxconfig = 0;
  2816. ap->link_time = 0;
  2817. ap->cur_time = 0;
  2818. ap->ability_match_cfg = 0;
  2819. ap->ability_match_count = 0;
  2820. ap->ability_match = 0;
  2821. ap->idle_match = 0;
  2822. ap->ack_match = 0;
  2823. }
  2824. ap->cur_time++;
  2825. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2826. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2827. if (rx_cfg_reg != ap->ability_match_cfg) {
  2828. ap->ability_match_cfg = rx_cfg_reg;
  2829. ap->ability_match = 0;
  2830. ap->ability_match_count = 0;
  2831. } else {
  2832. if (++ap->ability_match_count > 1) {
  2833. ap->ability_match = 1;
  2834. ap->ability_match_cfg = rx_cfg_reg;
  2835. }
  2836. }
  2837. if (rx_cfg_reg & ANEG_CFG_ACK)
  2838. ap->ack_match = 1;
  2839. else
  2840. ap->ack_match = 0;
  2841. ap->idle_match = 0;
  2842. } else {
  2843. ap->idle_match = 1;
  2844. ap->ability_match_cfg = 0;
  2845. ap->ability_match_count = 0;
  2846. ap->ability_match = 0;
  2847. ap->ack_match = 0;
  2848. rx_cfg_reg = 0;
  2849. }
  2850. ap->rxconfig = rx_cfg_reg;
  2851. ret = ANEG_OK;
  2852. switch(ap->state) {
  2853. case ANEG_STATE_UNKNOWN:
  2854. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2855. ap->state = ANEG_STATE_AN_ENABLE;
  2856. /* fallthru */
  2857. case ANEG_STATE_AN_ENABLE:
  2858. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2859. if (ap->flags & MR_AN_ENABLE) {
  2860. ap->link_time = 0;
  2861. ap->cur_time = 0;
  2862. ap->ability_match_cfg = 0;
  2863. ap->ability_match_count = 0;
  2864. ap->ability_match = 0;
  2865. ap->idle_match = 0;
  2866. ap->ack_match = 0;
  2867. ap->state = ANEG_STATE_RESTART_INIT;
  2868. } else {
  2869. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2870. }
  2871. break;
  2872. case ANEG_STATE_RESTART_INIT:
  2873. ap->link_time = ap->cur_time;
  2874. ap->flags &= ~(MR_NP_LOADED);
  2875. ap->txconfig = 0;
  2876. tw32(MAC_TX_AUTO_NEG, 0);
  2877. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2878. tw32_f(MAC_MODE, tp->mac_mode);
  2879. udelay(40);
  2880. ret = ANEG_TIMER_ENAB;
  2881. ap->state = ANEG_STATE_RESTART;
  2882. /* fallthru */
  2883. case ANEG_STATE_RESTART:
  2884. delta = ap->cur_time - ap->link_time;
  2885. if (delta > ANEG_STATE_SETTLE_TIME) {
  2886. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2887. } else {
  2888. ret = ANEG_TIMER_ENAB;
  2889. }
  2890. break;
  2891. case ANEG_STATE_DISABLE_LINK_OK:
  2892. ret = ANEG_DONE;
  2893. break;
  2894. case ANEG_STATE_ABILITY_DETECT_INIT:
  2895. ap->flags &= ~(MR_TOGGLE_TX);
  2896. ap->txconfig = ANEG_CFG_FD;
  2897. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2898. if (flowctrl & ADVERTISE_1000XPAUSE)
  2899. ap->txconfig |= ANEG_CFG_PS1;
  2900. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2901. ap->txconfig |= ANEG_CFG_PS2;
  2902. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2903. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2904. tw32_f(MAC_MODE, tp->mac_mode);
  2905. udelay(40);
  2906. ap->state = ANEG_STATE_ABILITY_DETECT;
  2907. break;
  2908. case ANEG_STATE_ABILITY_DETECT:
  2909. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2910. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2911. }
  2912. break;
  2913. case ANEG_STATE_ACK_DETECT_INIT:
  2914. ap->txconfig |= ANEG_CFG_ACK;
  2915. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2916. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2917. tw32_f(MAC_MODE, tp->mac_mode);
  2918. udelay(40);
  2919. ap->state = ANEG_STATE_ACK_DETECT;
  2920. /* fallthru */
  2921. case ANEG_STATE_ACK_DETECT:
  2922. if (ap->ack_match != 0) {
  2923. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2924. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2925. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2926. } else {
  2927. ap->state = ANEG_STATE_AN_ENABLE;
  2928. }
  2929. } else if (ap->ability_match != 0 &&
  2930. ap->rxconfig == 0) {
  2931. ap->state = ANEG_STATE_AN_ENABLE;
  2932. }
  2933. break;
  2934. case ANEG_STATE_COMPLETE_ACK_INIT:
  2935. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2936. ret = ANEG_FAILED;
  2937. break;
  2938. }
  2939. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2940. MR_LP_ADV_HALF_DUPLEX |
  2941. MR_LP_ADV_SYM_PAUSE |
  2942. MR_LP_ADV_ASYM_PAUSE |
  2943. MR_LP_ADV_REMOTE_FAULT1 |
  2944. MR_LP_ADV_REMOTE_FAULT2 |
  2945. MR_LP_ADV_NEXT_PAGE |
  2946. MR_TOGGLE_RX |
  2947. MR_NP_RX);
  2948. if (ap->rxconfig & ANEG_CFG_FD)
  2949. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2950. if (ap->rxconfig & ANEG_CFG_HD)
  2951. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2952. if (ap->rxconfig & ANEG_CFG_PS1)
  2953. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2954. if (ap->rxconfig & ANEG_CFG_PS2)
  2955. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2956. if (ap->rxconfig & ANEG_CFG_RF1)
  2957. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2958. if (ap->rxconfig & ANEG_CFG_RF2)
  2959. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2960. if (ap->rxconfig & ANEG_CFG_NP)
  2961. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2962. ap->link_time = ap->cur_time;
  2963. ap->flags ^= (MR_TOGGLE_TX);
  2964. if (ap->rxconfig & 0x0008)
  2965. ap->flags |= MR_TOGGLE_RX;
  2966. if (ap->rxconfig & ANEG_CFG_NP)
  2967. ap->flags |= MR_NP_RX;
  2968. ap->flags |= MR_PAGE_RX;
  2969. ap->state = ANEG_STATE_COMPLETE_ACK;
  2970. ret = ANEG_TIMER_ENAB;
  2971. break;
  2972. case ANEG_STATE_COMPLETE_ACK:
  2973. if (ap->ability_match != 0 &&
  2974. ap->rxconfig == 0) {
  2975. ap->state = ANEG_STATE_AN_ENABLE;
  2976. break;
  2977. }
  2978. delta = ap->cur_time - ap->link_time;
  2979. if (delta > ANEG_STATE_SETTLE_TIME) {
  2980. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2981. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2982. } else {
  2983. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2984. !(ap->flags & MR_NP_RX)) {
  2985. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2986. } else {
  2987. ret = ANEG_FAILED;
  2988. }
  2989. }
  2990. }
  2991. break;
  2992. case ANEG_STATE_IDLE_DETECT_INIT:
  2993. ap->link_time = ap->cur_time;
  2994. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2995. tw32_f(MAC_MODE, tp->mac_mode);
  2996. udelay(40);
  2997. ap->state = ANEG_STATE_IDLE_DETECT;
  2998. ret = ANEG_TIMER_ENAB;
  2999. break;
  3000. case ANEG_STATE_IDLE_DETECT:
  3001. if (ap->ability_match != 0 &&
  3002. ap->rxconfig == 0) {
  3003. ap->state = ANEG_STATE_AN_ENABLE;
  3004. break;
  3005. }
  3006. delta = ap->cur_time - ap->link_time;
  3007. if (delta > ANEG_STATE_SETTLE_TIME) {
  3008. /* XXX another gem from the Broadcom driver :( */
  3009. ap->state = ANEG_STATE_LINK_OK;
  3010. }
  3011. break;
  3012. case ANEG_STATE_LINK_OK:
  3013. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3014. ret = ANEG_DONE;
  3015. break;
  3016. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3017. /* ??? unimplemented */
  3018. break;
  3019. case ANEG_STATE_NEXT_PAGE_WAIT:
  3020. /* ??? unimplemented */
  3021. break;
  3022. default:
  3023. ret = ANEG_FAILED;
  3024. break;
  3025. }
  3026. return ret;
  3027. }
  3028. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3029. {
  3030. int res = 0;
  3031. struct tg3_fiber_aneginfo aninfo;
  3032. int status = ANEG_FAILED;
  3033. unsigned int tick;
  3034. u32 tmp;
  3035. tw32_f(MAC_TX_AUTO_NEG, 0);
  3036. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3037. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3038. udelay(40);
  3039. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3040. udelay(40);
  3041. memset(&aninfo, 0, sizeof(aninfo));
  3042. aninfo.flags |= MR_AN_ENABLE;
  3043. aninfo.state = ANEG_STATE_UNKNOWN;
  3044. aninfo.cur_time = 0;
  3045. tick = 0;
  3046. while (++tick < 195000) {
  3047. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3048. if (status == ANEG_DONE || status == ANEG_FAILED)
  3049. break;
  3050. udelay(1);
  3051. }
  3052. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3053. tw32_f(MAC_MODE, tp->mac_mode);
  3054. udelay(40);
  3055. *txflags = aninfo.txconfig;
  3056. *rxflags = aninfo.flags;
  3057. if (status == ANEG_DONE &&
  3058. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3059. MR_LP_ADV_FULL_DUPLEX)))
  3060. res = 1;
  3061. return res;
  3062. }
  3063. static void tg3_init_bcm8002(struct tg3 *tp)
  3064. {
  3065. u32 mac_status = tr32(MAC_STATUS);
  3066. int i;
  3067. /* Reset when initting first time or we have a link. */
  3068. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3069. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3070. return;
  3071. /* Set PLL lock range. */
  3072. tg3_writephy(tp, 0x16, 0x8007);
  3073. /* SW reset */
  3074. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3075. /* Wait for reset to complete. */
  3076. /* XXX schedule_timeout() ... */
  3077. for (i = 0; i < 500; i++)
  3078. udelay(10);
  3079. /* Config mode; select PMA/Ch 1 regs. */
  3080. tg3_writephy(tp, 0x10, 0x8411);
  3081. /* Enable auto-lock and comdet, select txclk for tx. */
  3082. tg3_writephy(tp, 0x11, 0x0a10);
  3083. tg3_writephy(tp, 0x18, 0x00a0);
  3084. tg3_writephy(tp, 0x16, 0x41ff);
  3085. /* Assert and deassert POR. */
  3086. tg3_writephy(tp, 0x13, 0x0400);
  3087. udelay(40);
  3088. tg3_writephy(tp, 0x13, 0x0000);
  3089. tg3_writephy(tp, 0x11, 0x0a50);
  3090. udelay(40);
  3091. tg3_writephy(tp, 0x11, 0x0a10);
  3092. /* Wait for signal to stabilize */
  3093. /* XXX schedule_timeout() ... */
  3094. for (i = 0; i < 15000; i++)
  3095. udelay(10);
  3096. /* Deselect the channel register so we can read the PHYID
  3097. * later.
  3098. */
  3099. tg3_writephy(tp, 0x10, 0x8011);
  3100. }
  3101. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3102. {
  3103. u16 flowctrl;
  3104. u32 sg_dig_ctrl, sg_dig_status;
  3105. u32 serdes_cfg, expected_sg_dig_ctrl;
  3106. int workaround, port_a;
  3107. int current_link_up;
  3108. serdes_cfg = 0;
  3109. expected_sg_dig_ctrl = 0;
  3110. workaround = 0;
  3111. port_a = 1;
  3112. current_link_up = 0;
  3113. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3114. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3115. workaround = 1;
  3116. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3117. port_a = 0;
  3118. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3119. /* preserve bits 20-23 for voltage regulator */
  3120. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3121. }
  3122. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3123. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3124. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3125. if (workaround) {
  3126. u32 val = serdes_cfg;
  3127. if (port_a)
  3128. val |= 0xc010000;
  3129. else
  3130. val |= 0x4010000;
  3131. tw32_f(MAC_SERDES_CFG, val);
  3132. }
  3133. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3134. }
  3135. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3136. tg3_setup_flow_control(tp, 0, 0);
  3137. current_link_up = 1;
  3138. }
  3139. goto out;
  3140. }
  3141. /* Want auto-negotiation. */
  3142. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3143. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3144. if (flowctrl & ADVERTISE_1000XPAUSE)
  3145. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3146. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3147. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3148. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3149. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3150. tp->serdes_counter &&
  3151. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3152. MAC_STATUS_RCVD_CFG)) ==
  3153. MAC_STATUS_PCS_SYNCED)) {
  3154. tp->serdes_counter--;
  3155. current_link_up = 1;
  3156. goto out;
  3157. }
  3158. restart_autoneg:
  3159. if (workaround)
  3160. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3161. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3162. udelay(5);
  3163. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3164. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3165. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3166. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3167. MAC_STATUS_SIGNAL_DET)) {
  3168. sg_dig_status = tr32(SG_DIG_STATUS);
  3169. mac_status = tr32(MAC_STATUS);
  3170. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3171. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3172. u32 local_adv = 0, remote_adv = 0;
  3173. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3174. local_adv |= ADVERTISE_1000XPAUSE;
  3175. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3176. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3177. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3178. remote_adv |= LPA_1000XPAUSE;
  3179. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3180. remote_adv |= LPA_1000XPAUSE_ASYM;
  3181. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3182. current_link_up = 1;
  3183. tp->serdes_counter = 0;
  3184. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3185. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3186. if (tp->serdes_counter)
  3187. tp->serdes_counter--;
  3188. else {
  3189. if (workaround) {
  3190. u32 val = serdes_cfg;
  3191. if (port_a)
  3192. val |= 0xc010000;
  3193. else
  3194. val |= 0x4010000;
  3195. tw32_f(MAC_SERDES_CFG, val);
  3196. }
  3197. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3198. udelay(40);
  3199. /* Link parallel detection - link is up */
  3200. /* only if we have PCS_SYNC and not */
  3201. /* receiving config code words */
  3202. mac_status = tr32(MAC_STATUS);
  3203. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3204. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3205. tg3_setup_flow_control(tp, 0, 0);
  3206. current_link_up = 1;
  3207. tp->tg3_flags2 |=
  3208. TG3_FLG2_PARALLEL_DETECT;
  3209. tp->serdes_counter =
  3210. SERDES_PARALLEL_DET_TIMEOUT;
  3211. } else
  3212. goto restart_autoneg;
  3213. }
  3214. }
  3215. } else {
  3216. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3217. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3218. }
  3219. out:
  3220. return current_link_up;
  3221. }
  3222. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3223. {
  3224. int current_link_up = 0;
  3225. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3226. goto out;
  3227. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3228. u32 txflags, rxflags;
  3229. int i;
  3230. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3231. u32 local_adv = 0, remote_adv = 0;
  3232. if (txflags & ANEG_CFG_PS1)
  3233. local_adv |= ADVERTISE_1000XPAUSE;
  3234. if (txflags & ANEG_CFG_PS2)
  3235. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3236. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3237. remote_adv |= LPA_1000XPAUSE;
  3238. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3239. remote_adv |= LPA_1000XPAUSE_ASYM;
  3240. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3241. current_link_up = 1;
  3242. }
  3243. for (i = 0; i < 30; i++) {
  3244. udelay(20);
  3245. tw32_f(MAC_STATUS,
  3246. (MAC_STATUS_SYNC_CHANGED |
  3247. MAC_STATUS_CFG_CHANGED));
  3248. udelay(40);
  3249. if ((tr32(MAC_STATUS) &
  3250. (MAC_STATUS_SYNC_CHANGED |
  3251. MAC_STATUS_CFG_CHANGED)) == 0)
  3252. break;
  3253. }
  3254. mac_status = tr32(MAC_STATUS);
  3255. if (current_link_up == 0 &&
  3256. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3257. !(mac_status & MAC_STATUS_RCVD_CFG))
  3258. current_link_up = 1;
  3259. } else {
  3260. tg3_setup_flow_control(tp, 0, 0);
  3261. /* Forcing 1000FD link up. */
  3262. current_link_up = 1;
  3263. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3264. udelay(40);
  3265. tw32_f(MAC_MODE, tp->mac_mode);
  3266. udelay(40);
  3267. }
  3268. out:
  3269. return current_link_up;
  3270. }
  3271. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3272. {
  3273. u32 orig_pause_cfg;
  3274. u16 orig_active_speed;
  3275. u8 orig_active_duplex;
  3276. u32 mac_status;
  3277. int current_link_up;
  3278. int i;
  3279. orig_pause_cfg = tp->link_config.active_flowctrl;
  3280. orig_active_speed = tp->link_config.active_speed;
  3281. orig_active_duplex = tp->link_config.active_duplex;
  3282. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3283. netif_carrier_ok(tp->dev) &&
  3284. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3285. mac_status = tr32(MAC_STATUS);
  3286. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3287. MAC_STATUS_SIGNAL_DET |
  3288. MAC_STATUS_CFG_CHANGED |
  3289. MAC_STATUS_RCVD_CFG);
  3290. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3291. MAC_STATUS_SIGNAL_DET)) {
  3292. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3293. MAC_STATUS_CFG_CHANGED));
  3294. return 0;
  3295. }
  3296. }
  3297. tw32_f(MAC_TX_AUTO_NEG, 0);
  3298. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3299. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3300. tw32_f(MAC_MODE, tp->mac_mode);
  3301. udelay(40);
  3302. if (tp->phy_id == PHY_ID_BCM8002)
  3303. tg3_init_bcm8002(tp);
  3304. /* Enable link change event even when serdes polling. */
  3305. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3306. udelay(40);
  3307. current_link_up = 0;
  3308. mac_status = tr32(MAC_STATUS);
  3309. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3310. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3311. else
  3312. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3313. tp->napi[0].hw_status->status =
  3314. (SD_STATUS_UPDATED |
  3315. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3316. for (i = 0; i < 100; i++) {
  3317. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3318. MAC_STATUS_CFG_CHANGED));
  3319. udelay(5);
  3320. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3321. MAC_STATUS_CFG_CHANGED |
  3322. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3323. break;
  3324. }
  3325. mac_status = tr32(MAC_STATUS);
  3326. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3327. current_link_up = 0;
  3328. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3329. tp->serdes_counter == 0) {
  3330. tw32_f(MAC_MODE, (tp->mac_mode |
  3331. MAC_MODE_SEND_CONFIGS));
  3332. udelay(1);
  3333. tw32_f(MAC_MODE, tp->mac_mode);
  3334. }
  3335. }
  3336. if (current_link_up == 1) {
  3337. tp->link_config.active_speed = SPEED_1000;
  3338. tp->link_config.active_duplex = DUPLEX_FULL;
  3339. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3340. LED_CTRL_LNKLED_OVERRIDE |
  3341. LED_CTRL_1000MBPS_ON));
  3342. } else {
  3343. tp->link_config.active_speed = SPEED_INVALID;
  3344. tp->link_config.active_duplex = DUPLEX_INVALID;
  3345. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3346. LED_CTRL_LNKLED_OVERRIDE |
  3347. LED_CTRL_TRAFFIC_OVERRIDE));
  3348. }
  3349. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3350. if (current_link_up)
  3351. netif_carrier_on(tp->dev);
  3352. else
  3353. netif_carrier_off(tp->dev);
  3354. tg3_link_report(tp);
  3355. } else {
  3356. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3357. if (orig_pause_cfg != now_pause_cfg ||
  3358. orig_active_speed != tp->link_config.active_speed ||
  3359. orig_active_duplex != tp->link_config.active_duplex)
  3360. tg3_link_report(tp);
  3361. }
  3362. return 0;
  3363. }
  3364. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3365. {
  3366. int current_link_up, err = 0;
  3367. u32 bmsr, bmcr;
  3368. u16 current_speed;
  3369. u8 current_duplex;
  3370. u32 local_adv, remote_adv;
  3371. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3372. tw32_f(MAC_MODE, tp->mac_mode);
  3373. udelay(40);
  3374. tw32(MAC_EVENT, 0);
  3375. tw32_f(MAC_STATUS,
  3376. (MAC_STATUS_SYNC_CHANGED |
  3377. MAC_STATUS_CFG_CHANGED |
  3378. MAC_STATUS_MI_COMPLETION |
  3379. MAC_STATUS_LNKSTATE_CHANGED));
  3380. udelay(40);
  3381. if (force_reset)
  3382. tg3_phy_reset(tp);
  3383. current_link_up = 0;
  3384. current_speed = SPEED_INVALID;
  3385. current_duplex = DUPLEX_INVALID;
  3386. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3387. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3388. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3389. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3390. bmsr |= BMSR_LSTATUS;
  3391. else
  3392. bmsr &= ~BMSR_LSTATUS;
  3393. }
  3394. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3395. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3396. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3397. /* do nothing, just check for link up at the end */
  3398. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3399. u32 adv, new_adv;
  3400. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3401. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3402. ADVERTISE_1000XPAUSE |
  3403. ADVERTISE_1000XPSE_ASYM |
  3404. ADVERTISE_SLCT);
  3405. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3406. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3407. new_adv |= ADVERTISE_1000XHALF;
  3408. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3409. new_adv |= ADVERTISE_1000XFULL;
  3410. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3411. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3412. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3413. tg3_writephy(tp, MII_BMCR, bmcr);
  3414. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3415. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3416. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3417. return err;
  3418. }
  3419. } else {
  3420. u32 new_bmcr;
  3421. bmcr &= ~BMCR_SPEED1000;
  3422. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3423. if (tp->link_config.duplex == DUPLEX_FULL)
  3424. new_bmcr |= BMCR_FULLDPLX;
  3425. if (new_bmcr != bmcr) {
  3426. /* BMCR_SPEED1000 is a reserved bit that needs
  3427. * to be set on write.
  3428. */
  3429. new_bmcr |= BMCR_SPEED1000;
  3430. /* Force a linkdown */
  3431. if (netif_carrier_ok(tp->dev)) {
  3432. u32 adv;
  3433. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3434. adv &= ~(ADVERTISE_1000XFULL |
  3435. ADVERTISE_1000XHALF |
  3436. ADVERTISE_SLCT);
  3437. tg3_writephy(tp, MII_ADVERTISE, adv);
  3438. tg3_writephy(tp, MII_BMCR, bmcr |
  3439. BMCR_ANRESTART |
  3440. BMCR_ANENABLE);
  3441. udelay(10);
  3442. netif_carrier_off(tp->dev);
  3443. }
  3444. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3445. bmcr = new_bmcr;
  3446. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3447. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3448. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3449. ASIC_REV_5714) {
  3450. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3451. bmsr |= BMSR_LSTATUS;
  3452. else
  3453. bmsr &= ~BMSR_LSTATUS;
  3454. }
  3455. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3456. }
  3457. }
  3458. if (bmsr & BMSR_LSTATUS) {
  3459. current_speed = SPEED_1000;
  3460. current_link_up = 1;
  3461. if (bmcr & BMCR_FULLDPLX)
  3462. current_duplex = DUPLEX_FULL;
  3463. else
  3464. current_duplex = DUPLEX_HALF;
  3465. local_adv = 0;
  3466. remote_adv = 0;
  3467. if (bmcr & BMCR_ANENABLE) {
  3468. u32 common;
  3469. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3470. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3471. common = local_adv & remote_adv;
  3472. if (common & (ADVERTISE_1000XHALF |
  3473. ADVERTISE_1000XFULL)) {
  3474. if (common & ADVERTISE_1000XFULL)
  3475. current_duplex = DUPLEX_FULL;
  3476. else
  3477. current_duplex = DUPLEX_HALF;
  3478. }
  3479. else
  3480. current_link_up = 0;
  3481. }
  3482. }
  3483. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3484. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3485. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3486. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3487. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3488. tw32_f(MAC_MODE, tp->mac_mode);
  3489. udelay(40);
  3490. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3491. tp->link_config.active_speed = current_speed;
  3492. tp->link_config.active_duplex = current_duplex;
  3493. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3494. if (current_link_up)
  3495. netif_carrier_on(tp->dev);
  3496. else {
  3497. netif_carrier_off(tp->dev);
  3498. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3499. }
  3500. tg3_link_report(tp);
  3501. }
  3502. return err;
  3503. }
  3504. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3505. {
  3506. if (tp->serdes_counter) {
  3507. /* Give autoneg time to complete. */
  3508. tp->serdes_counter--;
  3509. return;
  3510. }
  3511. if (!netif_carrier_ok(tp->dev) &&
  3512. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3513. u32 bmcr;
  3514. tg3_readphy(tp, MII_BMCR, &bmcr);
  3515. if (bmcr & BMCR_ANENABLE) {
  3516. u32 phy1, phy2;
  3517. /* Select shadow register 0x1f */
  3518. tg3_writephy(tp, 0x1c, 0x7c00);
  3519. tg3_readphy(tp, 0x1c, &phy1);
  3520. /* Select expansion interrupt status register */
  3521. tg3_writephy(tp, 0x17, 0x0f01);
  3522. tg3_readphy(tp, 0x15, &phy2);
  3523. tg3_readphy(tp, 0x15, &phy2);
  3524. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3525. /* We have signal detect and not receiving
  3526. * config code words, link is up by parallel
  3527. * detection.
  3528. */
  3529. bmcr &= ~BMCR_ANENABLE;
  3530. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3531. tg3_writephy(tp, MII_BMCR, bmcr);
  3532. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3533. }
  3534. }
  3535. }
  3536. else if (netif_carrier_ok(tp->dev) &&
  3537. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3538. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3539. u32 phy2;
  3540. /* Select expansion interrupt status register */
  3541. tg3_writephy(tp, 0x17, 0x0f01);
  3542. tg3_readphy(tp, 0x15, &phy2);
  3543. if (phy2 & 0x20) {
  3544. u32 bmcr;
  3545. /* Config code words received, turn on autoneg. */
  3546. tg3_readphy(tp, MII_BMCR, &bmcr);
  3547. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3548. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3549. }
  3550. }
  3551. }
  3552. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3553. {
  3554. int err;
  3555. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3556. err = tg3_setup_fiber_phy(tp, force_reset);
  3557. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3558. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3559. } else {
  3560. err = tg3_setup_copper_phy(tp, force_reset);
  3561. }
  3562. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3563. u32 val, scale;
  3564. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3565. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3566. scale = 65;
  3567. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3568. scale = 6;
  3569. else
  3570. scale = 12;
  3571. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3572. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3573. tw32(GRC_MISC_CFG, val);
  3574. }
  3575. if (tp->link_config.active_speed == SPEED_1000 &&
  3576. tp->link_config.active_duplex == DUPLEX_HALF)
  3577. tw32(MAC_TX_LENGTHS,
  3578. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3579. (6 << TX_LENGTHS_IPG_SHIFT) |
  3580. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3581. else
  3582. tw32(MAC_TX_LENGTHS,
  3583. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3584. (6 << TX_LENGTHS_IPG_SHIFT) |
  3585. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3586. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3587. if (netif_carrier_ok(tp->dev)) {
  3588. tw32(HOSTCC_STAT_COAL_TICKS,
  3589. tp->coal.stats_block_coalesce_usecs);
  3590. } else {
  3591. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3592. }
  3593. }
  3594. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3595. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3596. if (!netif_carrier_ok(tp->dev))
  3597. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3598. tp->pwrmgmt_thresh;
  3599. else
  3600. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3601. tw32(PCIE_PWR_MGMT_THRESH, val);
  3602. }
  3603. return err;
  3604. }
  3605. /* This is called whenever we suspect that the system chipset is re-
  3606. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3607. * is bogus tx completions. We try to recover by setting the
  3608. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3609. * in the workqueue.
  3610. */
  3611. static void tg3_tx_recover(struct tg3 *tp)
  3612. {
  3613. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3614. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3615. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3616. "mapped I/O cycles to the network device, attempting to "
  3617. "recover. Please report the problem to the driver maintainer "
  3618. "and include system chipset information.\n", tp->dev->name);
  3619. spin_lock(&tp->lock);
  3620. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3621. spin_unlock(&tp->lock);
  3622. }
  3623. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3624. {
  3625. smp_mb();
  3626. return tnapi->tx_pending -
  3627. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3628. }
  3629. /* Tigon3 never reports partial packet sends. So we do not
  3630. * need special logic to handle SKBs that have not had all
  3631. * of their frags sent yet, like SunGEM does.
  3632. */
  3633. static void tg3_tx(struct tg3_napi *tnapi)
  3634. {
  3635. struct tg3 *tp = tnapi->tp;
  3636. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3637. u32 sw_idx = tnapi->tx_cons;
  3638. struct netdev_queue *txq;
  3639. int index = tnapi - tp->napi;
  3640. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3641. index--;
  3642. txq = netdev_get_tx_queue(tp->dev, index);
  3643. while (sw_idx != hw_idx) {
  3644. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3645. struct sk_buff *skb = ri->skb;
  3646. int i, tx_bug = 0;
  3647. if (unlikely(skb == NULL)) {
  3648. tg3_tx_recover(tp);
  3649. return;
  3650. }
  3651. pci_unmap_single(tp->pdev,
  3652. pci_unmap_addr(ri, mapping),
  3653. skb_headlen(skb),
  3654. PCI_DMA_TODEVICE);
  3655. ri->skb = NULL;
  3656. sw_idx = NEXT_TX(sw_idx);
  3657. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3658. ri = &tnapi->tx_buffers[sw_idx];
  3659. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3660. tx_bug = 1;
  3661. pci_unmap_page(tp->pdev,
  3662. pci_unmap_addr(ri, mapping),
  3663. skb_shinfo(skb)->frags[i].size,
  3664. PCI_DMA_TODEVICE);
  3665. sw_idx = NEXT_TX(sw_idx);
  3666. }
  3667. dev_kfree_skb(skb);
  3668. if (unlikely(tx_bug)) {
  3669. tg3_tx_recover(tp);
  3670. return;
  3671. }
  3672. }
  3673. tnapi->tx_cons = sw_idx;
  3674. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3675. * before checking for netif_queue_stopped(). Without the
  3676. * memory barrier, there is a small possibility that tg3_start_xmit()
  3677. * will miss it and cause the queue to be stopped forever.
  3678. */
  3679. smp_mb();
  3680. if (unlikely(netif_tx_queue_stopped(txq) &&
  3681. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3682. __netif_tx_lock(txq, smp_processor_id());
  3683. if (netif_tx_queue_stopped(txq) &&
  3684. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3685. netif_tx_wake_queue(txq);
  3686. __netif_tx_unlock(txq);
  3687. }
  3688. }
  3689. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3690. {
  3691. if (!ri->skb)
  3692. return;
  3693. pci_unmap_single(tp->pdev, pci_unmap_addr(ri, mapping),
  3694. map_sz, PCI_DMA_FROMDEVICE);
  3695. dev_kfree_skb_any(ri->skb);
  3696. ri->skb = NULL;
  3697. }
  3698. /* Returns size of skb allocated or < 0 on error.
  3699. *
  3700. * We only need to fill in the address because the other members
  3701. * of the RX descriptor are invariant, see tg3_init_rings.
  3702. *
  3703. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3704. * posting buffers we only dirty the first cache line of the RX
  3705. * descriptor (containing the address). Whereas for the RX status
  3706. * buffers the cpu only reads the last cacheline of the RX descriptor
  3707. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3708. */
  3709. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3710. u32 opaque_key, u32 dest_idx_unmasked)
  3711. {
  3712. struct tg3_rx_buffer_desc *desc;
  3713. struct ring_info *map, *src_map;
  3714. struct sk_buff *skb;
  3715. dma_addr_t mapping;
  3716. int skb_size, dest_idx;
  3717. src_map = NULL;
  3718. switch (opaque_key) {
  3719. case RXD_OPAQUE_RING_STD:
  3720. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3721. desc = &tpr->rx_std[dest_idx];
  3722. map = &tpr->rx_std_buffers[dest_idx];
  3723. skb_size = tp->rx_pkt_map_sz;
  3724. break;
  3725. case RXD_OPAQUE_RING_JUMBO:
  3726. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3727. desc = &tpr->rx_jmb[dest_idx].std;
  3728. map = &tpr->rx_jmb_buffers[dest_idx];
  3729. skb_size = TG3_RX_JMB_MAP_SZ;
  3730. break;
  3731. default:
  3732. return -EINVAL;
  3733. }
  3734. /* Do not overwrite any of the map or rp information
  3735. * until we are sure we can commit to a new buffer.
  3736. *
  3737. * Callers depend upon this behavior and assume that
  3738. * we leave everything unchanged if we fail.
  3739. */
  3740. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3741. if (skb == NULL)
  3742. return -ENOMEM;
  3743. skb_reserve(skb, tp->rx_offset);
  3744. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3745. PCI_DMA_FROMDEVICE);
  3746. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3747. dev_kfree_skb(skb);
  3748. return -EIO;
  3749. }
  3750. map->skb = skb;
  3751. pci_unmap_addr_set(map, mapping, mapping);
  3752. desc->addr_hi = ((u64)mapping >> 32);
  3753. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3754. return skb_size;
  3755. }
  3756. /* We only need to move over in the address because the other
  3757. * members of the RX descriptor are invariant. See notes above
  3758. * tg3_alloc_rx_skb for full details.
  3759. */
  3760. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3761. struct tg3_rx_prodring_set *dpr,
  3762. u32 opaque_key, int src_idx,
  3763. u32 dest_idx_unmasked)
  3764. {
  3765. struct tg3 *tp = tnapi->tp;
  3766. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3767. struct ring_info *src_map, *dest_map;
  3768. int dest_idx;
  3769. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3770. switch (opaque_key) {
  3771. case RXD_OPAQUE_RING_STD:
  3772. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3773. dest_desc = &dpr->rx_std[dest_idx];
  3774. dest_map = &dpr->rx_std_buffers[dest_idx];
  3775. src_desc = &spr->rx_std[src_idx];
  3776. src_map = &spr->rx_std_buffers[src_idx];
  3777. break;
  3778. case RXD_OPAQUE_RING_JUMBO:
  3779. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3780. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3781. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3782. src_desc = &spr->rx_jmb[src_idx].std;
  3783. src_map = &spr->rx_jmb_buffers[src_idx];
  3784. break;
  3785. default:
  3786. return;
  3787. }
  3788. dest_map->skb = src_map->skb;
  3789. pci_unmap_addr_set(dest_map, mapping,
  3790. pci_unmap_addr(src_map, mapping));
  3791. dest_desc->addr_hi = src_desc->addr_hi;
  3792. dest_desc->addr_lo = src_desc->addr_lo;
  3793. src_map->skb = NULL;
  3794. }
  3795. /* The RX ring scheme is composed of multiple rings which post fresh
  3796. * buffers to the chip, and one special ring the chip uses to report
  3797. * status back to the host.
  3798. *
  3799. * The special ring reports the status of received packets to the
  3800. * host. The chip does not write into the original descriptor the
  3801. * RX buffer was obtained from. The chip simply takes the original
  3802. * descriptor as provided by the host, updates the status and length
  3803. * field, then writes this into the next status ring entry.
  3804. *
  3805. * Each ring the host uses to post buffers to the chip is described
  3806. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3807. * it is first placed into the on-chip ram. When the packet's length
  3808. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3809. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3810. * which is within the range of the new packet's length is chosen.
  3811. *
  3812. * The "separate ring for rx status" scheme may sound queer, but it makes
  3813. * sense from a cache coherency perspective. If only the host writes
  3814. * to the buffer post rings, and only the chip writes to the rx status
  3815. * rings, then cache lines never move beyond shared-modified state.
  3816. * If both the host and chip were to write into the same ring, cache line
  3817. * eviction could occur since both entities want it in an exclusive state.
  3818. */
  3819. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3820. {
  3821. struct tg3 *tp = tnapi->tp;
  3822. u32 work_mask, rx_std_posted = 0;
  3823. u32 std_prod_idx, jmb_prod_idx;
  3824. u32 sw_idx = tnapi->rx_rcb_ptr;
  3825. u16 hw_idx;
  3826. int received;
  3827. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3828. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3829. /*
  3830. * We need to order the read of hw_idx and the read of
  3831. * the opaque cookie.
  3832. */
  3833. rmb();
  3834. work_mask = 0;
  3835. received = 0;
  3836. std_prod_idx = tpr->rx_std_prod_idx;
  3837. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3838. while (sw_idx != hw_idx && budget > 0) {
  3839. struct ring_info *ri;
  3840. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3841. unsigned int len;
  3842. struct sk_buff *skb;
  3843. dma_addr_t dma_addr;
  3844. u32 opaque_key, desc_idx, *post_ptr;
  3845. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3846. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3847. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3848. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3849. dma_addr = pci_unmap_addr(ri, mapping);
  3850. skb = ri->skb;
  3851. post_ptr = &std_prod_idx;
  3852. rx_std_posted++;
  3853. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3854. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3855. dma_addr = pci_unmap_addr(ri, mapping);
  3856. skb = ri->skb;
  3857. post_ptr = &jmb_prod_idx;
  3858. } else
  3859. goto next_pkt_nopost;
  3860. work_mask |= opaque_key;
  3861. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3862. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3863. drop_it:
  3864. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3865. desc_idx, *post_ptr);
  3866. drop_it_no_recycle:
  3867. /* Other statistics kept track of by card. */
  3868. tp->net_stats.rx_dropped++;
  3869. goto next_pkt;
  3870. }
  3871. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3872. ETH_FCS_LEN;
  3873. if (len > RX_COPY_THRESHOLD &&
  3874. tp->rx_offset == NET_IP_ALIGN) {
  3875. /* rx_offset will likely not equal NET_IP_ALIGN
  3876. * if this is a 5701 card running in PCI-X mode
  3877. * [see tg3_get_invariants()]
  3878. */
  3879. int skb_size;
  3880. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3881. *post_ptr);
  3882. if (skb_size < 0)
  3883. goto drop_it;
  3884. ri->skb = NULL;
  3885. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3886. PCI_DMA_FROMDEVICE);
  3887. skb_put(skb, len);
  3888. } else {
  3889. struct sk_buff *copy_skb;
  3890. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3891. desc_idx, *post_ptr);
  3892. copy_skb = netdev_alloc_skb(tp->dev,
  3893. len + TG3_RAW_IP_ALIGN);
  3894. if (copy_skb == NULL)
  3895. goto drop_it_no_recycle;
  3896. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3897. skb_put(copy_skb, len);
  3898. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3899. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3900. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3901. /* We'll reuse the original ring buffer. */
  3902. skb = copy_skb;
  3903. }
  3904. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3905. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3906. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3907. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3908. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3909. else
  3910. skb->ip_summed = CHECKSUM_NONE;
  3911. skb->protocol = eth_type_trans(skb, tp->dev);
  3912. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3913. skb->protocol != htons(ETH_P_8021Q)) {
  3914. dev_kfree_skb(skb);
  3915. goto next_pkt;
  3916. }
  3917. #if TG3_VLAN_TAG_USED
  3918. if (tp->vlgrp != NULL &&
  3919. desc->type_flags & RXD_FLAG_VLAN) {
  3920. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3921. desc->err_vlan & RXD_VLAN_MASK, skb);
  3922. } else
  3923. #endif
  3924. napi_gro_receive(&tnapi->napi, skb);
  3925. received++;
  3926. budget--;
  3927. next_pkt:
  3928. (*post_ptr)++;
  3929. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3930. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3931. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3932. tpr->rx_std_prod_idx);
  3933. work_mask &= ~RXD_OPAQUE_RING_STD;
  3934. rx_std_posted = 0;
  3935. }
  3936. next_pkt_nopost:
  3937. sw_idx++;
  3938. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3939. /* Refresh hw_idx to see if there is new work */
  3940. if (sw_idx == hw_idx) {
  3941. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3942. rmb();
  3943. }
  3944. }
  3945. /* ACK the status ring. */
  3946. tnapi->rx_rcb_ptr = sw_idx;
  3947. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3948. /* Refill RX ring(s). */
  3949. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) || tnapi == &tp->napi[1]) {
  3950. if (work_mask & RXD_OPAQUE_RING_STD) {
  3951. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3952. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3953. tpr->rx_std_prod_idx);
  3954. }
  3955. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3956. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  3957. TG3_RX_JUMBO_RING_SIZE;
  3958. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  3959. tpr->rx_jmb_prod_idx);
  3960. }
  3961. mmiowb();
  3962. } else if (work_mask) {
  3963. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  3964. * updated before the producer indices can be updated.
  3965. */
  3966. smp_wmb();
  3967. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3968. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  3969. napi_schedule(&tp->napi[1].napi);
  3970. }
  3971. return received;
  3972. }
  3973. static void tg3_poll_link(struct tg3 *tp)
  3974. {
  3975. /* handle link change and other phy events */
  3976. if (!(tp->tg3_flags &
  3977. (TG3_FLAG_USE_LINKCHG_REG |
  3978. TG3_FLAG_POLL_SERDES))) {
  3979. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  3980. if (sblk->status & SD_STATUS_LINK_CHG) {
  3981. sblk->status = SD_STATUS_UPDATED |
  3982. (sblk->status & ~SD_STATUS_LINK_CHG);
  3983. spin_lock(&tp->lock);
  3984. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3985. tw32_f(MAC_STATUS,
  3986. (MAC_STATUS_SYNC_CHANGED |
  3987. MAC_STATUS_CFG_CHANGED |
  3988. MAC_STATUS_MI_COMPLETION |
  3989. MAC_STATUS_LNKSTATE_CHANGED));
  3990. udelay(40);
  3991. } else
  3992. tg3_setup_phy(tp, 0);
  3993. spin_unlock(&tp->lock);
  3994. }
  3995. }
  3996. }
  3997. static void tg3_rx_prodring_xfer(struct tg3 *tp,
  3998. struct tg3_rx_prodring_set *dpr,
  3999. struct tg3_rx_prodring_set *spr)
  4000. {
  4001. u32 si, di, cpycnt, src_prod_idx;
  4002. int i;
  4003. while (1) {
  4004. src_prod_idx = spr->rx_std_prod_idx;
  4005. /* Make sure updates to the rx_std_buffers[] entries and the
  4006. * standard producer index are seen in the correct order.
  4007. */
  4008. smp_rmb();
  4009. if (spr->rx_std_cons_idx == src_prod_idx)
  4010. break;
  4011. if (spr->rx_std_cons_idx < src_prod_idx)
  4012. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4013. else
  4014. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4015. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4016. si = spr->rx_std_cons_idx;
  4017. di = dpr->rx_std_prod_idx;
  4018. memcpy(&dpr->rx_std_buffers[di],
  4019. &spr->rx_std_buffers[si],
  4020. cpycnt * sizeof(struct ring_info));
  4021. for (i = 0; i < cpycnt; i++, di++, si++) {
  4022. struct tg3_rx_buffer_desc *sbd, *dbd;
  4023. sbd = &spr->rx_std[si];
  4024. dbd = &dpr->rx_std[di];
  4025. dbd->addr_hi = sbd->addr_hi;
  4026. dbd->addr_lo = sbd->addr_lo;
  4027. }
  4028. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4029. TG3_RX_RING_SIZE;
  4030. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4031. TG3_RX_RING_SIZE;
  4032. }
  4033. while (1) {
  4034. src_prod_idx = spr->rx_jmb_prod_idx;
  4035. /* Make sure updates to the rx_jmb_buffers[] entries and
  4036. * the jumbo producer index are seen in the correct order.
  4037. */
  4038. smp_rmb();
  4039. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4040. break;
  4041. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4042. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4043. else
  4044. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4045. cpycnt = min(cpycnt,
  4046. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4047. si = spr->rx_jmb_cons_idx;
  4048. di = dpr->rx_jmb_prod_idx;
  4049. memcpy(&dpr->rx_jmb_buffers[di],
  4050. &spr->rx_jmb_buffers[si],
  4051. cpycnt * sizeof(struct ring_info));
  4052. for (i = 0; i < cpycnt; i++, di++, si++) {
  4053. struct tg3_rx_buffer_desc *sbd, *dbd;
  4054. sbd = &spr->rx_jmb[si].std;
  4055. dbd = &dpr->rx_jmb[di].std;
  4056. dbd->addr_hi = sbd->addr_hi;
  4057. dbd->addr_lo = sbd->addr_lo;
  4058. }
  4059. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4060. TG3_RX_JUMBO_RING_SIZE;
  4061. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4062. TG3_RX_JUMBO_RING_SIZE;
  4063. }
  4064. }
  4065. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4066. {
  4067. struct tg3 *tp = tnapi->tp;
  4068. /* run TX completion thread */
  4069. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4070. tg3_tx(tnapi);
  4071. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4072. return work_done;
  4073. }
  4074. /* run RX thread, within the bounds set by NAPI.
  4075. * All RX "locking" is done by ensuring outside
  4076. * code synchronizes with tg3->napi.poll()
  4077. */
  4078. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4079. work_done += tg3_rx(tnapi, budget - work_done);
  4080. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4081. int i;
  4082. u32 std_prod_idx = tp->prodring[0].rx_std_prod_idx;
  4083. u32 jmb_prod_idx = tp->prodring[0].rx_jmb_prod_idx;
  4084. for (i = 2; i < tp->irq_cnt; i++)
  4085. tg3_rx_prodring_xfer(tp, tnapi->prodring,
  4086. tp->napi[i].prodring);
  4087. wmb();
  4088. if (std_prod_idx != tp->prodring[0].rx_std_prod_idx) {
  4089. u32 mbox = TG3_RX_STD_PROD_IDX_REG;
  4090. tw32_rx_mbox(mbox, tp->prodring[0].rx_std_prod_idx);
  4091. }
  4092. if (jmb_prod_idx != tp->prodring[0].rx_jmb_prod_idx) {
  4093. u32 mbox = TG3_RX_JMB_PROD_IDX_REG;
  4094. tw32_rx_mbox(mbox, tp->prodring[0].rx_jmb_prod_idx);
  4095. }
  4096. mmiowb();
  4097. }
  4098. return work_done;
  4099. }
  4100. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4101. {
  4102. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4103. struct tg3 *tp = tnapi->tp;
  4104. int work_done = 0;
  4105. struct tg3_hw_status *sblk = tnapi->hw_status;
  4106. while (1) {
  4107. work_done = tg3_poll_work(tnapi, work_done, budget);
  4108. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4109. goto tx_recovery;
  4110. if (unlikely(work_done >= budget))
  4111. break;
  4112. /* tp->last_tag is used in tg3_restart_ints() below
  4113. * to tell the hw how much work has been processed,
  4114. * so we must read it before checking for more work.
  4115. */
  4116. tnapi->last_tag = sblk->status_tag;
  4117. tnapi->last_irq_tag = tnapi->last_tag;
  4118. rmb();
  4119. /* check for RX/TX work to do */
  4120. if (sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4121. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr) {
  4122. napi_complete(napi);
  4123. /* Reenable interrupts. */
  4124. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4125. mmiowb();
  4126. break;
  4127. }
  4128. }
  4129. return work_done;
  4130. tx_recovery:
  4131. /* work_done is guaranteed to be less than budget. */
  4132. napi_complete(napi);
  4133. schedule_work(&tp->reset_task);
  4134. return work_done;
  4135. }
  4136. static int tg3_poll(struct napi_struct *napi, int budget)
  4137. {
  4138. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4139. struct tg3 *tp = tnapi->tp;
  4140. int work_done = 0;
  4141. struct tg3_hw_status *sblk = tnapi->hw_status;
  4142. while (1) {
  4143. tg3_poll_link(tp);
  4144. work_done = tg3_poll_work(tnapi, work_done, budget);
  4145. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4146. goto tx_recovery;
  4147. if (unlikely(work_done >= budget))
  4148. break;
  4149. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4150. /* tp->last_tag is used in tg3_int_reenable() below
  4151. * to tell the hw how much work has been processed,
  4152. * so we must read it before checking for more work.
  4153. */
  4154. tnapi->last_tag = sblk->status_tag;
  4155. tnapi->last_irq_tag = tnapi->last_tag;
  4156. rmb();
  4157. } else
  4158. sblk->status &= ~SD_STATUS_UPDATED;
  4159. if (likely(!tg3_has_work(tnapi))) {
  4160. napi_complete(napi);
  4161. tg3_int_reenable(tnapi);
  4162. break;
  4163. }
  4164. }
  4165. return work_done;
  4166. tx_recovery:
  4167. /* work_done is guaranteed to be less than budget. */
  4168. napi_complete(napi);
  4169. schedule_work(&tp->reset_task);
  4170. return work_done;
  4171. }
  4172. static void tg3_irq_quiesce(struct tg3 *tp)
  4173. {
  4174. int i;
  4175. BUG_ON(tp->irq_sync);
  4176. tp->irq_sync = 1;
  4177. smp_mb();
  4178. for (i = 0; i < tp->irq_cnt; i++)
  4179. synchronize_irq(tp->napi[i].irq_vec);
  4180. }
  4181. static inline int tg3_irq_sync(struct tg3 *tp)
  4182. {
  4183. return tp->irq_sync;
  4184. }
  4185. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4186. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4187. * with as well. Most of the time, this is not necessary except when
  4188. * shutting down the device.
  4189. */
  4190. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4191. {
  4192. spin_lock_bh(&tp->lock);
  4193. if (irq_sync)
  4194. tg3_irq_quiesce(tp);
  4195. }
  4196. static inline void tg3_full_unlock(struct tg3 *tp)
  4197. {
  4198. spin_unlock_bh(&tp->lock);
  4199. }
  4200. /* One-shot MSI handler - Chip automatically disables interrupt
  4201. * after sending MSI so driver doesn't have to do it.
  4202. */
  4203. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4204. {
  4205. struct tg3_napi *tnapi = dev_id;
  4206. struct tg3 *tp = tnapi->tp;
  4207. prefetch(tnapi->hw_status);
  4208. if (tnapi->rx_rcb)
  4209. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4210. if (likely(!tg3_irq_sync(tp)))
  4211. napi_schedule(&tnapi->napi);
  4212. return IRQ_HANDLED;
  4213. }
  4214. /* MSI ISR - No need to check for interrupt sharing and no need to
  4215. * flush status block and interrupt mailbox. PCI ordering rules
  4216. * guarantee that MSI will arrive after the status block.
  4217. */
  4218. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4219. {
  4220. struct tg3_napi *tnapi = dev_id;
  4221. struct tg3 *tp = tnapi->tp;
  4222. prefetch(tnapi->hw_status);
  4223. if (tnapi->rx_rcb)
  4224. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4225. /*
  4226. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4227. * chip-internal interrupt pending events.
  4228. * Writing non-zero to intr-mbox-0 additional tells the
  4229. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4230. * event coalescing.
  4231. */
  4232. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4233. if (likely(!tg3_irq_sync(tp)))
  4234. napi_schedule(&tnapi->napi);
  4235. return IRQ_RETVAL(1);
  4236. }
  4237. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4238. {
  4239. struct tg3_napi *tnapi = dev_id;
  4240. struct tg3 *tp = tnapi->tp;
  4241. struct tg3_hw_status *sblk = tnapi->hw_status;
  4242. unsigned int handled = 1;
  4243. /* In INTx mode, it is possible for the interrupt to arrive at
  4244. * the CPU before the status block posted prior to the interrupt.
  4245. * Reading the PCI State register will confirm whether the
  4246. * interrupt is ours and will flush the status block.
  4247. */
  4248. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4249. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4250. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4251. handled = 0;
  4252. goto out;
  4253. }
  4254. }
  4255. /*
  4256. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4257. * chip-internal interrupt pending events.
  4258. * Writing non-zero to intr-mbox-0 additional tells the
  4259. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4260. * event coalescing.
  4261. *
  4262. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4263. * spurious interrupts. The flush impacts performance but
  4264. * excessive spurious interrupts can be worse in some cases.
  4265. */
  4266. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4267. if (tg3_irq_sync(tp))
  4268. goto out;
  4269. sblk->status &= ~SD_STATUS_UPDATED;
  4270. if (likely(tg3_has_work(tnapi))) {
  4271. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4272. napi_schedule(&tnapi->napi);
  4273. } else {
  4274. /* No work, shared interrupt perhaps? re-enable
  4275. * interrupts, and flush that PCI write
  4276. */
  4277. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4278. 0x00000000);
  4279. }
  4280. out:
  4281. return IRQ_RETVAL(handled);
  4282. }
  4283. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4284. {
  4285. struct tg3_napi *tnapi = dev_id;
  4286. struct tg3 *tp = tnapi->tp;
  4287. struct tg3_hw_status *sblk = tnapi->hw_status;
  4288. unsigned int handled = 1;
  4289. /* In INTx mode, it is possible for the interrupt to arrive at
  4290. * the CPU before the status block posted prior to the interrupt.
  4291. * Reading the PCI State register will confirm whether the
  4292. * interrupt is ours and will flush the status block.
  4293. */
  4294. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4295. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4296. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4297. handled = 0;
  4298. goto out;
  4299. }
  4300. }
  4301. /*
  4302. * writing any value to intr-mbox-0 clears PCI INTA# and
  4303. * chip-internal interrupt pending events.
  4304. * writing non-zero to intr-mbox-0 additional tells the
  4305. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4306. * event coalescing.
  4307. *
  4308. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4309. * spurious interrupts. The flush impacts performance but
  4310. * excessive spurious interrupts can be worse in some cases.
  4311. */
  4312. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4313. /*
  4314. * In a shared interrupt configuration, sometimes other devices'
  4315. * interrupts will scream. We record the current status tag here
  4316. * so that the above check can report that the screaming interrupts
  4317. * are unhandled. Eventually they will be silenced.
  4318. */
  4319. tnapi->last_irq_tag = sblk->status_tag;
  4320. if (tg3_irq_sync(tp))
  4321. goto out;
  4322. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4323. napi_schedule(&tnapi->napi);
  4324. out:
  4325. return IRQ_RETVAL(handled);
  4326. }
  4327. /* ISR for interrupt test */
  4328. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4329. {
  4330. struct tg3_napi *tnapi = dev_id;
  4331. struct tg3 *tp = tnapi->tp;
  4332. struct tg3_hw_status *sblk = tnapi->hw_status;
  4333. if ((sblk->status & SD_STATUS_UPDATED) ||
  4334. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4335. tg3_disable_ints(tp);
  4336. return IRQ_RETVAL(1);
  4337. }
  4338. return IRQ_RETVAL(0);
  4339. }
  4340. static int tg3_init_hw(struct tg3 *, int);
  4341. static int tg3_halt(struct tg3 *, int, int);
  4342. /* Restart hardware after configuration changes, self-test, etc.
  4343. * Invoked with tp->lock held.
  4344. */
  4345. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4346. __releases(tp->lock)
  4347. __acquires(tp->lock)
  4348. {
  4349. int err;
  4350. err = tg3_init_hw(tp, reset_phy);
  4351. if (err) {
  4352. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4353. "aborting.\n", tp->dev->name);
  4354. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4355. tg3_full_unlock(tp);
  4356. del_timer_sync(&tp->timer);
  4357. tp->irq_sync = 0;
  4358. tg3_napi_enable(tp);
  4359. dev_close(tp->dev);
  4360. tg3_full_lock(tp, 0);
  4361. }
  4362. return err;
  4363. }
  4364. #ifdef CONFIG_NET_POLL_CONTROLLER
  4365. static void tg3_poll_controller(struct net_device *dev)
  4366. {
  4367. int i;
  4368. struct tg3 *tp = netdev_priv(dev);
  4369. for (i = 0; i < tp->irq_cnt; i++)
  4370. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4371. }
  4372. #endif
  4373. static void tg3_reset_task(struct work_struct *work)
  4374. {
  4375. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4376. int err;
  4377. unsigned int restart_timer;
  4378. tg3_full_lock(tp, 0);
  4379. if (!netif_running(tp->dev)) {
  4380. tg3_full_unlock(tp);
  4381. return;
  4382. }
  4383. tg3_full_unlock(tp);
  4384. tg3_phy_stop(tp);
  4385. tg3_netif_stop(tp);
  4386. tg3_full_lock(tp, 1);
  4387. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4388. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4389. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4390. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4391. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4392. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4393. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4394. }
  4395. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4396. err = tg3_init_hw(tp, 1);
  4397. if (err)
  4398. goto out;
  4399. tg3_netif_start(tp);
  4400. if (restart_timer)
  4401. mod_timer(&tp->timer, jiffies + 1);
  4402. out:
  4403. tg3_full_unlock(tp);
  4404. if (!err)
  4405. tg3_phy_start(tp);
  4406. }
  4407. static void tg3_dump_short_state(struct tg3 *tp)
  4408. {
  4409. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4410. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4411. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4412. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4413. }
  4414. static void tg3_tx_timeout(struct net_device *dev)
  4415. {
  4416. struct tg3 *tp = netdev_priv(dev);
  4417. if (netif_msg_tx_err(tp)) {
  4418. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4419. dev->name);
  4420. tg3_dump_short_state(tp);
  4421. }
  4422. schedule_work(&tp->reset_task);
  4423. }
  4424. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4425. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4426. {
  4427. u32 base = (u32) mapping & 0xffffffff;
  4428. return ((base > 0xffffdcc0) &&
  4429. (base + len + 8 < base));
  4430. }
  4431. /* Test for DMA addresses > 40-bit */
  4432. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4433. int len)
  4434. {
  4435. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4436. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4437. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4438. return 0;
  4439. #else
  4440. return 0;
  4441. #endif
  4442. }
  4443. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4444. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4445. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4446. struct sk_buff *skb, u32 last_plus_one,
  4447. u32 *start, u32 base_flags, u32 mss)
  4448. {
  4449. struct tg3 *tp = tnapi->tp;
  4450. struct sk_buff *new_skb;
  4451. dma_addr_t new_addr = 0;
  4452. u32 entry = *start;
  4453. int i, ret = 0;
  4454. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4455. new_skb = skb_copy(skb, GFP_ATOMIC);
  4456. else {
  4457. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4458. new_skb = skb_copy_expand(skb,
  4459. skb_headroom(skb) + more_headroom,
  4460. skb_tailroom(skb), GFP_ATOMIC);
  4461. }
  4462. if (!new_skb) {
  4463. ret = -1;
  4464. } else {
  4465. /* New SKB is guaranteed to be linear. */
  4466. entry = *start;
  4467. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4468. PCI_DMA_TODEVICE);
  4469. /* Make sure the mapping succeeded */
  4470. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4471. ret = -1;
  4472. dev_kfree_skb(new_skb);
  4473. new_skb = NULL;
  4474. /* Make sure new skb does not cross any 4G boundaries.
  4475. * Drop the packet if it does.
  4476. */
  4477. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4478. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4479. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4480. PCI_DMA_TODEVICE);
  4481. ret = -1;
  4482. dev_kfree_skb(new_skb);
  4483. new_skb = NULL;
  4484. } else {
  4485. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4486. base_flags, 1 | (mss << 1));
  4487. *start = NEXT_TX(entry);
  4488. }
  4489. }
  4490. /* Now clean up the sw ring entries. */
  4491. i = 0;
  4492. while (entry != last_plus_one) {
  4493. int len;
  4494. if (i == 0)
  4495. len = skb_headlen(skb);
  4496. else
  4497. len = skb_shinfo(skb)->frags[i-1].size;
  4498. pci_unmap_single(tp->pdev,
  4499. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4500. mapping),
  4501. len, PCI_DMA_TODEVICE);
  4502. if (i == 0) {
  4503. tnapi->tx_buffers[entry].skb = new_skb;
  4504. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4505. new_addr);
  4506. } else {
  4507. tnapi->tx_buffers[entry].skb = NULL;
  4508. }
  4509. entry = NEXT_TX(entry);
  4510. i++;
  4511. }
  4512. dev_kfree_skb(skb);
  4513. return ret;
  4514. }
  4515. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4516. dma_addr_t mapping, int len, u32 flags,
  4517. u32 mss_and_is_end)
  4518. {
  4519. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4520. int is_end = (mss_and_is_end & 0x1);
  4521. u32 mss = (mss_and_is_end >> 1);
  4522. u32 vlan_tag = 0;
  4523. if (is_end)
  4524. flags |= TXD_FLAG_END;
  4525. if (flags & TXD_FLAG_VLAN) {
  4526. vlan_tag = flags >> 16;
  4527. flags &= 0xffff;
  4528. }
  4529. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4530. txd->addr_hi = ((u64) mapping >> 32);
  4531. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4532. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4533. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4534. }
  4535. /* hard_start_xmit for devices that don't have any bugs and
  4536. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4537. */
  4538. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4539. struct net_device *dev)
  4540. {
  4541. struct tg3 *tp = netdev_priv(dev);
  4542. u32 len, entry, base_flags, mss;
  4543. dma_addr_t mapping;
  4544. struct tg3_napi *tnapi;
  4545. struct netdev_queue *txq;
  4546. unsigned int i, last;
  4547. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4548. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4549. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4550. tnapi++;
  4551. /* We are running in BH disabled context with netif_tx_lock
  4552. * and TX reclaim runs via tp->napi.poll inside of a software
  4553. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4554. * no IRQ context deadlocks to worry about either. Rejoice!
  4555. */
  4556. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4557. if (!netif_tx_queue_stopped(txq)) {
  4558. netif_tx_stop_queue(txq);
  4559. /* This is a hard error, log it. */
  4560. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4561. "queue awake!\n", dev->name);
  4562. }
  4563. return NETDEV_TX_BUSY;
  4564. }
  4565. entry = tnapi->tx_prod;
  4566. base_flags = 0;
  4567. mss = 0;
  4568. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4569. int tcp_opt_len, ip_tcp_len;
  4570. u32 hdrlen;
  4571. if (skb_header_cloned(skb) &&
  4572. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4573. dev_kfree_skb(skb);
  4574. goto out_unlock;
  4575. }
  4576. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4577. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4578. else {
  4579. struct iphdr *iph = ip_hdr(skb);
  4580. tcp_opt_len = tcp_optlen(skb);
  4581. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4582. iph->check = 0;
  4583. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4584. hdrlen = ip_tcp_len + tcp_opt_len;
  4585. }
  4586. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4587. mss |= (hdrlen & 0xc) << 12;
  4588. if (hdrlen & 0x10)
  4589. base_flags |= 0x00000010;
  4590. base_flags |= (hdrlen & 0x3e0) << 5;
  4591. } else
  4592. mss |= hdrlen << 9;
  4593. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4594. TXD_FLAG_CPU_POST_DMA);
  4595. tcp_hdr(skb)->check = 0;
  4596. }
  4597. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4598. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4599. #if TG3_VLAN_TAG_USED
  4600. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4601. base_flags |= (TXD_FLAG_VLAN |
  4602. (vlan_tx_tag_get(skb) << 16));
  4603. #endif
  4604. len = skb_headlen(skb);
  4605. /* Queue skb data, a.k.a. the main skb fragment. */
  4606. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4607. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4608. dev_kfree_skb(skb);
  4609. goto out_unlock;
  4610. }
  4611. tnapi->tx_buffers[entry].skb = skb;
  4612. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4613. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4614. !mss && skb->len > ETH_DATA_LEN)
  4615. base_flags |= TXD_FLAG_JMB_PKT;
  4616. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4617. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4618. entry = NEXT_TX(entry);
  4619. /* Now loop through additional data fragments, and queue them. */
  4620. if (skb_shinfo(skb)->nr_frags > 0) {
  4621. last = skb_shinfo(skb)->nr_frags - 1;
  4622. for (i = 0; i <= last; i++) {
  4623. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4624. len = frag->size;
  4625. mapping = pci_map_page(tp->pdev,
  4626. frag->page,
  4627. frag->page_offset,
  4628. len, PCI_DMA_TODEVICE);
  4629. if (pci_dma_mapping_error(tp->pdev, mapping))
  4630. goto dma_error;
  4631. tnapi->tx_buffers[entry].skb = NULL;
  4632. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4633. mapping);
  4634. tg3_set_txd(tnapi, entry, mapping, len,
  4635. base_flags, (i == last) | (mss << 1));
  4636. entry = NEXT_TX(entry);
  4637. }
  4638. }
  4639. /* Packets are ready, update Tx producer idx local and on card. */
  4640. tw32_tx_mbox(tnapi->prodmbox, entry);
  4641. tnapi->tx_prod = entry;
  4642. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4643. netif_tx_stop_queue(txq);
  4644. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4645. netif_tx_wake_queue(txq);
  4646. }
  4647. out_unlock:
  4648. mmiowb();
  4649. return NETDEV_TX_OK;
  4650. dma_error:
  4651. last = i;
  4652. entry = tnapi->tx_prod;
  4653. tnapi->tx_buffers[entry].skb = NULL;
  4654. pci_unmap_single(tp->pdev,
  4655. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4656. skb_headlen(skb),
  4657. PCI_DMA_TODEVICE);
  4658. for (i = 0; i <= last; i++) {
  4659. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4660. entry = NEXT_TX(entry);
  4661. pci_unmap_page(tp->pdev,
  4662. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4663. mapping),
  4664. frag->size, PCI_DMA_TODEVICE);
  4665. }
  4666. dev_kfree_skb(skb);
  4667. return NETDEV_TX_OK;
  4668. }
  4669. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4670. struct net_device *);
  4671. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4672. * TSO header is greater than 80 bytes.
  4673. */
  4674. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4675. {
  4676. struct sk_buff *segs, *nskb;
  4677. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4678. /* Estimate the number of fragments in the worst case */
  4679. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4680. netif_stop_queue(tp->dev);
  4681. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4682. return NETDEV_TX_BUSY;
  4683. netif_wake_queue(tp->dev);
  4684. }
  4685. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4686. if (IS_ERR(segs))
  4687. goto tg3_tso_bug_end;
  4688. do {
  4689. nskb = segs;
  4690. segs = segs->next;
  4691. nskb->next = NULL;
  4692. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4693. } while (segs);
  4694. tg3_tso_bug_end:
  4695. dev_kfree_skb(skb);
  4696. return NETDEV_TX_OK;
  4697. }
  4698. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4699. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4700. */
  4701. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4702. struct net_device *dev)
  4703. {
  4704. struct tg3 *tp = netdev_priv(dev);
  4705. u32 len, entry, base_flags, mss;
  4706. int would_hit_hwbug;
  4707. dma_addr_t mapping;
  4708. struct tg3_napi *tnapi;
  4709. struct netdev_queue *txq;
  4710. unsigned int i, last;
  4711. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4712. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4713. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4714. tnapi++;
  4715. /* We are running in BH disabled context with netif_tx_lock
  4716. * and TX reclaim runs via tp->napi.poll inside of a software
  4717. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4718. * no IRQ context deadlocks to worry about either. Rejoice!
  4719. */
  4720. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4721. if (!netif_tx_queue_stopped(txq)) {
  4722. netif_tx_stop_queue(txq);
  4723. /* This is a hard error, log it. */
  4724. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4725. "queue awake!\n", dev->name);
  4726. }
  4727. return NETDEV_TX_BUSY;
  4728. }
  4729. entry = tnapi->tx_prod;
  4730. base_flags = 0;
  4731. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4732. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4733. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4734. struct iphdr *iph;
  4735. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4736. if (skb_header_cloned(skb) &&
  4737. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4738. dev_kfree_skb(skb);
  4739. goto out_unlock;
  4740. }
  4741. tcp_opt_len = tcp_optlen(skb);
  4742. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4743. hdr_len = ip_tcp_len + tcp_opt_len;
  4744. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4745. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4746. return (tg3_tso_bug(tp, skb));
  4747. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4748. TXD_FLAG_CPU_POST_DMA);
  4749. iph = ip_hdr(skb);
  4750. iph->check = 0;
  4751. iph->tot_len = htons(mss + hdr_len);
  4752. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4753. tcp_hdr(skb)->check = 0;
  4754. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4755. } else
  4756. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4757. iph->daddr, 0,
  4758. IPPROTO_TCP,
  4759. 0);
  4760. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4761. mss |= (hdr_len & 0xc) << 12;
  4762. if (hdr_len & 0x10)
  4763. base_flags |= 0x00000010;
  4764. base_flags |= (hdr_len & 0x3e0) << 5;
  4765. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4766. mss |= hdr_len << 9;
  4767. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4768. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4769. if (tcp_opt_len || iph->ihl > 5) {
  4770. int tsflags;
  4771. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4772. mss |= (tsflags << 11);
  4773. }
  4774. } else {
  4775. if (tcp_opt_len || iph->ihl > 5) {
  4776. int tsflags;
  4777. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4778. base_flags |= tsflags << 12;
  4779. }
  4780. }
  4781. }
  4782. #if TG3_VLAN_TAG_USED
  4783. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4784. base_flags |= (TXD_FLAG_VLAN |
  4785. (vlan_tx_tag_get(skb) << 16));
  4786. #endif
  4787. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4788. !mss && skb->len > ETH_DATA_LEN)
  4789. base_flags |= TXD_FLAG_JMB_PKT;
  4790. len = skb_headlen(skb);
  4791. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4792. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4793. dev_kfree_skb(skb);
  4794. goto out_unlock;
  4795. }
  4796. tnapi->tx_buffers[entry].skb = skb;
  4797. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4798. would_hit_hwbug = 0;
  4799. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4800. would_hit_hwbug = 1;
  4801. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4802. tg3_4g_overflow_test(mapping, len))
  4803. would_hit_hwbug = 1;
  4804. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4805. tg3_40bit_overflow_test(tp, mapping, len))
  4806. would_hit_hwbug = 1;
  4807. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4808. would_hit_hwbug = 1;
  4809. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4810. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4811. entry = NEXT_TX(entry);
  4812. /* Now loop through additional data fragments, and queue them. */
  4813. if (skb_shinfo(skb)->nr_frags > 0) {
  4814. last = skb_shinfo(skb)->nr_frags - 1;
  4815. for (i = 0; i <= last; i++) {
  4816. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4817. len = frag->size;
  4818. mapping = pci_map_page(tp->pdev,
  4819. frag->page,
  4820. frag->page_offset,
  4821. len, PCI_DMA_TODEVICE);
  4822. tnapi->tx_buffers[entry].skb = NULL;
  4823. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4824. mapping);
  4825. if (pci_dma_mapping_error(tp->pdev, mapping))
  4826. goto dma_error;
  4827. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4828. len <= 8)
  4829. would_hit_hwbug = 1;
  4830. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4831. tg3_4g_overflow_test(mapping, len))
  4832. would_hit_hwbug = 1;
  4833. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4834. tg3_40bit_overflow_test(tp, mapping, len))
  4835. would_hit_hwbug = 1;
  4836. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4837. tg3_set_txd(tnapi, entry, mapping, len,
  4838. base_flags, (i == last)|(mss << 1));
  4839. else
  4840. tg3_set_txd(tnapi, entry, mapping, len,
  4841. base_flags, (i == last));
  4842. entry = NEXT_TX(entry);
  4843. }
  4844. }
  4845. if (would_hit_hwbug) {
  4846. u32 last_plus_one = entry;
  4847. u32 start;
  4848. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4849. start &= (TG3_TX_RING_SIZE - 1);
  4850. /* If the workaround fails due to memory/mapping
  4851. * failure, silently drop this packet.
  4852. */
  4853. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4854. &start, base_flags, mss))
  4855. goto out_unlock;
  4856. entry = start;
  4857. }
  4858. /* Packets are ready, update Tx producer idx local and on card. */
  4859. tw32_tx_mbox(tnapi->prodmbox, entry);
  4860. tnapi->tx_prod = entry;
  4861. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4862. netif_tx_stop_queue(txq);
  4863. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4864. netif_tx_wake_queue(txq);
  4865. }
  4866. out_unlock:
  4867. mmiowb();
  4868. return NETDEV_TX_OK;
  4869. dma_error:
  4870. last = i;
  4871. entry = tnapi->tx_prod;
  4872. tnapi->tx_buffers[entry].skb = NULL;
  4873. pci_unmap_single(tp->pdev,
  4874. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4875. skb_headlen(skb),
  4876. PCI_DMA_TODEVICE);
  4877. for (i = 0; i <= last; i++) {
  4878. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4879. entry = NEXT_TX(entry);
  4880. pci_unmap_page(tp->pdev,
  4881. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4882. mapping),
  4883. frag->size, PCI_DMA_TODEVICE);
  4884. }
  4885. dev_kfree_skb(skb);
  4886. return NETDEV_TX_OK;
  4887. }
  4888. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4889. int new_mtu)
  4890. {
  4891. dev->mtu = new_mtu;
  4892. if (new_mtu > ETH_DATA_LEN) {
  4893. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4894. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4895. ethtool_op_set_tso(dev, 0);
  4896. }
  4897. else
  4898. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4899. } else {
  4900. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4901. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4902. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4903. }
  4904. }
  4905. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4906. {
  4907. struct tg3 *tp = netdev_priv(dev);
  4908. int err;
  4909. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4910. return -EINVAL;
  4911. if (!netif_running(dev)) {
  4912. /* We'll just catch it later when the
  4913. * device is up'd.
  4914. */
  4915. tg3_set_mtu(dev, tp, new_mtu);
  4916. return 0;
  4917. }
  4918. tg3_phy_stop(tp);
  4919. tg3_netif_stop(tp);
  4920. tg3_full_lock(tp, 1);
  4921. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4922. tg3_set_mtu(dev, tp, new_mtu);
  4923. err = tg3_restart_hw(tp, 0);
  4924. if (!err)
  4925. tg3_netif_start(tp);
  4926. tg3_full_unlock(tp);
  4927. if (!err)
  4928. tg3_phy_start(tp);
  4929. return err;
  4930. }
  4931. static void tg3_rx_prodring_free(struct tg3 *tp,
  4932. struct tg3_rx_prodring_set *tpr)
  4933. {
  4934. int i;
  4935. if (tpr != &tp->prodring[0]) {
  4936. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  4937. i = (i + 1) % TG3_RX_RING_SIZE)
  4938. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4939. tp->rx_pkt_map_sz);
  4940. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4941. for (i = tpr->rx_jmb_cons_idx;
  4942. i != tpr->rx_jmb_prod_idx;
  4943. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  4944. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4945. TG3_RX_JMB_MAP_SZ);
  4946. }
  4947. }
  4948. return;
  4949. }
  4950. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  4951. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4952. tp->rx_pkt_map_sz);
  4953. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4954. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  4955. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4956. TG3_RX_JMB_MAP_SZ);
  4957. }
  4958. }
  4959. /* Initialize tx/rx rings for packet processing.
  4960. *
  4961. * The chip has been shut down and the driver detached from
  4962. * the networking, so no interrupts or new tx packets will
  4963. * end up in the driver. tp->{tx,}lock are held and thus
  4964. * we may not sleep.
  4965. */
  4966. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4967. struct tg3_rx_prodring_set *tpr)
  4968. {
  4969. u32 i, rx_pkt_dma_sz;
  4970. tpr->rx_std_cons_idx = 0;
  4971. tpr->rx_std_prod_idx = 0;
  4972. tpr->rx_jmb_cons_idx = 0;
  4973. tpr->rx_jmb_prod_idx = 0;
  4974. if (tpr != &tp->prodring[0]) {
  4975. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  4976. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  4977. memset(&tpr->rx_jmb_buffers[0], 0,
  4978. TG3_RX_JMB_BUFF_RING_SIZE);
  4979. goto done;
  4980. }
  4981. /* Zero out all descriptors. */
  4982. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4983. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4984. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4985. tp->dev->mtu > ETH_DATA_LEN)
  4986. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4987. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4988. /* Initialize invariants of the rings, we only set this
  4989. * stuff once. This works because the card does not
  4990. * write into the rx buffer posting rings.
  4991. */
  4992. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4993. struct tg3_rx_buffer_desc *rxd;
  4994. rxd = &tpr->rx_std[i];
  4995. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4996. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4997. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4998. (i << RXD_OPAQUE_INDEX_SHIFT));
  4999. }
  5000. /* Now allocate fresh SKBs for each rx ring. */
  5001. for (i = 0; i < tp->rx_pending; i++) {
  5002. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5003. printk(KERN_WARNING PFX
  5004. "%s: Using a smaller RX standard ring, "
  5005. "only %d out of %d buffers were allocated "
  5006. "successfully.\n",
  5007. tp->dev->name, i, tp->rx_pending);
  5008. if (i == 0)
  5009. goto initfail;
  5010. tp->rx_pending = i;
  5011. break;
  5012. }
  5013. }
  5014. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5015. goto done;
  5016. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5017. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5018. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5019. struct tg3_rx_buffer_desc *rxd;
  5020. rxd = &tpr->rx_jmb[i].std;
  5021. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5022. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5023. RXD_FLAG_JUMBO;
  5024. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5025. (i << RXD_OPAQUE_INDEX_SHIFT));
  5026. }
  5027. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5028. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO,
  5029. i) < 0) {
  5030. printk(KERN_WARNING PFX
  5031. "%s: Using a smaller RX jumbo ring, "
  5032. "only %d out of %d buffers were "
  5033. "allocated successfully.\n",
  5034. tp->dev->name, i, tp->rx_jumbo_pending);
  5035. if (i == 0)
  5036. goto initfail;
  5037. tp->rx_jumbo_pending = i;
  5038. break;
  5039. }
  5040. }
  5041. }
  5042. done:
  5043. return 0;
  5044. initfail:
  5045. tg3_rx_prodring_free(tp, tpr);
  5046. return -ENOMEM;
  5047. }
  5048. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5049. struct tg3_rx_prodring_set *tpr)
  5050. {
  5051. kfree(tpr->rx_std_buffers);
  5052. tpr->rx_std_buffers = NULL;
  5053. kfree(tpr->rx_jmb_buffers);
  5054. tpr->rx_jmb_buffers = NULL;
  5055. if (tpr->rx_std) {
  5056. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5057. tpr->rx_std, tpr->rx_std_mapping);
  5058. tpr->rx_std = NULL;
  5059. }
  5060. if (tpr->rx_jmb) {
  5061. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5062. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5063. tpr->rx_jmb = NULL;
  5064. }
  5065. }
  5066. static int tg3_rx_prodring_init(struct tg3 *tp,
  5067. struct tg3_rx_prodring_set *tpr)
  5068. {
  5069. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5070. if (!tpr->rx_std_buffers)
  5071. return -ENOMEM;
  5072. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5073. &tpr->rx_std_mapping);
  5074. if (!tpr->rx_std)
  5075. goto err_out;
  5076. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5077. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5078. GFP_KERNEL);
  5079. if (!tpr->rx_jmb_buffers)
  5080. goto err_out;
  5081. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5082. TG3_RX_JUMBO_RING_BYTES,
  5083. &tpr->rx_jmb_mapping);
  5084. if (!tpr->rx_jmb)
  5085. goto err_out;
  5086. }
  5087. return 0;
  5088. err_out:
  5089. tg3_rx_prodring_fini(tp, tpr);
  5090. return -ENOMEM;
  5091. }
  5092. /* Free up pending packets in all rx/tx rings.
  5093. *
  5094. * The chip has been shut down and the driver detached from
  5095. * the networking, so no interrupts or new tx packets will
  5096. * end up in the driver. tp->{tx,}lock is not held and we are not
  5097. * in an interrupt context and thus may sleep.
  5098. */
  5099. static void tg3_free_rings(struct tg3 *tp)
  5100. {
  5101. int i, j;
  5102. for (j = 0; j < tp->irq_cnt; j++) {
  5103. struct tg3_napi *tnapi = &tp->napi[j];
  5104. if (!tnapi->tx_buffers)
  5105. continue;
  5106. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5107. struct ring_info *txp;
  5108. struct sk_buff *skb;
  5109. unsigned int k;
  5110. txp = &tnapi->tx_buffers[i];
  5111. skb = txp->skb;
  5112. if (skb == NULL) {
  5113. i++;
  5114. continue;
  5115. }
  5116. pci_unmap_single(tp->pdev,
  5117. pci_unmap_addr(txp, mapping),
  5118. skb_headlen(skb),
  5119. PCI_DMA_TODEVICE);
  5120. txp->skb = NULL;
  5121. i++;
  5122. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5123. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5124. pci_unmap_page(tp->pdev,
  5125. pci_unmap_addr(txp, mapping),
  5126. skb_shinfo(skb)->frags[k].size,
  5127. PCI_DMA_TODEVICE);
  5128. i++;
  5129. }
  5130. dev_kfree_skb_any(skb);
  5131. }
  5132. if (tp->irq_cnt == 1 || j != tp->irq_cnt - 1)
  5133. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5134. }
  5135. }
  5136. /* Initialize tx/rx rings for packet processing.
  5137. *
  5138. * The chip has been shut down and the driver detached from
  5139. * the networking, so no interrupts or new tx packets will
  5140. * end up in the driver. tp->{tx,}lock are held and thus
  5141. * we may not sleep.
  5142. */
  5143. static int tg3_init_rings(struct tg3 *tp)
  5144. {
  5145. int i;
  5146. /* Free up all the SKBs. */
  5147. tg3_free_rings(tp);
  5148. for (i = 0; i < tp->irq_cnt; i++) {
  5149. struct tg3_napi *tnapi = &tp->napi[i];
  5150. tnapi->last_tag = 0;
  5151. tnapi->last_irq_tag = 0;
  5152. tnapi->hw_status->status = 0;
  5153. tnapi->hw_status->status_tag = 0;
  5154. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5155. tnapi->tx_prod = 0;
  5156. tnapi->tx_cons = 0;
  5157. if (tnapi->tx_ring)
  5158. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5159. tnapi->rx_rcb_ptr = 0;
  5160. if (tnapi->rx_rcb)
  5161. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5162. if ((tp->irq_cnt == 1 || i != tp->irq_cnt - 1) &&
  5163. tg3_rx_prodring_alloc(tp, &tp->prodring[i]))
  5164. return -ENOMEM;
  5165. }
  5166. return 0;
  5167. }
  5168. /*
  5169. * Must not be invoked with interrupt sources disabled and
  5170. * the hardware shutdown down.
  5171. */
  5172. static void tg3_free_consistent(struct tg3 *tp)
  5173. {
  5174. int i;
  5175. for (i = 0; i < tp->irq_cnt; i++) {
  5176. struct tg3_napi *tnapi = &tp->napi[i];
  5177. if (tnapi->tx_ring) {
  5178. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5179. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5180. tnapi->tx_ring = NULL;
  5181. }
  5182. kfree(tnapi->tx_buffers);
  5183. tnapi->tx_buffers = NULL;
  5184. if (tnapi->rx_rcb) {
  5185. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5186. tnapi->rx_rcb,
  5187. tnapi->rx_rcb_mapping);
  5188. tnapi->rx_rcb = NULL;
  5189. }
  5190. if (tnapi->hw_status) {
  5191. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5192. tnapi->hw_status,
  5193. tnapi->status_mapping);
  5194. tnapi->hw_status = NULL;
  5195. }
  5196. }
  5197. if (tp->hw_stats) {
  5198. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5199. tp->hw_stats, tp->stats_mapping);
  5200. tp->hw_stats = NULL;
  5201. }
  5202. for (i = 0; i < (tp->irq_cnt == 1 ? 1 : tp->irq_cnt - 1); i++)
  5203. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5204. }
  5205. /*
  5206. * Must not be invoked with interrupt sources disabled and
  5207. * the hardware shutdown down. Can sleep.
  5208. */
  5209. static int tg3_alloc_consistent(struct tg3 *tp)
  5210. {
  5211. int i;
  5212. for (i = 0; i < (tp->irq_cnt == 1 ? 1 : tp->irq_cnt - 1); i++) {
  5213. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5214. goto err_out;
  5215. }
  5216. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5217. sizeof(struct tg3_hw_stats),
  5218. &tp->stats_mapping);
  5219. if (!tp->hw_stats)
  5220. goto err_out;
  5221. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5222. for (i = 0; i < tp->irq_cnt; i++) {
  5223. struct tg3_napi *tnapi = &tp->napi[i];
  5224. struct tg3_hw_status *sblk;
  5225. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5226. TG3_HW_STATUS_SIZE,
  5227. &tnapi->status_mapping);
  5228. if (!tnapi->hw_status)
  5229. goto err_out;
  5230. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5231. sblk = tnapi->hw_status;
  5232. /* If multivector TSS is enabled, vector 0 does not handle
  5233. * tx interrupts. Don't allocate any resources for it.
  5234. */
  5235. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5236. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5237. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5238. TG3_TX_RING_SIZE,
  5239. GFP_KERNEL);
  5240. if (!tnapi->tx_buffers)
  5241. goto err_out;
  5242. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5243. TG3_TX_RING_BYTES,
  5244. &tnapi->tx_desc_mapping);
  5245. if (!tnapi->tx_ring)
  5246. goto err_out;
  5247. }
  5248. /*
  5249. * When RSS is enabled, the status block format changes
  5250. * slightly. The "rx_jumbo_consumer", "reserved",
  5251. * and "rx_mini_consumer" members get mapped to the
  5252. * other three rx return ring producer indexes.
  5253. */
  5254. switch (i) {
  5255. default:
  5256. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5257. break;
  5258. case 2:
  5259. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5260. break;
  5261. case 3:
  5262. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5263. break;
  5264. case 4:
  5265. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5266. break;
  5267. }
  5268. if (tp->irq_cnt == 1)
  5269. tnapi->prodring = &tp->prodring[0];
  5270. else if (i)
  5271. tnapi->prodring = &tp->prodring[i - 1];
  5272. /*
  5273. * If multivector RSS is enabled, vector 0 does not handle
  5274. * rx or tx interrupts. Don't allocate any resources for it.
  5275. */
  5276. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5277. continue;
  5278. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5279. TG3_RX_RCB_RING_BYTES(tp),
  5280. &tnapi->rx_rcb_mapping);
  5281. if (!tnapi->rx_rcb)
  5282. goto err_out;
  5283. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5284. }
  5285. return 0;
  5286. err_out:
  5287. tg3_free_consistent(tp);
  5288. return -ENOMEM;
  5289. }
  5290. #define MAX_WAIT_CNT 1000
  5291. /* To stop a block, clear the enable bit and poll till it
  5292. * clears. tp->lock is held.
  5293. */
  5294. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5295. {
  5296. unsigned int i;
  5297. u32 val;
  5298. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5299. switch (ofs) {
  5300. case RCVLSC_MODE:
  5301. case DMAC_MODE:
  5302. case MBFREE_MODE:
  5303. case BUFMGR_MODE:
  5304. case MEMARB_MODE:
  5305. /* We can't enable/disable these bits of the
  5306. * 5705/5750, just say success.
  5307. */
  5308. return 0;
  5309. default:
  5310. break;
  5311. }
  5312. }
  5313. val = tr32(ofs);
  5314. val &= ~enable_bit;
  5315. tw32_f(ofs, val);
  5316. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5317. udelay(100);
  5318. val = tr32(ofs);
  5319. if ((val & enable_bit) == 0)
  5320. break;
  5321. }
  5322. if (i == MAX_WAIT_CNT && !silent) {
  5323. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  5324. "ofs=%lx enable_bit=%x\n",
  5325. ofs, enable_bit);
  5326. return -ENODEV;
  5327. }
  5328. return 0;
  5329. }
  5330. /* tp->lock is held. */
  5331. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5332. {
  5333. int i, err;
  5334. tg3_disable_ints(tp);
  5335. tp->rx_mode &= ~RX_MODE_ENABLE;
  5336. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5337. udelay(10);
  5338. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5339. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5340. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5341. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5342. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5343. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5344. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5345. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5346. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5347. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5348. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5349. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5350. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5351. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5352. tw32_f(MAC_MODE, tp->mac_mode);
  5353. udelay(40);
  5354. tp->tx_mode &= ~TX_MODE_ENABLE;
  5355. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5356. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5357. udelay(100);
  5358. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5359. break;
  5360. }
  5361. if (i >= MAX_WAIT_CNT) {
  5362. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  5363. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  5364. tp->dev->name, tr32(MAC_TX_MODE));
  5365. err |= -ENODEV;
  5366. }
  5367. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5368. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5369. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5370. tw32(FTQ_RESET, 0xffffffff);
  5371. tw32(FTQ_RESET, 0x00000000);
  5372. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5373. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5374. for (i = 0; i < tp->irq_cnt; i++) {
  5375. struct tg3_napi *tnapi = &tp->napi[i];
  5376. if (tnapi->hw_status)
  5377. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5378. }
  5379. if (tp->hw_stats)
  5380. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5381. return err;
  5382. }
  5383. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5384. {
  5385. int i;
  5386. u32 apedata;
  5387. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5388. if (apedata != APE_SEG_SIG_MAGIC)
  5389. return;
  5390. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5391. if (!(apedata & APE_FW_STATUS_READY))
  5392. return;
  5393. /* Wait for up to 1 millisecond for APE to service previous event. */
  5394. for (i = 0; i < 10; i++) {
  5395. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5396. return;
  5397. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5398. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5399. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5400. event | APE_EVENT_STATUS_EVENT_PENDING);
  5401. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5402. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5403. break;
  5404. udelay(100);
  5405. }
  5406. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5407. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5408. }
  5409. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5410. {
  5411. u32 event;
  5412. u32 apedata;
  5413. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5414. return;
  5415. switch (kind) {
  5416. case RESET_KIND_INIT:
  5417. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5418. APE_HOST_SEG_SIG_MAGIC);
  5419. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5420. APE_HOST_SEG_LEN_MAGIC);
  5421. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5422. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5423. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5424. APE_HOST_DRIVER_ID_MAGIC);
  5425. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5426. APE_HOST_BEHAV_NO_PHYLOCK);
  5427. event = APE_EVENT_STATUS_STATE_START;
  5428. break;
  5429. case RESET_KIND_SHUTDOWN:
  5430. /* With the interface we are currently using,
  5431. * APE does not track driver state. Wiping
  5432. * out the HOST SEGMENT SIGNATURE forces
  5433. * the APE to assume OS absent status.
  5434. */
  5435. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5436. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5437. break;
  5438. case RESET_KIND_SUSPEND:
  5439. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5440. break;
  5441. default:
  5442. return;
  5443. }
  5444. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5445. tg3_ape_send_event(tp, event);
  5446. }
  5447. /* tp->lock is held. */
  5448. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5449. {
  5450. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5451. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5452. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5453. switch (kind) {
  5454. case RESET_KIND_INIT:
  5455. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5456. DRV_STATE_START);
  5457. break;
  5458. case RESET_KIND_SHUTDOWN:
  5459. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5460. DRV_STATE_UNLOAD);
  5461. break;
  5462. case RESET_KIND_SUSPEND:
  5463. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5464. DRV_STATE_SUSPEND);
  5465. break;
  5466. default:
  5467. break;
  5468. }
  5469. }
  5470. if (kind == RESET_KIND_INIT ||
  5471. kind == RESET_KIND_SUSPEND)
  5472. tg3_ape_driver_state_change(tp, kind);
  5473. }
  5474. /* tp->lock is held. */
  5475. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5476. {
  5477. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5478. switch (kind) {
  5479. case RESET_KIND_INIT:
  5480. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5481. DRV_STATE_START_DONE);
  5482. break;
  5483. case RESET_KIND_SHUTDOWN:
  5484. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5485. DRV_STATE_UNLOAD_DONE);
  5486. break;
  5487. default:
  5488. break;
  5489. }
  5490. }
  5491. if (kind == RESET_KIND_SHUTDOWN)
  5492. tg3_ape_driver_state_change(tp, kind);
  5493. }
  5494. /* tp->lock is held. */
  5495. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5496. {
  5497. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5498. switch (kind) {
  5499. case RESET_KIND_INIT:
  5500. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5501. DRV_STATE_START);
  5502. break;
  5503. case RESET_KIND_SHUTDOWN:
  5504. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5505. DRV_STATE_UNLOAD);
  5506. break;
  5507. case RESET_KIND_SUSPEND:
  5508. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5509. DRV_STATE_SUSPEND);
  5510. break;
  5511. default:
  5512. break;
  5513. }
  5514. }
  5515. }
  5516. static int tg3_poll_fw(struct tg3 *tp)
  5517. {
  5518. int i;
  5519. u32 val;
  5520. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5521. /* Wait up to 20ms for init done. */
  5522. for (i = 0; i < 200; i++) {
  5523. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5524. return 0;
  5525. udelay(100);
  5526. }
  5527. return -ENODEV;
  5528. }
  5529. /* Wait for firmware initialization to complete. */
  5530. for (i = 0; i < 100000; i++) {
  5531. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5532. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5533. break;
  5534. udelay(10);
  5535. }
  5536. /* Chip might not be fitted with firmware. Some Sun onboard
  5537. * parts are configured like that. So don't signal the timeout
  5538. * of the above loop as an error, but do report the lack of
  5539. * running firmware once.
  5540. */
  5541. if (i >= 100000 &&
  5542. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5543. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5544. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5545. tp->dev->name);
  5546. }
  5547. return 0;
  5548. }
  5549. /* Save PCI command register before chip reset */
  5550. static void tg3_save_pci_state(struct tg3 *tp)
  5551. {
  5552. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5553. }
  5554. /* Restore PCI state after chip reset */
  5555. static void tg3_restore_pci_state(struct tg3 *tp)
  5556. {
  5557. u32 val;
  5558. /* Re-enable indirect register accesses. */
  5559. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5560. tp->misc_host_ctrl);
  5561. /* Set MAX PCI retry to zero. */
  5562. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5563. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5564. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5565. val |= PCISTATE_RETRY_SAME_DMA;
  5566. /* Allow reads and writes to the APE register and memory space. */
  5567. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5568. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5569. PCISTATE_ALLOW_APE_SHMEM_WR;
  5570. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5571. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5572. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5573. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5574. pcie_set_readrq(tp->pdev, 4096);
  5575. else {
  5576. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5577. tp->pci_cacheline_sz);
  5578. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5579. tp->pci_lat_timer);
  5580. }
  5581. }
  5582. /* Make sure PCI-X relaxed ordering bit is clear. */
  5583. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5584. u16 pcix_cmd;
  5585. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5586. &pcix_cmd);
  5587. pcix_cmd &= ~PCI_X_CMD_ERO;
  5588. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5589. pcix_cmd);
  5590. }
  5591. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5592. /* Chip reset on 5780 will reset MSI enable bit,
  5593. * so need to restore it.
  5594. */
  5595. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5596. u16 ctrl;
  5597. pci_read_config_word(tp->pdev,
  5598. tp->msi_cap + PCI_MSI_FLAGS,
  5599. &ctrl);
  5600. pci_write_config_word(tp->pdev,
  5601. tp->msi_cap + PCI_MSI_FLAGS,
  5602. ctrl | PCI_MSI_FLAGS_ENABLE);
  5603. val = tr32(MSGINT_MODE);
  5604. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5605. }
  5606. }
  5607. }
  5608. static void tg3_stop_fw(struct tg3 *);
  5609. /* tp->lock is held. */
  5610. static int tg3_chip_reset(struct tg3 *tp)
  5611. {
  5612. u32 val;
  5613. void (*write_op)(struct tg3 *, u32, u32);
  5614. int i, err;
  5615. tg3_nvram_lock(tp);
  5616. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5617. /* No matching tg3_nvram_unlock() after this because
  5618. * chip reset below will undo the nvram lock.
  5619. */
  5620. tp->nvram_lock_cnt = 0;
  5621. /* GRC_MISC_CFG core clock reset will clear the memory
  5622. * enable bit in PCI register 4 and the MSI enable bit
  5623. * on some chips, so we save relevant registers here.
  5624. */
  5625. tg3_save_pci_state(tp);
  5626. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5627. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5628. tw32(GRC_FASTBOOT_PC, 0);
  5629. /*
  5630. * We must avoid the readl() that normally takes place.
  5631. * It locks machines, causes machine checks, and other
  5632. * fun things. So, temporarily disable the 5701
  5633. * hardware workaround, while we do the reset.
  5634. */
  5635. write_op = tp->write32;
  5636. if (write_op == tg3_write_flush_reg32)
  5637. tp->write32 = tg3_write32;
  5638. /* Prevent the irq handler from reading or writing PCI registers
  5639. * during chip reset when the memory enable bit in the PCI command
  5640. * register may be cleared. The chip does not generate interrupt
  5641. * at this time, but the irq handler may still be called due to irq
  5642. * sharing or irqpoll.
  5643. */
  5644. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5645. for (i = 0; i < tp->irq_cnt; i++) {
  5646. struct tg3_napi *tnapi = &tp->napi[i];
  5647. if (tnapi->hw_status) {
  5648. tnapi->hw_status->status = 0;
  5649. tnapi->hw_status->status_tag = 0;
  5650. }
  5651. tnapi->last_tag = 0;
  5652. tnapi->last_irq_tag = 0;
  5653. }
  5654. smp_mb();
  5655. for (i = 0; i < tp->irq_cnt; i++)
  5656. synchronize_irq(tp->napi[i].irq_vec);
  5657. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5658. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5659. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5660. }
  5661. /* do the reset */
  5662. val = GRC_MISC_CFG_CORECLK_RESET;
  5663. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5664. if (tr32(0x7e2c) == 0x60) {
  5665. tw32(0x7e2c, 0x20);
  5666. }
  5667. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5668. tw32(GRC_MISC_CFG, (1 << 29));
  5669. val |= (1 << 29);
  5670. }
  5671. }
  5672. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5673. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5674. tw32(GRC_VCPU_EXT_CTRL,
  5675. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5676. }
  5677. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5678. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5679. tw32(GRC_MISC_CFG, val);
  5680. /* restore 5701 hardware bug workaround write method */
  5681. tp->write32 = write_op;
  5682. /* Unfortunately, we have to delay before the PCI read back.
  5683. * Some 575X chips even will not respond to a PCI cfg access
  5684. * when the reset command is given to the chip.
  5685. *
  5686. * How do these hardware designers expect things to work
  5687. * properly if the PCI write is posted for a long period
  5688. * of time? It is always necessary to have some method by
  5689. * which a register read back can occur to push the write
  5690. * out which does the reset.
  5691. *
  5692. * For most tg3 variants the trick below was working.
  5693. * Ho hum...
  5694. */
  5695. udelay(120);
  5696. /* Flush PCI posted writes. The normal MMIO registers
  5697. * are inaccessible at this time so this is the only
  5698. * way to make this reliably (actually, this is no longer
  5699. * the case, see above). I tried to use indirect
  5700. * register read/write but this upset some 5701 variants.
  5701. */
  5702. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5703. udelay(120);
  5704. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5705. u16 val16;
  5706. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5707. int i;
  5708. u32 cfg_val;
  5709. /* Wait for link training to complete. */
  5710. for (i = 0; i < 5000; i++)
  5711. udelay(100);
  5712. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5713. pci_write_config_dword(tp->pdev, 0xc4,
  5714. cfg_val | (1 << 15));
  5715. }
  5716. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5717. pci_read_config_word(tp->pdev,
  5718. tp->pcie_cap + PCI_EXP_DEVCTL,
  5719. &val16);
  5720. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5721. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5722. /*
  5723. * Older PCIe devices only support the 128 byte
  5724. * MPS setting. Enforce the restriction.
  5725. */
  5726. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5727. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5728. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5729. pci_write_config_word(tp->pdev,
  5730. tp->pcie_cap + PCI_EXP_DEVCTL,
  5731. val16);
  5732. pcie_set_readrq(tp->pdev, 4096);
  5733. /* Clear error status */
  5734. pci_write_config_word(tp->pdev,
  5735. tp->pcie_cap + PCI_EXP_DEVSTA,
  5736. PCI_EXP_DEVSTA_CED |
  5737. PCI_EXP_DEVSTA_NFED |
  5738. PCI_EXP_DEVSTA_FED |
  5739. PCI_EXP_DEVSTA_URD);
  5740. }
  5741. tg3_restore_pci_state(tp);
  5742. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5743. val = 0;
  5744. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5745. val = tr32(MEMARB_MODE);
  5746. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5747. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5748. tg3_stop_fw(tp);
  5749. tw32(0x5000, 0x400);
  5750. }
  5751. tw32(GRC_MODE, tp->grc_mode);
  5752. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5753. val = tr32(0xc4);
  5754. tw32(0xc4, val | (1 << 15));
  5755. }
  5756. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5757. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5758. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5759. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5760. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5761. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5762. }
  5763. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5764. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5765. tw32_f(MAC_MODE, tp->mac_mode);
  5766. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5767. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5768. tw32_f(MAC_MODE, tp->mac_mode);
  5769. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5770. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5771. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5772. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5773. tw32_f(MAC_MODE, tp->mac_mode);
  5774. } else
  5775. tw32_f(MAC_MODE, 0);
  5776. udelay(40);
  5777. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5778. err = tg3_poll_fw(tp);
  5779. if (err)
  5780. return err;
  5781. tg3_mdio_start(tp);
  5782. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5783. u8 phy_addr;
  5784. phy_addr = tp->phy_addr;
  5785. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5786. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5787. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5788. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5789. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5790. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5791. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5792. udelay(10);
  5793. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5794. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5795. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5796. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5797. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5798. udelay(10);
  5799. tp->phy_addr = phy_addr;
  5800. }
  5801. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5802. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5803. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5804. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  5805. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  5806. val = tr32(0x7c00);
  5807. tw32(0x7c00, val | (1 << 25));
  5808. }
  5809. /* Reprobe ASF enable state. */
  5810. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5811. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5812. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5813. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5814. u32 nic_cfg;
  5815. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5816. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5817. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5818. tp->last_event_jiffies = jiffies;
  5819. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5820. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5821. }
  5822. }
  5823. return 0;
  5824. }
  5825. /* tp->lock is held. */
  5826. static void tg3_stop_fw(struct tg3 *tp)
  5827. {
  5828. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5829. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5830. /* Wait for RX cpu to ACK the previous event. */
  5831. tg3_wait_for_event_ack(tp);
  5832. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5833. tg3_generate_fw_event(tp);
  5834. /* Wait for RX cpu to ACK this event. */
  5835. tg3_wait_for_event_ack(tp);
  5836. }
  5837. }
  5838. /* tp->lock is held. */
  5839. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5840. {
  5841. int err;
  5842. tg3_stop_fw(tp);
  5843. tg3_write_sig_pre_reset(tp, kind);
  5844. tg3_abort_hw(tp, silent);
  5845. err = tg3_chip_reset(tp);
  5846. __tg3_set_mac_addr(tp, 0);
  5847. tg3_write_sig_legacy(tp, kind);
  5848. tg3_write_sig_post_reset(tp, kind);
  5849. if (err)
  5850. return err;
  5851. return 0;
  5852. }
  5853. #define RX_CPU_SCRATCH_BASE 0x30000
  5854. #define RX_CPU_SCRATCH_SIZE 0x04000
  5855. #define TX_CPU_SCRATCH_BASE 0x34000
  5856. #define TX_CPU_SCRATCH_SIZE 0x04000
  5857. /* tp->lock is held. */
  5858. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5859. {
  5860. int i;
  5861. BUG_ON(offset == TX_CPU_BASE &&
  5862. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5864. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5865. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5866. return 0;
  5867. }
  5868. if (offset == RX_CPU_BASE) {
  5869. for (i = 0; i < 10000; i++) {
  5870. tw32(offset + CPU_STATE, 0xffffffff);
  5871. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5872. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5873. break;
  5874. }
  5875. tw32(offset + CPU_STATE, 0xffffffff);
  5876. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5877. udelay(10);
  5878. } else {
  5879. for (i = 0; i < 10000; i++) {
  5880. tw32(offset + CPU_STATE, 0xffffffff);
  5881. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5882. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5883. break;
  5884. }
  5885. }
  5886. if (i >= 10000) {
  5887. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5888. "and %s CPU\n",
  5889. tp->dev->name,
  5890. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5891. return -ENODEV;
  5892. }
  5893. /* Clear firmware's nvram arbitration. */
  5894. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5895. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5896. return 0;
  5897. }
  5898. struct fw_info {
  5899. unsigned int fw_base;
  5900. unsigned int fw_len;
  5901. const __be32 *fw_data;
  5902. };
  5903. /* tp->lock is held. */
  5904. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5905. int cpu_scratch_size, struct fw_info *info)
  5906. {
  5907. int err, lock_err, i;
  5908. void (*write_op)(struct tg3 *, u32, u32);
  5909. if (cpu_base == TX_CPU_BASE &&
  5910. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5911. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5912. "TX cpu firmware on %s which is 5705.\n",
  5913. tp->dev->name);
  5914. return -EINVAL;
  5915. }
  5916. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5917. write_op = tg3_write_mem;
  5918. else
  5919. write_op = tg3_write_indirect_reg32;
  5920. /* It is possible that bootcode is still loading at this point.
  5921. * Get the nvram lock first before halting the cpu.
  5922. */
  5923. lock_err = tg3_nvram_lock(tp);
  5924. err = tg3_halt_cpu(tp, cpu_base);
  5925. if (!lock_err)
  5926. tg3_nvram_unlock(tp);
  5927. if (err)
  5928. goto out;
  5929. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5930. write_op(tp, cpu_scratch_base + i, 0);
  5931. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5932. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5933. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5934. write_op(tp, (cpu_scratch_base +
  5935. (info->fw_base & 0xffff) +
  5936. (i * sizeof(u32))),
  5937. be32_to_cpu(info->fw_data[i]));
  5938. err = 0;
  5939. out:
  5940. return err;
  5941. }
  5942. /* tp->lock is held. */
  5943. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5944. {
  5945. struct fw_info info;
  5946. const __be32 *fw_data;
  5947. int err, i;
  5948. fw_data = (void *)tp->fw->data;
  5949. /* Firmware blob starts with version numbers, followed by
  5950. start address and length. We are setting complete length.
  5951. length = end_address_of_bss - start_address_of_text.
  5952. Remainder is the blob to be loaded contiguously
  5953. from start address. */
  5954. info.fw_base = be32_to_cpu(fw_data[1]);
  5955. info.fw_len = tp->fw->size - 12;
  5956. info.fw_data = &fw_data[3];
  5957. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5958. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5959. &info);
  5960. if (err)
  5961. return err;
  5962. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5963. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5964. &info);
  5965. if (err)
  5966. return err;
  5967. /* Now startup only the RX cpu. */
  5968. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5969. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5970. for (i = 0; i < 5; i++) {
  5971. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5972. break;
  5973. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5974. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5975. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5976. udelay(1000);
  5977. }
  5978. if (i >= 5) {
  5979. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5980. "to set RX CPU PC, is %08x should be %08x\n",
  5981. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5982. info.fw_base);
  5983. return -ENODEV;
  5984. }
  5985. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5986. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5987. return 0;
  5988. }
  5989. /* 5705 needs a special version of the TSO firmware. */
  5990. /* tp->lock is held. */
  5991. static int tg3_load_tso_firmware(struct tg3 *tp)
  5992. {
  5993. struct fw_info info;
  5994. const __be32 *fw_data;
  5995. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5996. int err, i;
  5997. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5998. return 0;
  5999. fw_data = (void *)tp->fw->data;
  6000. /* Firmware blob starts with version numbers, followed by
  6001. start address and length. We are setting complete length.
  6002. length = end_address_of_bss - start_address_of_text.
  6003. Remainder is the blob to be loaded contiguously
  6004. from start address. */
  6005. info.fw_base = be32_to_cpu(fw_data[1]);
  6006. cpu_scratch_size = tp->fw_len;
  6007. info.fw_len = tp->fw->size - 12;
  6008. info.fw_data = &fw_data[3];
  6009. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6010. cpu_base = RX_CPU_BASE;
  6011. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6012. } else {
  6013. cpu_base = TX_CPU_BASE;
  6014. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6015. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6016. }
  6017. err = tg3_load_firmware_cpu(tp, cpu_base,
  6018. cpu_scratch_base, cpu_scratch_size,
  6019. &info);
  6020. if (err)
  6021. return err;
  6022. /* Now startup the cpu. */
  6023. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6024. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6025. for (i = 0; i < 5; i++) {
  6026. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6027. break;
  6028. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6029. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6030. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6031. udelay(1000);
  6032. }
  6033. if (i >= 5) {
  6034. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  6035. "to set CPU PC, is %08x should be %08x\n",
  6036. tp->dev->name, tr32(cpu_base + CPU_PC),
  6037. info.fw_base);
  6038. return -ENODEV;
  6039. }
  6040. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6041. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6042. return 0;
  6043. }
  6044. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6045. {
  6046. struct tg3 *tp = netdev_priv(dev);
  6047. struct sockaddr *addr = p;
  6048. int err = 0, skip_mac_1 = 0;
  6049. if (!is_valid_ether_addr(addr->sa_data))
  6050. return -EINVAL;
  6051. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6052. if (!netif_running(dev))
  6053. return 0;
  6054. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6055. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6056. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6057. addr0_low = tr32(MAC_ADDR_0_LOW);
  6058. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6059. addr1_low = tr32(MAC_ADDR_1_LOW);
  6060. /* Skip MAC addr 1 if ASF is using it. */
  6061. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6062. !(addr1_high == 0 && addr1_low == 0))
  6063. skip_mac_1 = 1;
  6064. }
  6065. spin_lock_bh(&tp->lock);
  6066. __tg3_set_mac_addr(tp, skip_mac_1);
  6067. spin_unlock_bh(&tp->lock);
  6068. return err;
  6069. }
  6070. /* tp->lock is held. */
  6071. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6072. dma_addr_t mapping, u32 maxlen_flags,
  6073. u32 nic_addr)
  6074. {
  6075. tg3_write_mem(tp,
  6076. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6077. ((u64) mapping >> 32));
  6078. tg3_write_mem(tp,
  6079. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6080. ((u64) mapping & 0xffffffff));
  6081. tg3_write_mem(tp,
  6082. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6083. maxlen_flags);
  6084. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6085. tg3_write_mem(tp,
  6086. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6087. nic_addr);
  6088. }
  6089. static void __tg3_set_rx_mode(struct net_device *);
  6090. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6091. {
  6092. int i;
  6093. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6094. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6095. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6096. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6097. } else {
  6098. tw32(HOSTCC_TXCOL_TICKS, 0);
  6099. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6100. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6101. }
  6102. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6103. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6104. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6105. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6106. } else {
  6107. tw32(HOSTCC_RXCOL_TICKS, 0);
  6108. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6109. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6110. }
  6111. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6112. u32 val = ec->stats_block_coalesce_usecs;
  6113. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6114. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6115. if (!netif_carrier_ok(tp->dev))
  6116. val = 0;
  6117. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6118. }
  6119. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6120. u32 reg;
  6121. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6122. tw32(reg, ec->rx_coalesce_usecs);
  6123. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6124. tw32(reg, ec->rx_max_coalesced_frames);
  6125. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6126. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6127. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6128. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6129. tw32(reg, ec->tx_coalesce_usecs);
  6130. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6131. tw32(reg, ec->tx_max_coalesced_frames);
  6132. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6133. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6134. }
  6135. }
  6136. for (; i < tp->irq_max - 1; i++) {
  6137. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6138. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6139. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6140. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6141. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6142. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6143. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6144. }
  6145. }
  6146. }
  6147. /* tp->lock is held. */
  6148. static void tg3_rings_reset(struct tg3 *tp)
  6149. {
  6150. int i;
  6151. u32 stblk, txrcb, rxrcb, limit;
  6152. struct tg3_napi *tnapi = &tp->napi[0];
  6153. /* Disable all transmit rings but the first. */
  6154. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6155. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6156. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6157. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6158. else
  6159. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6160. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6161. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6162. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6163. BDINFO_FLAGS_DISABLED);
  6164. /* Disable all receive return rings but the first. */
  6165. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6166. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6167. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6168. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6169. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6170. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6171. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6172. else
  6173. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6174. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6175. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6176. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6177. BDINFO_FLAGS_DISABLED);
  6178. /* Disable interrupts */
  6179. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6180. /* Zero mailbox registers. */
  6181. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6182. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6183. tp->napi[i].tx_prod = 0;
  6184. tp->napi[i].tx_cons = 0;
  6185. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6186. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6187. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6188. }
  6189. } else {
  6190. tp->napi[0].tx_prod = 0;
  6191. tp->napi[0].tx_cons = 0;
  6192. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6193. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6194. }
  6195. /* Make sure the NIC-based send BD rings are disabled. */
  6196. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6197. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6198. for (i = 0; i < 16; i++)
  6199. tw32_tx_mbox(mbox + i * 8, 0);
  6200. }
  6201. txrcb = NIC_SRAM_SEND_RCB;
  6202. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6203. /* Clear status block in ram. */
  6204. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6205. /* Set status block DMA address */
  6206. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6207. ((u64) tnapi->status_mapping >> 32));
  6208. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6209. ((u64) tnapi->status_mapping & 0xffffffff));
  6210. if (tnapi->tx_ring) {
  6211. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6212. (TG3_TX_RING_SIZE <<
  6213. BDINFO_FLAGS_MAXLEN_SHIFT),
  6214. NIC_SRAM_TX_BUFFER_DESC);
  6215. txrcb += TG3_BDINFO_SIZE;
  6216. }
  6217. if (tnapi->rx_rcb) {
  6218. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6219. (TG3_RX_RCB_RING_SIZE(tp) <<
  6220. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6221. rxrcb += TG3_BDINFO_SIZE;
  6222. }
  6223. stblk = HOSTCC_STATBLCK_RING1;
  6224. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6225. u64 mapping = (u64)tnapi->status_mapping;
  6226. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6227. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6228. /* Clear status block in ram. */
  6229. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6230. if (tnapi->tx_ring) {
  6231. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6232. (TG3_TX_RING_SIZE <<
  6233. BDINFO_FLAGS_MAXLEN_SHIFT),
  6234. NIC_SRAM_TX_BUFFER_DESC);
  6235. txrcb += TG3_BDINFO_SIZE;
  6236. }
  6237. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6238. (TG3_RX_RCB_RING_SIZE(tp) <<
  6239. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6240. stblk += 8;
  6241. rxrcb += TG3_BDINFO_SIZE;
  6242. }
  6243. }
  6244. /* tp->lock is held. */
  6245. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6246. {
  6247. u32 val, rdmac_mode;
  6248. int i, err, limit;
  6249. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6250. tg3_disable_ints(tp);
  6251. tg3_stop_fw(tp);
  6252. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6253. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  6254. tg3_abort_hw(tp, 1);
  6255. }
  6256. if (reset_phy &&
  6257. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  6258. tg3_phy_reset(tp);
  6259. err = tg3_chip_reset(tp);
  6260. if (err)
  6261. return err;
  6262. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6263. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6264. val = tr32(TG3_CPMU_CTRL);
  6265. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6266. tw32(TG3_CPMU_CTRL, val);
  6267. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6268. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6269. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6270. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6271. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6272. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6273. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6274. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6275. val = tr32(TG3_CPMU_HST_ACC);
  6276. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6277. val |= CPMU_HST_ACC_MACCLK_6_25;
  6278. tw32(TG3_CPMU_HST_ACC, val);
  6279. }
  6280. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6281. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6282. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6283. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6284. tw32(PCIE_PWR_MGMT_THRESH, val);
  6285. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6286. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6287. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6288. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6289. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6290. }
  6291. /* This works around an issue with Athlon chipsets on
  6292. * B3 tigon3 silicon. This bit has no effect on any
  6293. * other revision. But do not set this on PCI Express
  6294. * chips and don't even touch the clocks if the CPMU is present.
  6295. */
  6296. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6297. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6298. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6299. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6300. }
  6301. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6302. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6303. val = tr32(TG3PCI_PCISTATE);
  6304. val |= PCISTATE_RETRY_SAME_DMA;
  6305. tw32(TG3PCI_PCISTATE, val);
  6306. }
  6307. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6308. /* Allow reads and writes to the
  6309. * APE register and memory space.
  6310. */
  6311. val = tr32(TG3PCI_PCISTATE);
  6312. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6313. PCISTATE_ALLOW_APE_SHMEM_WR;
  6314. tw32(TG3PCI_PCISTATE, val);
  6315. }
  6316. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6317. /* Enable some hw fixes. */
  6318. val = tr32(TG3PCI_MSI_DATA);
  6319. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6320. tw32(TG3PCI_MSI_DATA, val);
  6321. }
  6322. /* Descriptor ring init may make accesses to the
  6323. * NIC SRAM area to setup the TX descriptors, so we
  6324. * can only do this after the hardware has been
  6325. * successfully reset.
  6326. */
  6327. err = tg3_init_rings(tp);
  6328. if (err)
  6329. return err;
  6330. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6331. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6332. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6333. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6334. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6335. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6336. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6337. /* This value is determined during the probe time DMA
  6338. * engine test, tg3_test_dma.
  6339. */
  6340. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6341. }
  6342. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6343. GRC_MODE_4X_NIC_SEND_RINGS |
  6344. GRC_MODE_NO_TX_PHDR_CSUM |
  6345. GRC_MODE_NO_RX_PHDR_CSUM);
  6346. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6347. /* Pseudo-header checksum is done by hardware logic and not
  6348. * the offload processers, so make the chip do the pseudo-
  6349. * header checksums on receive. For transmit it is more
  6350. * convenient to do the pseudo-header checksum in software
  6351. * as Linux does that on transmit for us in all cases.
  6352. */
  6353. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6354. tw32(GRC_MODE,
  6355. tp->grc_mode |
  6356. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6357. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6358. val = tr32(GRC_MISC_CFG);
  6359. val &= ~0xff;
  6360. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6361. tw32(GRC_MISC_CFG, val);
  6362. /* Initialize MBUF/DESC pool. */
  6363. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6364. /* Do nothing. */
  6365. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6366. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6367. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6368. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6369. else
  6370. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6371. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6372. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6373. }
  6374. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6375. int fw_len;
  6376. fw_len = tp->fw_len;
  6377. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6378. tw32(BUFMGR_MB_POOL_ADDR,
  6379. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6380. tw32(BUFMGR_MB_POOL_SIZE,
  6381. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6382. }
  6383. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6384. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6385. tp->bufmgr_config.mbuf_read_dma_low_water);
  6386. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6387. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6388. tw32(BUFMGR_MB_HIGH_WATER,
  6389. tp->bufmgr_config.mbuf_high_water);
  6390. } else {
  6391. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6392. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6393. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6394. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6395. tw32(BUFMGR_MB_HIGH_WATER,
  6396. tp->bufmgr_config.mbuf_high_water_jumbo);
  6397. }
  6398. tw32(BUFMGR_DMA_LOW_WATER,
  6399. tp->bufmgr_config.dma_low_water);
  6400. tw32(BUFMGR_DMA_HIGH_WATER,
  6401. tp->bufmgr_config.dma_high_water);
  6402. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6403. for (i = 0; i < 2000; i++) {
  6404. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6405. break;
  6406. udelay(10);
  6407. }
  6408. if (i >= 2000) {
  6409. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6410. tp->dev->name);
  6411. return -ENODEV;
  6412. }
  6413. /* Setup replenish threshold. */
  6414. val = tp->rx_pending / 8;
  6415. if (val == 0)
  6416. val = 1;
  6417. else if (val > tp->rx_std_max_post)
  6418. val = tp->rx_std_max_post;
  6419. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6420. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6421. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6422. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6423. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6424. }
  6425. tw32(RCVBDI_STD_THRESH, val);
  6426. /* Initialize TG3_BDINFO's at:
  6427. * RCVDBDI_STD_BD: standard eth size rx ring
  6428. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6429. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6430. *
  6431. * like so:
  6432. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6433. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6434. * ring attribute flags
  6435. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6436. *
  6437. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6438. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6439. *
  6440. * The size of each ring is fixed in the firmware, but the location is
  6441. * configurable.
  6442. */
  6443. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6444. ((u64) tpr->rx_std_mapping >> 32));
  6445. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6446. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6447. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6448. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6449. NIC_SRAM_RX_BUFFER_DESC);
  6450. /* Disable the mini ring */
  6451. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6452. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6453. BDINFO_FLAGS_DISABLED);
  6454. /* Program the jumbo buffer descriptor ring control
  6455. * blocks on those devices that have them.
  6456. */
  6457. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6458. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6459. /* Setup replenish threshold. */
  6460. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6461. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6462. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6463. ((u64) tpr->rx_jmb_mapping >> 32));
  6464. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6465. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6466. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6467. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6468. BDINFO_FLAGS_USE_EXT_RECV);
  6469. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6470. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6471. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6472. } else {
  6473. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6474. BDINFO_FLAGS_DISABLED);
  6475. }
  6476. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6477. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6478. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6479. (RX_STD_MAX_SIZE << 2);
  6480. else
  6481. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6482. } else
  6483. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6484. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6485. tpr->rx_std_prod_idx = tp->rx_pending;
  6486. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6487. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6488. tp->rx_jumbo_pending : 0;
  6489. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6490. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6491. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6492. tw32(STD_REPLENISH_LWM, 32);
  6493. tw32(JMB_REPLENISH_LWM, 16);
  6494. }
  6495. tg3_rings_reset(tp);
  6496. /* Initialize MAC address and backoff seed. */
  6497. __tg3_set_mac_addr(tp, 0);
  6498. /* MTU + ethernet header + FCS + optional VLAN tag */
  6499. tw32(MAC_RX_MTU_SIZE,
  6500. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6501. /* The slot time is changed by tg3_setup_phy if we
  6502. * run at gigabit with half duplex.
  6503. */
  6504. tw32(MAC_TX_LENGTHS,
  6505. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6506. (6 << TX_LENGTHS_IPG_SHIFT) |
  6507. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6508. /* Receive rules. */
  6509. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6510. tw32(RCVLPC_CONFIG, 0x0181);
  6511. /* Calculate RDMAC_MODE setting early, we need it to determine
  6512. * the RCVLPC_STATE_ENABLE mask.
  6513. */
  6514. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6515. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6516. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6517. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6518. RDMAC_MODE_LNGREAD_ENAB);
  6519. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6520. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6521. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6522. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6523. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6524. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6525. /* If statement applies to 5705 and 5750 PCI devices only */
  6526. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6527. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6528. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6529. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6530. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6531. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6532. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6533. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6534. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6535. }
  6536. }
  6537. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6538. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6539. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6540. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6541. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6542. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6543. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6544. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6545. /* Receive/send statistics. */
  6546. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6547. val = tr32(RCVLPC_STATS_ENABLE);
  6548. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6549. tw32(RCVLPC_STATS_ENABLE, val);
  6550. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6551. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6552. val = tr32(RCVLPC_STATS_ENABLE);
  6553. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6554. tw32(RCVLPC_STATS_ENABLE, val);
  6555. } else {
  6556. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6557. }
  6558. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6559. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6560. tw32(SNDDATAI_STATSCTRL,
  6561. (SNDDATAI_SCTRL_ENABLE |
  6562. SNDDATAI_SCTRL_FASTUPD));
  6563. /* Setup host coalescing engine. */
  6564. tw32(HOSTCC_MODE, 0);
  6565. for (i = 0; i < 2000; i++) {
  6566. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6567. break;
  6568. udelay(10);
  6569. }
  6570. __tg3_set_coalesce(tp, &tp->coal);
  6571. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6572. /* Status/statistics block address. See tg3_timer,
  6573. * the tg3_periodic_fetch_stats call there, and
  6574. * tg3_get_stats to see how this works for 5705/5750 chips.
  6575. */
  6576. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6577. ((u64) tp->stats_mapping >> 32));
  6578. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6579. ((u64) tp->stats_mapping & 0xffffffff));
  6580. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6581. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6582. /* Clear statistics and status block memory areas */
  6583. for (i = NIC_SRAM_STATS_BLK;
  6584. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6585. i += sizeof(u32)) {
  6586. tg3_write_mem(tp, i, 0);
  6587. udelay(40);
  6588. }
  6589. }
  6590. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6591. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6592. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6593. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6594. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6595. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6596. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6597. /* reset to prevent losing 1st rx packet intermittently */
  6598. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6599. udelay(10);
  6600. }
  6601. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6602. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6603. else
  6604. tp->mac_mode = 0;
  6605. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6606. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6607. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6608. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6609. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6610. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6611. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6612. udelay(40);
  6613. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6614. * If TG3_FLG2_IS_NIC is zero, we should read the
  6615. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6616. * whether used as inputs or outputs, are set by boot code after
  6617. * reset.
  6618. */
  6619. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6620. u32 gpio_mask;
  6621. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6622. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6623. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6624. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6625. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6626. GRC_LCLCTRL_GPIO_OUTPUT3;
  6627. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6628. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6629. tp->grc_local_ctrl &= ~gpio_mask;
  6630. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6631. /* GPIO1 must be driven high for eeprom write protect */
  6632. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6633. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6634. GRC_LCLCTRL_GPIO_OUTPUT1);
  6635. }
  6636. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6637. udelay(100);
  6638. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6639. val = tr32(MSGINT_MODE);
  6640. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6641. tw32(MSGINT_MODE, val);
  6642. }
  6643. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6644. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6645. udelay(40);
  6646. }
  6647. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6648. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6649. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6650. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6651. WDMAC_MODE_LNGREAD_ENAB);
  6652. /* If statement applies to 5705 and 5750 PCI devices only */
  6653. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6654. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6655. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6656. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6657. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6658. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6659. /* nothing */
  6660. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6661. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6662. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6663. val |= WDMAC_MODE_RX_ACCEL;
  6664. }
  6665. }
  6666. /* Enable host coalescing bug fix */
  6667. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6668. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6669. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6670. val |= WDMAC_MODE_BURST_ALL_DATA;
  6671. tw32_f(WDMAC_MODE, val);
  6672. udelay(40);
  6673. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6674. u16 pcix_cmd;
  6675. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6676. &pcix_cmd);
  6677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6678. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6679. pcix_cmd |= PCI_X_CMD_READ_2K;
  6680. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6681. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6682. pcix_cmd |= PCI_X_CMD_READ_2K;
  6683. }
  6684. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6685. pcix_cmd);
  6686. }
  6687. tw32_f(RDMAC_MODE, rdmac_mode);
  6688. udelay(40);
  6689. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6690. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6691. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6692. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6693. tw32(SNDDATAC_MODE,
  6694. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6695. else
  6696. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6697. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6698. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6699. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6700. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6701. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6702. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6703. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6704. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6705. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6706. tw32(SNDBDI_MODE, val);
  6707. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6708. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6709. err = tg3_load_5701_a0_firmware_fix(tp);
  6710. if (err)
  6711. return err;
  6712. }
  6713. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6714. err = tg3_load_tso_firmware(tp);
  6715. if (err)
  6716. return err;
  6717. }
  6718. tp->tx_mode = TX_MODE_ENABLE;
  6719. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6720. udelay(100);
  6721. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6722. u32 reg = MAC_RSS_INDIR_TBL_0;
  6723. u8 *ent = (u8 *)&val;
  6724. /* Setup the indirection table */
  6725. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6726. int idx = i % sizeof(val);
  6727. ent[idx] = i % (tp->irq_cnt - 1);
  6728. if (idx == sizeof(val) - 1) {
  6729. tw32(reg, val);
  6730. reg += 4;
  6731. }
  6732. }
  6733. /* Setup the "secret" hash key. */
  6734. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6735. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6736. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6737. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6738. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6739. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6740. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6741. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6742. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6743. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6744. }
  6745. tp->rx_mode = RX_MODE_ENABLE;
  6746. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6747. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6748. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6749. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6750. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6751. RX_MODE_RSS_IPV6_HASH_EN |
  6752. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6753. RX_MODE_RSS_IPV4_HASH_EN |
  6754. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6755. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6756. udelay(10);
  6757. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6758. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6759. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6760. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6761. udelay(10);
  6762. }
  6763. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6764. udelay(10);
  6765. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6766. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6767. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6768. /* Set drive transmission level to 1.2V */
  6769. /* only if the signal pre-emphasis bit is not set */
  6770. val = tr32(MAC_SERDES_CFG);
  6771. val &= 0xfffff000;
  6772. val |= 0x880;
  6773. tw32(MAC_SERDES_CFG, val);
  6774. }
  6775. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6776. tw32(MAC_SERDES_CFG, 0x616000);
  6777. }
  6778. /* Prevent chip from dropping frames when flow control
  6779. * is enabled.
  6780. */
  6781. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6782. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6783. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6784. /* Use hardware link auto-negotiation */
  6785. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6786. }
  6787. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6788. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6789. u32 tmp;
  6790. tmp = tr32(SERDES_RX_CTRL);
  6791. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6792. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6793. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6794. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6795. }
  6796. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6797. if (tp->link_config.phy_is_low_power) {
  6798. tp->link_config.phy_is_low_power = 0;
  6799. tp->link_config.speed = tp->link_config.orig_speed;
  6800. tp->link_config.duplex = tp->link_config.orig_duplex;
  6801. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6802. }
  6803. err = tg3_setup_phy(tp, 0);
  6804. if (err)
  6805. return err;
  6806. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6807. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6808. u32 tmp;
  6809. /* Clear CRC stats. */
  6810. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6811. tg3_writephy(tp, MII_TG3_TEST1,
  6812. tmp | MII_TG3_TEST1_CRC_EN);
  6813. tg3_readphy(tp, 0x14, &tmp);
  6814. }
  6815. }
  6816. }
  6817. __tg3_set_rx_mode(tp->dev);
  6818. /* Initialize receive rules. */
  6819. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6820. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6821. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6822. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6823. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6824. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6825. limit = 8;
  6826. else
  6827. limit = 16;
  6828. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6829. limit -= 4;
  6830. switch (limit) {
  6831. case 16:
  6832. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6833. case 15:
  6834. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6835. case 14:
  6836. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6837. case 13:
  6838. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6839. case 12:
  6840. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6841. case 11:
  6842. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6843. case 10:
  6844. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6845. case 9:
  6846. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6847. case 8:
  6848. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6849. case 7:
  6850. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6851. case 6:
  6852. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6853. case 5:
  6854. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6855. case 4:
  6856. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6857. case 3:
  6858. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6859. case 2:
  6860. case 1:
  6861. default:
  6862. break;
  6863. }
  6864. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6865. /* Write our heartbeat update interval to APE. */
  6866. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6867. APE_HOST_HEARTBEAT_INT_DISABLE);
  6868. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6869. return 0;
  6870. }
  6871. /* Called at device open time to get the chip ready for
  6872. * packet processing. Invoked with tp->lock held.
  6873. */
  6874. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6875. {
  6876. tg3_switch_clocks(tp);
  6877. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6878. return tg3_reset_hw(tp, reset_phy);
  6879. }
  6880. #define TG3_STAT_ADD32(PSTAT, REG) \
  6881. do { u32 __val = tr32(REG); \
  6882. (PSTAT)->low += __val; \
  6883. if ((PSTAT)->low < __val) \
  6884. (PSTAT)->high += 1; \
  6885. } while (0)
  6886. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6887. {
  6888. struct tg3_hw_stats *sp = tp->hw_stats;
  6889. if (!netif_carrier_ok(tp->dev))
  6890. return;
  6891. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6892. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6893. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6894. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6895. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6896. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6897. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6898. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6899. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6900. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6901. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6902. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6903. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6904. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6905. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6906. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6907. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6908. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6909. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6910. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6911. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6912. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6913. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6914. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6915. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6916. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6917. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6918. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6919. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6920. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6921. }
  6922. static void tg3_timer(unsigned long __opaque)
  6923. {
  6924. struct tg3 *tp = (struct tg3 *) __opaque;
  6925. if (tp->irq_sync)
  6926. goto restart_timer;
  6927. spin_lock(&tp->lock);
  6928. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6929. /* All of this garbage is because when using non-tagged
  6930. * IRQ status the mailbox/status_block protocol the chip
  6931. * uses with the cpu is race prone.
  6932. */
  6933. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6934. tw32(GRC_LOCAL_CTRL,
  6935. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6936. } else {
  6937. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6938. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6939. }
  6940. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6941. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6942. spin_unlock(&tp->lock);
  6943. schedule_work(&tp->reset_task);
  6944. return;
  6945. }
  6946. }
  6947. /* This part only runs once per second. */
  6948. if (!--tp->timer_counter) {
  6949. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6950. tg3_periodic_fetch_stats(tp);
  6951. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6952. u32 mac_stat;
  6953. int phy_event;
  6954. mac_stat = tr32(MAC_STATUS);
  6955. phy_event = 0;
  6956. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6957. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6958. phy_event = 1;
  6959. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6960. phy_event = 1;
  6961. if (phy_event)
  6962. tg3_setup_phy(tp, 0);
  6963. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6964. u32 mac_stat = tr32(MAC_STATUS);
  6965. int need_setup = 0;
  6966. if (netif_carrier_ok(tp->dev) &&
  6967. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6968. need_setup = 1;
  6969. }
  6970. if (! netif_carrier_ok(tp->dev) &&
  6971. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6972. MAC_STATUS_SIGNAL_DET))) {
  6973. need_setup = 1;
  6974. }
  6975. if (need_setup) {
  6976. if (!tp->serdes_counter) {
  6977. tw32_f(MAC_MODE,
  6978. (tp->mac_mode &
  6979. ~MAC_MODE_PORT_MODE_MASK));
  6980. udelay(40);
  6981. tw32_f(MAC_MODE, tp->mac_mode);
  6982. udelay(40);
  6983. }
  6984. tg3_setup_phy(tp, 0);
  6985. }
  6986. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6987. tg3_serdes_parallel_detect(tp);
  6988. tp->timer_counter = tp->timer_multiplier;
  6989. }
  6990. /* Heartbeat is only sent once every 2 seconds.
  6991. *
  6992. * The heartbeat is to tell the ASF firmware that the host
  6993. * driver is still alive. In the event that the OS crashes,
  6994. * ASF needs to reset the hardware to free up the FIFO space
  6995. * that may be filled with rx packets destined for the host.
  6996. * If the FIFO is full, ASF will no longer function properly.
  6997. *
  6998. * Unintended resets have been reported on real time kernels
  6999. * where the timer doesn't run on time. Netpoll will also have
  7000. * same problem.
  7001. *
  7002. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7003. * to check the ring condition when the heartbeat is expiring
  7004. * before doing the reset. This will prevent most unintended
  7005. * resets.
  7006. */
  7007. if (!--tp->asf_counter) {
  7008. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7009. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7010. tg3_wait_for_event_ack(tp);
  7011. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7012. FWCMD_NICDRV_ALIVE3);
  7013. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7014. /* 5 seconds timeout */
  7015. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  7016. tg3_generate_fw_event(tp);
  7017. }
  7018. tp->asf_counter = tp->asf_multiplier;
  7019. }
  7020. spin_unlock(&tp->lock);
  7021. restart_timer:
  7022. tp->timer.expires = jiffies + tp->timer_offset;
  7023. add_timer(&tp->timer);
  7024. }
  7025. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7026. {
  7027. irq_handler_t fn;
  7028. unsigned long flags;
  7029. char *name;
  7030. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7031. if (tp->irq_cnt == 1)
  7032. name = tp->dev->name;
  7033. else {
  7034. name = &tnapi->irq_lbl[0];
  7035. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7036. name[IFNAMSIZ-1] = 0;
  7037. }
  7038. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7039. fn = tg3_msi;
  7040. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7041. fn = tg3_msi_1shot;
  7042. flags = IRQF_SAMPLE_RANDOM;
  7043. } else {
  7044. fn = tg3_interrupt;
  7045. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7046. fn = tg3_interrupt_tagged;
  7047. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7048. }
  7049. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7050. }
  7051. static int tg3_test_interrupt(struct tg3 *tp)
  7052. {
  7053. struct tg3_napi *tnapi = &tp->napi[0];
  7054. struct net_device *dev = tp->dev;
  7055. int err, i, intr_ok = 0;
  7056. u32 val;
  7057. if (!netif_running(dev))
  7058. return -ENODEV;
  7059. tg3_disable_ints(tp);
  7060. free_irq(tnapi->irq_vec, tnapi);
  7061. /*
  7062. * Turn off MSI one shot mode. Otherwise this test has no
  7063. * observable way to know whether the interrupt was delivered.
  7064. */
  7065. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7066. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7067. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7068. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7069. tw32(MSGINT_MODE, val);
  7070. }
  7071. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7072. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7073. if (err)
  7074. return err;
  7075. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7076. tg3_enable_ints(tp);
  7077. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7078. tnapi->coal_now);
  7079. for (i = 0; i < 5; i++) {
  7080. u32 int_mbox, misc_host_ctrl;
  7081. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7082. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7083. if ((int_mbox != 0) ||
  7084. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7085. intr_ok = 1;
  7086. break;
  7087. }
  7088. msleep(10);
  7089. }
  7090. tg3_disable_ints(tp);
  7091. free_irq(tnapi->irq_vec, tnapi);
  7092. err = tg3_request_irq(tp, 0);
  7093. if (err)
  7094. return err;
  7095. if (intr_ok) {
  7096. /* Reenable MSI one shot mode. */
  7097. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7098. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7099. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7100. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7101. tw32(MSGINT_MODE, val);
  7102. }
  7103. return 0;
  7104. }
  7105. return -EIO;
  7106. }
  7107. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7108. * successfully restored
  7109. */
  7110. static int tg3_test_msi(struct tg3 *tp)
  7111. {
  7112. int err;
  7113. u16 pci_cmd;
  7114. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7115. return 0;
  7116. /* Turn off SERR reporting in case MSI terminates with Master
  7117. * Abort.
  7118. */
  7119. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7120. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7121. pci_cmd & ~PCI_COMMAND_SERR);
  7122. err = tg3_test_interrupt(tp);
  7123. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7124. if (!err)
  7125. return 0;
  7126. /* other failures */
  7127. if (err != -EIO)
  7128. return err;
  7129. /* MSI test failed, go back to INTx mode */
  7130. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  7131. "switching to INTx mode. Please report this failure to "
  7132. "the PCI maintainer and include system chipset information.\n",
  7133. tp->dev->name);
  7134. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7135. pci_disable_msi(tp->pdev);
  7136. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7137. err = tg3_request_irq(tp, 0);
  7138. if (err)
  7139. return err;
  7140. /* Need to reset the chip because the MSI cycle may have terminated
  7141. * with Master Abort.
  7142. */
  7143. tg3_full_lock(tp, 1);
  7144. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7145. err = tg3_init_hw(tp, 1);
  7146. tg3_full_unlock(tp);
  7147. if (err)
  7148. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7149. return err;
  7150. }
  7151. static int tg3_request_firmware(struct tg3 *tp)
  7152. {
  7153. const __be32 *fw_data;
  7154. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7155. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  7156. tp->dev->name, tp->fw_needed);
  7157. return -ENOENT;
  7158. }
  7159. fw_data = (void *)tp->fw->data;
  7160. /* Firmware blob starts with version numbers, followed by
  7161. * start address and _full_ length including BSS sections
  7162. * (which must be longer than the actual data, of course
  7163. */
  7164. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7165. if (tp->fw_len < (tp->fw->size - 12)) {
  7166. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  7167. tp->dev->name, tp->fw_len, tp->fw_needed);
  7168. release_firmware(tp->fw);
  7169. tp->fw = NULL;
  7170. return -EINVAL;
  7171. }
  7172. /* We no longer need firmware; we have it. */
  7173. tp->fw_needed = NULL;
  7174. return 0;
  7175. }
  7176. static bool tg3_enable_msix(struct tg3 *tp)
  7177. {
  7178. int i, rc, cpus = num_online_cpus();
  7179. struct msix_entry msix_ent[tp->irq_max];
  7180. if (cpus == 1)
  7181. /* Just fallback to the simpler MSI mode. */
  7182. return false;
  7183. /*
  7184. * We want as many rx rings enabled as there are cpus.
  7185. * The first MSIX vector only deals with link interrupts, etc,
  7186. * so we add one to the number of vectors we are requesting.
  7187. */
  7188. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7189. for (i = 0; i < tp->irq_max; i++) {
  7190. msix_ent[i].entry = i;
  7191. msix_ent[i].vector = 0;
  7192. }
  7193. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7194. if (rc != 0) {
  7195. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  7196. return false;
  7197. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7198. return false;
  7199. printk(KERN_NOTICE
  7200. "%s: Requested %d MSI-X vectors, received %d\n",
  7201. tp->dev->name, tp->irq_cnt, rc);
  7202. tp->irq_cnt = rc;
  7203. }
  7204. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7205. for (i = 0; i < tp->irq_max; i++)
  7206. tp->napi[i].irq_vec = msix_ent[i].vector;
  7207. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  7208. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7209. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7210. } else
  7211. tp->dev->real_num_tx_queues = 1;
  7212. return true;
  7213. }
  7214. static void tg3_ints_init(struct tg3 *tp)
  7215. {
  7216. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7217. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7218. /* All MSI supporting chips should support tagged
  7219. * status. Assert that this is the case.
  7220. */
  7221. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  7222. "Not using MSI.\n", tp->dev->name);
  7223. goto defcfg;
  7224. }
  7225. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7226. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7227. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7228. pci_enable_msi(tp->pdev) == 0)
  7229. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7230. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7231. u32 msi_mode = tr32(MSGINT_MODE);
  7232. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7233. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7234. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7235. }
  7236. defcfg:
  7237. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7238. tp->irq_cnt = 1;
  7239. tp->napi[0].irq_vec = tp->pdev->irq;
  7240. tp->dev->real_num_tx_queues = 1;
  7241. }
  7242. }
  7243. static void tg3_ints_fini(struct tg3 *tp)
  7244. {
  7245. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7246. pci_disable_msix(tp->pdev);
  7247. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7248. pci_disable_msi(tp->pdev);
  7249. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7250. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  7251. }
  7252. static int tg3_open(struct net_device *dev)
  7253. {
  7254. struct tg3 *tp = netdev_priv(dev);
  7255. int i, err;
  7256. if (tp->fw_needed) {
  7257. err = tg3_request_firmware(tp);
  7258. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7259. if (err)
  7260. return err;
  7261. } else if (err) {
  7262. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  7263. tp->dev->name);
  7264. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7265. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7266. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  7267. tp->dev->name);
  7268. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7269. }
  7270. }
  7271. netif_carrier_off(tp->dev);
  7272. err = tg3_set_power_state(tp, PCI_D0);
  7273. if (err)
  7274. return err;
  7275. tg3_full_lock(tp, 0);
  7276. tg3_disable_ints(tp);
  7277. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7278. tg3_full_unlock(tp);
  7279. /*
  7280. * Setup interrupts first so we know how
  7281. * many NAPI resources to allocate
  7282. */
  7283. tg3_ints_init(tp);
  7284. /* The placement of this call is tied
  7285. * to the setup and use of Host TX descriptors.
  7286. */
  7287. err = tg3_alloc_consistent(tp);
  7288. if (err)
  7289. goto err_out1;
  7290. tg3_napi_enable(tp);
  7291. for (i = 0; i < tp->irq_cnt; i++) {
  7292. struct tg3_napi *tnapi = &tp->napi[i];
  7293. err = tg3_request_irq(tp, i);
  7294. if (err) {
  7295. for (i--; i >= 0; i--)
  7296. free_irq(tnapi->irq_vec, tnapi);
  7297. break;
  7298. }
  7299. }
  7300. if (err)
  7301. goto err_out2;
  7302. tg3_full_lock(tp, 0);
  7303. err = tg3_init_hw(tp, 1);
  7304. if (err) {
  7305. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7306. tg3_free_rings(tp);
  7307. } else {
  7308. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7309. tp->timer_offset = HZ;
  7310. else
  7311. tp->timer_offset = HZ / 10;
  7312. BUG_ON(tp->timer_offset > HZ);
  7313. tp->timer_counter = tp->timer_multiplier =
  7314. (HZ / tp->timer_offset);
  7315. tp->asf_counter = tp->asf_multiplier =
  7316. ((HZ / tp->timer_offset) * 2);
  7317. init_timer(&tp->timer);
  7318. tp->timer.expires = jiffies + tp->timer_offset;
  7319. tp->timer.data = (unsigned long) tp;
  7320. tp->timer.function = tg3_timer;
  7321. }
  7322. tg3_full_unlock(tp);
  7323. if (err)
  7324. goto err_out3;
  7325. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7326. err = tg3_test_msi(tp);
  7327. if (err) {
  7328. tg3_full_lock(tp, 0);
  7329. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7330. tg3_free_rings(tp);
  7331. tg3_full_unlock(tp);
  7332. goto err_out2;
  7333. }
  7334. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7335. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  7336. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7337. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7338. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7339. tw32(PCIE_TRANSACTION_CFG,
  7340. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7341. }
  7342. }
  7343. tg3_phy_start(tp);
  7344. tg3_full_lock(tp, 0);
  7345. add_timer(&tp->timer);
  7346. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7347. tg3_enable_ints(tp);
  7348. tg3_full_unlock(tp);
  7349. netif_tx_start_all_queues(dev);
  7350. return 0;
  7351. err_out3:
  7352. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7353. struct tg3_napi *tnapi = &tp->napi[i];
  7354. free_irq(tnapi->irq_vec, tnapi);
  7355. }
  7356. err_out2:
  7357. tg3_napi_disable(tp);
  7358. tg3_free_consistent(tp);
  7359. err_out1:
  7360. tg3_ints_fini(tp);
  7361. return err;
  7362. }
  7363. #if 0
  7364. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7365. {
  7366. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7367. u16 val16;
  7368. int i;
  7369. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7370. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7371. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7372. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7373. val16, val32);
  7374. /* MAC block */
  7375. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7376. tr32(MAC_MODE), tr32(MAC_STATUS));
  7377. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7378. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7379. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7380. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7381. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7382. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7383. /* Send data initiator control block */
  7384. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7385. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7386. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7387. tr32(SNDDATAI_STATSCTRL));
  7388. /* Send data completion control block */
  7389. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7390. /* Send BD ring selector block */
  7391. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7392. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7393. /* Send BD initiator control block */
  7394. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7395. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7396. /* Send BD completion control block */
  7397. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7398. /* Receive list placement control block */
  7399. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7400. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7401. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7402. tr32(RCVLPC_STATSCTRL));
  7403. /* Receive data and receive BD initiator control block */
  7404. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7405. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7406. /* Receive data completion control block */
  7407. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7408. tr32(RCVDCC_MODE));
  7409. /* Receive BD initiator control block */
  7410. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7411. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7412. /* Receive BD completion control block */
  7413. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7414. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7415. /* Receive list selector control block */
  7416. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7417. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7418. /* Mbuf cluster free block */
  7419. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7420. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7421. /* Host coalescing control block */
  7422. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7423. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7424. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7425. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7426. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7427. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7428. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7429. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7430. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7431. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7432. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7433. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7434. /* Memory arbiter control block */
  7435. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7436. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7437. /* Buffer manager control block */
  7438. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7439. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7440. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7441. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7442. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7443. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7444. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7445. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7446. /* Read DMA control block */
  7447. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7448. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7449. /* Write DMA control block */
  7450. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7451. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7452. /* DMA completion block */
  7453. printk("DEBUG: DMAC_MODE[%08x]\n",
  7454. tr32(DMAC_MODE));
  7455. /* GRC block */
  7456. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7457. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7458. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7459. tr32(GRC_LOCAL_CTRL));
  7460. /* TG3_BDINFOs */
  7461. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7462. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7463. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7464. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7465. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7466. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7467. tr32(RCVDBDI_STD_BD + 0x0),
  7468. tr32(RCVDBDI_STD_BD + 0x4),
  7469. tr32(RCVDBDI_STD_BD + 0x8),
  7470. tr32(RCVDBDI_STD_BD + 0xc));
  7471. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7472. tr32(RCVDBDI_MINI_BD + 0x0),
  7473. tr32(RCVDBDI_MINI_BD + 0x4),
  7474. tr32(RCVDBDI_MINI_BD + 0x8),
  7475. tr32(RCVDBDI_MINI_BD + 0xc));
  7476. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7477. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7478. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7479. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7480. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7481. val32, val32_2, val32_3, val32_4);
  7482. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7483. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7484. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7485. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7486. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7487. val32, val32_2, val32_3, val32_4);
  7488. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7489. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7490. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7491. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7492. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7493. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7494. val32, val32_2, val32_3, val32_4, val32_5);
  7495. /* SW status block */
  7496. printk(KERN_DEBUG
  7497. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7498. sblk->status,
  7499. sblk->status_tag,
  7500. sblk->rx_jumbo_consumer,
  7501. sblk->rx_consumer,
  7502. sblk->rx_mini_consumer,
  7503. sblk->idx[0].rx_producer,
  7504. sblk->idx[0].tx_consumer);
  7505. /* SW statistics block */
  7506. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7507. ((u32 *)tp->hw_stats)[0],
  7508. ((u32 *)tp->hw_stats)[1],
  7509. ((u32 *)tp->hw_stats)[2],
  7510. ((u32 *)tp->hw_stats)[3]);
  7511. /* Mailboxes */
  7512. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7513. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7514. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7515. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7516. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7517. /* NIC side send descriptors. */
  7518. for (i = 0; i < 6; i++) {
  7519. unsigned long txd;
  7520. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7521. + (i * sizeof(struct tg3_tx_buffer_desc));
  7522. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7523. i,
  7524. readl(txd + 0x0), readl(txd + 0x4),
  7525. readl(txd + 0x8), readl(txd + 0xc));
  7526. }
  7527. /* NIC side RX descriptors. */
  7528. for (i = 0; i < 6; i++) {
  7529. unsigned long rxd;
  7530. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7531. + (i * sizeof(struct tg3_rx_buffer_desc));
  7532. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7533. i,
  7534. readl(rxd + 0x0), readl(rxd + 0x4),
  7535. readl(rxd + 0x8), readl(rxd + 0xc));
  7536. rxd += (4 * sizeof(u32));
  7537. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7538. i,
  7539. readl(rxd + 0x0), readl(rxd + 0x4),
  7540. readl(rxd + 0x8), readl(rxd + 0xc));
  7541. }
  7542. for (i = 0; i < 6; i++) {
  7543. unsigned long rxd;
  7544. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7545. + (i * sizeof(struct tg3_rx_buffer_desc));
  7546. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7547. i,
  7548. readl(rxd + 0x0), readl(rxd + 0x4),
  7549. readl(rxd + 0x8), readl(rxd + 0xc));
  7550. rxd += (4 * sizeof(u32));
  7551. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7552. i,
  7553. readl(rxd + 0x0), readl(rxd + 0x4),
  7554. readl(rxd + 0x8), readl(rxd + 0xc));
  7555. }
  7556. }
  7557. #endif
  7558. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7559. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7560. static int tg3_close(struct net_device *dev)
  7561. {
  7562. int i;
  7563. struct tg3 *tp = netdev_priv(dev);
  7564. tg3_napi_disable(tp);
  7565. cancel_work_sync(&tp->reset_task);
  7566. netif_tx_stop_all_queues(dev);
  7567. del_timer_sync(&tp->timer);
  7568. tg3_phy_stop(tp);
  7569. tg3_full_lock(tp, 1);
  7570. #if 0
  7571. tg3_dump_state(tp);
  7572. #endif
  7573. tg3_disable_ints(tp);
  7574. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7575. tg3_free_rings(tp);
  7576. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7577. tg3_full_unlock(tp);
  7578. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7579. struct tg3_napi *tnapi = &tp->napi[i];
  7580. free_irq(tnapi->irq_vec, tnapi);
  7581. }
  7582. tg3_ints_fini(tp);
  7583. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7584. sizeof(tp->net_stats_prev));
  7585. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7586. sizeof(tp->estats_prev));
  7587. tg3_free_consistent(tp);
  7588. tg3_set_power_state(tp, PCI_D3hot);
  7589. netif_carrier_off(tp->dev);
  7590. return 0;
  7591. }
  7592. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7593. {
  7594. unsigned long ret;
  7595. #if (BITS_PER_LONG == 32)
  7596. ret = val->low;
  7597. #else
  7598. ret = ((u64)val->high << 32) | ((u64)val->low);
  7599. #endif
  7600. return ret;
  7601. }
  7602. static inline u64 get_estat64(tg3_stat64_t *val)
  7603. {
  7604. return ((u64)val->high << 32) | ((u64)val->low);
  7605. }
  7606. static unsigned long calc_crc_errors(struct tg3 *tp)
  7607. {
  7608. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7609. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7610. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7611. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7612. u32 val;
  7613. spin_lock_bh(&tp->lock);
  7614. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7615. tg3_writephy(tp, MII_TG3_TEST1,
  7616. val | MII_TG3_TEST1_CRC_EN);
  7617. tg3_readphy(tp, 0x14, &val);
  7618. } else
  7619. val = 0;
  7620. spin_unlock_bh(&tp->lock);
  7621. tp->phy_crc_errors += val;
  7622. return tp->phy_crc_errors;
  7623. }
  7624. return get_stat64(&hw_stats->rx_fcs_errors);
  7625. }
  7626. #define ESTAT_ADD(member) \
  7627. estats->member = old_estats->member + \
  7628. get_estat64(&hw_stats->member)
  7629. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7630. {
  7631. struct tg3_ethtool_stats *estats = &tp->estats;
  7632. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7633. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7634. if (!hw_stats)
  7635. return old_estats;
  7636. ESTAT_ADD(rx_octets);
  7637. ESTAT_ADD(rx_fragments);
  7638. ESTAT_ADD(rx_ucast_packets);
  7639. ESTAT_ADD(rx_mcast_packets);
  7640. ESTAT_ADD(rx_bcast_packets);
  7641. ESTAT_ADD(rx_fcs_errors);
  7642. ESTAT_ADD(rx_align_errors);
  7643. ESTAT_ADD(rx_xon_pause_rcvd);
  7644. ESTAT_ADD(rx_xoff_pause_rcvd);
  7645. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7646. ESTAT_ADD(rx_xoff_entered);
  7647. ESTAT_ADD(rx_frame_too_long_errors);
  7648. ESTAT_ADD(rx_jabbers);
  7649. ESTAT_ADD(rx_undersize_packets);
  7650. ESTAT_ADD(rx_in_length_errors);
  7651. ESTAT_ADD(rx_out_length_errors);
  7652. ESTAT_ADD(rx_64_or_less_octet_packets);
  7653. ESTAT_ADD(rx_65_to_127_octet_packets);
  7654. ESTAT_ADD(rx_128_to_255_octet_packets);
  7655. ESTAT_ADD(rx_256_to_511_octet_packets);
  7656. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7657. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7658. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7659. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7660. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7661. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7662. ESTAT_ADD(tx_octets);
  7663. ESTAT_ADD(tx_collisions);
  7664. ESTAT_ADD(tx_xon_sent);
  7665. ESTAT_ADD(tx_xoff_sent);
  7666. ESTAT_ADD(tx_flow_control);
  7667. ESTAT_ADD(tx_mac_errors);
  7668. ESTAT_ADD(tx_single_collisions);
  7669. ESTAT_ADD(tx_mult_collisions);
  7670. ESTAT_ADD(tx_deferred);
  7671. ESTAT_ADD(tx_excessive_collisions);
  7672. ESTAT_ADD(tx_late_collisions);
  7673. ESTAT_ADD(tx_collide_2times);
  7674. ESTAT_ADD(tx_collide_3times);
  7675. ESTAT_ADD(tx_collide_4times);
  7676. ESTAT_ADD(tx_collide_5times);
  7677. ESTAT_ADD(tx_collide_6times);
  7678. ESTAT_ADD(tx_collide_7times);
  7679. ESTAT_ADD(tx_collide_8times);
  7680. ESTAT_ADD(tx_collide_9times);
  7681. ESTAT_ADD(tx_collide_10times);
  7682. ESTAT_ADD(tx_collide_11times);
  7683. ESTAT_ADD(tx_collide_12times);
  7684. ESTAT_ADD(tx_collide_13times);
  7685. ESTAT_ADD(tx_collide_14times);
  7686. ESTAT_ADD(tx_collide_15times);
  7687. ESTAT_ADD(tx_ucast_packets);
  7688. ESTAT_ADD(tx_mcast_packets);
  7689. ESTAT_ADD(tx_bcast_packets);
  7690. ESTAT_ADD(tx_carrier_sense_errors);
  7691. ESTAT_ADD(tx_discards);
  7692. ESTAT_ADD(tx_errors);
  7693. ESTAT_ADD(dma_writeq_full);
  7694. ESTAT_ADD(dma_write_prioq_full);
  7695. ESTAT_ADD(rxbds_empty);
  7696. ESTAT_ADD(rx_discards);
  7697. ESTAT_ADD(rx_errors);
  7698. ESTAT_ADD(rx_threshold_hit);
  7699. ESTAT_ADD(dma_readq_full);
  7700. ESTAT_ADD(dma_read_prioq_full);
  7701. ESTAT_ADD(tx_comp_queue_full);
  7702. ESTAT_ADD(ring_set_send_prod_index);
  7703. ESTAT_ADD(ring_status_update);
  7704. ESTAT_ADD(nic_irqs);
  7705. ESTAT_ADD(nic_avoided_irqs);
  7706. ESTAT_ADD(nic_tx_threshold_hit);
  7707. return estats;
  7708. }
  7709. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7710. {
  7711. struct tg3 *tp = netdev_priv(dev);
  7712. struct net_device_stats *stats = &tp->net_stats;
  7713. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7714. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7715. if (!hw_stats)
  7716. return old_stats;
  7717. stats->rx_packets = old_stats->rx_packets +
  7718. get_stat64(&hw_stats->rx_ucast_packets) +
  7719. get_stat64(&hw_stats->rx_mcast_packets) +
  7720. get_stat64(&hw_stats->rx_bcast_packets);
  7721. stats->tx_packets = old_stats->tx_packets +
  7722. get_stat64(&hw_stats->tx_ucast_packets) +
  7723. get_stat64(&hw_stats->tx_mcast_packets) +
  7724. get_stat64(&hw_stats->tx_bcast_packets);
  7725. stats->rx_bytes = old_stats->rx_bytes +
  7726. get_stat64(&hw_stats->rx_octets);
  7727. stats->tx_bytes = old_stats->tx_bytes +
  7728. get_stat64(&hw_stats->tx_octets);
  7729. stats->rx_errors = old_stats->rx_errors +
  7730. get_stat64(&hw_stats->rx_errors);
  7731. stats->tx_errors = old_stats->tx_errors +
  7732. get_stat64(&hw_stats->tx_errors) +
  7733. get_stat64(&hw_stats->tx_mac_errors) +
  7734. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7735. get_stat64(&hw_stats->tx_discards);
  7736. stats->multicast = old_stats->multicast +
  7737. get_stat64(&hw_stats->rx_mcast_packets);
  7738. stats->collisions = old_stats->collisions +
  7739. get_stat64(&hw_stats->tx_collisions);
  7740. stats->rx_length_errors = old_stats->rx_length_errors +
  7741. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7742. get_stat64(&hw_stats->rx_undersize_packets);
  7743. stats->rx_over_errors = old_stats->rx_over_errors +
  7744. get_stat64(&hw_stats->rxbds_empty);
  7745. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7746. get_stat64(&hw_stats->rx_align_errors);
  7747. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7748. get_stat64(&hw_stats->tx_discards);
  7749. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7750. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7751. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7752. calc_crc_errors(tp);
  7753. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7754. get_stat64(&hw_stats->rx_discards);
  7755. return stats;
  7756. }
  7757. static inline u32 calc_crc(unsigned char *buf, int len)
  7758. {
  7759. u32 reg;
  7760. u32 tmp;
  7761. int j, k;
  7762. reg = 0xffffffff;
  7763. for (j = 0; j < len; j++) {
  7764. reg ^= buf[j];
  7765. for (k = 0; k < 8; k++) {
  7766. tmp = reg & 0x01;
  7767. reg >>= 1;
  7768. if (tmp) {
  7769. reg ^= 0xedb88320;
  7770. }
  7771. }
  7772. }
  7773. return ~reg;
  7774. }
  7775. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7776. {
  7777. /* accept or reject all multicast frames */
  7778. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7779. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7780. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7781. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7782. }
  7783. static void __tg3_set_rx_mode(struct net_device *dev)
  7784. {
  7785. struct tg3 *tp = netdev_priv(dev);
  7786. u32 rx_mode;
  7787. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7788. RX_MODE_KEEP_VLAN_TAG);
  7789. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7790. * flag clear.
  7791. */
  7792. #if TG3_VLAN_TAG_USED
  7793. if (!tp->vlgrp &&
  7794. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7795. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7796. #else
  7797. /* By definition, VLAN is disabled always in this
  7798. * case.
  7799. */
  7800. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7801. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7802. #endif
  7803. if (dev->flags & IFF_PROMISC) {
  7804. /* Promiscuous mode. */
  7805. rx_mode |= RX_MODE_PROMISC;
  7806. } else if (dev->flags & IFF_ALLMULTI) {
  7807. /* Accept all multicast. */
  7808. tg3_set_multi (tp, 1);
  7809. } else if (dev->mc_count < 1) {
  7810. /* Reject all multicast. */
  7811. tg3_set_multi (tp, 0);
  7812. } else {
  7813. /* Accept one or more multicast(s). */
  7814. struct dev_mc_list *mclist;
  7815. unsigned int i;
  7816. u32 mc_filter[4] = { 0, };
  7817. u32 regidx;
  7818. u32 bit;
  7819. u32 crc;
  7820. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7821. i++, mclist = mclist->next) {
  7822. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7823. bit = ~crc & 0x7f;
  7824. regidx = (bit & 0x60) >> 5;
  7825. bit &= 0x1f;
  7826. mc_filter[regidx] |= (1 << bit);
  7827. }
  7828. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7829. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7830. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7831. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7832. }
  7833. if (rx_mode != tp->rx_mode) {
  7834. tp->rx_mode = rx_mode;
  7835. tw32_f(MAC_RX_MODE, rx_mode);
  7836. udelay(10);
  7837. }
  7838. }
  7839. static void tg3_set_rx_mode(struct net_device *dev)
  7840. {
  7841. struct tg3 *tp = netdev_priv(dev);
  7842. if (!netif_running(dev))
  7843. return;
  7844. tg3_full_lock(tp, 0);
  7845. __tg3_set_rx_mode(dev);
  7846. tg3_full_unlock(tp);
  7847. }
  7848. #define TG3_REGDUMP_LEN (32 * 1024)
  7849. static int tg3_get_regs_len(struct net_device *dev)
  7850. {
  7851. return TG3_REGDUMP_LEN;
  7852. }
  7853. static void tg3_get_regs(struct net_device *dev,
  7854. struct ethtool_regs *regs, void *_p)
  7855. {
  7856. u32 *p = _p;
  7857. struct tg3 *tp = netdev_priv(dev);
  7858. u8 *orig_p = _p;
  7859. int i;
  7860. regs->version = 0;
  7861. memset(p, 0, TG3_REGDUMP_LEN);
  7862. if (tp->link_config.phy_is_low_power)
  7863. return;
  7864. tg3_full_lock(tp, 0);
  7865. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7866. #define GET_REG32_LOOP(base,len) \
  7867. do { p = (u32 *)(orig_p + (base)); \
  7868. for (i = 0; i < len; i += 4) \
  7869. __GET_REG32((base) + i); \
  7870. } while (0)
  7871. #define GET_REG32_1(reg) \
  7872. do { p = (u32 *)(orig_p + (reg)); \
  7873. __GET_REG32((reg)); \
  7874. } while (0)
  7875. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7876. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7877. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7878. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7879. GET_REG32_1(SNDDATAC_MODE);
  7880. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7881. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7882. GET_REG32_1(SNDBDC_MODE);
  7883. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7884. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7885. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7886. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7887. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7888. GET_REG32_1(RCVDCC_MODE);
  7889. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7890. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7891. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7892. GET_REG32_1(MBFREE_MODE);
  7893. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7894. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7895. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7896. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7897. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7898. GET_REG32_1(RX_CPU_MODE);
  7899. GET_REG32_1(RX_CPU_STATE);
  7900. GET_REG32_1(RX_CPU_PGMCTR);
  7901. GET_REG32_1(RX_CPU_HWBKPT);
  7902. GET_REG32_1(TX_CPU_MODE);
  7903. GET_REG32_1(TX_CPU_STATE);
  7904. GET_REG32_1(TX_CPU_PGMCTR);
  7905. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7906. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7907. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7908. GET_REG32_1(DMAC_MODE);
  7909. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7910. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7911. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7912. #undef __GET_REG32
  7913. #undef GET_REG32_LOOP
  7914. #undef GET_REG32_1
  7915. tg3_full_unlock(tp);
  7916. }
  7917. static int tg3_get_eeprom_len(struct net_device *dev)
  7918. {
  7919. struct tg3 *tp = netdev_priv(dev);
  7920. return tp->nvram_size;
  7921. }
  7922. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7923. {
  7924. struct tg3 *tp = netdev_priv(dev);
  7925. int ret;
  7926. u8 *pd;
  7927. u32 i, offset, len, b_offset, b_count;
  7928. __be32 val;
  7929. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7930. return -EINVAL;
  7931. if (tp->link_config.phy_is_low_power)
  7932. return -EAGAIN;
  7933. offset = eeprom->offset;
  7934. len = eeprom->len;
  7935. eeprom->len = 0;
  7936. eeprom->magic = TG3_EEPROM_MAGIC;
  7937. if (offset & 3) {
  7938. /* adjustments to start on required 4 byte boundary */
  7939. b_offset = offset & 3;
  7940. b_count = 4 - b_offset;
  7941. if (b_count > len) {
  7942. /* i.e. offset=1 len=2 */
  7943. b_count = len;
  7944. }
  7945. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7946. if (ret)
  7947. return ret;
  7948. memcpy(data, ((char*)&val) + b_offset, b_count);
  7949. len -= b_count;
  7950. offset += b_count;
  7951. eeprom->len += b_count;
  7952. }
  7953. /* read bytes upto the last 4 byte boundary */
  7954. pd = &data[eeprom->len];
  7955. for (i = 0; i < (len - (len & 3)); i += 4) {
  7956. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7957. if (ret) {
  7958. eeprom->len += i;
  7959. return ret;
  7960. }
  7961. memcpy(pd + i, &val, 4);
  7962. }
  7963. eeprom->len += i;
  7964. if (len & 3) {
  7965. /* read last bytes not ending on 4 byte boundary */
  7966. pd = &data[eeprom->len];
  7967. b_count = len & 3;
  7968. b_offset = offset + len - b_count;
  7969. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7970. if (ret)
  7971. return ret;
  7972. memcpy(pd, &val, b_count);
  7973. eeprom->len += b_count;
  7974. }
  7975. return 0;
  7976. }
  7977. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7978. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7979. {
  7980. struct tg3 *tp = netdev_priv(dev);
  7981. int ret;
  7982. u32 offset, len, b_offset, odd_len;
  7983. u8 *buf;
  7984. __be32 start, end;
  7985. if (tp->link_config.phy_is_low_power)
  7986. return -EAGAIN;
  7987. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7988. eeprom->magic != TG3_EEPROM_MAGIC)
  7989. return -EINVAL;
  7990. offset = eeprom->offset;
  7991. len = eeprom->len;
  7992. if ((b_offset = (offset & 3))) {
  7993. /* adjustments to start on required 4 byte boundary */
  7994. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7995. if (ret)
  7996. return ret;
  7997. len += b_offset;
  7998. offset &= ~3;
  7999. if (len < 4)
  8000. len = 4;
  8001. }
  8002. odd_len = 0;
  8003. if (len & 3) {
  8004. /* adjustments to end on required 4 byte boundary */
  8005. odd_len = 1;
  8006. len = (len + 3) & ~3;
  8007. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8008. if (ret)
  8009. return ret;
  8010. }
  8011. buf = data;
  8012. if (b_offset || odd_len) {
  8013. buf = kmalloc(len, GFP_KERNEL);
  8014. if (!buf)
  8015. return -ENOMEM;
  8016. if (b_offset)
  8017. memcpy(buf, &start, 4);
  8018. if (odd_len)
  8019. memcpy(buf+len-4, &end, 4);
  8020. memcpy(buf + b_offset, data, eeprom->len);
  8021. }
  8022. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8023. if (buf != data)
  8024. kfree(buf);
  8025. return ret;
  8026. }
  8027. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8028. {
  8029. struct tg3 *tp = netdev_priv(dev);
  8030. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8031. struct phy_device *phydev;
  8032. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8033. return -EAGAIN;
  8034. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8035. return phy_ethtool_gset(phydev, cmd);
  8036. }
  8037. cmd->supported = (SUPPORTED_Autoneg);
  8038. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8039. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8040. SUPPORTED_1000baseT_Full);
  8041. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  8042. cmd->supported |= (SUPPORTED_100baseT_Half |
  8043. SUPPORTED_100baseT_Full |
  8044. SUPPORTED_10baseT_Half |
  8045. SUPPORTED_10baseT_Full |
  8046. SUPPORTED_TP);
  8047. cmd->port = PORT_TP;
  8048. } else {
  8049. cmd->supported |= SUPPORTED_FIBRE;
  8050. cmd->port = PORT_FIBRE;
  8051. }
  8052. cmd->advertising = tp->link_config.advertising;
  8053. if (netif_running(dev)) {
  8054. cmd->speed = tp->link_config.active_speed;
  8055. cmd->duplex = tp->link_config.active_duplex;
  8056. }
  8057. cmd->phy_address = tp->phy_addr;
  8058. cmd->transceiver = XCVR_INTERNAL;
  8059. cmd->autoneg = tp->link_config.autoneg;
  8060. cmd->maxtxpkt = 0;
  8061. cmd->maxrxpkt = 0;
  8062. return 0;
  8063. }
  8064. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8065. {
  8066. struct tg3 *tp = netdev_priv(dev);
  8067. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8068. struct phy_device *phydev;
  8069. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8070. return -EAGAIN;
  8071. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8072. return phy_ethtool_sset(phydev, cmd);
  8073. }
  8074. if (cmd->autoneg != AUTONEG_ENABLE &&
  8075. cmd->autoneg != AUTONEG_DISABLE)
  8076. return -EINVAL;
  8077. if (cmd->autoneg == AUTONEG_DISABLE &&
  8078. cmd->duplex != DUPLEX_FULL &&
  8079. cmd->duplex != DUPLEX_HALF)
  8080. return -EINVAL;
  8081. if (cmd->autoneg == AUTONEG_ENABLE) {
  8082. u32 mask = ADVERTISED_Autoneg |
  8083. ADVERTISED_Pause |
  8084. ADVERTISED_Asym_Pause;
  8085. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  8086. mask |= ADVERTISED_1000baseT_Half |
  8087. ADVERTISED_1000baseT_Full;
  8088. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8089. mask |= ADVERTISED_100baseT_Half |
  8090. ADVERTISED_100baseT_Full |
  8091. ADVERTISED_10baseT_Half |
  8092. ADVERTISED_10baseT_Full |
  8093. ADVERTISED_TP;
  8094. else
  8095. mask |= ADVERTISED_FIBRE;
  8096. if (cmd->advertising & ~mask)
  8097. return -EINVAL;
  8098. mask &= (ADVERTISED_1000baseT_Half |
  8099. ADVERTISED_1000baseT_Full |
  8100. ADVERTISED_100baseT_Half |
  8101. ADVERTISED_100baseT_Full |
  8102. ADVERTISED_10baseT_Half |
  8103. ADVERTISED_10baseT_Full);
  8104. cmd->advertising &= mask;
  8105. } else {
  8106. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  8107. if (cmd->speed != SPEED_1000)
  8108. return -EINVAL;
  8109. if (cmd->duplex != DUPLEX_FULL)
  8110. return -EINVAL;
  8111. } else {
  8112. if (cmd->speed != SPEED_100 &&
  8113. cmd->speed != SPEED_10)
  8114. return -EINVAL;
  8115. }
  8116. }
  8117. tg3_full_lock(tp, 0);
  8118. tp->link_config.autoneg = cmd->autoneg;
  8119. if (cmd->autoneg == AUTONEG_ENABLE) {
  8120. tp->link_config.advertising = (cmd->advertising |
  8121. ADVERTISED_Autoneg);
  8122. tp->link_config.speed = SPEED_INVALID;
  8123. tp->link_config.duplex = DUPLEX_INVALID;
  8124. } else {
  8125. tp->link_config.advertising = 0;
  8126. tp->link_config.speed = cmd->speed;
  8127. tp->link_config.duplex = cmd->duplex;
  8128. }
  8129. tp->link_config.orig_speed = tp->link_config.speed;
  8130. tp->link_config.orig_duplex = tp->link_config.duplex;
  8131. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8132. if (netif_running(dev))
  8133. tg3_setup_phy(tp, 1);
  8134. tg3_full_unlock(tp);
  8135. return 0;
  8136. }
  8137. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8138. {
  8139. struct tg3 *tp = netdev_priv(dev);
  8140. strcpy(info->driver, DRV_MODULE_NAME);
  8141. strcpy(info->version, DRV_MODULE_VERSION);
  8142. strcpy(info->fw_version, tp->fw_ver);
  8143. strcpy(info->bus_info, pci_name(tp->pdev));
  8144. }
  8145. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8146. {
  8147. struct tg3 *tp = netdev_priv(dev);
  8148. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8149. device_can_wakeup(&tp->pdev->dev))
  8150. wol->supported = WAKE_MAGIC;
  8151. else
  8152. wol->supported = 0;
  8153. wol->wolopts = 0;
  8154. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8155. device_can_wakeup(&tp->pdev->dev))
  8156. wol->wolopts = WAKE_MAGIC;
  8157. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8158. }
  8159. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8160. {
  8161. struct tg3 *tp = netdev_priv(dev);
  8162. struct device *dp = &tp->pdev->dev;
  8163. if (wol->wolopts & ~WAKE_MAGIC)
  8164. return -EINVAL;
  8165. if ((wol->wolopts & WAKE_MAGIC) &&
  8166. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8167. return -EINVAL;
  8168. spin_lock_bh(&tp->lock);
  8169. if (wol->wolopts & WAKE_MAGIC) {
  8170. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8171. device_set_wakeup_enable(dp, true);
  8172. } else {
  8173. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8174. device_set_wakeup_enable(dp, false);
  8175. }
  8176. spin_unlock_bh(&tp->lock);
  8177. return 0;
  8178. }
  8179. static u32 tg3_get_msglevel(struct net_device *dev)
  8180. {
  8181. struct tg3 *tp = netdev_priv(dev);
  8182. return tp->msg_enable;
  8183. }
  8184. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8185. {
  8186. struct tg3 *tp = netdev_priv(dev);
  8187. tp->msg_enable = value;
  8188. }
  8189. static int tg3_set_tso(struct net_device *dev, u32 value)
  8190. {
  8191. struct tg3 *tp = netdev_priv(dev);
  8192. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8193. if (value)
  8194. return -EINVAL;
  8195. return 0;
  8196. }
  8197. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8198. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8199. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8200. if (value) {
  8201. dev->features |= NETIF_F_TSO6;
  8202. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8203. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8204. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8205. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8206. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8207. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8208. dev->features |= NETIF_F_TSO_ECN;
  8209. } else
  8210. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8211. }
  8212. return ethtool_op_set_tso(dev, value);
  8213. }
  8214. static int tg3_nway_reset(struct net_device *dev)
  8215. {
  8216. struct tg3 *tp = netdev_priv(dev);
  8217. int r;
  8218. if (!netif_running(dev))
  8219. return -EAGAIN;
  8220. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8221. return -EINVAL;
  8222. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8223. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8224. return -EAGAIN;
  8225. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8226. } else {
  8227. u32 bmcr;
  8228. spin_lock_bh(&tp->lock);
  8229. r = -EINVAL;
  8230. tg3_readphy(tp, MII_BMCR, &bmcr);
  8231. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8232. ((bmcr & BMCR_ANENABLE) ||
  8233. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8234. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8235. BMCR_ANENABLE);
  8236. r = 0;
  8237. }
  8238. spin_unlock_bh(&tp->lock);
  8239. }
  8240. return r;
  8241. }
  8242. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8243. {
  8244. struct tg3 *tp = netdev_priv(dev);
  8245. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8246. ering->rx_mini_max_pending = 0;
  8247. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8248. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8249. else
  8250. ering->rx_jumbo_max_pending = 0;
  8251. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8252. ering->rx_pending = tp->rx_pending;
  8253. ering->rx_mini_pending = 0;
  8254. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8255. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8256. else
  8257. ering->rx_jumbo_pending = 0;
  8258. ering->tx_pending = tp->napi[0].tx_pending;
  8259. }
  8260. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8261. {
  8262. struct tg3 *tp = netdev_priv(dev);
  8263. int i, irq_sync = 0, err = 0;
  8264. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8265. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8266. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8267. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8268. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8269. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8270. return -EINVAL;
  8271. if (netif_running(dev)) {
  8272. tg3_phy_stop(tp);
  8273. tg3_netif_stop(tp);
  8274. irq_sync = 1;
  8275. }
  8276. tg3_full_lock(tp, irq_sync);
  8277. tp->rx_pending = ering->rx_pending;
  8278. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8279. tp->rx_pending > 63)
  8280. tp->rx_pending = 63;
  8281. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8282. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8283. tp->napi[i].tx_pending = ering->tx_pending;
  8284. if (netif_running(dev)) {
  8285. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8286. err = tg3_restart_hw(tp, 1);
  8287. if (!err)
  8288. tg3_netif_start(tp);
  8289. }
  8290. tg3_full_unlock(tp);
  8291. if (irq_sync && !err)
  8292. tg3_phy_start(tp);
  8293. return err;
  8294. }
  8295. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8296. {
  8297. struct tg3 *tp = netdev_priv(dev);
  8298. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8299. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8300. epause->rx_pause = 1;
  8301. else
  8302. epause->rx_pause = 0;
  8303. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8304. epause->tx_pause = 1;
  8305. else
  8306. epause->tx_pause = 0;
  8307. }
  8308. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8309. {
  8310. struct tg3 *tp = netdev_priv(dev);
  8311. int err = 0;
  8312. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8313. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8314. return -EAGAIN;
  8315. if (epause->autoneg) {
  8316. u32 newadv;
  8317. struct phy_device *phydev;
  8318. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8319. if (epause->rx_pause) {
  8320. if (epause->tx_pause)
  8321. newadv = ADVERTISED_Pause;
  8322. else
  8323. newadv = ADVERTISED_Pause |
  8324. ADVERTISED_Asym_Pause;
  8325. } else if (epause->tx_pause) {
  8326. newadv = ADVERTISED_Asym_Pause;
  8327. } else
  8328. newadv = 0;
  8329. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8330. u32 oldadv = phydev->advertising &
  8331. (ADVERTISED_Pause |
  8332. ADVERTISED_Asym_Pause);
  8333. if (oldadv != newadv) {
  8334. phydev->advertising &=
  8335. ~(ADVERTISED_Pause |
  8336. ADVERTISED_Asym_Pause);
  8337. phydev->advertising |= newadv;
  8338. err = phy_start_aneg(phydev);
  8339. }
  8340. } else {
  8341. tp->link_config.advertising &=
  8342. ~(ADVERTISED_Pause |
  8343. ADVERTISED_Asym_Pause);
  8344. tp->link_config.advertising |= newadv;
  8345. }
  8346. } else {
  8347. if (epause->rx_pause)
  8348. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8349. else
  8350. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8351. if (epause->tx_pause)
  8352. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8353. else
  8354. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8355. if (netif_running(dev))
  8356. tg3_setup_flow_control(tp, 0, 0);
  8357. }
  8358. } else {
  8359. int irq_sync = 0;
  8360. if (netif_running(dev)) {
  8361. tg3_netif_stop(tp);
  8362. irq_sync = 1;
  8363. }
  8364. tg3_full_lock(tp, irq_sync);
  8365. if (epause->autoneg)
  8366. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8367. else
  8368. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8369. if (epause->rx_pause)
  8370. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8371. else
  8372. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8373. if (epause->tx_pause)
  8374. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8375. else
  8376. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8377. if (netif_running(dev)) {
  8378. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8379. err = tg3_restart_hw(tp, 1);
  8380. if (!err)
  8381. tg3_netif_start(tp);
  8382. }
  8383. tg3_full_unlock(tp);
  8384. }
  8385. return err;
  8386. }
  8387. static u32 tg3_get_rx_csum(struct net_device *dev)
  8388. {
  8389. struct tg3 *tp = netdev_priv(dev);
  8390. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8391. }
  8392. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8393. {
  8394. struct tg3 *tp = netdev_priv(dev);
  8395. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8396. if (data != 0)
  8397. return -EINVAL;
  8398. return 0;
  8399. }
  8400. spin_lock_bh(&tp->lock);
  8401. if (data)
  8402. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8403. else
  8404. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8405. spin_unlock_bh(&tp->lock);
  8406. return 0;
  8407. }
  8408. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8409. {
  8410. struct tg3 *tp = netdev_priv(dev);
  8411. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8412. if (data != 0)
  8413. return -EINVAL;
  8414. return 0;
  8415. }
  8416. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8417. ethtool_op_set_tx_ipv6_csum(dev, data);
  8418. else
  8419. ethtool_op_set_tx_csum(dev, data);
  8420. return 0;
  8421. }
  8422. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8423. {
  8424. switch (sset) {
  8425. case ETH_SS_TEST:
  8426. return TG3_NUM_TEST;
  8427. case ETH_SS_STATS:
  8428. return TG3_NUM_STATS;
  8429. default:
  8430. return -EOPNOTSUPP;
  8431. }
  8432. }
  8433. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8434. {
  8435. switch (stringset) {
  8436. case ETH_SS_STATS:
  8437. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8438. break;
  8439. case ETH_SS_TEST:
  8440. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8441. break;
  8442. default:
  8443. WARN_ON(1); /* we need a WARN() */
  8444. break;
  8445. }
  8446. }
  8447. static int tg3_phys_id(struct net_device *dev, u32 data)
  8448. {
  8449. struct tg3 *tp = netdev_priv(dev);
  8450. int i;
  8451. if (!netif_running(tp->dev))
  8452. return -EAGAIN;
  8453. if (data == 0)
  8454. data = UINT_MAX / 2;
  8455. for (i = 0; i < (data * 2); i++) {
  8456. if ((i % 2) == 0)
  8457. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8458. LED_CTRL_1000MBPS_ON |
  8459. LED_CTRL_100MBPS_ON |
  8460. LED_CTRL_10MBPS_ON |
  8461. LED_CTRL_TRAFFIC_OVERRIDE |
  8462. LED_CTRL_TRAFFIC_BLINK |
  8463. LED_CTRL_TRAFFIC_LED);
  8464. else
  8465. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8466. LED_CTRL_TRAFFIC_OVERRIDE);
  8467. if (msleep_interruptible(500))
  8468. break;
  8469. }
  8470. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8471. return 0;
  8472. }
  8473. static void tg3_get_ethtool_stats (struct net_device *dev,
  8474. struct ethtool_stats *estats, u64 *tmp_stats)
  8475. {
  8476. struct tg3 *tp = netdev_priv(dev);
  8477. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8478. }
  8479. #define NVRAM_TEST_SIZE 0x100
  8480. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8481. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8482. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8483. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8484. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8485. static int tg3_test_nvram(struct tg3 *tp)
  8486. {
  8487. u32 csum, magic;
  8488. __be32 *buf;
  8489. int i, j, k, err = 0, size;
  8490. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8491. return 0;
  8492. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8493. return -EIO;
  8494. if (magic == TG3_EEPROM_MAGIC)
  8495. size = NVRAM_TEST_SIZE;
  8496. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8497. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8498. TG3_EEPROM_SB_FORMAT_1) {
  8499. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8500. case TG3_EEPROM_SB_REVISION_0:
  8501. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8502. break;
  8503. case TG3_EEPROM_SB_REVISION_2:
  8504. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8505. break;
  8506. case TG3_EEPROM_SB_REVISION_3:
  8507. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8508. break;
  8509. default:
  8510. return 0;
  8511. }
  8512. } else
  8513. return 0;
  8514. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8515. size = NVRAM_SELFBOOT_HW_SIZE;
  8516. else
  8517. return -EIO;
  8518. buf = kmalloc(size, GFP_KERNEL);
  8519. if (buf == NULL)
  8520. return -ENOMEM;
  8521. err = -EIO;
  8522. for (i = 0, j = 0; i < size; i += 4, j++) {
  8523. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8524. if (err)
  8525. break;
  8526. }
  8527. if (i < size)
  8528. goto out;
  8529. /* Selfboot format */
  8530. magic = be32_to_cpu(buf[0]);
  8531. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8532. TG3_EEPROM_MAGIC_FW) {
  8533. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8534. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8535. TG3_EEPROM_SB_REVISION_2) {
  8536. /* For rev 2, the csum doesn't include the MBA. */
  8537. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8538. csum8 += buf8[i];
  8539. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8540. csum8 += buf8[i];
  8541. } else {
  8542. for (i = 0; i < size; i++)
  8543. csum8 += buf8[i];
  8544. }
  8545. if (csum8 == 0) {
  8546. err = 0;
  8547. goto out;
  8548. }
  8549. err = -EIO;
  8550. goto out;
  8551. }
  8552. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8553. TG3_EEPROM_MAGIC_HW) {
  8554. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8555. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8556. u8 *buf8 = (u8 *) buf;
  8557. /* Separate the parity bits and the data bytes. */
  8558. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8559. if ((i == 0) || (i == 8)) {
  8560. int l;
  8561. u8 msk;
  8562. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8563. parity[k++] = buf8[i] & msk;
  8564. i++;
  8565. }
  8566. else if (i == 16) {
  8567. int l;
  8568. u8 msk;
  8569. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8570. parity[k++] = buf8[i] & msk;
  8571. i++;
  8572. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8573. parity[k++] = buf8[i] & msk;
  8574. i++;
  8575. }
  8576. data[j++] = buf8[i];
  8577. }
  8578. err = -EIO;
  8579. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8580. u8 hw8 = hweight8(data[i]);
  8581. if ((hw8 & 0x1) && parity[i])
  8582. goto out;
  8583. else if (!(hw8 & 0x1) && !parity[i])
  8584. goto out;
  8585. }
  8586. err = 0;
  8587. goto out;
  8588. }
  8589. /* Bootstrap checksum at offset 0x10 */
  8590. csum = calc_crc((unsigned char *) buf, 0x10);
  8591. if (csum != be32_to_cpu(buf[0x10/4]))
  8592. goto out;
  8593. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8594. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8595. if (csum != be32_to_cpu(buf[0xfc/4]))
  8596. goto out;
  8597. err = 0;
  8598. out:
  8599. kfree(buf);
  8600. return err;
  8601. }
  8602. #define TG3_SERDES_TIMEOUT_SEC 2
  8603. #define TG3_COPPER_TIMEOUT_SEC 6
  8604. static int tg3_test_link(struct tg3 *tp)
  8605. {
  8606. int i, max;
  8607. if (!netif_running(tp->dev))
  8608. return -ENODEV;
  8609. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8610. max = TG3_SERDES_TIMEOUT_SEC;
  8611. else
  8612. max = TG3_COPPER_TIMEOUT_SEC;
  8613. for (i = 0; i < max; i++) {
  8614. if (netif_carrier_ok(tp->dev))
  8615. return 0;
  8616. if (msleep_interruptible(1000))
  8617. break;
  8618. }
  8619. return -EIO;
  8620. }
  8621. /* Only test the commonly used registers */
  8622. static int tg3_test_registers(struct tg3 *tp)
  8623. {
  8624. int i, is_5705, is_5750;
  8625. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8626. static struct {
  8627. u16 offset;
  8628. u16 flags;
  8629. #define TG3_FL_5705 0x1
  8630. #define TG3_FL_NOT_5705 0x2
  8631. #define TG3_FL_NOT_5788 0x4
  8632. #define TG3_FL_NOT_5750 0x8
  8633. u32 read_mask;
  8634. u32 write_mask;
  8635. } reg_tbl[] = {
  8636. /* MAC Control Registers */
  8637. { MAC_MODE, TG3_FL_NOT_5705,
  8638. 0x00000000, 0x00ef6f8c },
  8639. { MAC_MODE, TG3_FL_5705,
  8640. 0x00000000, 0x01ef6b8c },
  8641. { MAC_STATUS, TG3_FL_NOT_5705,
  8642. 0x03800107, 0x00000000 },
  8643. { MAC_STATUS, TG3_FL_5705,
  8644. 0x03800100, 0x00000000 },
  8645. { MAC_ADDR_0_HIGH, 0x0000,
  8646. 0x00000000, 0x0000ffff },
  8647. { MAC_ADDR_0_LOW, 0x0000,
  8648. 0x00000000, 0xffffffff },
  8649. { MAC_RX_MTU_SIZE, 0x0000,
  8650. 0x00000000, 0x0000ffff },
  8651. { MAC_TX_MODE, 0x0000,
  8652. 0x00000000, 0x00000070 },
  8653. { MAC_TX_LENGTHS, 0x0000,
  8654. 0x00000000, 0x00003fff },
  8655. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8656. 0x00000000, 0x000007fc },
  8657. { MAC_RX_MODE, TG3_FL_5705,
  8658. 0x00000000, 0x000007dc },
  8659. { MAC_HASH_REG_0, 0x0000,
  8660. 0x00000000, 0xffffffff },
  8661. { MAC_HASH_REG_1, 0x0000,
  8662. 0x00000000, 0xffffffff },
  8663. { MAC_HASH_REG_2, 0x0000,
  8664. 0x00000000, 0xffffffff },
  8665. { MAC_HASH_REG_3, 0x0000,
  8666. 0x00000000, 0xffffffff },
  8667. /* Receive Data and Receive BD Initiator Control Registers. */
  8668. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8669. 0x00000000, 0xffffffff },
  8670. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8671. 0x00000000, 0xffffffff },
  8672. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8673. 0x00000000, 0x00000003 },
  8674. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8675. 0x00000000, 0xffffffff },
  8676. { RCVDBDI_STD_BD+0, 0x0000,
  8677. 0x00000000, 0xffffffff },
  8678. { RCVDBDI_STD_BD+4, 0x0000,
  8679. 0x00000000, 0xffffffff },
  8680. { RCVDBDI_STD_BD+8, 0x0000,
  8681. 0x00000000, 0xffff0002 },
  8682. { RCVDBDI_STD_BD+0xc, 0x0000,
  8683. 0x00000000, 0xffffffff },
  8684. /* Receive BD Initiator Control Registers. */
  8685. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8686. 0x00000000, 0xffffffff },
  8687. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8688. 0x00000000, 0x000003ff },
  8689. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8690. 0x00000000, 0xffffffff },
  8691. /* Host Coalescing Control Registers. */
  8692. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8693. 0x00000000, 0x00000004 },
  8694. { HOSTCC_MODE, TG3_FL_5705,
  8695. 0x00000000, 0x000000f6 },
  8696. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8697. 0x00000000, 0xffffffff },
  8698. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8699. 0x00000000, 0x000003ff },
  8700. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8701. 0x00000000, 0xffffffff },
  8702. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8703. 0x00000000, 0x000003ff },
  8704. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8705. 0x00000000, 0xffffffff },
  8706. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8707. 0x00000000, 0x000000ff },
  8708. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8709. 0x00000000, 0xffffffff },
  8710. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8711. 0x00000000, 0x000000ff },
  8712. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8713. 0x00000000, 0xffffffff },
  8714. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8715. 0x00000000, 0xffffffff },
  8716. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8717. 0x00000000, 0xffffffff },
  8718. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8719. 0x00000000, 0x000000ff },
  8720. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8721. 0x00000000, 0xffffffff },
  8722. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8723. 0x00000000, 0x000000ff },
  8724. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8725. 0x00000000, 0xffffffff },
  8726. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8727. 0x00000000, 0xffffffff },
  8728. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8729. 0x00000000, 0xffffffff },
  8730. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8731. 0x00000000, 0xffffffff },
  8732. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8733. 0x00000000, 0xffffffff },
  8734. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8735. 0xffffffff, 0x00000000 },
  8736. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8737. 0xffffffff, 0x00000000 },
  8738. /* Buffer Manager Control Registers. */
  8739. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8740. 0x00000000, 0x007fff80 },
  8741. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8742. 0x00000000, 0x007fffff },
  8743. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8744. 0x00000000, 0x0000003f },
  8745. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8746. 0x00000000, 0x000001ff },
  8747. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8748. 0x00000000, 0x000001ff },
  8749. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8750. 0xffffffff, 0x00000000 },
  8751. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8752. 0xffffffff, 0x00000000 },
  8753. /* Mailbox Registers */
  8754. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8755. 0x00000000, 0x000001ff },
  8756. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8757. 0x00000000, 0x000001ff },
  8758. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8759. 0x00000000, 0x000007ff },
  8760. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8761. 0x00000000, 0x000001ff },
  8762. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8763. };
  8764. is_5705 = is_5750 = 0;
  8765. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8766. is_5705 = 1;
  8767. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8768. is_5750 = 1;
  8769. }
  8770. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8771. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8772. continue;
  8773. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8774. continue;
  8775. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8776. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8777. continue;
  8778. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8779. continue;
  8780. offset = (u32) reg_tbl[i].offset;
  8781. read_mask = reg_tbl[i].read_mask;
  8782. write_mask = reg_tbl[i].write_mask;
  8783. /* Save the original register content */
  8784. save_val = tr32(offset);
  8785. /* Determine the read-only value. */
  8786. read_val = save_val & read_mask;
  8787. /* Write zero to the register, then make sure the read-only bits
  8788. * are not changed and the read/write bits are all zeros.
  8789. */
  8790. tw32(offset, 0);
  8791. val = tr32(offset);
  8792. /* Test the read-only and read/write bits. */
  8793. if (((val & read_mask) != read_val) || (val & write_mask))
  8794. goto out;
  8795. /* Write ones to all the bits defined by RdMask and WrMask, then
  8796. * make sure the read-only bits are not changed and the
  8797. * read/write bits are all ones.
  8798. */
  8799. tw32(offset, read_mask | write_mask);
  8800. val = tr32(offset);
  8801. /* Test the read-only bits. */
  8802. if ((val & read_mask) != read_val)
  8803. goto out;
  8804. /* Test the read/write bits. */
  8805. if ((val & write_mask) != write_mask)
  8806. goto out;
  8807. tw32(offset, save_val);
  8808. }
  8809. return 0;
  8810. out:
  8811. if (netif_msg_hw(tp))
  8812. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8813. offset);
  8814. tw32(offset, save_val);
  8815. return -EIO;
  8816. }
  8817. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8818. {
  8819. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8820. int i;
  8821. u32 j;
  8822. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8823. for (j = 0; j < len; j += 4) {
  8824. u32 val;
  8825. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8826. tg3_read_mem(tp, offset + j, &val);
  8827. if (val != test_pattern[i])
  8828. return -EIO;
  8829. }
  8830. }
  8831. return 0;
  8832. }
  8833. static int tg3_test_memory(struct tg3 *tp)
  8834. {
  8835. static struct mem_entry {
  8836. u32 offset;
  8837. u32 len;
  8838. } mem_tbl_570x[] = {
  8839. { 0x00000000, 0x00b50},
  8840. { 0x00002000, 0x1c000},
  8841. { 0xffffffff, 0x00000}
  8842. }, mem_tbl_5705[] = {
  8843. { 0x00000100, 0x0000c},
  8844. { 0x00000200, 0x00008},
  8845. { 0x00004000, 0x00800},
  8846. { 0x00006000, 0x01000},
  8847. { 0x00008000, 0x02000},
  8848. { 0x00010000, 0x0e000},
  8849. { 0xffffffff, 0x00000}
  8850. }, mem_tbl_5755[] = {
  8851. { 0x00000200, 0x00008},
  8852. { 0x00004000, 0x00800},
  8853. { 0x00006000, 0x00800},
  8854. { 0x00008000, 0x02000},
  8855. { 0x00010000, 0x0c000},
  8856. { 0xffffffff, 0x00000}
  8857. }, mem_tbl_5906[] = {
  8858. { 0x00000200, 0x00008},
  8859. { 0x00004000, 0x00400},
  8860. { 0x00006000, 0x00400},
  8861. { 0x00008000, 0x01000},
  8862. { 0x00010000, 0x01000},
  8863. { 0xffffffff, 0x00000}
  8864. };
  8865. struct mem_entry *mem_tbl;
  8866. int err = 0;
  8867. int i;
  8868. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8869. mem_tbl = mem_tbl_5755;
  8870. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8871. mem_tbl = mem_tbl_5906;
  8872. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8873. mem_tbl = mem_tbl_5705;
  8874. else
  8875. mem_tbl = mem_tbl_570x;
  8876. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8877. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8878. mem_tbl[i].len)) != 0)
  8879. break;
  8880. }
  8881. return err;
  8882. }
  8883. #define TG3_MAC_LOOPBACK 0
  8884. #define TG3_PHY_LOOPBACK 1
  8885. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8886. {
  8887. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8888. u32 desc_idx, coal_now;
  8889. struct sk_buff *skb, *rx_skb;
  8890. u8 *tx_data;
  8891. dma_addr_t map;
  8892. int num_pkts, tx_len, rx_len, i, err;
  8893. struct tg3_rx_buffer_desc *desc;
  8894. struct tg3_napi *tnapi, *rnapi;
  8895. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8896. if (tp->irq_cnt > 1) {
  8897. tnapi = &tp->napi[1];
  8898. rnapi = &tp->napi[1];
  8899. } else {
  8900. tnapi = &tp->napi[0];
  8901. rnapi = &tp->napi[0];
  8902. }
  8903. coal_now = tnapi->coal_now | rnapi->coal_now;
  8904. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8905. /* HW errata - mac loopback fails in some cases on 5780.
  8906. * Normal traffic and PHY loopback are not affected by
  8907. * errata.
  8908. */
  8909. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8910. return 0;
  8911. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8912. MAC_MODE_PORT_INT_LPBACK;
  8913. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8914. mac_mode |= MAC_MODE_LINK_POLARITY;
  8915. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8916. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8917. else
  8918. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8919. tw32(MAC_MODE, mac_mode);
  8920. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8921. u32 val;
  8922. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8923. tg3_phy_fet_toggle_apd(tp, false);
  8924. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8925. } else
  8926. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8927. tg3_phy_toggle_automdix(tp, 0);
  8928. tg3_writephy(tp, MII_BMCR, val);
  8929. udelay(40);
  8930. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8931. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8932. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8933. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8934. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8935. } else
  8936. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8937. /* reset to prevent losing 1st rx packet intermittently */
  8938. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8939. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8940. udelay(10);
  8941. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8942. }
  8943. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8944. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8945. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8946. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8947. mac_mode |= MAC_MODE_LINK_POLARITY;
  8948. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8949. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8950. }
  8951. tw32(MAC_MODE, mac_mode);
  8952. }
  8953. else
  8954. return -EINVAL;
  8955. err = -EIO;
  8956. tx_len = 1514;
  8957. skb = netdev_alloc_skb(tp->dev, tx_len);
  8958. if (!skb)
  8959. return -ENOMEM;
  8960. tx_data = skb_put(skb, tx_len);
  8961. memcpy(tx_data, tp->dev->dev_addr, 6);
  8962. memset(tx_data + 6, 0x0, 8);
  8963. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8964. for (i = 14; i < tx_len; i++)
  8965. tx_data[i] = (u8) (i & 0xff);
  8966. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8967. if (pci_dma_mapping_error(tp->pdev, map)) {
  8968. dev_kfree_skb(skb);
  8969. return -EIO;
  8970. }
  8971. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8972. rnapi->coal_now);
  8973. udelay(10);
  8974. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8975. num_pkts = 0;
  8976. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8977. tnapi->tx_prod++;
  8978. num_pkts++;
  8979. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8980. tr32_mailbox(tnapi->prodmbox);
  8981. udelay(10);
  8982. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8983. for (i = 0; i < 35; i++) {
  8984. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8985. coal_now);
  8986. udelay(10);
  8987. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8988. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8989. if ((tx_idx == tnapi->tx_prod) &&
  8990. (rx_idx == (rx_start_idx + num_pkts)))
  8991. break;
  8992. }
  8993. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8994. dev_kfree_skb(skb);
  8995. if (tx_idx != tnapi->tx_prod)
  8996. goto out;
  8997. if (rx_idx != rx_start_idx + num_pkts)
  8998. goto out;
  8999. desc = &rnapi->rx_rcb[rx_start_idx];
  9000. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9001. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9002. if (opaque_key != RXD_OPAQUE_RING_STD)
  9003. goto out;
  9004. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9005. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9006. goto out;
  9007. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9008. if (rx_len != tx_len)
  9009. goto out;
  9010. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9011. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9012. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9013. for (i = 14; i < tx_len; i++) {
  9014. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9015. goto out;
  9016. }
  9017. err = 0;
  9018. /* tg3_free_rings will unmap and free the rx_skb */
  9019. out:
  9020. return err;
  9021. }
  9022. #define TG3_MAC_LOOPBACK_FAILED 1
  9023. #define TG3_PHY_LOOPBACK_FAILED 2
  9024. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9025. TG3_PHY_LOOPBACK_FAILED)
  9026. static int tg3_test_loopback(struct tg3 *tp)
  9027. {
  9028. int err = 0;
  9029. u32 cpmuctrl = 0;
  9030. if (!netif_running(tp->dev))
  9031. return TG3_LOOPBACK_FAILED;
  9032. err = tg3_reset_hw(tp, 1);
  9033. if (err)
  9034. return TG3_LOOPBACK_FAILED;
  9035. /* Turn off gphy autopowerdown. */
  9036. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9037. tg3_phy_toggle_apd(tp, false);
  9038. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9039. int i;
  9040. u32 status;
  9041. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9042. /* Wait for up to 40 microseconds to acquire lock. */
  9043. for (i = 0; i < 4; i++) {
  9044. status = tr32(TG3_CPMU_MUTEX_GNT);
  9045. if (status == CPMU_MUTEX_GNT_DRIVER)
  9046. break;
  9047. udelay(10);
  9048. }
  9049. if (status != CPMU_MUTEX_GNT_DRIVER)
  9050. return TG3_LOOPBACK_FAILED;
  9051. /* Turn off link-based power management. */
  9052. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9053. tw32(TG3_CPMU_CTRL,
  9054. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9055. CPMU_CTRL_LINK_AWARE_MODE));
  9056. }
  9057. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9058. err |= TG3_MAC_LOOPBACK_FAILED;
  9059. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9060. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9061. /* Release the mutex */
  9062. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9063. }
  9064. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  9065. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9066. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9067. err |= TG3_PHY_LOOPBACK_FAILED;
  9068. }
  9069. /* Re-enable gphy autopowerdown. */
  9070. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9071. tg3_phy_toggle_apd(tp, true);
  9072. return err;
  9073. }
  9074. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9075. u64 *data)
  9076. {
  9077. struct tg3 *tp = netdev_priv(dev);
  9078. if (tp->link_config.phy_is_low_power)
  9079. tg3_set_power_state(tp, PCI_D0);
  9080. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9081. if (tg3_test_nvram(tp) != 0) {
  9082. etest->flags |= ETH_TEST_FL_FAILED;
  9083. data[0] = 1;
  9084. }
  9085. if (tg3_test_link(tp) != 0) {
  9086. etest->flags |= ETH_TEST_FL_FAILED;
  9087. data[1] = 1;
  9088. }
  9089. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9090. int err, err2 = 0, irq_sync = 0;
  9091. if (netif_running(dev)) {
  9092. tg3_phy_stop(tp);
  9093. tg3_netif_stop(tp);
  9094. irq_sync = 1;
  9095. }
  9096. tg3_full_lock(tp, irq_sync);
  9097. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9098. err = tg3_nvram_lock(tp);
  9099. tg3_halt_cpu(tp, RX_CPU_BASE);
  9100. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9101. tg3_halt_cpu(tp, TX_CPU_BASE);
  9102. if (!err)
  9103. tg3_nvram_unlock(tp);
  9104. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  9105. tg3_phy_reset(tp);
  9106. if (tg3_test_registers(tp) != 0) {
  9107. etest->flags |= ETH_TEST_FL_FAILED;
  9108. data[2] = 1;
  9109. }
  9110. if (tg3_test_memory(tp) != 0) {
  9111. etest->flags |= ETH_TEST_FL_FAILED;
  9112. data[3] = 1;
  9113. }
  9114. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9115. etest->flags |= ETH_TEST_FL_FAILED;
  9116. tg3_full_unlock(tp);
  9117. if (tg3_test_interrupt(tp) != 0) {
  9118. etest->flags |= ETH_TEST_FL_FAILED;
  9119. data[5] = 1;
  9120. }
  9121. tg3_full_lock(tp, 0);
  9122. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9123. if (netif_running(dev)) {
  9124. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9125. err2 = tg3_restart_hw(tp, 1);
  9126. if (!err2)
  9127. tg3_netif_start(tp);
  9128. }
  9129. tg3_full_unlock(tp);
  9130. if (irq_sync && !err2)
  9131. tg3_phy_start(tp);
  9132. }
  9133. if (tp->link_config.phy_is_low_power)
  9134. tg3_set_power_state(tp, PCI_D3hot);
  9135. }
  9136. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9137. {
  9138. struct mii_ioctl_data *data = if_mii(ifr);
  9139. struct tg3 *tp = netdev_priv(dev);
  9140. int err;
  9141. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9142. struct phy_device *phydev;
  9143. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9144. return -EAGAIN;
  9145. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9146. return phy_mii_ioctl(phydev, data, cmd);
  9147. }
  9148. switch(cmd) {
  9149. case SIOCGMIIPHY:
  9150. data->phy_id = tp->phy_addr;
  9151. /* fallthru */
  9152. case SIOCGMIIREG: {
  9153. u32 mii_regval;
  9154. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9155. break; /* We have no PHY */
  9156. if (tp->link_config.phy_is_low_power)
  9157. return -EAGAIN;
  9158. spin_lock_bh(&tp->lock);
  9159. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9160. spin_unlock_bh(&tp->lock);
  9161. data->val_out = mii_regval;
  9162. return err;
  9163. }
  9164. case SIOCSMIIREG:
  9165. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9166. break; /* We have no PHY */
  9167. if (tp->link_config.phy_is_low_power)
  9168. return -EAGAIN;
  9169. spin_lock_bh(&tp->lock);
  9170. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9171. spin_unlock_bh(&tp->lock);
  9172. return err;
  9173. default:
  9174. /* do nothing */
  9175. break;
  9176. }
  9177. return -EOPNOTSUPP;
  9178. }
  9179. #if TG3_VLAN_TAG_USED
  9180. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9181. {
  9182. struct tg3 *tp = netdev_priv(dev);
  9183. if (!netif_running(dev)) {
  9184. tp->vlgrp = grp;
  9185. return;
  9186. }
  9187. tg3_netif_stop(tp);
  9188. tg3_full_lock(tp, 0);
  9189. tp->vlgrp = grp;
  9190. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9191. __tg3_set_rx_mode(dev);
  9192. tg3_netif_start(tp);
  9193. tg3_full_unlock(tp);
  9194. }
  9195. #endif
  9196. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9197. {
  9198. struct tg3 *tp = netdev_priv(dev);
  9199. memcpy(ec, &tp->coal, sizeof(*ec));
  9200. return 0;
  9201. }
  9202. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9203. {
  9204. struct tg3 *tp = netdev_priv(dev);
  9205. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9206. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9207. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9208. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9209. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9210. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9211. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9212. }
  9213. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9214. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9215. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9216. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9217. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9218. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9219. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9220. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9221. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9222. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9223. return -EINVAL;
  9224. /* No rx interrupts will be generated if both are zero */
  9225. if ((ec->rx_coalesce_usecs == 0) &&
  9226. (ec->rx_max_coalesced_frames == 0))
  9227. return -EINVAL;
  9228. /* No tx interrupts will be generated if both are zero */
  9229. if ((ec->tx_coalesce_usecs == 0) &&
  9230. (ec->tx_max_coalesced_frames == 0))
  9231. return -EINVAL;
  9232. /* Only copy relevant parameters, ignore all others. */
  9233. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9234. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9235. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9236. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9237. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9238. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9239. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9240. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9241. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9242. if (netif_running(dev)) {
  9243. tg3_full_lock(tp, 0);
  9244. __tg3_set_coalesce(tp, &tp->coal);
  9245. tg3_full_unlock(tp);
  9246. }
  9247. return 0;
  9248. }
  9249. static const struct ethtool_ops tg3_ethtool_ops = {
  9250. .get_settings = tg3_get_settings,
  9251. .set_settings = tg3_set_settings,
  9252. .get_drvinfo = tg3_get_drvinfo,
  9253. .get_regs_len = tg3_get_regs_len,
  9254. .get_regs = tg3_get_regs,
  9255. .get_wol = tg3_get_wol,
  9256. .set_wol = tg3_set_wol,
  9257. .get_msglevel = tg3_get_msglevel,
  9258. .set_msglevel = tg3_set_msglevel,
  9259. .nway_reset = tg3_nway_reset,
  9260. .get_link = ethtool_op_get_link,
  9261. .get_eeprom_len = tg3_get_eeprom_len,
  9262. .get_eeprom = tg3_get_eeprom,
  9263. .set_eeprom = tg3_set_eeprom,
  9264. .get_ringparam = tg3_get_ringparam,
  9265. .set_ringparam = tg3_set_ringparam,
  9266. .get_pauseparam = tg3_get_pauseparam,
  9267. .set_pauseparam = tg3_set_pauseparam,
  9268. .get_rx_csum = tg3_get_rx_csum,
  9269. .set_rx_csum = tg3_set_rx_csum,
  9270. .set_tx_csum = tg3_set_tx_csum,
  9271. .set_sg = ethtool_op_set_sg,
  9272. .set_tso = tg3_set_tso,
  9273. .self_test = tg3_self_test,
  9274. .get_strings = tg3_get_strings,
  9275. .phys_id = tg3_phys_id,
  9276. .get_ethtool_stats = tg3_get_ethtool_stats,
  9277. .get_coalesce = tg3_get_coalesce,
  9278. .set_coalesce = tg3_set_coalesce,
  9279. .get_sset_count = tg3_get_sset_count,
  9280. };
  9281. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9282. {
  9283. u32 cursize, val, magic;
  9284. tp->nvram_size = EEPROM_CHIP_SIZE;
  9285. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9286. return;
  9287. if ((magic != TG3_EEPROM_MAGIC) &&
  9288. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9289. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9290. return;
  9291. /*
  9292. * Size the chip by reading offsets at increasing powers of two.
  9293. * When we encounter our validation signature, we know the addressing
  9294. * has wrapped around, and thus have our chip size.
  9295. */
  9296. cursize = 0x10;
  9297. while (cursize < tp->nvram_size) {
  9298. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9299. return;
  9300. if (val == magic)
  9301. break;
  9302. cursize <<= 1;
  9303. }
  9304. tp->nvram_size = cursize;
  9305. }
  9306. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9307. {
  9308. u32 val;
  9309. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9310. tg3_nvram_read(tp, 0, &val) != 0)
  9311. return;
  9312. /* Selfboot format */
  9313. if (val != TG3_EEPROM_MAGIC) {
  9314. tg3_get_eeprom_size(tp);
  9315. return;
  9316. }
  9317. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9318. if (val != 0) {
  9319. /* This is confusing. We want to operate on the
  9320. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9321. * call will read from NVRAM and byteswap the data
  9322. * according to the byteswapping settings for all
  9323. * other register accesses. This ensures the data we
  9324. * want will always reside in the lower 16-bits.
  9325. * However, the data in NVRAM is in LE format, which
  9326. * means the data from the NVRAM read will always be
  9327. * opposite the endianness of the CPU. The 16-bit
  9328. * byteswap then brings the data to CPU endianness.
  9329. */
  9330. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9331. return;
  9332. }
  9333. }
  9334. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9335. }
  9336. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9337. {
  9338. u32 nvcfg1;
  9339. nvcfg1 = tr32(NVRAM_CFG1);
  9340. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9341. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9342. } else {
  9343. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9344. tw32(NVRAM_CFG1, nvcfg1);
  9345. }
  9346. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9347. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9348. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9349. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9350. tp->nvram_jedecnum = JEDEC_ATMEL;
  9351. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9352. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9353. break;
  9354. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9355. tp->nvram_jedecnum = JEDEC_ATMEL;
  9356. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9357. break;
  9358. case FLASH_VENDOR_ATMEL_EEPROM:
  9359. tp->nvram_jedecnum = JEDEC_ATMEL;
  9360. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9361. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9362. break;
  9363. case FLASH_VENDOR_ST:
  9364. tp->nvram_jedecnum = JEDEC_ST;
  9365. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9366. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9367. break;
  9368. case FLASH_VENDOR_SAIFUN:
  9369. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9370. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9371. break;
  9372. case FLASH_VENDOR_SST_SMALL:
  9373. case FLASH_VENDOR_SST_LARGE:
  9374. tp->nvram_jedecnum = JEDEC_SST;
  9375. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9376. break;
  9377. }
  9378. } else {
  9379. tp->nvram_jedecnum = JEDEC_ATMEL;
  9380. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9381. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9382. }
  9383. }
  9384. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9385. {
  9386. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9387. case FLASH_5752PAGE_SIZE_256:
  9388. tp->nvram_pagesize = 256;
  9389. break;
  9390. case FLASH_5752PAGE_SIZE_512:
  9391. tp->nvram_pagesize = 512;
  9392. break;
  9393. case FLASH_5752PAGE_SIZE_1K:
  9394. tp->nvram_pagesize = 1024;
  9395. break;
  9396. case FLASH_5752PAGE_SIZE_2K:
  9397. tp->nvram_pagesize = 2048;
  9398. break;
  9399. case FLASH_5752PAGE_SIZE_4K:
  9400. tp->nvram_pagesize = 4096;
  9401. break;
  9402. case FLASH_5752PAGE_SIZE_264:
  9403. tp->nvram_pagesize = 264;
  9404. break;
  9405. case FLASH_5752PAGE_SIZE_528:
  9406. tp->nvram_pagesize = 528;
  9407. break;
  9408. }
  9409. }
  9410. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9411. {
  9412. u32 nvcfg1;
  9413. nvcfg1 = tr32(NVRAM_CFG1);
  9414. /* NVRAM protection for TPM */
  9415. if (nvcfg1 & (1 << 27))
  9416. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9417. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9418. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9419. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9420. tp->nvram_jedecnum = JEDEC_ATMEL;
  9421. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9422. break;
  9423. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9424. tp->nvram_jedecnum = JEDEC_ATMEL;
  9425. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9426. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9427. break;
  9428. case FLASH_5752VENDOR_ST_M45PE10:
  9429. case FLASH_5752VENDOR_ST_M45PE20:
  9430. case FLASH_5752VENDOR_ST_M45PE40:
  9431. tp->nvram_jedecnum = JEDEC_ST;
  9432. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9433. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9434. break;
  9435. }
  9436. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9437. tg3_nvram_get_pagesize(tp, nvcfg1);
  9438. } else {
  9439. /* For eeprom, set pagesize to maximum eeprom size */
  9440. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9441. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9442. tw32(NVRAM_CFG1, nvcfg1);
  9443. }
  9444. }
  9445. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9446. {
  9447. u32 nvcfg1, protect = 0;
  9448. nvcfg1 = tr32(NVRAM_CFG1);
  9449. /* NVRAM protection for TPM */
  9450. if (nvcfg1 & (1 << 27)) {
  9451. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9452. protect = 1;
  9453. }
  9454. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9455. switch (nvcfg1) {
  9456. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9457. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9458. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9459. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9460. tp->nvram_jedecnum = JEDEC_ATMEL;
  9461. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9462. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9463. tp->nvram_pagesize = 264;
  9464. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9465. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9466. tp->nvram_size = (protect ? 0x3e200 :
  9467. TG3_NVRAM_SIZE_512KB);
  9468. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9469. tp->nvram_size = (protect ? 0x1f200 :
  9470. TG3_NVRAM_SIZE_256KB);
  9471. else
  9472. tp->nvram_size = (protect ? 0x1f200 :
  9473. TG3_NVRAM_SIZE_128KB);
  9474. break;
  9475. case FLASH_5752VENDOR_ST_M45PE10:
  9476. case FLASH_5752VENDOR_ST_M45PE20:
  9477. case FLASH_5752VENDOR_ST_M45PE40:
  9478. tp->nvram_jedecnum = JEDEC_ST;
  9479. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9480. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9481. tp->nvram_pagesize = 256;
  9482. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9483. tp->nvram_size = (protect ?
  9484. TG3_NVRAM_SIZE_64KB :
  9485. TG3_NVRAM_SIZE_128KB);
  9486. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9487. tp->nvram_size = (protect ?
  9488. TG3_NVRAM_SIZE_64KB :
  9489. TG3_NVRAM_SIZE_256KB);
  9490. else
  9491. tp->nvram_size = (protect ?
  9492. TG3_NVRAM_SIZE_128KB :
  9493. TG3_NVRAM_SIZE_512KB);
  9494. break;
  9495. }
  9496. }
  9497. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9498. {
  9499. u32 nvcfg1;
  9500. nvcfg1 = tr32(NVRAM_CFG1);
  9501. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9502. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9503. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9504. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9505. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9506. tp->nvram_jedecnum = JEDEC_ATMEL;
  9507. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9508. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9509. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9510. tw32(NVRAM_CFG1, nvcfg1);
  9511. break;
  9512. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9513. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9514. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9515. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9516. tp->nvram_jedecnum = JEDEC_ATMEL;
  9517. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9518. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9519. tp->nvram_pagesize = 264;
  9520. break;
  9521. case FLASH_5752VENDOR_ST_M45PE10:
  9522. case FLASH_5752VENDOR_ST_M45PE20:
  9523. case FLASH_5752VENDOR_ST_M45PE40:
  9524. tp->nvram_jedecnum = JEDEC_ST;
  9525. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9526. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9527. tp->nvram_pagesize = 256;
  9528. break;
  9529. }
  9530. }
  9531. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9532. {
  9533. u32 nvcfg1, protect = 0;
  9534. nvcfg1 = tr32(NVRAM_CFG1);
  9535. /* NVRAM protection for TPM */
  9536. if (nvcfg1 & (1 << 27)) {
  9537. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9538. protect = 1;
  9539. }
  9540. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9541. switch (nvcfg1) {
  9542. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9543. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9544. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9545. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9546. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9547. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9548. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9549. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9550. tp->nvram_jedecnum = JEDEC_ATMEL;
  9551. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9552. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9553. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9554. tp->nvram_pagesize = 256;
  9555. break;
  9556. case FLASH_5761VENDOR_ST_A_M45PE20:
  9557. case FLASH_5761VENDOR_ST_A_M45PE40:
  9558. case FLASH_5761VENDOR_ST_A_M45PE80:
  9559. case FLASH_5761VENDOR_ST_A_M45PE16:
  9560. case FLASH_5761VENDOR_ST_M_M45PE20:
  9561. case FLASH_5761VENDOR_ST_M_M45PE40:
  9562. case FLASH_5761VENDOR_ST_M_M45PE80:
  9563. case FLASH_5761VENDOR_ST_M_M45PE16:
  9564. tp->nvram_jedecnum = JEDEC_ST;
  9565. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9566. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9567. tp->nvram_pagesize = 256;
  9568. break;
  9569. }
  9570. if (protect) {
  9571. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9572. } else {
  9573. switch (nvcfg1) {
  9574. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9575. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9576. case FLASH_5761VENDOR_ST_A_M45PE16:
  9577. case FLASH_5761VENDOR_ST_M_M45PE16:
  9578. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9579. break;
  9580. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9581. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9582. case FLASH_5761VENDOR_ST_A_M45PE80:
  9583. case FLASH_5761VENDOR_ST_M_M45PE80:
  9584. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9585. break;
  9586. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9587. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9588. case FLASH_5761VENDOR_ST_A_M45PE40:
  9589. case FLASH_5761VENDOR_ST_M_M45PE40:
  9590. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9591. break;
  9592. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9593. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9594. case FLASH_5761VENDOR_ST_A_M45PE20:
  9595. case FLASH_5761VENDOR_ST_M_M45PE20:
  9596. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9597. break;
  9598. }
  9599. }
  9600. }
  9601. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9602. {
  9603. tp->nvram_jedecnum = JEDEC_ATMEL;
  9604. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9605. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9606. }
  9607. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9608. {
  9609. u32 nvcfg1;
  9610. nvcfg1 = tr32(NVRAM_CFG1);
  9611. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9612. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9613. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9614. tp->nvram_jedecnum = JEDEC_ATMEL;
  9615. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9616. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9617. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9618. tw32(NVRAM_CFG1, nvcfg1);
  9619. return;
  9620. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9621. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9622. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9623. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9624. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9625. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9626. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9627. tp->nvram_jedecnum = JEDEC_ATMEL;
  9628. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9629. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9630. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9631. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9632. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9633. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9634. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9635. break;
  9636. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9637. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9638. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9639. break;
  9640. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9641. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9642. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9643. break;
  9644. }
  9645. break;
  9646. case FLASH_5752VENDOR_ST_M45PE10:
  9647. case FLASH_5752VENDOR_ST_M45PE20:
  9648. case FLASH_5752VENDOR_ST_M45PE40:
  9649. tp->nvram_jedecnum = JEDEC_ST;
  9650. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9651. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9652. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9653. case FLASH_5752VENDOR_ST_M45PE10:
  9654. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9655. break;
  9656. case FLASH_5752VENDOR_ST_M45PE20:
  9657. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9658. break;
  9659. case FLASH_5752VENDOR_ST_M45PE40:
  9660. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9661. break;
  9662. }
  9663. break;
  9664. default:
  9665. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9666. return;
  9667. }
  9668. tg3_nvram_get_pagesize(tp, nvcfg1);
  9669. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9670. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9671. }
  9672. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9673. {
  9674. u32 nvcfg1;
  9675. nvcfg1 = tr32(NVRAM_CFG1);
  9676. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9677. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9678. case FLASH_5717VENDOR_MICRO_EEPROM:
  9679. tp->nvram_jedecnum = JEDEC_ATMEL;
  9680. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9681. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9682. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9683. tw32(NVRAM_CFG1, nvcfg1);
  9684. return;
  9685. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9686. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9687. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9688. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9689. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9690. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9691. case FLASH_5717VENDOR_ATMEL_45USPT:
  9692. tp->nvram_jedecnum = JEDEC_ATMEL;
  9693. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9694. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9695. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9696. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9697. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9698. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9699. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9700. break;
  9701. default:
  9702. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9703. break;
  9704. }
  9705. break;
  9706. case FLASH_5717VENDOR_ST_M_M25PE10:
  9707. case FLASH_5717VENDOR_ST_A_M25PE10:
  9708. case FLASH_5717VENDOR_ST_M_M45PE10:
  9709. case FLASH_5717VENDOR_ST_A_M45PE10:
  9710. case FLASH_5717VENDOR_ST_M_M25PE20:
  9711. case FLASH_5717VENDOR_ST_A_M25PE20:
  9712. case FLASH_5717VENDOR_ST_M_M45PE20:
  9713. case FLASH_5717VENDOR_ST_A_M45PE20:
  9714. case FLASH_5717VENDOR_ST_25USPT:
  9715. case FLASH_5717VENDOR_ST_45USPT:
  9716. tp->nvram_jedecnum = JEDEC_ST;
  9717. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9718. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9719. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9720. case FLASH_5717VENDOR_ST_M_M25PE20:
  9721. case FLASH_5717VENDOR_ST_A_M25PE20:
  9722. case FLASH_5717VENDOR_ST_M_M45PE20:
  9723. case FLASH_5717VENDOR_ST_A_M45PE20:
  9724. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9725. break;
  9726. default:
  9727. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9728. break;
  9729. }
  9730. break;
  9731. default:
  9732. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9733. return;
  9734. }
  9735. tg3_nvram_get_pagesize(tp, nvcfg1);
  9736. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9737. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9738. }
  9739. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9740. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9741. {
  9742. tw32_f(GRC_EEPROM_ADDR,
  9743. (EEPROM_ADDR_FSM_RESET |
  9744. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9745. EEPROM_ADDR_CLKPERD_SHIFT)));
  9746. msleep(1);
  9747. /* Enable seeprom accesses. */
  9748. tw32_f(GRC_LOCAL_CTRL,
  9749. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9750. udelay(100);
  9751. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9752. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9753. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9754. if (tg3_nvram_lock(tp)) {
  9755. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9756. "tg3_nvram_init failed.\n", tp->dev->name);
  9757. return;
  9758. }
  9759. tg3_enable_nvram_access(tp);
  9760. tp->nvram_size = 0;
  9761. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9762. tg3_get_5752_nvram_info(tp);
  9763. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9764. tg3_get_5755_nvram_info(tp);
  9765. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9766. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9767. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9768. tg3_get_5787_nvram_info(tp);
  9769. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9770. tg3_get_5761_nvram_info(tp);
  9771. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9772. tg3_get_5906_nvram_info(tp);
  9773. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9774. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9775. tg3_get_57780_nvram_info(tp);
  9776. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9777. tg3_get_5717_nvram_info(tp);
  9778. else
  9779. tg3_get_nvram_info(tp);
  9780. if (tp->nvram_size == 0)
  9781. tg3_get_nvram_size(tp);
  9782. tg3_disable_nvram_access(tp);
  9783. tg3_nvram_unlock(tp);
  9784. } else {
  9785. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9786. tg3_get_eeprom_size(tp);
  9787. }
  9788. }
  9789. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9790. u32 offset, u32 len, u8 *buf)
  9791. {
  9792. int i, j, rc = 0;
  9793. u32 val;
  9794. for (i = 0; i < len; i += 4) {
  9795. u32 addr;
  9796. __be32 data;
  9797. addr = offset + i;
  9798. memcpy(&data, buf + i, 4);
  9799. /*
  9800. * The SEEPROM interface expects the data to always be opposite
  9801. * the native endian format. We accomplish this by reversing
  9802. * all the operations that would have been performed on the
  9803. * data from a call to tg3_nvram_read_be32().
  9804. */
  9805. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9806. val = tr32(GRC_EEPROM_ADDR);
  9807. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9808. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9809. EEPROM_ADDR_READ);
  9810. tw32(GRC_EEPROM_ADDR, val |
  9811. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9812. (addr & EEPROM_ADDR_ADDR_MASK) |
  9813. EEPROM_ADDR_START |
  9814. EEPROM_ADDR_WRITE);
  9815. for (j = 0; j < 1000; j++) {
  9816. val = tr32(GRC_EEPROM_ADDR);
  9817. if (val & EEPROM_ADDR_COMPLETE)
  9818. break;
  9819. msleep(1);
  9820. }
  9821. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9822. rc = -EBUSY;
  9823. break;
  9824. }
  9825. }
  9826. return rc;
  9827. }
  9828. /* offset and length are dword aligned */
  9829. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9830. u8 *buf)
  9831. {
  9832. int ret = 0;
  9833. u32 pagesize = tp->nvram_pagesize;
  9834. u32 pagemask = pagesize - 1;
  9835. u32 nvram_cmd;
  9836. u8 *tmp;
  9837. tmp = kmalloc(pagesize, GFP_KERNEL);
  9838. if (tmp == NULL)
  9839. return -ENOMEM;
  9840. while (len) {
  9841. int j;
  9842. u32 phy_addr, page_off, size;
  9843. phy_addr = offset & ~pagemask;
  9844. for (j = 0; j < pagesize; j += 4) {
  9845. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9846. (__be32 *) (tmp + j));
  9847. if (ret)
  9848. break;
  9849. }
  9850. if (ret)
  9851. break;
  9852. page_off = offset & pagemask;
  9853. size = pagesize;
  9854. if (len < size)
  9855. size = len;
  9856. len -= size;
  9857. memcpy(tmp + page_off, buf, size);
  9858. offset = offset + (pagesize - page_off);
  9859. tg3_enable_nvram_access(tp);
  9860. /*
  9861. * Before we can erase the flash page, we need
  9862. * to issue a special "write enable" command.
  9863. */
  9864. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9865. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9866. break;
  9867. /* Erase the target page */
  9868. tw32(NVRAM_ADDR, phy_addr);
  9869. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9870. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9871. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9872. break;
  9873. /* Issue another write enable to start the write. */
  9874. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9875. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9876. break;
  9877. for (j = 0; j < pagesize; j += 4) {
  9878. __be32 data;
  9879. data = *((__be32 *) (tmp + j));
  9880. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9881. tw32(NVRAM_ADDR, phy_addr + j);
  9882. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9883. NVRAM_CMD_WR;
  9884. if (j == 0)
  9885. nvram_cmd |= NVRAM_CMD_FIRST;
  9886. else if (j == (pagesize - 4))
  9887. nvram_cmd |= NVRAM_CMD_LAST;
  9888. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9889. break;
  9890. }
  9891. if (ret)
  9892. break;
  9893. }
  9894. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9895. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9896. kfree(tmp);
  9897. return ret;
  9898. }
  9899. /* offset and length are dword aligned */
  9900. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9901. u8 *buf)
  9902. {
  9903. int i, ret = 0;
  9904. for (i = 0; i < len; i += 4, offset += 4) {
  9905. u32 page_off, phy_addr, nvram_cmd;
  9906. __be32 data;
  9907. memcpy(&data, buf + i, 4);
  9908. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9909. page_off = offset % tp->nvram_pagesize;
  9910. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9911. tw32(NVRAM_ADDR, phy_addr);
  9912. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9913. if ((page_off == 0) || (i == 0))
  9914. nvram_cmd |= NVRAM_CMD_FIRST;
  9915. if (page_off == (tp->nvram_pagesize - 4))
  9916. nvram_cmd |= NVRAM_CMD_LAST;
  9917. if (i == (len - 4))
  9918. nvram_cmd |= NVRAM_CMD_LAST;
  9919. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9920. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9921. (tp->nvram_jedecnum == JEDEC_ST) &&
  9922. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9923. if ((ret = tg3_nvram_exec_cmd(tp,
  9924. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9925. NVRAM_CMD_DONE)))
  9926. break;
  9927. }
  9928. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9929. /* We always do complete word writes to eeprom. */
  9930. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9931. }
  9932. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9933. break;
  9934. }
  9935. return ret;
  9936. }
  9937. /* offset and length are dword aligned */
  9938. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9939. {
  9940. int ret;
  9941. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9942. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9943. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9944. udelay(40);
  9945. }
  9946. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9947. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9948. }
  9949. else {
  9950. u32 grc_mode;
  9951. ret = tg3_nvram_lock(tp);
  9952. if (ret)
  9953. return ret;
  9954. tg3_enable_nvram_access(tp);
  9955. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9956. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  9957. tw32(NVRAM_WRITE1, 0x406);
  9958. grc_mode = tr32(GRC_MODE);
  9959. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9960. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9961. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9962. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9963. buf);
  9964. }
  9965. else {
  9966. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9967. buf);
  9968. }
  9969. grc_mode = tr32(GRC_MODE);
  9970. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9971. tg3_disable_nvram_access(tp);
  9972. tg3_nvram_unlock(tp);
  9973. }
  9974. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9975. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9976. udelay(40);
  9977. }
  9978. return ret;
  9979. }
  9980. struct subsys_tbl_ent {
  9981. u16 subsys_vendor, subsys_devid;
  9982. u32 phy_id;
  9983. };
  9984. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9985. /* Broadcom boards. */
  9986. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9987. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9988. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9989. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9990. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9991. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9992. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9993. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9994. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9995. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9996. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9997. /* 3com boards. */
  9998. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9999. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  10000. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  10001. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  10002. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  10003. /* DELL boards. */
  10004. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  10005. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  10006. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  10007. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  10008. /* Compaq boards. */
  10009. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  10010. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  10011. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  10012. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  10013. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  10014. /* IBM boards. */
  10015. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  10016. };
  10017. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  10018. {
  10019. int i;
  10020. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10021. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10022. tp->pdev->subsystem_vendor) &&
  10023. (subsys_id_to_phy_id[i].subsys_devid ==
  10024. tp->pdev->subsystem_device))
  10025. return &subsys_id_to_phy_id[i];
  10026. }
  10027. return NULL;
  10028. }
  10029. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10030. {
  10031. u32 val;
  10032. u16 pmcsr;
  10033. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10034. * so need make sure we're in D0.
  10035. */
  10036. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10037. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10038. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10039. msleep(1);
  10040. /* Make sure register accesses (indirect or otherwise)
  10041. * will function correctly.
  10042. */
  10043. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10044. tp->misc_host_ctrl);
  10045. /* The memory arbiter has to be enabled in order for SRAM accesses
  10046. * to succeed. Normally on powerup the tg3 chip firmware will make
  10047. * sure it is enabled, but other entities such as system netboot
  10048. * code might disable it.
  10049. */
  10050. val = tr32(MEMARB_MODE);
  10051. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10052. tp->phy_id = PHY_ID_INVALID;
  10053. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10054. /* Assume an onboard device and WOL capable by default. */
  10055. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10056. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10057. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10058. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10059. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10060. }
  10061. val = tr32(VCPU_CFGSHDW);
  10062. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10063. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10064. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10065. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10066. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10067. goto done;
  10068. }
  10069. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10070. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10071. u32 nic_cfg, led_cfg;
  10072. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10073. int eeprom_phy_serdes = 0;
  10074. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10075. tp->nic_sram_data_cfg = nic_cfg;
  10076. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10077. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10078. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10079. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10080. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10081. (ver > 0) && (ver < 0x100))
  10082. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10083. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10084. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10085. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10086. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10087. eeprom_phy_serdes = 1;
  10088. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10089. if (nic_phy_id != 0) {
  10090. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10091. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10092. eeprom_phy_id = (id1 >> 16) << 10;
  10093. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10094. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10095. } else
  10096. eeprom_phy_id = 0;
  10097. tp->phy_id = eeprom_phy_id;
  10098. if (eeprom_phy_serdes) {
  10099. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10100. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10101. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10102. else
  10103. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10104. }
  10105. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10106. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10107. SHASTA_EXT_LED_MODE_MASK);
  10108. else
  10109. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10110. switch (led_cfg) {
  10111. default:
  10112. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10113. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10114. break;
  10115. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10116. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10117. break;
  10118. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10119. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10120. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10121. * read on some older 5700/5701 bootcode.
  10122. */
  10123. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10124. ASIC_REV_5700 ||
  10125. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10126. ASIC_REV_5701)
  10127. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10128. break;
  10129. case SHASTA_EXT_LED_SHARED:
  10130. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10131. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10132. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10133. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10134. LED_CTRL_MODE_PHY_2);
  10135. break;
  10136. case SHASTA_EXT_LED_MAC:
  10137. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10138. break;
  10139. case SHASTA_EXT_LED_COMBO:
  10140. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10141. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10142. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10143. LED_CTRL_MODE_PHY_2);
  10144. break;
  10145. }
  10146. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10147. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10148. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10149. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10150. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10151. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10152. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10153. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10154. if ((tp->pdev->subsystem_vendor ==
  10155. PCI_VENDOR_ID_ARIMA) &&
  10156. (tp->pdev->subsystem_device == 0x205a ||
  10157. tp->pdev->subsystem_device == 0x2063))
  10158. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10159. } else {
  10160. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10161. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10162. }
  10163. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10164. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10165. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10166. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10167. }
  10168. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10169. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10170. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10171. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10172. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10173. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10174. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10175. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10176. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10177. if (cfg2 & (1 << 17))
  10178. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10179. /* serdes signal pre-emphasis in register 0x590 set by */
  10180. /* bootcode if bit 18 is set */
  10181. if (cfg2 & (1 << 18))
  10182. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10183. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10184. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10185. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10186. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10187. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10188. u32 cfg3;
  10189. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10190. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10191. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10192. }
  10193. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  10194. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  10195. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10196. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10197. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10198. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10199. }
  10200. done:
  10201. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10202. device_set_wakeup_enable(&tp->pdev->dev,
  10203. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10204. }
  10205. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10206. {
  10207. int i;
  10208. u32 val;
  10209. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10210. tw32(OTP_CTRL, cmd);
  10211. /* Wait for up to 1 ms for command to execute. */
  10212. for (i = 0; i < 100; i++) {
  10213. val = tr32(OTP_STATUS);
  10214. if (val & OTP_STATUS_CMD_DONE)
  10215. break;
  10216. udelay(10);
  10217. }
  10218. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10219. }
  10220. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10221. * configuration is a 32-bit value that straddles the alignment boundary.
  10222. * We do two 32-bit reads and then shift and merge the results.
  10223. */
  10224. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10225. {
  10226. u32 bhalf_otp, thalf_otp;
  10227. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10228. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10229. return 0;
  10230. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10231. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10232. return 0;
  10233. thalf_otp = tr32(OTP_READ_DATA);
  10234. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10235. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10236. return 0;
  10237. bhalf_otp = tr32(OTP_READ_DATA);
  10238. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10239. }
  10240. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10241. {
  10242. u32 hw_phy_id_1, hw_phy_id_2;
  10243. u32 hw_phy_id, hw_phy_id_masked;
  10244. int err;
  10245. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10246. return tg3_phy_init(tp);
  10247. /* Reading the PHY ID register can conflict with ASF
  10248. * firmware access to the PHY hardware.
  10249. */
  10250. err = 0;
  10251. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10252. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10253. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  10254. } else {
  10255. /* Now read the physical PHY_ID from the chip and verify
  10256. * that it is sane. If it doesn't look good, we fall back
  10257. * to either the hard-coded table based PHY_ID and failing
  10258. * that the value found in the eeprom area.
  10259. */
  10260. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10261. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10262. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10263. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10264. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10265. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  10266. }
  10267. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  10268. tp->phy_id = hw_phy_id;
  10269. if (hw_phy_id_masked == PHY_ID_BCM8002)
  10270. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10271. else
  10272. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10273. } else {
  10274. if (tp->phy_id != PHY_ID_INVALID) {
  10275. /* Do nothing, phy ID already set up in
  10276. * tg3_get_eeprom_hw_cfg().
  10277. */
  10278. } else {
  10279. struct subsys_tbl_ent *p;
  10280. /* No eeprom signature? Try the hardcoded
  10281. * subsys device table.
  10282. */
  10283. p = lookup_by_subsys(tp);
  10284. if (!p)
  10285. return -ENODEV;
  10286. tp->phy_id = p->phy_id;
  10287. if (!tp->phy_id ||
  10288. tp->phy_id == PHY_ID_BCM8002)
  10289. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10290. }
  10291. }
  10292. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10293. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10294. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10295. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10296. tg3_readphy(tp, MII_BMSR, &bmsr);
  10297. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10298. (bmsr & BMSR_LSTATUS))
  10299. goto skip_phy_reset;
  10300. err = tg3_phy_reset(tp);
  10301. if (err)
  10302. return err;
  10303. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10304. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10305. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10306. tg3_ctrl = 0;
  10307. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10308. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10309. MII_TG3_CTRL_ADV_1000_FULL);
  10310. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10311. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10312. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10313. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10314. }
  10315. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10316. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10317. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10318. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10319. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10320. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10321. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10322. tg3_writephy(tp, MII_BMCR,
  10323. BMCR_ANENABLE | BMCR_ANRESTART);
  10324. }
  10325. tg3_phy_set_wirespeed(tp);
  10326. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10327. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10328. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10329. }
  10330. skip_phy_reset:
  10331. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  10332. err = tg3_init_5401phy_dsp(tp);
  10333. if (err)
  10334. return err;
  10335. }
  10336. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  10337. err = tg3_init_5401phy_dsp(tp);
  10338. }
  10339. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10340. tp->link_config.advertising =
  10341. (ADVERTISED_1000baseT_Half |
  10342. ADVERTISED_1000baseT_Full |
  10343. ADVERTISED_Autoneg |
  10344. ADVERTISED_FIBRE);
  10345. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10346. tp->link_config.advertising &=
  10347. ~(ADVERTISED_1000baseT_Half |
  10348. ADVERTISED_1000baseT_Full);
  10349. return err;
  10350. }
  10351. static void __devinit tg3_read_partno(struct tg3 *tp)
  10352. {
  10353. unsigned char vpd_data[TG3_NVM_VPD_LEN]; /* in little-endian format */
  10354. unsigned int i;
  10355. u32 magic;
  10356. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10357. tg3_nvram_read(tp, 0x0, &magic))
  10358. goto out_not_found;
  10359. if (magic == TG3_EEPROM_MAGIC) {
  10360. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10361. u32 tmp;
  10362. /* The data is in little-endian format in NVRAM.
  10363. * Use the big-endian read routines to preserve
  10364. * the byte order as it exists in NVRAM.
  10365. */
  10366. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10367. goto out_not_found;
  10368. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10369. }
  10370. } else {
  10371. ssize_t cnt;
  10372. unsigned int pos = 0, i = 0;
  10373. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10374. cnt = pci_read_vpd(tp->pdev, pos,
  10375. TG3_NVM_VPD_LEN - pos,
  10376. &vpd_data[pos]);
  10377. if (cnt == -ETIMEDOUT || -EINTR)
  10378. cnt = 0;
  10379. else if (cnt < 0)
  10380. goto out_not_found;
  10381. }
  10382. if (pos != TG3_NVM_VPD_LEN)
  10383. goto out_not_found;
  10384. }
  10385. /* Now parse and find the part number. */
  10386. for (i = 0; i < TG3_NVM_VPD_LEN - 2; ) {
  10387. unsigned char val = vpd_data[i];
  10388. unsigned int block_end;
  10389. if (val == 0x82 || val == 0x91) {
  10390. i = (i + 3 +
  10391. (vpd_data[i + 1] +
  10392. (vpd_data[i + 2] << 8)));
  10393. continue;
  10394. }
  10395. if (val != 0x90)
  10396. goto out_not_found;
  10397. block_end = (i + 3 +
  10398. (vpd_data[i + 1] +
  10399. (vpd_data[i + 2] << 8)));
  10400. i += 3;
  10401. if (block_end > TG3_NVM_VPD_LEN)
  10402. goto out_not_found;
  10403. while (i < (block_end - 2)) {
  10404. if (vpd_data[i + 0] == 'P' &&
  10405. vpd_data[i + 1] == 'N') {
  10406. int partno_len = vpd_data[i + 2];
  10407. i += 3;
  10408. if (partno_len > TG3_BPN_SIZE ||
  10409. (partno_len + i) > TG3_NVM_VPD_LEN)
  10410. goto out_not_found;
  10411. memcpy(tp->board_part_number,
  10412. &vpd_data[i], partno_len);
  10413. /* Success. */
  10414. return;
  10415. }
  10416. i += 3 + vpd_data[i + 2];
  10417. }
  10418. /* Part number not found. */
  10419. goto out_not_found;
  10420. }
  10421. out_not_found:
  10422. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10423. strcpy(tp->board_part_number, "BCM95906");
  10424. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10425. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10426. strcpy(tp->board_part_number, "BCM57780");
  10427. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10428. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10429. strcpy(tp->board_part_number, "BCM57760");
  10430. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10431. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10432. strcpy(tp->board_part_number, "BCM57790");
  10433. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10434. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10435. strcpy(tp->board_part_number, "BCM57788");
  10436. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10437. strcpy(tp->board_part_number, "BCM57765");
  10438. else
  10439. strcpy(tp->board_part_number, "none");
  10440. }
  10441. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10442. {
  10443. u32 val;
  10444. if (tg3_nvram_read(tp, offset, &val) ||
  10445. (val & 0xfc000000) != 0x0c000000 ||
  10446. tg3_nvram_read(tp, offset + 4, &val) ||
  10447. val != 0)
  10448. return 0;
  10449. return 1;
  10450. }
  10451. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10452. {
  10453. u32 val, offset, start, ver_offset;
  10454. int i;
  10455. bool newver = false;
  10456. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10457. tg3_nvram_read(tp, 0x4, &start))
  10458. return;
  10459. offset = tg3_nvram_logical_addr(tp, offset);
  10460. if (tg3_nvram_read(tp, offset, &val))
  10461. return;
  10462. if ((val & 0xfc000000) == 0x0c000000) {
  10463. if (tg3_nvram_read(tp, offset + 4, &val))
  10464. return;
  10465. if (val == 0)
  10466. newver = true;
  10467. }
  10468. if (newver) {
  10469. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  10470. return;
  10471. offset = offset + ver_offset - start;
  10472. for (i = 0; i < 16; i += 4) {
  10473. __be32 v;
  10474. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10475. return;
  10476. memcpy(tp->fw_ver + i, &v, sizeof(v));
  10477. }
  10478. } else {
  10479. u32 major, minor;
  10480. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10481. return;
  10482. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10483. TG3_NVM_BCVER_MAJSFT;
  10484. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10485. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  10486. }
  10487. }
  10488. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10489. {
  10490. u32 val, major, minor;
  10491. /* Use native endian representation */
  10492. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10493. return;
  10494. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10495. TG3_NVM_HWSB_CFG1_MAJSFT;
  10496. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10497. TG3_NVM_HWSB_CFG1_MINSFT;
  10498. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10499. }
  10500. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10501. {
  10502. u32 offset, major, minor, build;
  10503. tp->fw_ver[0] = 's';
  10504. tp->fw_ver[1] = 'b';
  10505. tp->fw_ver[2] = '\0';
  10506. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10507. return;
  10508. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10509. case TG3_EEPROM_SB_REVISION_0:
  10510. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10511. break;
  10512. case TG3_EEPROM_SB_REVISION_2:
  10513. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10514. break;
  10515. case TG3_EEPROM_SB_REVISION_3:
  10516. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10517. break;
  10518. default:
  10519. return;
  10520. }
  10521. if (tg3_nvram_read(tp, offset, &val))
  10522. return;
  10523. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10524. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10525. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10526. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10527. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10528. if (minor > 99 || build > 26)
  10529. return;
  10530. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10531. if (build > 0) {
  10532. tp->fw_ver[8] = 'a' + build - 1;
  10533. tp->fw_ver[9] = '\0';
  10534. }
  10535. }
  10536. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10537. {
  10538. u32 val, offset, start;
  10539. int i, vlen;
  10540. for (offset = TG3_NVM_DIR_START;
  10541. offset < TG3_NVM_DIR_END;
  10542. offset += TG3_NVM_DIRENT_SIZE) {
  10543. if (tg3_nvram_read(tp, offset, &val))
  10544. return;
  10545. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10546. break;
  10547. }
  10548. if (offset == TG3_NVM_DIR_END)
  10549. return;
  10550. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10551. start = 0x08000000;
  10552. else if (tg3_nvram_read(tp, offset - 4, &start))
  10553. return;
  10554. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10555. !tg3_fw_img_is_valid(tp, offset) ||
  10556. tg3_nvram_read(tp, offset + 8, &val))
  10557. return;
  10558. offset += val - start;
  10559. vlen = strlen(tp->fw_ver);
  10560. tp->fw_ver[vlen++] = ',';
  10561. tp->fw_ver[vlen++] = ' ';
  10562. for (i = 0; i < 4; i++) {
  10563. __be32 v;
  10564. if (tg3_nvram_read_be32(tp, offset, &v))
  10565. return;
  10566. offset += sizeof(v);
  10567. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10568. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10569. break;
  10570. }
  10571. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10572. vlen += sizeof(v);
  10573. }
  10574. }
  10575. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10576. {
  10577. int vlen;
  10578. u32 apedata;
  10579. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10580. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10581. return;
  10582. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10583. if (apedata != APE_SEG_SIG_MAGIC)
  10584. return;
  10585. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10586. if (!(apedata & APE_FW_STATUS_READY))
  10587. return;
  10588. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10589. vlen = strlen(tp->fw_ver);
  10590. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10591. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10592. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10593. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10594. (apedata & APE_FW_VERSION_BLDMSK));
  10595. }
  10596. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10597. {
  10598. u32 val;
  10599. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10600. tp->fw_ver[0] = 's';
  10601. tp->fw_ver[1] = 'b';
  10602. tp->fw_ver[2] = '\0';
  10603. return;
  10604. }
  10605. if (tg3_nvram_read(tp, 0, &val))
  10606. return;
  10607. if (val == TG3_EEPROM_MAGIC)
  10608. tg3_read_bc_ver(tp);
  10609. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10610. tg3_read_sb_ver(tp, val);
  10611. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10612. tg3_read_hwsb_ver(tp);
  10613. else
  10614. return;
  10615. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10616. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10617. return;
  10618. tg3_read_mgmtfw_ver(tp);
  10619. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10620. }
  10621. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10622. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10623. {
  10624. static struct pci_device_id write_reorder_chipsets[] = {
  10625. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10626. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10627. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10628. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10629. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10630. PCI_DEVICE_ID_VIA_8385_0) },
  10631. { },
  10632. };
  10633. u32 misc_ctrl_reg;
  10634. u32 pci_state_reg, grc_misc_cfg;
  10635. u32 val;
  10636. u16 pci_cmd;
  10637. int err;
  10638. /* Force memory write invalidate off. If we leave it on,
  10639. * then on 5700_BX chips we have to enable a workaround.
  10640. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10641. * to match the cacheline size. The Broadcom driver have this
  10642. * workaround but turns MWI off all the times so never uses
  10643. * it. This seems to suggest that the workaround is insufficient.
  10644. */
  10645. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10646. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10647. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10648. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10649. * has the register indirect write enable bit set before
  10650. * we try to access any of the MMIO registers. It is also
  10651. * critical that the PCI-X hw workaround situation is decided
  10652. * before that as well.
  10653. */
  10654. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10655. &misc_ctrl_reg);
  10656. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10657. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10658. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10659. u32 prod_id_asic_rev;
  10660. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10661. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10662. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724)
  10663. pci_read_config_dword(tp->pdev,
  10664. TG3PCI_GEN2_PRODID_ASICREV,
  10665. &prod_id_asic_rev);
  10666. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10667. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10668. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10669. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10670. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10671. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10672. pci_read_config_dword(tp->pdev,
  10673. TG3PCI_GEN15_PRODID_ASICREV,
  10674. &prod_id_asic_rev);
  10675. else
  10676. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10677. &prod_id_asic_rev);
  10678. tp->pci_chip_rev_id = prod_id_asic_rev;
  10679. }
  10680. /* Wrong chip ID in 5752 A0. This code can be removed later
  10681. * as A0 is not in production.
  10682. */
  10683. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10684. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10685. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10686. * we need to disable memory and use config. cycles
  10687. * only to access all registers. The 5702/03 chips
  10688. * can mistakenly decode the special cycles from the
  10689. * ICH chipsets as memory write cycles, causing corruption
  10690. * of register and memory space. Only certain ICH bridges
  10691. * will drive special cycles with non-zero data during the
  10692. * address phase which can fall within the 5703's address
  10693. * range. This is not an ICH bug as the PCI spec allows
  10694. * non-zero address during special cycles. However, only
  10695. * these ICH bridges are known to drive non-zero addresses
  10696. * during special cycles.
  10697. *
  10698. * Since special cycles do not cross PCI bridges, we only
  10699. * enable this workaround if the 5703 is on the secondary
  10700. * bus of these ICH bridges.
  10701. */
  10702. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10703. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10704. static struct tg3_dev_id {
  10705. u32 vendor;
  10706. u32 device;
  10707. u32 rev;
  10708. } ich_chipsets[] = {
  10709. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10710. PCI_ANY_ID },
  10711. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10712. PCI_ANY_ID },
  10713. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10714. 0xa },
  10715. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10716. PCI_ANY_ID },
  10717. { },
  10718. };
  10719. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10720. struct pci_dev *bridge = NULL;
  10721. while (pci_id->vendor != 0) {
  10722. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10723. bridge);
  10724. if (!bridge) {
  10725. pci_id++;
  10726. continue;
  10727. }
  10728. if (pci_id->rev != PCI_ANY_ID) {
  10729. if (bridge->revision > pci_id->rev)
  10730. continue;
  10731. }
  10732. if (bridge->subordinate &&
  10733. (bridge->subordinate->number ==
  10734. tp->pdev->bus->number)) {
  10735. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10736. pci_dev_put(bridge);
  10737. break;
  10738. }
  10739. }
  10740. }
  10741. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10742. static struct tg3_dev_id {
  10743. u32 vendor;
  10744. u32 device;
  10745. } bridge_chipsets[] = {
  10746. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10747. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10748. { },
  10749. };
  10750. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10751. struct pci_dev *bridge = NULL;
  10752. while (pci_id->vendor != 0) {
  10753. bridge = pci_get_device(pci_id->vendor,
  10754. pci_id->device,
  10755. bridge);
  10756. if (!bridge) {
  10757. pci_id++;
  10758. continue;
  10759. }
  10760. if (bridge->subordinate &&
  10761. (bridge->subordinate->number <=
  10762. tp->pdev->bus->number) &&
  10763. (bridge->subordinate->subordinate >=
  10764. tp->pdev->bus->number)) {
  10765. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10766. pci_dev_put(bridge);
  10767. break;
  10768. }
  10769. }
  10770. }
  10771. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10772. * DMA addresses > 40-bit. This bridge may have other additional
  10773. * 57xx devices behind it in some 4-port NIC designs for example.
  10774. * Any tg3 device found behind the bridge will also need the 40-bit
  10775. * DMA workaround.
  10776. */
  10777. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10778. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10779. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10780. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10781. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10782. }
  10783. else {
  10784. struct pci_dev *bridge = NULL;
  10785. do {
  10786. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10787. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10788. bridge);
  10789. if (bridge && bridge->subordinate &&
  10790. (bridge->subordinate->number <=
  10791. tp->pdev->bus->number) &&
  10792. (bridge->subordinate->subordinate >=
  10793. tp->pdev->bus->number)) {
  10794. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10795. pci_dev_put(bridge);
  10796. break;
  10797. }
  10798. } while (bridge);
  10799. }
  10800. /* Initialize misc host control in PCI block. */
  10801. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10802. MISC_HOST_CTRL_CHIPREV);
  10803. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10804. tp->misc_host_ctrl);
  10805. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10806. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10807. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10808. tp->pdev_peer = tg3_find_peer(tp);
  10809. /* Intentionally exclude ASIC_REV_5906 */
  10810. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10811. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10812. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10813. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10814. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10815. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10816. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10817. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10818. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10819. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10820. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10821. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10822. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10823. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10824. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10825. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10826. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10827. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10828. /* 5700 B0 chips do not support checksumming correctly due
  10829. * to hardware bugs.
  10830. */
  10831. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10832. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10833. else {
  10834. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10835. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10836. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10837. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10838. }
  10839. /* Determine TSO capabilities */
  10840. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10841. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10842. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10843. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10844. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10845. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10846. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10847. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10848. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10849. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10850. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10851. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10852. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10853. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10854. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10855. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10856. tp->fw_needed = FIRMWARE_TG3TSO5;
  10857. else
  10858. tp->fw_needed = FIRMWARE_TG3TSO;
  10859. }
  10860. tp->irq_max = 1;
  10861. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10862. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10863. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10864. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10865. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10866. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10867. tp->pdev_peer == tp->pdev))
  10868. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10869. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10870. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10871. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10872. }
  10873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10874. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10875. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10876. tp->irq_max = TG3_IRQ_MAX_VECS;
  10877. }
  10878. }
  10879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10880. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10881. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10882. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10883. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10884. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10885. }
  10886. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10887. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10888. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  10889. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10890. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10891. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  10892. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10893. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10894. &pci_state_reg);
  10895. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10896. if (tp->pcie_cap != 0) {
  10897. u16 lnkctl;
  10898. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10899. pcie_set_readrq(tp->pdev, 4096);
  10900. pci_read_config_word(tp->pdev,
  10901. tp->pcie_cap + PCI_EXP_LNKCTL,
  10902. &lnkctl);
  10903. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10905. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10906. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10907. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10908. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10909. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10910. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10911. }
  10912. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10913. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10914. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10915. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10916. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10917. if (!tp->pcix_cap) {
  10918. printk(KERN_ERR PFX "Cannot find PCI-X "
  10919. "capability, aborting.\n");
  10920. return -EIO;
  10921. }
  10922. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10923. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10924. }
  10925. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10926. * reordering to the mailbox registers done by the host
  10927. * controller can cause major troubles. We read back from
  10928. * every mailbox register write to force the writes to be
  10929. * posted to the chip in order.
  10930. */
  10931. if (pci_dev_present(write_reorder_chipsets) &&
  10932. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10933. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10934. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10935. &tp->pci_cacheline_sz);
  10936. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10937. &tp->pci_lat_timer);
  10938. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10939. tp->pci_lat_timer < 64) {
  10940. tp->pci_lat_timer = 64;
  10941. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10942. tp->pci_lat_timer);
  10943. }
  10944. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10945. /* 5700 BX chips need to have their TX producer index
  10946. * mailboxes written twice to workaround a bug.
  10947. */
  10948. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10949. /* If we are in PCI-X mode, enable register write workaround.
  10950. *
  10951. * The workaround is to use indirect register accesses
  10952. * for all chip writes not to mailbox registers.
  10953. */
  10954. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10955. u32 pm_reg;
  10956. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10957. /* The chip can have it's power management PCI config
  10958. * space registers clobbered due to this bug.
  10959. * So explicitly force the chip into D0 here.
  10960. */
  10961. pci_read_config_dword(tp->pdev,
  10962. tp->pm_cap + PCI_PM_CTRL,
  10963. &pm_reg);
  10964. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10965. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10966. pci_write_config_dword(tp->pdev,
  10967. tp->pm_cap + PCI_PM_CTRL,
  10968. pm_reg);
  10969. /* Also, force SERR#/PERR# in PCI command. */
  10970. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10971. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10972. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10973. }
  10974. }
  10975. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10976. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10977. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10978. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10979. /* Chip-specific fixup from Broadcom driver */
  10980. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10981. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10982. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10983. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10984. }
  10985. /* Default fast path register access methods */
  10986. tp->read32 = tg3_read32;
  10987. tp->write32 = tg3_write32;
  10988. tp->read32_mbox = tg3_read32;
  10989. tp->write32_mbox = tg3_write32;
  10990. tp->write32_tx_mbox = tg3_write32;
  10991. tp->write32_rx_mbox = tg3_write32;
  10992. /* Various workaround register access methods */
  10993. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10994. tp->write32 = tg3_write_indirect_reg32;
  10995. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10996. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10997. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10998. /*
  10999. * Back to back register writes can cause problems on these
  11000. * chips, the workaround is to read back all reg writes
  11001. * except those to mailbox regs.
  11002. *
  11003. * See tg3_write_indirect_reg32().
  11004. */
  11005. tp->write32 = tg3_write_flush_reg32;
  11006. }
  11007. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11008. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11009. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11010. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11011. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11012. }
  11013. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11014. tp->read32 = tg3_read_indirect_reg32;
  11015. tp->write32 = tg3_write_indirect_reg32;
  11016. tp->read32_mbox = tg3_read_indirect_mbox;
  11017. tp->write32_mbox = tg3_write_indirect_mbox;
  11018. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11019. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11020. iounmap(tp->regs);
  11021. tp->regs = NULL;
  11022. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11023. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11024. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11025. }
  11026. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11027. tp->read32_mbox = tg3_read32_mbox_5906;
  11028. tp->write32_mbox = tg3_write32_mbox_5906;
  11029. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11030. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11031. }
  11032. if (tp->write32 == tg3_write_indirect_reg32 ||
  11033. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11034. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11035. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11036. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11037. /* Get eeprom hw config before calling tg3_set_power_state().
  11038. * In particular, the TG3_FLG2_IS_NIC flag must be
  11039. * determined before calling tg3_set_power_state() so that
  11040. * we know whether or not to switch out of Vaux power.
  11041. * When the flag is set, it means that GPIO1 is used for eeprom
  11042. * write protect and also implies that it is a LOM where GPIOs
  11043. * are not used to switch power.
  11044. */
  11045. tg3_get_eeprom_hw_cfg(tp);
  11046. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11047. /* Allow reads and writes to the
  11048. * APE register and memory space.
  11049. */
  11050. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11051. PCISTATE_ALLOW_APE_SHMEM_WR;
  11052. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11053. pci_state_reg);
  11054. }
  11055. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11056. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11057. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11058. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11059. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11060. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11061. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11062. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11063. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11064. * It is also used as eeprom write protect on LOMs.
  11065. */
  11066. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11067. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11068. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11069. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11070. GRC_LCLCTRL_GPIO_OUTPUT1);
  11071. /* Unused GPIO3 must be driven as output on 5752 because there
  11072. * are no pull-up resistors on unused GPIO pins.
  11073. */
  11074. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11075. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11076. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11077. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11078. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11079. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11080. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11081. /* Turn off the debug UART. */
  11082. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11083. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11084. /* Keep VMain power. */
  11085. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11086. GRC_LCLCTRL_GPIO_OUTPUT0;
  11087. }
  11088. /* Force the chip into D0. */
  11089. err = tg3_set_power_state(tp, PCI_D0);
  11090. if (err) {
  11091. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  11092. pci_name(tp->pdev));
  11093. return err;
  11094. }
  11095. /* Derive initial jumbo mode from MTU assigned in
  11096. * ether_setup() via the alloc_etherdev() call
  11097. */
  11098. if (tp->dev->mtu > ETH_DATA_LEN &&
  11099. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11100. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11101. /* Determine WakeOnLan speed to use. */
  11102. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11103. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11104. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11105. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11106. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11107. } else {
  11108. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11109. }
  11110. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11111. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11112. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11113. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11114. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11115. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11116. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11117. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11118. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11119. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11120. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11121. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11122. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11123. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11124. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11125. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11126. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11127. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11128. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11129. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  11130. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  11131. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11132. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11133. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11134. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11135. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11136. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11137. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11138. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11139. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11140. } else
  11141. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11142. }
  11143. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11144. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11145. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11146. if (tp->phy_otp == 0)
  11147. tp->phy_otp = TG3_OTP_DEFAULT;
  11148. }
  11149. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11150. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11151. else
  11152. tp->mi_mode = MAC_MI_MODE_BASE;
  11153. tp->coalesce_mode = 0;
  11154. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11155. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11156. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11157. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11158. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11159. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11160. err = tg3_mdio_init(tp);
  11161. if (err)
  11162. return err;
  11163. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  11164. (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 ||
  11165. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  11166. return -ENOTSUPP;
  11167. /* Initialize data/descriptor byte/word swapping. */
  11168. val = tr32(GRC_MODE);
  11169. val &= GRC_MODE_HOST_STACKUP;
  11170. tw32(GRC_MODE, val | tp->grc_mode);
  11171. tg3_switch_clocks(tp);
  11172. /* Clear this out for sanity. */
  11173. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11174. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11175. &pci_state_reg);
  11176. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11177. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11178. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11179. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11180. chiprevid == CHIPREV_ID_5701_B0 ||
  11181. chiprevid == CHIPREV_ID_5701_B2 ||
  11182. chiprevid == CHIPREV_ID_5701_B5) {
  11183. void __iomem *sram_base;
  11184. /* Write some dummy words into the SRAM status block
  11185. * area, see if it reads back correctly. If the return
  11186. * value is bad, force enable the PCIX workaround.
  11187. */
  11188. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11189. writel(0x00000000, sram_base);
  11190. writel(0x00000000, sram_base + 4);
  11191. writel(0xffffffff, sram_base + 4);
  11192. if (readl(sram_base) != 0x00000000)
  11193. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11194. }
  11195. }
  11196. udelay(50);
  11197. tg3_nvram_init(tp);
  11198. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11199. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11200. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11201. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11202. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11203. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11204. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11205. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11206. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11207. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11208. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11209. HOSTCC_MODE_CLRTICK_TXBD);
  11210. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11211. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11212. tp->misc_host_ctrl);
  11213. }
  11214. /* Preserve the APE MAC_MODE bits */
  11215. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11216. tp->mac_mode = tr32(MAC_MODE) |
  11217. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11218. else
  11219. tp->mac_mode = TG3_DEF_MAC_MODE;
  11220. /* these are limited to 10/100 only */
  11221. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11222. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11223. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11224. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11225. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11226. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11227. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11228. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11229. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11230. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11231. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11232. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11233. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11234. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11235. err = tg3_phy_probe(tp);
  11236. if (err) {
  11237. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  11238. pci_name(tp->pdev), err);
  11239. /* ... but do not return immediately ... */
  11240. tg3_mdio_fini(tp);
  11241. }
  11242. tg3_read_partno(tp);
  11243. tg3_read_fw_ver(tp);
  11244. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11245. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11246. } else {
  11247. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11248. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11249. else
  11250. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11251. }
  11252. /* 5700 {AX,BX} chips have a broken status block link
  11253. * change bit implementation, so we must use the
  11254. * status register in those cases.
  11255. */
  11256. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11257. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11258. else
  11259. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11260. /* The led_ctrl is set during tg3_phy_probe, here we might
  11261. * have to force the link status polling mechanism based
  11262. * upon subsystem IDs.
  11263. */
  11264. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11265. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11266. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11267. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11268. TG3_FLAG_USE_LINKCHG_REG);
  11269. }
  11270. /* For all SERDES we poll the MAC status register. */
  11271. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11272. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11273. else
  11274. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11275. tp->rx_offset = NET_IP_ALIGN;
  11276. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11277. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  11278. tp->rx_offset = 0;
  11279. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11280. /* Increment the rx prod index on the rx std ring by at most
  11281. * 8 for these chips to workaround hw errata.
  11282. */
  11283. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11284. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11285. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11286. tp->rx_std_max_post = 8;
  11287. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11288. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11289. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11290. return err;
  11291. }
  11292. #ifdef CONFIG_SPARC
  11293. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11294. {
  11295. struct net_device *dev = tp->dev;
  11296. struct pci_dev *pdev = tp->pdev;
  11297. struct device_node *dp = pci_device_to_OF_node(pdev);
  11298. const unsigned char *addr;
  11299. int len;
  11300. addr = of_get_property(dp, "local-mac-address", &len);
  11301. if (addr && len == 6) {
  11302. memcpy(dev->dev_addr, addr, 6);
  11303. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11304. return 0;
  11305. }
  11306. return -ENODEV;
  11307. }
  11308. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11309. {
  11310. struct net_device *dev = tp->dev;
  11311. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11312. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11313. return 0;
  11314. }
  11315. #endif
  11316. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11317. {
  11318. struct net_device *dev = tp->dev;
  11319. u32 hi, lo, mac_offset;
  11320. int addr_ok = 0;
  11321. #ifdef CONFIG_SPARC
  11322. if (!tg3_get_macaddr_sparc(tp))
  11323. return 0;
  11324. #endif
  11325. mac_offset = 0x7c;
  11326. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11327. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11328. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11329. mac_offset = 0xcc;
  11330. if (tg3_nvram_lock(tp))
  11331. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11332. else
  11333. tg3_nvram_unlock(tp);
  11334. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11335. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11336. mac_offset = 0xcc;
  11337. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11338. mac_offset = 0x10;
  11339. /* First try to get it from MAC address mailbox. */
  11340. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11341. if ((hi >> 16) == 0x484b) {
  11342. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11343. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11344. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11345. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11346. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11347. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11348. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11349. /* Some old bootcode may report a 0 MAC address in SRAM */
  11350. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11351. }
  11352. if (!addr_ok) {
  11353. /* Next, try NVRAM. */
  11354. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11355. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11356. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11357. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11358. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11359. }
  11360. /* Finally just fetch it out of the MAC control regs. */
  11361. else {
  11362. hi = tr32(MAC_ADDR_0_HIGH);
  11363. lo = tr32(MAC_ADDR_0_LOW);
  11364. dev->dev_addr[5] = lo & 0xff;
  11365. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11366. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11367. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11368. dev->dev_addr[1] = hi & 0xff;
  11369. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11370. }
  11371. }
  11372. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11373. #ifdef CONFIG_SPARC
  11374. if (!tg3_get_default_macaddr_sparc(tp))
  11375. return 0;
  11376. #endif
  11377. return -EINVAL;
  11378. }
  11379. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11380. return 0;
  11381. }
  11382. #define BOUNDARY_SINGLE_CACHELINE 1
  11383. #define BOUNDARY_MULTI_CACHELINE 2
  11384. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11385. {
  11386. int cacheline_size;
  11387. u8 byte;
  11388. int goal;
  11389. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11390. if (byte == 0)
  11391. cacheline_size = 1024;
  11392. else
  11393. cacheline_size = (int) byte * 4;
  11394. /* On 5703 and later chips, the boundary bits have no
  11395. * effect.
  11396. */
  11397. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11398. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11399. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11400. goto out;
  11401. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11402. goal = BOUNDARY_MULTI_CACHELINE;
  11403. #else
  11404. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11405. goal = BOUNDARY_SINGLE_CACHELINE;
  11406. #else
  11407. goal = 0;
  11408. #endif
  11409. #endif
  11410. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11411. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11412. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11413. goto out;
  11414. }
  11415. if (!goal)
  11416. goto out;
  11417. /* PCI controllers on most RISC systems tend to disconnect
  11418. * when a device tries to burst across a cache-line boundary.
  11419. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11420. *
  11421. * Unfortunately, for PCI-E there are only limited
  11422. * write-side controls for this, and thus for reads
  11423. * we will still get the disconnects. We'll also waste
  11424. * these PCI cycles for both read and write for chips
  11425. * other than 5700 and 5701 which do not implement the
  11426. * boundary bits.
  11427. */
  11428. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11429. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11430. switch (cacheline_size) {
  11431. case 16:
  11432. case 32:
  11433. case 64:
  11434. case 128:
  11435. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11436. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11437. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11438. } else {
  11439. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11440. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11441. }
  11442. break;
  11443. case 256:
  11444. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11445. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11446. break;
  11447. default:
  11448. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11449. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11450. break;
  11451. }
  11452. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11453. switch (cacheline_size) {
  11454. case 16:
  11455. case 32:
  11456. case 64:
  11457. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11458. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11459. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11460. break;
  11461. }
  11462. /* fallthrough */
  11463. case 128:
  11464. default:
  11465. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11466. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11467. break;
  11468. }
  11469. } else {
  11470. switch (cacheline_size) {
  11471. case 16:
  11472. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11473. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11474. DMA_RWCTRL_WRITE_BNDRY_16);
  11475. break;
  11476. }
  11477. /* fallthrough */
  11478. case 32:
  11479. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11480. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11481. DMA_RWCTRL_WRITE_BNDRY_32);
  11482. break;
  11483. }
  11484. /* fallthrough */
  11485. case 64:
  11486. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11487. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11488. DMA_RWCTRL_WRITE_BNDRY_64);
  11489. break;
  11490. }
  11491. /* fallthrough */
  11492. case 128:
  11493. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11494. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11495. DMA_RWCTRL_WRITE_BNDRY_128);
  11496. break;
  11497. }
  11498. /* fallthrough */
  11499. case 256:
  11500. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11501. DMA_RWCTRL_WRITE_BNDRY_256);
  11502. break;
  11503. case 512:
  11504. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11505. DMA_RWCTRL_WRITE_BNDRY_512);
  11506. break;
  11507. case 1024:
  11508. default:
  11509. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11510. DMA_RWCTRL_WRITE_BNDRY_1024);
  11511. break;
  11512. }
  11513. }
  11514. out:
  11515. return val;
  11516. }
  11517. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11518. {
  11519. struct tg3_internal_buffer_desc test_desc;
  11520. u32 sram_dma_descs;
  11521. int i, ret;
  11522. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11523. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11524. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11525. tw32(RDMAC_STATUS, 0);
  11526. tw32(WDMAC_STATUS, 0);
  11527. tw32(BUFMGR_MODE, 0);
  11528. tw32(FTQ_RESET, 0);
  11529. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11530. test_desc.addr_lo = buf_dma & 0xffffffff;
  11531. test_desc.nic_mbuf = 0x00002100;
  11532. test_desc.len = size;
  11533. /*
  11534. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11535. * the *second* time the tg3 driver was getting loaded after an
  11536. * initial scan.
  11537. *
  11538. * Broadcom tells me:
  11539. * ...the DMA engine is connected to the GRC block and a DMA
  11540. * reset may affect the GRC block in some unpredictable way...
  11541. * The behavior of resets to individual blocks has not been tested.
  11542. *
  11543. * Broadcom noted the GRC reset will also reset all sub-components.
  11544. */
  11545. if (to_device) {
  11546. test_desc.cqid_sqid = (13 << 8) | 2;
  11547. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11548. udelay(40);
  11549. } else {
  11550. test_desc.cqid_sqid = (16 << 8) | 7;
  11551. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11552. udelay(40);
  11553. }
  11554. test_desc.flags = 0x00000005;
  11555. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11556. u32 val;
  11557. val = *(((u32 *)&test_desc) + i);
  11558. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11559. sram_dma_descs + (i * sizeof(u32)));
  11560. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11561. }
  11562. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11563. if (to_device) {
  11564. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11565. } else {
  11566. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11567. }
  11568. ret = -ENODEV;
  11569. for (i = 0; i < 40; i++) {
  11570. u32 val;
  11571. if (to_device)
  11572. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11573. else
  11574. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11575. if ((val & 0xffff) == sram_dma_descs) {
  11576. ret = 0;
  11577. break;
  11578. }
  11579. udelay(100);
  11580. }
  11581. return ret;
  11582. }
  11583. #define TEST_BUFFER_SIZE 0x2000
  11584. static int __devinit tg3_test_dma(struct tg3 *tp)
  11585. {
  11586. dma_addr_t buf_dma;
  11587. u32 *buf, saved_dma_rwctrl;
  11588. int ret = 0;
  11589. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11590. if (!buf) {
  11591. ret = -ENOMEM;
  11592. goto out_nofree;
  11593. }
  11594. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11595. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11596. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11598. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11599. goto out;
  11600. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11601. /* DMA read watermark not used on PCIE */
  11602. tp->dma_rwctrl |= 0x00180000;
  11603. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11604. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11605. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11606. tp->dma_rwctrl |= 0x003f0000;
  11607. else
  11608. tp->dma_rwctrl |= 0x003f000f;
  11609. } else {
  11610. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11611. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11612. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11613. u32 read_water = 0x7;
  11614. /* If the 5704 is behind the EPB bridge, we can
  11615. * do the less restrictive ONE_DMA workaround for
  11616. * better performance.
  11617. */
  11618. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11619. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11620. tp->dma_rwctrl |= 0x8000;
  11621. else if (ccval == 0x6 || ccval == 0x7)
  11622. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11623. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11624. read_water = 4;
  11625. /* Set bit 23 to enable PCIX hw bug fix */
  11626. tp->dma_rwctrl |=
  11627. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11628. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11629. (1 << 23);
  11630. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11631. /* 5780 always in PCIX mode */
  11632. tp->dma_rwctrl |= 0x00144000;
  11633. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11634. /* 5714 always in PCIX mode */
  11635. tp->dma_rwctrl |= 0x00148000;
  11636. } else {
  11637. tp->dma_rwctrl |= 0x001b000f;
  11638. }
  11639. }
  11640. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11641. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11642. tp->dma_rwctrl &= 0xfffffff0;
  11643. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11644. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11645. /* Remove this if it causes problems for some boards. */
  11646. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11647. /* On 5700/5701 chips, we need to set this bit.
  11648. * Otherwise the chip will issue cacheline transactions
  11649. * to streamable DMA memory with not all the byte
  11650. * enables turned on. This is an error on several
  11651. * RISC PCI controllers, in particular sparc64.
  11652. *
  11653. * On 5703/5704 chips, this bit has been reassigned
  11654. * a different meaning. In particular, it is used
  11655. * on those chips to enable a PCI-X workaround.
  11656. */
  11657. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11658. }
  11659. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11660. #if 0
  11661. /* Unneeded, already done by tg3_get_invariants. */
  11662. tg3_switch_clocks(tp);
  11663. #endif
  11664. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11665. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11666. goto out;
  11667. /* It is best to perform DMA test with maximum write burst size
  11668. * to expose the 5700/5701 write DMA bug.
  11669. */
  11670. saved_dma_rwctrl = tp->dma_rwctrl;
  11671. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11672. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11673. while (1) {
  11674. u32 *p = buf, i;
  11675. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11676. p[i] = i;
  11677. /* Send the buffer to the chip. */
  11678. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11679. if (ret) {
  11680. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11681. break;
  11682. }
  11683. #if 0
  11684. /* validate data reached card RAM correctly. */
  11685. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11686. u32 val;
  11687. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11688. if (le32_to_cpu(val) != p[i]) {
  11689. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11690. /* ret = -ENODEV here? */
  11691. }
  11692. p[i] = 0;
  11693. }
  11694. #endif
  11695. /* Now read it back. */
  11696. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11697. if (ret) {
  11698. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11699. break;
  11700. }
  11701. /* Verify it. */
  11702. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11703. if (p[i] == i)
  11704. continue;
  11705. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11706. DMA_RWCTRL_WRITE_BNDRY_16) {
  11707. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11708. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11709. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11710. break;
  11711. } else {
  11712. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11713. ret = -ENODEV;
  11714. goto out;
  11715. }
  11716. }
  11717. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11718. /* Success. */
  11719. ret = 0;
  11720. break;
  11721. }
  11722. }
  11723. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11724. DMA_RWCTRL_WRITE_BNDRY_16) {
  11725. static struct pci_device_id dma_wait_state_chipsets[] = {
  11726. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11727. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11728. { },
  11729. };
  11730. /* DMA test passed without adjusting DMA boundary,
  11731. * now look for chipsets that are known to expose the
  11732. * DMA bug without failing the test.
  11733. */
  11734. if (pci_dev_present(dma_wait_state_chipsets)) {
  11735. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11736. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11737. }
  11738. else
  11739. /* Safe to use the calculated DMA boundary. */
  11740. tp->dma_rwctrl = saved_dma_rwctrl;
  11741. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11742. }
  11743. out:
  11744. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11745. out_nofree:
  11746. return ret;
  11747. }
  11748. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11749. {
  11750. tp->link_config.advertising =
  11751. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11752. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11753. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11754. ADVERTISED_Autoneg | ADVERTISED_MII);
  11755. tp->link_config.speed = SPEED_INVALID;
  11756. tp->link_config.duplex = DUPLEX_INVALID;
  11757. tp->link_config.autoneg = AUTONEG_ENABLE;
  11758. tp->link_config.active_speed = SPEED_INVALID;
  11759. tp->link_config.active_duplex = DUPLEX_INVALID;
  11760. tp->link_config.phy_is_low_power = 0;
  11761. tp->link_config.orig_speed = SPEED_INVALID;
  11762. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11763. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11764. }
  11765. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11766. {
  11767. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS &&
  11768. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  11769. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  11770. tp->bufmgr_config.mbuf_read_dma_low_water =
  11771. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11772. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11773. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11774. tp->bufmgr_config.mbuf_high_water =
  11775. DEFAULT_MB_HIGH_WATER_5705;
  11776. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11777. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11778. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11779. tp->bufmgr_config.mbuf_high_water =
  11780. DEFAULT_MB_HIGH_WATER_5906;
  11781. }
  11782. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11783. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11784. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11785. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11786. tp->bufmgr_config.mbuf_high_water_jumbo =
  11787. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11788. } else {
  11789. tp->bufmgr_config.mbuf_read_dma_low_water =
  11790. DEFAULT_MB_RDMA_LOW_WATER;
  11791. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11792. DEFAULT_MB_MACRX_LOW_WATER;
  11793. tp->bufmgr_config.mbuf_high_water =
  11794. DEFAULT_MB_HIGH_WATER;
  11795. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11796. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11797. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11798. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11799. tp->bufmgr_config.mbuf_high_water_jumbo =
  11800. DEFAULT_MB_HIGH_WATER_JUMBO;
  11801. }
  11802. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11803. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11804. }
  11805. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11806. {
  11807. switch (tp->phy_id & PHY_ID_MASK) {
  11808. case PHY_ID_BCM5400: return "5400";
  11809. case PHY_ID_BCM5401: return "5401";
  11810. case PHY_ID_BCM5411: return "5411";
  11811. case PHY_ID_BCM5701: return "5701";
  11812. case PHY_ID_BCM5703: return "5703";
  11813. case PHY_ID_BCM5704: return "5704";
  11814. case PHY_ID_BCM5705: return "5705";
  11815. case PHY_ID_BCM5750: return "5750";
  11816. case PHY_ID_BCM5752: return "5752";
  11817. case PHY_ID_BCM5714: return "5714";
  11818. case PHY_ID_BCM5780: return "5780";
  11819. case PHY_ID_BCM5755: return "5755";
  11820. case PHY_ID_BCM5787: return "5787";
  11821. case PHY_ID_BCM5784: return "5784";
  11822. case PHY_ID_BCM5756: return "5722/5756";
  11823. case PHY_ID_BCM5906: return "5906";
  11824. case PHY_ID_BCM5761: return "5761";
  11825. case PHY_ID_BCM5717: return "5717";
  11826. case PHY_ID_BCM8002: return "8002/serdes";
  11827. case 0: return "serdes";
  11828. default: return "unknown";
  11829. }
  11830. }
  11831. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11832. {
  11833. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11834. strcpy(str, "PCI Express");
  11835. return str;
  11836. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11837. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11838. strcpy(str, "PCIX:");
  11839. if ((clock_ctrl == 7) ||
  11840. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11841. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11842. strcat(str, "133MHz");
  11843. else if (clock_ctrl == 0)
  11844. strcat(str, "33MHz");
  11845. else if (clock_ctrl == 2)
  11846. strcat(str, "50MHz");
  11847. else if (clock_ctrl == 4)
  11848. strcat(str, "66MHz");
  11849. else if (clock_ctrl == 6)
  11850. strcat(str, "100MHz");
  11851. } else {
  11852. strcpy(str, "PCI:");
  11853. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11854. strcat(str, "66MHz");
  11855. else
  11856. strcat(str, "33MHz");
  11857. }
  11858. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11859. strcat(str, ":32-bit");
  11860. else
  11861. strcat(str, ":64-bit");
  11862. return str;
  11863. }
  11864. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11865. {
  11866. struct pci_dev *peer;
  11867. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11868. for (func = 0; func < 8; func++) {
  11869. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11870. if (peer && peer != tp->pdev)
  11871. break;
  11872. pci_dev_put(peer);
  11873. }
  11874. /* 5704 can be configured in single-port mode, set peer to
  11875. * tp->pdev in that case.
  11876. */
  11877. if (!peer) {
  11878. peer = tp->pdev;
  11879. return peer;
  11880. }
  11881. /*
  11882. * We don't need to keep the refcount elevated; there's no way
  11883. * to remove one half of this device without removing the other
  11884. */
  11885. pci_dev_put(peer);
  11886. return peer;
  11887. }
  11888. static void __devinit tg3_init_coal(struct tg3 *tp)
  11889. {
  11890. struct ethtool_coalesce *ec = &tp->coal;
  11891. memset(ec, 0, sizeof(*ec));
  11892. ec->cmd = ETHTOOL_GCOALESCE;
  11893. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11894. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11895. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11896. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11897. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11898. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11899. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11900. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11901. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11902. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11903. HOSTCC_MODE_CLRTICK_TXBD)) {
  11904. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11905. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11906. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11907. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11908. }
  11909. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11910. ec->rx_coalesce_usecs_irq = 0;
  11911. ec->tx_coalesce_usecs_irq = 0;
  11912. ec->stats_block_coalesce_usecs = 0;
  11913. }
  11914. }
  11915. static const struct net_device_ops tg3_netdev_ops = {
  11916. .ndo_open = tg3_open,
  11917. .ndo_stop = tg3_close,
  11918. .ndo_start_xmit = tg3_start_xmit,
  11919. .ndo_get_stats = tg3_get_stats,
  11920. .ndo_validate_addr = eth_validate_addr,
  11921. .ndo_set_multicast_list = tg3_set_rx_mode,
  11922. .ndo_set_mac_address = tg3_set_mac_addr,
  11923. .ndo_do_ioctl = tg3_ioctl,
  11924. .ndo_tx_timeout = tg3_tx_timeout,
  11925. .ndo_change_mtu = tg3_change_mtu,
  11926. #if TG3_VLAN_TAG_USED
  11927. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11928. #endif
  11929. #ifdef CONFIG_NET_POLL_CONTROLLER
  11930. .ndo_poll_controller = tg3_poll_controller,
  11931. #endif
  11932. };
  11933. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11934. .ndo_open = tg3_open,
  11935. .ndo_stop = tg3_close,
  11936. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11937. .ndo_get_stats = tg3_get_stats,
  11938. .ndo_validate_addr = eth_validate_addr,
  11939. .ndo_set_multicast_list = tg3_set_rx_mode,
  11940. .ndo_set_mac_address = tg3_set_mac_addr,
  11941. .ndo_do_ioctl = tg3_ioctl,
  11942. .ndo_tx_timeout = tg3_tx_timeout,
  11943. .ndo_change_mtu = tg3_change_mtu,
  11944. #if TG3_VLAN_TAG_USED
  11945. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11946. #endif
  11947. #ifdef CONFIG_NET_POLL_CONTROLLER
  11948. .ndo_poll_controller = tg3_poll_controller,
  11949. #endif
  11950. };
  11951. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11952. const struct pci_device_id *ent)
  11953. {
  11954. static int tg3_version_printed = 0;
  11955. struct net_device *dev;
  11956. struct tg3 *tp;
  11957. int i, err, pm_cap;
  11958. u32 sndmbx, rcvmbx, intmbx;
  11959. char str[40];
  11960. u64 dma_mask, persist_dma_mask;
  11961. if (tg3_version_printed++ == 0)
  11962. printk(KERN_INFO "%s", version);
  11963. err = pci_enable_device(pdev);
  11964. if (err) {
  11965. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11966. "aborting.\n");
  11967. return err;
  11968. }
  11969. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11970. if (err) {
  11971. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11972. "aborting.\n");
  11973. goto err_out_disable_pdev;
  11974. }
  11975. pci_set_master(pdev);
  11976. /* Find power-management capability. */
  11977. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11978. if (pm_cap == 0) {
  11979. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11980. "aborting.\n");
  11981. err = -EIO;
  11982. goto err_out_free_res;
  11983. }
  11984. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  11985. if (!dev) {
  11986. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11987. err = -ENOMEM;
  11988. goto err_out_free_res;
  11989. }
  11990. SET_NETDEV_DEV(dev, &pdev->dev);
  11991. #if TG3_VLAN_TAG_USED
  11992. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11993. #endif
  11994. tp = netdev_priv(dev);
  11995. tp->pdev = pdev;
  11996. tp->dev = dev;
  11997. tp->pm_cap = pm_cap;
  11998. tp->rx_mode = TG3_DEF_RX_MODE;
  11999. tp->tx_mode = TG3_DEF_TX_MODE;
  12000. if (tg3_debug > 0)
  12001. tp->msg_enable = tg3_debug;
  12002. else
  12003. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12004. /* The word/byte swap controls here control register access byte
  12005. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12006. * setting below.
  12007. */
  12008. tp->misc_host_ctrl =
  12009. MISC_HOST_CTRL_MASK_PCI_INT |
  12010. MISC_HOST_CTRL_WORD_SWAP |
  12011. MISC_HOST_CTRL_INDIR_ACCESS |
  12012. MISC_HOST_CTRL_PCISTATE_RW;
  12013. /* The NONFRM (non-frame) byte/word swap controls take effect
  12014. * on descriptor entries, anything which isn't packet data.
  12015. *
  12016. * The StrongARM chips on the board (one for tx, one for rx)
  12017. * are running in big-endian mode.
  12018. */
  12019. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12020. GRC_MODE_WSWAP_NONFRM_DATA);
  12021. #ifdef __BIG_ENDIAN
  12022. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12023. #endif
  12024. spin_lock_init(&tp->lock);
  12025. spin_lock_init(&tp->indirect_lock);
  12026. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12027. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12028. if (!tp->regs) {
  12029. printk(KERN_ERR PFX "Cannot map device registers, "
  12030. "aborting.\n");
  12031. err = -ENOMEM;
  12032. goto err_out_free_dev;
  12033. }
  12034. tg3_init_link_config(tp);
  12035. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12036. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12037. dev->ethtool_ops = &tg3_ethtool_ops;
  12038. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12039. dev->irq = pdev->irq;
  12040. err = tg3_get_invariants(tp);
  12041. if (err) {
  12042. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  12043. "aborting.\n");
  12044. goto err_out_iounmap;
  12045. }
  12046. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12047. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  12048. dev->netdev_ops = &tg3_netdev_ops;
  12049. else
  12050. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12051. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12052. * device behind the EPB cannot support DMA addresses > 40-bit.
  12053. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12054. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12055. * do DMA address check in tg3_start_xmit().
  12056. */
  12057. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12058. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12059. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12060. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12061. #ifdef CONFIG_HIGHMEM
  12062. dma_mask = DMA_BIT_MASK(64);
  12063. #endif
  12064. } else
  12065. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12066. /* Configure DMA attributes. */
  12067. if (dma_mask > DMA_BIT_MASK(32)) {
  12068. err = pci_set_dma_mask(pdev, dma_mask);
  12069. if (!err) {
  12070. dev->features |= NETIF_F_HIGHDMA;
  12071. err = pci_set_consistent_dma_mask(pdev,
  12072. persist_dma_mask);
  12073. if (err < 0) {
  12074. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  12075. "DMA for consistent allocations\n");
  12076. goto err_out_iounmap;
  12077. }
  12078. }
  12079. }
  12080. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12081. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12082. if (err) {
  12083. printk(KERN_ERR PFX "No usable DMA configuration, "
  12084. "aborting.\n");
  12085. goto err_out_iounmap;
  12086. }
  12087. }
  12088. tg3_init_bufmgr_config(tp);
  12089. /* Selectively allow TSO based on operating conditions */
  12090. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12091. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12092. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12093. else {
  12094. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12095. tp->fw_needed = NULL;
  12096. }
  12097. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12098. tp->fw_needed = FIRMWARE_TG3;
  12099. /* TSO is on by default on chips that support hardware TSO.
  12100. * Firmware TSO on older chips gives lower performance, so it
  12101. * is off by default, but can be enabled using ethtool.
  12102. */
  12103. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12104. (dev->features & NETIF_F_IP_CSUM))
  12105. dev->features |= NETIF_F_TSO;
  12106. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12107. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12108. if (dev->features & NETIF_F_IPV6_CSUM)
  12109. dev->features |= NETIF_F_TSO6;
  12110. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12111. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12112. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12113. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12114. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12115. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12116. dev->features |= NETIF_F_TSO_ECN;
  12117. }
  12118. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12119. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12120. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12121. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12122. tp->rx_pending = 63;
  12123. }
  12124. err = tg3_get_device_address(tp);
  12125. if (err) {
  12126. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  12127. "aborting.\n");
  12128. goto err_out_iounmap;
  12129. }
  12130. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12131. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12132. if (!tp->aperegs) {
  12133. printk(KERN_ERR PFX "Cannot map APE registers, "
  12134. "aborting.\n");
  12135. err = -ENOMEM;
  12136. goto err_out_iounmap;
  12137. }
  12138. tg3_ape_lock_init(tp);
  12139. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12140. tg3_read_dash_ver(tp);
  12141. }
  12142. /*
  12143. * Reset chip in case UNDI or EFI driver did not shutdown
  12144. * DMA self test will enable WDMAC and we'll see (spurious)
  12145. * pending DMA on the PCI bus at that point.
  12146. */
  12147. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12148. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12149. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12150. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12151. }
  12152. err = tg3_test_dma(tp);
  12153. if (err) {
  12154. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  12155. goto err_out_apeunmap;
  12156. }
  12157. /* flow control autonegotiation is default behavior */
  12158. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12159. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12160. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12161. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12162. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12163. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12164. struct tg3_napi *tnapi = &tp->napi[i];
  12165. tnapi->tp = tp;
  12166. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12167. tnapi->int_mbox = intmbx;
  12168. if (i < 4)
  12169. intmbx += 0x8;
  12170. else
  12171. intmbx += 0x4;
  12172. tnapi->consmbox = rcvmbx;
  12173. tnapi->prodmbox = sndmbx;
  12174. if (i) {
  12175. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12176. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12177. } else {
  12178. tnapi->coal_now = HOSTCC_MODE_NOW;
  12179. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12180. }
  12181. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12182. break;
  12183. /*
  12184. * If we support MSIX, we'll be using RSS. If we're using
  12185. * RSS, the first vector only handles link interrupts and the
  12186. * remaining vectors handle rx and tx interrupts. Reuse the
  12187. * mailbox values for the next iteration. The values we setup
  12188. * above are still useful for the single vectored mode.
  12189. */
  12190. if (!i)
  12191. continue;
  12192. rcvmbx += 0x8;
  12193. if (sndmbx & 0x4)
  12194. sndmbx -= 0x4;
  12195. else
  12196. sndmbx += 0xc;
  12197. }
  12198. tg3_init_coal(tp);
  12199. pci_set_drvdata(pdev, dev);
  12200. err = register_netdev(dev);
  12201. if (err) {
  12202. printk(KERN_ERR PFX "Cannot register net device, "
  12203. "aborting.\n");
  12204. goto err_out_apeunmap;
  12205. }
  12206. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12207. dev->name,
  12208. tp->board_part_number,
  12209. tp->pci_chip_rev_id,
  12210. tg3_bus_string(tp, str),
  12211. dev->dev_addr);
  12212. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12213. struct phy_device *phydev;
  12214. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12215. printk(KERN_INFO
  12216. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12217. tp->dev->name, phydev->drv->name,
  12218. dev_name(&phydev->dev));
  12219. } else
  12220. printk(KERN_INFO
  12221. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  12222. tp->dev->name, tg3_phy_string(tp),
  12223. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12224. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12225. "10/100/1000Base-T")),
  12226. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12227. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12228. dev->name,
  12229. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12230. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12231. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12232. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12233. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12234. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12235. dev->name, tp->dma_rwctrl,
  12236. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  12237. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  12238. return 0;
  12239. err_out_apeunmap:
  12240. if (tp->aperegs) {
  12241. iounmap(tp->aperegs);
  12242. tp->aperegs = NULL;
  12243. }
  12244. err_out_iounmap:
  12245. if (tp->regs) {
  12246. iounmap(tp->regs);
  12247. tp->regs = NULL;
  12248. }
  12249. err_out_free_dev:
  12250. free_netdev(dev);
  12251. err_out_free_res:
  12252. pci_release_regions(pdev);
  12253. err_out_disable_pdev:
  12254. pci_disable_device(pdev);
  12255. pci_set_drvdata(pdev, NULL);
  12256. return err;
  12257. }
  12258. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12259. {
  12260. struct net_device *dev = pci_get_drvdata(pdev);
  12261. if (dev) {
  12262. struct tg3 *tp = netdev_priv(dev);
  12263. if (tp->fw)
  12264. release_firmware(tp->fw);
  12265. flush_scheduled_work();
  12266. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12267. tg3_phy_fini(tp);
  12268. tg3_mdio_fini(tp);
  12269. }
  12270. unregister_netdev(dev);
  12271. if (tp->aperegs) {
  12272. iounmap(tp->aperegs);
  12273. tp->aperegs = NULL;
  12274. }
  12275. if (tp->regs) {
  12276. iounmap(tp->regs);
  12277. tp->regs = NULL;
  12278. }
  12279. free_netdev(dev);
  12280. pci_release_regions(pdev);
  12281. pci_disable_device(pdev);
  12282. pci_set_drvdata(pdev, NULL);
  12283. }
  12284. }
  12285. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12286. {
  12287. struct net_device *dev = pci_get_drvdata(pdev);
  12288. struct tg3 *tp = netdev_priv(dev);
  12289. pci_power_t target_state;
  12290. int err;
  12291. /* PCI register 4 needs to be saved whether netif_running() or not.
  12292. * MSI address and data need to be saved if using MSI and
  12293. * netif_running().
  12294. */
  12295. pci_save_state(pdev);
  12296. if (!netif_running(dev))
  12297. return 0;
  12298. flush_scheduled_work();
  12299. tg3_phy_stop(tp);
  12300. tg3_netif_stop(tp);
  12301. del_timer_sync(&tp->timer);
  12302. tg3_full_lock(tp, 1);
  12303. tg3_disable_ints(tp);
  12304. tg3_full_unlock(tp);
  12305. netif_device_detach(dev);
  12306. tg3_full_lock(tp, 0);
  12307. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12308. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12309. tg3_full_unlock(tp);
  12310. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12311. err = tg3_set_power_state(tp, target_state);
  12312. if (err) {
  12313. int err2;
  12314. tg3_full_lock(tp, 0);
  12315. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12316. err2 = tg3_restart_hw(tp, 1);
  12317. if (err2)
  12318. goto out;
  12319. tp->timer.expires = jiffies + tp->timer_offset;
  12320. add_timer(&tp->timer);
  12321. netif_device_attach(dev);
  12322. tg3_netif_start(tp);
  12323. out:
  12324. tg3_full_unlock(tp);
  12325. if (!err2)
  12326. tg3_phy_start(tp);
  12327. }
  12328. return err;
  12329. }
  12330. static int tg3_resume(struct pci_dev *pdev)
  12331. {
  12332. struct net_device *dev = pci_get_drvdata(pdev);
  12333. struct tg3 *tp = netdev_priv(dev);
  12334. int err;
  12335. pci_restore_state(tp->pdev);
  12336. if (!netif_running(dev))
  12337. return 0;
  12338. err = tg3_set_power_state(tp, PCI_D0);
  12339. if (err)
  12340. return err;
  12341. netif_device_attach(dev);
  12342. tg3_full_lock(tp, 0);
  12343. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12344. err = tg3_restart_hw(tp, 1);
  12345. if (err)
  12346. goto out;
  12347. tp->timer.expires = jiffies + tp->timer_offset;
  12348. add_timer(&tp->timer);
  12349. tg3_netif_start(tp);
  12350. out:
  12351. tg3_full_unlock(tp);
  12352. if (!err)
  12353. tg3_phy_start(tp);
  12354. return err;
  12355. }
  12356. static struct pci_driver tg3_driver = {
  12357. .name = DRV_MODULE_NAME,
  12358. .id_table = tg3_pci_tbl,
  12359. .probe = tg3_init_one,
  12360. .remove = __devexit_p(tg3_remove_one),
  12361. .suspend = tg3_suspend,
  12362. .resume = tg3_resume
  12363. };
  12364. static int __init tg3_init(void)
  12365. {
  12366. return pci_register_driver(&tg3_driver);
  12367. }
  12368. static void __exit tg3_cleanup(void)
  12369. {
  12370. pci_unregister_driver(&tg3_driver);
  12371. }
  12372. module_init(tg3_init);
  12373. module_exit(tg3_cleanup);