broadcom.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481
  1. /*
  2. * drivers/net/phy/broadcom.c
  3. *
  4. * Broadcom BCM5411, BCM5421 and BCM5461 Gigabit Ethernet
  5. * transceivers.
  6. *
  7. * Copyright (c) 2006 Maciej W. Rozycki
  8. *
  9. * Inspired by code written by Amy Fong.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/phy.h>
  18. #define MII_BCM54XX_ECR 0x10 /* BCM54xx extended control register */
  19. #define MII_BCM54XX_ECR_IM 0x1000 /* Interrupt mask */
  20. #define MII_BCM54XX_ECR_IF 0x0800 /* Interrupt force */
  21. #define MII_BCM54XX_ESR 0x11 /* BCM54xx extended status register */
  22. #define MII_BCM54XX_ESR_IS 0x1000 /* Interrupt status */
  23. #define MII_BCM54XX_EXP_DATA 0x15 /* Expansion register data */
  24. #define MII_BCM54XX_EXP_SEL 0x17 /* Expansion register select */
  25. #define MII_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */
  26. #define MII_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */
  27. #define MII_BCM54XX_AUX_CTL 0x18 /* Auxiliary control register */
  28. #define MII_BCM54XX_ISR 0x1a /* BCM54xx interrupt status register */
  29. #define MII_BCM54XX_IMR 0x1b /* BCM54xx interrupt mask register */
  30. #define MII_BCM54XX_INT_CRCERR 0x0001 /* CRC error */
  31. #define MII_BCM54XX_INT_LINK 0x0002 /* Link status changed */
  32. #define MII_BCM54XX_INT_SPEED 0x0004 /* Link speed change */
  33. #define MII_BCM54XX_INT_DUPLEX 0x0008 /* Duplex mode changed */
  34. #define MII_BCM54XX_INT_LRS 0x0010 /* Local receiver status changed */
  35. #define MII_BCM54XX_INT_RRS 0x0020 /* Remote receiver status changed */
  36. #define MII_BCM54XX_INT_SSERR 0x0040 /* Scrambler synchronization error */
  37. #define MII_BCM54XX_INT_UHCD 0x0080 /* Unsupported HCD negotiated */
  38. #define MII_BCM54XX_INT_NHCD 0x0100 /* No HCD */
  39. #define MII_BCM54XX_INT_NHCDL 0x0200 /* No HCD link */
  40. #define MII_BCM54XX_INT_ANPR 0x0400 /* Auto-negotiation page received */
  41. #define MII_BCM54XX_INT_LC 0x0800 /* All counters below 128 */
  42. #define MII_BCM54XX_INT_HC 0x1000 /* Counter above 32768 */
  43. #define MII_BCM54XX_INT_MDIX 0x2000 /* MDIX status change */
  44. #define MII_BCM54XX_INT_PSERR 0x4000 /* Pair swap error */
  45. #define MII_BCM54XX_SHD 0x1c /* 0x1c shadow registers */
  46. #define MII_BCM54XX_SHD_WRITE 0x8000
  47. #define MII_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10)
  48. #define MII_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0)
  49. /*
  50. * Broadcom LED source encodings. These are used in BCM5461, BCM5481,
  51. * BCM5482, and possibly some others.
  52. */
  53. #define BCM_LED_SRC_LINKSPD1 0x0
  54. #define BCM_LED_SRC_LINKSPD2 0x1
  55. #define BCM_LED_SRC_XMITLED 0x2
  56. #define BCM_LED_SRC_ACTIVITYLED 0x3
  57. #define BCM_LED_SRC_FDXLED 0x4
  58. #define BCM_LED_SRC_SLAVE 0x5
  59. #define BCM_LED_SRC_INTR 0x6
  60. #define BCM_LED_SRC_QUALITY 0x7
  61. #define BCM_LED_SRC_RCVLED 0x8
  62. #define BCM_LED_SRC_MULTICOLOR1 0xa
  63. #define BCM_LED_SRC_OPENSHORT 0xb
  64. #define BCM_LED_SRC_OFF 0xe /* Tied high */
  65. #define BCM_LED_SRC_ON 0xf /* Tied low */
  66. /*
  67. * BCM5482: Shadow registers
  68. * Shadow values go into bits [14:10] of register 0x1c to select a shadow
  69. * register to access.
  70. */
  71. #define BCM5482_SHD_LEDS1 0x0d /* 01101: LED Selector 1 */
  72. /* LED3 / ~LINKSPD[2] selector */
  73. #define BCM5482_SHD_LEDS1_LED3(src) ((src & 0xf) << 4)
  74. /* LED1 / ~LINKSPD[1] selector */
  75. #define BCM5482_SHD_LEDS1_LED1(src) ((src & 0xf) << 0)
  76. #define BCM5482_SHD_SSD 0x14 /* 10100: Secondary SerDes control */
  77. #define BCM5482_SHD_SSD_LEDM 0x0008 /* SSD LED Mode enable */
  78. #define BCM5482_SHD_SSD_EN 0x0001 /* SSD enable */
  79. #define BCM5482_SHD_MODE 0x1f /* 11111: Mode Control Register */
  80. #define BCM5482_SHD_MODE_1000BX 0x0001 /* Enable 1000BASE-X registers */
  81. /*
  82. * BCM5482: Secondary SerDes registers
  83. */
  84. #define BCM5482_SSD_1000BX_CTL 0x00 /* 1000BASE-X Control */
  85. #define BCM5482_SSD_1000BX_CTL_PWRDOWN 0x0800 /* Power-down SSD */
  86. #define BCM5482_SSD_SGMII_SLAVE 0x15 /* SGMII Slave Register */
  87. #define BCM5482_SSD_SGMII_SLAVE_EN 0x0002 /* Slave mode enable */
  88. #define BCM5482_SSD_SGMII_SLAVE_AD 0x0001 /* Slave auto-detection */
  89. /*
  90. * Device flags for PHYs that can be configured for different operating
  91. * modes.
  92. */
  93. #define PHY_BCM_FLAGS_VALID 0x80000000
  94. #define PHY_BCM_FLAGS_INTF_XAUI 0x00000020
  95. #define PHY_BCM_FLAGS_INTF_SGMII 0x00000010
  96. #define PHY_BCM_FLAGS_MODE_1000BX 0x00000002
  97. #define PHY_BCM_FLAGS_MODE_COPPER 0x00000001
  98. MODULE_DESCRIPTION("Broadcom PHY driver");
  99. MODULE_AUTHOR("Maciej W. Rozycki");
  100. MODULE_LICENSE("GPL");
  101. /*
  102. * Indirect register access functions for the 1000BASE-T/100BASE-TX/10BASE-T
  103. * 0x1c shadow registers.
  104. */
  105. static int bcm54xx_shadow_read(struct phy_device *phydev, u16 shadow)
  106. {
  107. phy_write(phydev, MII_BCM54XX_SHD, MII_BCM54XX_SHD_VAL(shadow));
  108. return MII_BCM54XX_SHD_DATA(phy_read(phydev, MII_BCM54XX_SHD));
  109. }
  110. static int bcm54xx_shadow_write(struct phy_device *phydev, u16 shadow, u16 val)
  111. {
  112. return phy_write(phydev, MII_BCM54XX_SHD,
  113. MII_BCM54XX_SHD_WRITE |
  114. MII_BCM54XX_SHD_VAL(shadow) |
  115. MII_BCM54XX_SHD_DATA(val));
  116. }
  117. /* Indirect register access functions for the Expansion Registers */
  118. static int bcm54xx_exp_read(struct phy_device *phydev, u8 regnum)
  119. {
  120. int val;
  121. val = phy_write(phydev, MII_BCM54XX_EXP_SEL, regnum);
  122. if (val < 0)
  123. return val;
  124. val = phy_read(phydev, MII_BCM54XX_EXP_DATA);
  125. /* Restore default value. It's O.K. if this write fails. */
  126. phy_write(phydev, MII_BCM54XX_EXP_SEL, 0);
  127. return val;
  128. }
  129. static int bcm54xx_exp_write(struct phy_device *phydev, u8 regnum, u16 val)
  130. {
  131. int ret;
  132. ret = phy_write(phydev, MII_BCM54XX_EXP_SEL, regnum);
  133. if (ret < 0)
  134. return ret;
  135. ret = phy_write(phydev, MII_BCM54XX_EXP_DATA, val);
  136. /* Restore default value. It's O.K. if this write fails. */
  137. phy_write(phydev, MII_BCM54XX_EXP_SEL, 0);
  138. return ret;
  139. }
  140. static int bcm54xx_config_init(struct phy_device *phydev)
  141. {
  142. int reg, err;
  143. reg = phy_read(phydev, MII_BCM54XX_ECR);
  144. if (reg < 0)
  145. return reg;
  146. /* Mask interrupts globally. */
  147. reg |= MII_BCM54XX_ECR_IM;
  148. err = phy_write(phydev, MII_BCM54XX_ECR, reg);
  149. if (err < 0)
  150. return err;
  151. /* Unmask events we are interested in. */
  152. reg = ~(MII_BCM54XX_INT_DUPLEX |
  153. MII_BCM54XX_INT_SPEED |
  154. MII_BCM54XX_INT_LINK);
  155. err = phy_write(phydev, MII_BCM54XX_IMR, reg);
  156. if (err < 0)
  157. return err;
  158. return 0;
  159. }
  160. static int bcm5482_config_init(struct phy_device *phydev)
  161. {
  162. int err, reg;
  163. err = bcm54xx_config_init(phydev);
  164. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  165. /*
  166. * Enable secondary SerDes and its use as an LED source
  167. */
  168. reg = bcm54xx_shadow_read(phydev, BCM5482_SHD_SSD);
  169. bcm54xx_shadow_write(phydev, BCM5482_SHD_SSD,
  170. reg |
  171. BCM5482_SHD_SSD_LEDM |
  172. BCM5482_SHD_SSD_EN);
  173. /*
  174. * Enable SGMII slave mode and auto-detection
  175. */
  176. reg = BCM5482_SSD_SGMII_SLAVE | MII_BCM54XX_EXP_SEL_SSD;
  177. err = bcm54xx_exp_read(phydev, reg);
  178. if (err < 0)
  179. return err;
  180. err = bcm54xx_exp_write(phydev, reg, err |
  181. BCM5482_SSD_SGMII_SLAVE_EN |
  182. BCM5482_SSD_SGMII_SLAVE_AD);
  183. if (err < 0)
  184. return err;
  185. /*
  186. * Disable secondary SerDes powerdown
  187. */
  188. reg = BCM5482_SSD_1000BX_CTL | MII_BCM54XX_EXP_SEL_SSD;
  189. err = bcm54xx_exp_read(phydev, reg);
  190. if (err < 0)
  191. return err;
  192. err = bcm54xx_exp_write(phydev, reg,
  193. err & ~BCM5482_SSD_1000BX_CTL_PWRDOWN);
  194. if (err < 0)
  195. return err;
  196. /*
  197. * Select 1000BASE-X register set (primary SerDes)
  198. */
  199. reg = bcm54xx_shadow_read(phydev, BCM5482_SHD_MODE);
  200. bcm54xx_shadow_write(phydev, BCM5482_SHD_MODE,
  201. reg | BCM5482_SHD_MODE_1000BX);
  202. /*
  203. * LED1=ACTIVITYLED, LED3=LINKSPD[2]
  204. * (Use LED1 as secondary SerDes ACTIVITY LED)
  205. */
  206. bcm54xx_shadow_write(phydev, BCM5482_SHD_LEDS1,
  207. BCM5482_SHD_LEDS1_LED1(BCM_LED_SRC_ACTIVITYLED) |
  208. BCM5482_SHD_LEDS1_LED3(BCM_LED_SRC_LINKSPD2));
  209. /*
  210. * Auto-negotiation doesn't seem to work quite right
  211. * in this mode, so we disable it and force it to the
  212. * right speed/duplex setting. Only 'link status'
  213. * is important.
  214. */
  215. phydev->autoneg = AUTONEG_DISABLE;
  216. phydev->speed = SPEED_1000;
  217. phydev->duplex = DUPLEX_FULL;
  218. }
  219. return err;
  220. }
  221. static int bcm5482_read_status(struct phy_device *phydev)
  222. {
  223. int err;
  224. err = genphy_read_status(phydev);
  225. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  226. /*
  227. * Only link status matters for 1000Base-X mode, so force
  228. * 1000 Mbit/s full-duplex status
  229. */
  230. if (phydev->link) {
  231. phydev->speed = SPEED_1000;
  232. phydev->duplex = DUPLEX_FULL;
  233. }
  234. }
  235. return err;
  236. }
  237. static int bcm54xx_ack_interrupt(struct phy_device *phydev)
  238. {
  239. int reg;
  240. /* Clear pending interrupts. */
  241. reg = phy_read(phydev, MII_BCM54XX_ISR);
  242. if (reg < 0)
  243. return reg;
  244. return 0;
  245. }
  246. static int bcm54xx_config_intr(struct phy_device *phydev)
  247. {
  248. int reg, err;
  249. reg = phy_read(phydev, MII_BCM54XX_ECR);
  250. if (reg < 0)
  251. return reg;
  252. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  253. reg &= ~MII_BCM54XX_ECR_IM;
  254. else
  255. reg |= MII_BCM54XX_ECR_IM;
  256. err = phy_write(phydev, MII_BCM54XX_ECR, reg);
  257. return err;
  258. }
  259. static int bcm5481_config_aneg(struct phy_device *phydev)
  260. {
  261. int ret;
  262. /* Aneg firsly. */
  263. ret = genphy_config_aneg(phydev);
  264. /* Then we can set up the delay. */
  265. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  266. u16 reg;
  267. /*
  268. * There is no BCM5481 specification available, so down
  269. * here is everything we know about "register 0x18". This
  270. * at least helps BCM5481 to successfuly receive packets
  271. * on MPC8360E-RDK board. Peter Barada <peterb@logicpd.com>
  272. * says: "This sets delay between the RXD and RXC signals
  273. * instead of using trace lengths to achieve timing".
  274. */
  275. /* Set RDX clk delay. */
  276. reg = 0x7 | (0x7 << 12);
  277. phy_write(phydev, 0x18, reg);
  278. reg = phy_read(phydev, 0x18);
  279. /* Set RDX-RXC skew. */
  280. reg |= (1 << 8);
  281. /* Write bits 14:0. */
  282. reg |= (1 << 15);
  283. phy_write(phydev, 0x18, reg);
  284. }
  285. return ret;
  286. }
  287. static struct phy_driver bcm5411_driver = {
  288. .phy_id = 0x00206070,
  289. .phy_id_mask = 0xfffffff0,
  290. .name = "Broadcom BCM5411",
  291. .features = PHY_GBIT_FEATURES |
  292. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  293. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  294. .config_init = bcm54xx_config_init,
  295. .config_aneg = genphy_config_aneg,
  296. .read_status = genphy_read_status,
  297. .ack_interrupt = bcm54xx_ack_interrupt,
  298. .config_intr = bcm54xx_config_intr,
  299. .driver = { .owner = THIS_MODULE },
  300. };
  301. static struct phy_driver bcm5421_driver = {
  302. .phy_id = 0x002060e0,
  303. .phy_id_mask = 0xfffffff0,
  304. .name = "Broadcom BCM5421",
  305. .features = PHY_GBIT_FEATURES |
  306. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  307. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  308. .config_init = bcm54xx_config_init,
  309. .config_aneg = genphy_config_aneg,
  310. .read_status = genphy_read_status,
  311. .ack_interrupt = bcm54xx_ack_interrupt,
  312. .config_intr = bcm54xx_config_intr,
  313. .driver = { .owner = THIS_MODULE },
  314. };
  315. static struct phy_driver bcm5461_driver = {
  316. .phy_id = 0x002060c0,
  317. .phy_id_mask = 0xfffffff0,
  318. .name = "Broadcom BCM5461",
  319. .features = PHY_GBIT_FEATURES |
  320. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  321. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  322. .config_init = bcm54xx_config_init,
  323. .config_aneg = genphy_config_aneg,
  324. .read_status = genphy_read_status,
  325. .ack_interrupt = bcm54xx_ack_interrupt,
  326. .config_intr = bcm54xx_config_intr,
  327. .driver = { .owner = THIS_MODULE },
  328. };
  329. static struct phy_driver bcm5464_driver = {
  330. .phy_id = 0x002060b0,
  331. .phy_id_mask = 0xfffffff0,
  332. .name = "Broadcom BCM5464",
  333. .features = PHY_GBIT_FEATURES |
  334. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  335. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  336. .config_init = bcm54xx_config_init,
  337. .config_aneg = genphy_config_aneg,
  338. .read_status = genphy_read_status,
  339. .ack_interrupt = bcm54xx_ack_interrupt,
  340. .config_intr = bcm54xx_config_intr,
  341. .driver = { .owner = THIS_MODULE },
  342. };
  343. static struct phy_driver bcm5481_driver = {
  344. .phy_id = 0x0143bca0,
  345. .phy_id_mask = 0xfffffff0,
  346. .name = "Broadcom BCM5481",
  347. .features = PHY_GBIT_FEATURES |
  348. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  349. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  350. .config_init = bcm54xx_config_init,
  351. .config_aneg = bcm5481_config_aneg,
  352. .read_status = genphy_read_status,
  353. .ack_interrupt = bcm54xx_ack_interrupt,
  354. .config_intr = bcm54xx_config_intr,
  355. .driver = { .owner = THIS_MODULE },
  356. };
  357. static struct phy_driver bcm5482_driver = {
  358. .phy_id = 0x0143bcb0,
  359. .phy_id_mask = 0xfffffff0,
  360. .name = "Broadcom BCM5482",
  361. .features = PHY_GBIT_FEATURES |
  362. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  363. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  364. .config_init = bcm5482_config_init,
  365. .config_aneg = genphy_config_aneg,
  366. .read_status = bcm5482_read_status,
  367. .ack_interrupt = bcm54xx_ack_interrupt,
  368. .config_intr = bcm54xx_config_intr,
  369. .driver = { .owner = THIS_MODULE },
  370. };
  371. static int __init broadcom_init(void)
  372. {
  373. int ret;
  374. ret = phy_driver_register(&bcm5411_driver);
  375. if (ret)
  376. goto out_5411;
  377. ret = phy_driver_register(&bcm5421_driver);
  378. if (ret)
  379. goto out_5421;
  380. ret = phy_driver_register(&bcm5461_driver);
  381. if (ret)
  382. goto out_5461;
  383. ret = phy_driver_register(&bcm5464_driver);
  384. if (ret)
  385. goto out_5464;
  386. ret = phy_driver_register(&bcm5481_driver);
  387. if (ret)
  388. goto out_5481;
  389. ret = phy_driver_register(&bcm5482_driver);
  390. if (ret)
  391. goto out_5482;
  392. return ret;
  393. out_5482:
  394. phy_driver_unregister(&bcm5481_driver);
  395. out_5481:
  396. phy_driver_unregister(&bcm5464_driver);
  397. out_5464:
  398. phy_driver_unregister(&bcm5461_driver);
  399. out_5461:
  400. phy_driver_unregister(&bcm5421_driver);
  401. out_5421:
  402. phy_driver_unregister(&bcm5411_driver);
  403. out_5411:
  404. return ret;
  405. }
  406. static void __exit broadcom_exit(void)
  407. {
  408. phy_driver_unregister(&bcm5482_driver);
  409. phy_driver_unregister(&bcm5481_driver);
  410. phy_driver_unregister(&bcm5464_driver);
  411. phy_driver_unregister(&bcm5461_driver);
  412. phy_driver_unregister(&bcm5421_driver);
  413. phy_driver_unregister(&bcm5411_driver);
  414. }
  415. module_init(broadcom_init);
  416. module_exit(broadcom_exit);