nouveau_state.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.populate = nv04_instmem_populate;
  52. engine->instmem.clear = nv04_instmem_clear;
  53. engine->instmem.bind = nv04_instmem_bind;
  54. engine->instmem.unbind = nv04_instmem_unbind;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->graph.init = nv04_graph_init;
  64. engine->graph.takedown = nv04_graph_takedown;
  65. engine->graph.fifo_access = nv04_graph_fifo_access;
  66. engine->graph.channel = nv04_graph_channel;
  67. engine->graph.create_context = nv04_graph_create_context;
  68. engine->graph.destroy_context = nv04_graph_destroy_context;
  69. engine->graph.load_context = nv04_graph_load_context;
  70. engine->graph.unload_context = nv04_graph_unload_context;
  71. engine->fifo.channels = 16;
  72. engine->fifo.init = nv04_fifo_init;
  73. engine->fifo.takedown = nouveau_stub_takedown;
  74. engine->fifo.disable = nv04_fifo_disable;
  75. engine->fifo.enable = nv04_fifo_enable;
  76. engine->fifo.reassign = nv04_fifo_reassign;
  77. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  78. engine->fifo.channel_id = nv04_fifo_channel_id;
  79. engine->fifo.create_context = nv04_fifo_create_context;
  80. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  81. engine->fifo.load_context = nv04_fifo_load_context;
  82. engine->fifo.unload_context = nv04_fifo_unload_context;
  83. engine->display.early_init = nv04_display_early_init;
  84. engine->display.late_takedown = nv04_display_late_takedown;
  85. engine->display.create = nv04_display_create;
  86. engine->display.init = nv04_display_init;
  87. engine->display.destroy = nv04_display_destroy;
  88. engine->gpio.init = nouveau_stub_init;
  89. engine->gpio.takedown = nouveau_stub_takedown;
  90. engine->gpio.get = NULL;
  91. engine->gpio.set = NULL;
  92. engine->gpio.irq_enable = NULL;
  93. engine->pm.clock_get = nv04_pm_clock_get;
  94. engine->pm.clock_pre = nv04_pm_clock_pre;
  95. engine->pm.clock_set = nv04_pm_clock_set;
  96. engine->crypt.init = nouveau_stub_init;
  97. engine->crypt.takedown = nouveau_stub_takedown;
  98. break;
  99. case 0x10:
  100. engine->instmem.init = nv04_instmem_init;
  101. engine->instmem.takedown = nv04_instmem_takedown;
  102. engine->instmem.suspend = nv04_instmem_suspend;
  103. engine->instmem.resume = nv04_instmem_resume;
  104. engine->instmem.populate = nv04_instmem_populate;
  105. engine->instmem.clear = nv04_instmem_clear;
  106. engine->instmem.bind = nv04_instmem_bind;
  107. engine->instmem.unbind = nv04_instmem_unbind;
  108. engine->instmem.flush = nv04_instmem_flush;
  109. engine->mc.init = nv04_mc_init;
  110. engine->mc.takedown = nv04_mc_takedown;
  111. engine->timer.init = nv04_timer_init;
  112. engine->timer.read = nv04_timer_read;
  113. engine->timer.takedown = nv04_timer_takedown;
  114. engine->fb.init = nv10_fb_init;
  115. engine->fb.takedown = nv10_fb_takedown;
  116. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  117. engine->graph.init = nv10_graph_init;
  118. engine->graph.takedown = nv10_graph_takedown;
  119. engine->graph.channel = nv10_graph_channel;
  120. engine->graph.create_context = nv10_graph_create_context;
  121. engine->graph.destroy_context = nv10_graph_destroy_context;
  122. engine->graph.fifo_access = nv04_graph_fifo_access;
  123. engine->graph.load_context = nv10_graph_load_context;
  124. engine->graph.unload_context = nv10_graph_unload_context;
  125. engine->graph.set_region_tiling = nv10_graph_set_region_tiling;
  126. engine->fifo.channels = 32;
  127. engine->fifo.init = nv10_fifo_init;
  128. engine->fifo.takedown = nouveau_stub_takedown;
  129. engine->fifo.disable = nv04_fifo_disable;
  130. engine->fifo.enable = nv04_fifo_enable;
  131. engine->fifo.reassign = nv04_fifo_reassign;
  132. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  133. engine->fifo.channel_id = nv10_fifo_channel_id;
  134. engine->fifo.create_context = nv10_fifo_create_context;
  135. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  136. engine->fifo.load_context = nv10_fifo_load_context;
  137. engine->fifo.unload_context = nv10_fifo_unload_context;
  138. engine->display.early_init = nv04_display_early_init;
  139. engine->display.late_takedown = nv04_display_late_takedown;
  140. engine->display.create = nv04_display_create;
  141. engine->display.init = nv04_display_init;
  142. engine->display.destroy = nv04_display_destroy;
  143. engine->gpio.init = nouveau_stub_init;
  144. engine->gpio.takedown = nouveau_stub_takedown;
  145. engine->gpio.get = nv10_gpio_get;
  146. engine->gpio.set = nv10_gpio_set;
  147. engine->gpio.irq_enable = NULL;
  148. engine->pm.clock_get = nv04_pm_clock_get;
  149. engine->pm.clock_pre = nv04_pm_clock_pre;
  150. engine->pm.clock_set = nv04_pm_clock_set;
  151. engine->crypt.init = nouveau_stub_init;
  152. engine->crypt.takedown = nouveau_stub_takedown;
  153. break;
  154. case 0x20:
  155. engine->instmem.init = nv04_instmem_init;
  156. engine->instmem.takedown = nv04_instmem_takedown;
  157. engine->instmem.suspend = nv04_instmem_suspend;
  158. engine->instmem.resume = nv04_instmem_resume;
  159. engine->instmem.populate = nv04_instmem_populate;
  160. engine->instmem.clear = nv04_instmem_clear;
  161. engine->instmem.bind = nv04_instmem_bind;
  162. engine->instmem.unbind = nv04_instmem_unbind;
  163. engine->instmem.flush = nv04_instmem_flush;
  164. engine->mc.init = nv04_mc_init;
  165. engine->mc.takedown = nv04_mc_takedown;
  166. engine->timer.init = nv04_timer_init;
  167. engine->timer.read = nv04_timer_read;
  168. engine->timer.takedown = nv04_timer_takedown;
  169. engine->fb.init = nv10_fb_init;
  170. engine->fb.takedown = nv10_fb_takedown;
  171. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  172. engine->graph.init = nv20_graph_init;
  173. engine->graph.takedown = nv20_graph_takedown;
  174. engine->graph.channel = nv10_graph_channel;
  175. engine->graph.create_context = nv20_graph_create_context;
  176. engine->graph.destroy_context = nv20_graph_destroy_context;
  177. engine->graph.fifo_access = nv04_graph_fifo_access;
  178. engine->graph.load_context = nv20_graph_load_context;
  179. engine->graph.unload_context = nv20_graph_unload_context;
  180. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  181. engine->fifo.channels = 32;
  182. engine->fifo.init = nv10_fifo_init;
  183. engine->fifo.takedown = nouveau_stub_takedown;
  184. engine->fifo.disable = nv04_fifo_disable;
  185. engine->fifo.enable = nv04_fifo_enable;
  186. engine->fifo.reassign = nv04_fifo_reassign;
  187. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  188. engine->fifo.channel_id = nv10_fifo_channel_id;
  189. engine->fifo.create_context = nv10_fifo_create_context;
  190. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  191. engine->fifo.load_context = nv10_fifo_load_context;
  192. engine->fifo.unload_context = nv10_fifo_unload_context;
  193. engine->display.early_init = nv04_display_early_init;
  194. engine->display.late_takedown = nv04_display_late_takedown;
  195. engine->display.create = nv04_display_create;
  196. engine->display.init = nv04_display_init;
  197. engine->display.destroy = nv04_display_destroy;
  198. engine->gpio.init = nouveau_stub_init;
  199. engine->gpio.takedown = nouveau_stub_takedown;
  200. engine->gpio.get = nv10_gpio_get;
  201. engine->gpio.set = nv10_gpio_set;
  202. engine->gpio.irq_enable = NULL;
  203. engine->pm.clock_get = nv04_pm_clock_get;
  204. engine->pm.clock_pre = nv04_pm_clock_pre;
  205. engine->pm.clock_set = nv04_pm_clock_set;
  206. engine->crypt.init = nouveau_stub_init;
  207. engine->crypt.takedown = nouveau_stub_takedown;
  208. break;
  209. case 0x30:
  210. engine->instmem.init = nv04_instmem_init;
  211. engine->instmem.takedown = nv04_instmem_takedown;
  212. engine->instmem.suspend = nv04_instmem_suspend;
  213. engine->instmem.resume = nv04_instmem_resume;
  214. engine->instmem.populate = nv04_instmem_populate;
  215. engine->instmem.clear = nv04_instmem_clear;
  216. engine->instmem.bind = nv04_instmem_bind;
  217. engine->instmem.unbind = nv04_instmem_unbind;
  218. engine->instmem.flush = nv04_instmem_flush;
  219. engine->mc.init = nv04_mc_init;
  220. engine->mc.takedown = nv04_mc_takedown;
  221. engine->timer.init = nv04_timer_init;
  222. engine->timer.read = nv04_timer_read;
  223. engine->timer.takedown = nv04_timer_takedown;
  224. engine->fb.init = nv30_fb_init;
  225. engine->fb.takedown = nv30_fb_takedown;
  226. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  227. engine->graph.init = nv30_graph_init;
  228. engine->graph.takedown = nv20_graph_takedown;
  229. engine->graph.fifo_access = nv04_graph_fifo_access;
  230. engine->graph.channel = nv10_graph_channel;
  231. engine->graph.create_context = nv20_graph_create_context;
  232. engine->graph.destroy_context = nv20_graph_destroy_context;
  233. engine->graph.load_context = nv20_graph_load_context;
  234. engine->graph.unload_context = nv20_graph_unload_context;
  235. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  236. engine->fifo.channels = 32;
  237. engine->fifo.init = nv10_fifo_init;
  238. engine->fifo.takedown = nouveau_stub_takedown;
  239. engine->fifo.disable = nv04_fifo_disable;
  240. engine->fifo.enable = nv04_fifo_enable;
  241. engine->fifo.reassign = nv04_fifo_reassign;
  242. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  243. engine->fifo.channel_id = nv10_fifo_channel_id;
  244. engine->fifo.create_context = nv10_fifo_create_context;
  245. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  246. engine->fifo.load_context = nv10_fifo_load_context;
  247. engine->fifo.unload_context = nv10_fifo_unload_context;
  248. engine->display.early_init = nv04_display_early_init;
  249. engine->display.late_takedown = nv04_display_late_takedown;
  250. engine->display.create = nv04_display_create;
  251. engine->display.init = nv04_display_init;
  252. engine->display.destroy = nv04_display_destroy;
  253. engine->gpio.init = nouveau_stub_init;
  254. engine->gpio.takedown = nouveau_stub_takedown;
  255. engine->gpio.get = nv10_gpio_get;
  256. engine->gpio.set = nv10_gpio_set;
  257. engine->gpio.irq_enable = NULL;
  258. engine->pm.clock_get = nv04_pm_clock_get;
  259. engine->pm.clock_pre = nv04_pm_clock_pre;
  260. engine->pm.clock_set = nv04_pm_clock_set;
  261. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  262. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  263. engine->crypt.init = nouveau_stub_init;
  264. engine->crypt.takedown = nouveau_stub_takedown;
  265. break;
  266. case 0x40:
  267. case 0x60:
  268. engine->instmem.init = nv04_instmem_init;
  269. engine->instmem.takedown = nv04_instmem_takedown;
  270. engine->instmem.suspend = nv04_instmem_suspend;
  271. engine->instmem.resume = nv04_instmem_resume;
  272. engine->instmem.populate = nv04_instmem_populate;
  273. engine->instmem.clear = nv04_instmem_clear;
  274. engine->instmem.bind = nv04_instmem_bind;
  275. engine->instmem.unbind = nv04_instmem_unbind;
  276. engine->instmem.flush = nv04_instmem_flush;
  277. engine->mc.init = nv40_mc_init;
  278. engine->mc.takedown = nv40_mc_takedown;
  279. engine->timer.init = nv04_timer_init;
  280. engine->timer.read = nv04_timer_read;
  281. engine->timer.takedown = nv04_timer_takedown;
  282. engine->fb.init = nv40_fb_init;
  283. engine->fb.takedown = nv40_fb_takedown;
  284. engine->fb.set_region_tiling = nv40_fb_set_region_tiling;
  285. engine->graph.init = nv40_graph_init;
  286. engine->graph.takedown = nv40_graph_takedown;
  287. engine->graph.fifo_access = nv04_graph_fifo_access;
  288. engine->graph.channel = nv40_graph_channel;
  289. engine->graph.create_context = nv40_graph_create_context;
  290. engine->graph.destroy_context = nv40_graph_destroy_context;
  291. engine->graph.load_context = nv40_graph_load_context;
  292. engine->graph.unload_context = nv40_graph_unload_context;
  293. engine->graph.set_region_tiling = nv40_graph_set_region_tiling;
  294. engine->fifo.channels = 32;
  295. engine->fifo.init = nv40_fifo_init;
  296. engine->fifo.takedown = nouveau_stub_takedown;
  297. engine->fifo.disable = nv04_fifo_disable;
  298. engine->fifo.enable = nv04_fifo_enable;
  299. engine->fifo.reassign = nv04_fifo_reassign;
  300. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  301. engine->fifo.channel_id = nv10_fifo_channel_id;
  302. engine->fifo.create_context = nv40_fifo_create_context;
  303. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  304. engine->fifo.load_context = nv40_fifo_load_context;
  305. engine->fifo.unload_context = nv40_fifo_unload_context;
  306. engine->display.early_init = nv04_display_early_init;
  307. engine->display.late_takedown = nv04_display_late_takedown;
  308. engine->display.create = nv04_display_create;
  309. engine->display.init = nv04_display_init;
  310. engine->display.destroy = nv04_display_destroy;
  311. engine->gpio.init = nouveau_stub_init;
  312. engine->gpio.takedown = nouveau_stub_takedown;
  313. engine->gpio.get = nv10_gpio_get;
  314. engine->gpio.set = nv10_gpio_set;
  315. engine->gpio.irq_enable = NULL;
  316. engine->pm.clock_get = nv04_pm_clock_get;
  317. engine->pm.clock_pre = nv04_pm_clock_pre;
  318. engine->pm.clock_set = nv04_pm_clock_set;
  319. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  320. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  321. engine->pm.temp_get = nv40_temp_get;
  322. engine->crypt.init = nouveau_stub_init;
  323. engine->crypt.takedown = nouveau_stub_takedown;
  324. break;
  325. case 0x50:
  326. case 0x80: /* gotta love NVIDIA's consistency.. */
  327. case 0x90:
  328. case 0xA0:
  329. engine->instmem.init = nv50_instmem_init;
  330. engine->instmem.takedown = nv50_instmem_takedown;
  331. engine->instmem.suspend = nv50_instmem_suspend;
  332. engine->instmem.resume = nv50_instmem_resume;
  333. engine->instmem.populate = nv50_instmem_populate;
  334. engine->instmem.clear = nv50_instmem_clear;
  335. engine->instmem.bind = nv50_instmem_bind;
  336. engine->instmem.unbind = nv50_instmem_unbind;
  337. if (dev_priv->chipset == 0x50)
  338. engine->instmem.flush = nv50_instmem_flush;
  339. else
  340. engine->instmem.flush = nv84_instmem_flush;
  341. engine->mc.init = nv50_mc_init;
  342. engine->mc.takedown = nv50_mc_takedown;
  343. engine->timer.init = nv04_timer_init;
  344. engine->timer.read = nv04_timer_read;
  345. engine->timer.takedown = nv04_timer_takedown;
  346. engine->fb.init = nv50_fb_init;
  347. engine->fb.takedown = nv50_fb_takedown;
  348. engine->graph.init = nv50_graph_init;
  349. engine->graph.takedown = nv50_graph_takedown;
  350. engine->graph.fifo_access = nv50_graph_fifo_access;
  351. engine->graph.channel = nv50_graph_channel;
  352. engine->graph.create_context = nv50_graph_create_context;
  353. engine->graph.destroy_context = nv50_graph_destroy_context;
  354. engine->graph.load_context = nv50_graph_load_context;
  355. engine->graph.unload_context = nv50_graph_unload_context;
  356. if (dev_priv->chipset != 0x86)
  357. engine->graph.tlb_flush = nv50_graph_tlb_flush;
  358. else {
  359. /* from what i can see nvidia do this on every
  360. * pre-NVA3 board except NVAC, but, we've only
  361. * ever seen problems on NV86
  362. */
  363. engine->graph.tlb_flush = nv86_graph_tlb_flush;
  364. }
  365. engine->fifo.channels = 128;
  366. engine->fifo.init = nv50_fifo_init;
  367. engine->fifo.takedown = nv50_fifo_takedown;
  368. engine->fifo.disable = nv04_fifo_disable;
  369. engine->fifo.enable = nv04_fifo_enable;
  370. engine->fifo.reassign = nv04_fifo_reassign;
  371. engine->fifo.channel_id = nv50_fifo_channel_id;
  372. engine->fifo.create_context = nv50_fifo_create_context;
  373. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  374. engine->fifo.load_context = nv50_fifo_load_context;
  375. engine->fifo.unload_context = nv50_fifo_unload_context;
  376. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  377. engine->display.early_init = nv50_display_early_init;
  378. engine->display.late_takedown = nv50_display_late_takedown;
  379. engine->display.create = nv50_display_create;
  380. engine->display.init = nv50_display_init;
  381. engine->display.destroy = nv50_display_destroy;
  382. engine->gpio.init = nv50_gpio_init;
  383. engine->gpio.takedown = nouveau_stub_takedown;
  384. engine->gpio.get = nv50_gpio_get;
  385. engine->gpio.set = nv50_gpio_set;
  386. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  387. switch (dev_priv->chipset) {
  388. case 0x84:
  389. case 0x86:
  390. case 0x92:
  391. case 0x94:
  392. case 0x96:
  393. case 0x98:
  394. case 0xa0:
  395. case 0xaa:
  396. case 0xac:
  397. case 0x50:
  398. engine->pm.clock_get = nv50_pm_clock_get;
  399. engine->pm.clock_pre = nv50_pm_clock_pre;
  400. engine->pm.clock_set = nv50_pm_clock_set;
  401. break;
  402. default:
  403. engine->pm.clock_get = nva3_pm_clock_get;
  404. engine->pm.clock_pre = nva3_pm_clock_pre;
  405. engine->pm.clock_set = nva3_pm_clock_set;
  406. break;
  407. }
  408. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  409. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  410. if (dev_priv->chipset >= 0x84)
  411. engine->pm.temp_get = nv84_temp_get;
  412. else
  413. engine->pm.temp_get = nv40_temp_get;
  414. switch (dev_priv->chipset) {
  415. case 0x84:
  416. case 0x86:
  417. case 0x92:
  418. case 0x94:
  419. case 0x96:
  420. case 0xa0:
  421. engine->crypt.init = nv84_crypt_init;
  422. engine->crypt.takedown = nv84_crypt_fini;
  423. engine->crypt.create_context = nv84_crypt_create_context;
  424. engine->crypt.destroy_context = nv84_crypt_destroy_context;
  425. break;
  426. default:
  427. engine->crypt.init = nouveau_stub_init;
  428. engine->crypt.takedown = nouveau_stub_takedown;
  429. break;
  430. }
  431. break;
  432. case 0xC0:
  433. engine->instmem.init = nvc0_instmem_init;
  434. engine->instmem.takedown = nvc0_instmem_takedown;
  435. engine->instmem.suspend = nvc0_instmem_suspend;
  436. engine->instmem.resume = nvc0_instmem_resume;
  437. engine->instmem.populate = nvc0_instmem_populate;
  438. engine->instmem.clear = nvc0_instmem_clear;
  439. engine->instmem.bind = nvc0_instmem_bind;
  440. engine->instmem.unbind = nvc0_instmem_unbind;
  441. engine->instmem.flush = nvc0_instmem_flush;
  442. engine->mc.init = nv50_mc_init;
  443. engine->mc.takedown = nv50_mc_takedown;
  444. engine->timer.init = nv04_timer_init;
  445. engine->timer.read = nv04_timer_read;
  446. engine->timer.takedown = nv04_timer_takedown;
  447. engine->fb.init = nvc0_fb_init;
  448. engine->fb.takedown = nvc0_fb_takedown;
  449. engine->graph.init = nvc0_graph_init;
  450. engine->graph.takedown = nvc0_graph_takedown;
  451. engine->graph.fifo_access = nvc0_graph_fifo_access;
  452. engine->graph.channel = nvc0_graph_channel;
  453. engine->graph.create_context = nvc0_graph_create_context;
  454. engine->graph.destroy_context = nvc0_graph_destroy_context;
  455. engine->graph.load_context = nvc0_graph_load_context;
  456. engine->graph.unload_context = nvc0_graph_unload_context;
  457. engine->fifo.channels = 128;
  458. engine->fifo.init = nvc0_fifo_init;
  459. engine->fifo.takedown = nvc0_fifo_takedown;
  460. engine->fifo.disable = nvc0_fifo_disable;
  461. engine->fifo.enable = nvc0_fifo_enable;
  462. engine->fifo.reassign = nvc0_fifo_reassign;
  463. engine->fifo.channel_id = nvc0_fifo_channel_id;
  464. engine->fifo.create_context = nvc0_fifo_create_context;
  465. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  466. engine->fifo.load_context = nvc0_fifo_load_context;
  467. engine->fifo.unload_context = nvc0_fifo_unload_context;
  468. engine->display.early_init = nv50_display_early_init;
  469. engine->display.late_takedown = nv50_display_late_takedown;
  470. engine->display.create = nv50_display_create;
  471. engine->display.init = nv50_display_init;
  472. engine->display.destroy = nv50_display_destroy;
  473. engine->gpio.init = nv50_gpio_init;
  474. engine->gpio.takedown = nouveau_stub_takedown;
  475. engine->gpio.get = nv50_gpio_get;
  476. engine->gpio.set = nv50_gpio_set;
  477. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  478. engine->crypt.init = nouveau_stub_init;
  479. engine->crypt.takedown = nouveau_stub_takedown;
  480. break;
  481. default:
  482. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  483. return 1;
  484. }
  485. return 0;
  486. }
  487. static unsigned int
  488. nouveau_vga_set_decode(void *priv, bool state)
  489. {
  490. struct drm_device *dev = priv;
  491. struct drm_nouveau_private *dev_priv = dev->dev_private;
  492. if (dev_priv->chipset >= 0x40)
  493. nv_wr32(dev, 0x88054, state);
  494. else
  495. nv_wr32(dev, 0x1854, state);
  496. if (state)
  497. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  498. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  499. else
  500. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  501. }
  502. static int
  503. nouveau_card_init_channel(struct drm_device *dev)
  504. {
  505. struct drm_nouveau_private *dev_priv = dev->dev_private;
  506. struct nouveau_gpuobj *gpuobj = NULL;
  507. int ret;
  508. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  509. (struct drm_file *)-2, NvDmaFB, NvDmaTT);
  510. if (ret)
  511. return ret;
  512. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  513. 0, dev_priv->vram_size,
  514. NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
  515. &gpuobj);
  516. if (ret)
  517. goto out_err;
  518. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
  519. nouveau_gpuobj_ref(NULL, &gpuobj);
  520. if (ret)
  521. goto out_err;
  522. ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
  523. dev_priv->gart_info.aper_size,
  524. NV_DMA_ACCESS_RW, &gpuobj, NULL);
  525. if (ret)
  526. goto out_err;
  527. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
  528. nouveau_gpuobj_ref(NULL, &gpuobj);
  529. if (ret)
  530. goto out_err;
  531. mutex_unlock(&dev_priv->channel->mutex);
  532. return 0;
  533. out_err:
  534. nouveau_channel_put(&dev_priv->channel);
  535. return ret;
  536. }
  537. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  538. enum vga_switcheroo_state state)
  539. {
  540. struct drm_device *dev = pci_get_drvdata(pdev);
  541. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  542. if (state == VGA_SWITCHEROO_ON) {
  543. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  544. nouveau_pci_resume(pdev);
  545. drm_kms_helper_poll_enable(dev);
  546. } else {
  547. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  548. drm_kms_helper_poll_disable(dev);
  549. nouveau_pci_suspend(pdev, pmm);
  550. }
  551. }
  552. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  553. {
  554. struct drm_device *dev = pci_get_drvdata(pdev);
  555. bool can_switch;
  556. spin_lock(&dev->count_lock);
  557. can_switch = (dev->open_count == 0);
  558. spin_unlock(&dev->count_lock);
  559. return can_switch;
  560. }
  561. int
  562. nouveau_card_init(struct drm_device *dev)
  563. {
  564. struct drm_nouveau_private *dev_priv = dev->dev_private;
  565. struct nouveau_engine *engine;
  566. int ret;
  567. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  568. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  569. nouveau_switcheroo_can_switch);
  570. /* Initialise internal driver API hooks */
  571. ret = nouveau_init_engine_ptrs(dev);
  572. if (ret)
  573. goto out;
  574. engine = &dev_priv->engine;
  575. spin_lock_init(&dev_priv->channels.lock);
  576. spin_lock_init(&dev_priv->context_switch_lock);
  577. /* Make the CRTCs and I2C buses accessible */
  578. ret = engine->display.early_init(dev);
  579. if (ret)
  580. goto out;
  581. /* Parse BIOS tables / Run init tables if card not POSTed */
  582. ret = nouveau_bios_init(dev);
  583. if (ret)
  584. goto out_display_early;
  585. nouveau_pm_init(dev);
  586. ret = nouveau_mem_vram_init(dev);
  587. if (ret)
  588. goto out_bios;
  589. ret = nouveau_gpuobj_init(dev);
  590. if (ret)
  591. goto out_vram;
  592. ret = engine->instmem.init(dev);
  593. if (ret)
  594. goto out_gpuobj;
  595. ret = nouveau_mem_gart_init(dev);
  596. if (ret)
  597. goto out_instmem;
  598. /* PMC */
  599. ret = engine->mc.init(dev);
  600. if (ret)
  601. goto out_gart;
  602. /* PGPIO */
  603. ret = engine->gpio.init(dev);
  604. if (ret)
  605. goto out_mc;
  606. /* PTIMER */
  607. ret = engine->timer.init(dev);
  608. if (ret)
  609. goto out_gpio;
  610. /* PFB */
  611. ret = engine->fb.init(dev);
  612. if (ret)
  613. goto out_timer;
  614. if (nouveau_noaccel)
  615. engine->graph.accel_blocked = true;
  616. else {
  617. /* PGRAPH */
  618. ret = engine->graph.init(dev);
  619. if (ret)
  620. goto out_fb;
  621. /* PCRYPT */
  622. ret = engine->crypt.init(dev);
  623. if (ret)
  624. goto out_graph;
  625. /* PFIFO */
  626. ret = engine->fifo.init(dev);
  627. if (ret)
  628. goto out_crypt;
  629. }
  630. ret = engine->display.create(dev);
  631. if (ret)
  632. goto out_fifo;
  633. ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
  634. if (ret)
  635. goto out_vblank;
  636. ret = nouveau_irq_init(dev);
  637. if (ret)
  638. goto out_vblank;
  639. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  640. if (!engine->graph.accel_blocked) {
  641. ret = nouveau_fence_init(dev);
  642. if (ret)
  643. goto out_irq;
  644. ret = nouveau_card_init_channel(dev);
  645. if (ret)
  646. goto out_fence;
  647. }
  648. ret = nouveau_backlight_init(dev);
  649. if (ret)
  650. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  651. nouveau_fbcon_init(dev);
  652. drm_kms_helper_poll_init(dev);
  653. return 0;
  654. out_fence:
  655. nouveau_fence_fini(dev);
  656. out_irq:
  657. nouveau_irq_fini(dev);
  658. out_vblank:
  659. drm_vblank_cleanup(dev);
  660. engine->display.destroy(dev);
  661. out_fifo:
  662. if (!nouveau_noaccel)
  663. engine->fifo.takedown(dev);
  664. out_crypt:
  665. if (!nouveau_noaccel)
  666. engine->crypt.takedown(dev);
  667. out_graph:
  668. if (!nouveau_noaccel)
  669. engine->graph.takedown(dev);
  670. out_fb:
  671. engine->fb.takedown(dev);
  672. out_timer:
  673. engine->timer.takedown(dev);
  674. out_gpio:
  675. engine->gpio.takedown(dev);
  676. out_mc:
  677. engine->mc.takedown(dev);
  678. out_gart:
  679. nouveau_mem_gart_fini(dev);
  680. out_instmem:
  681. engine->instmem.takedown(dev);
  682. out_gpuobj:
  683. nouveau_gpuobj_takedown(dev);
  684. out_vram:
  685. nouveau_mem_vram_fini(dev);
  686. out_bios:
  687. nouveau_pm_fini(dev);
  688. nouveau_bios_takedown(dev);
  689. out_display_early:
  690. engine->display.late_takedown(dev);
  691. out:
  692. vga_client_register(dev->pdev, NULL, NULL, NULL);
  693. return ret;
  694. }
  695. static void nouveau_card_takedown(struct drm_device *dev)
  696. {
  697. struct drm_nouveau_private *dev_priv = dev->dev_private;
  698. struct nouveau_engine *engine = &dev_priv->engine;
  699. nouveau_backlight_exit(dev);
  700. if (!engine->graph.accel_blocked) {
  701. nouveau_fence_fini(dev);
  702. nouveau_channel_put_unlocked(&dev_priv->channel);
  703. }
  704. if (!nouveau_noaccel) {
  705. engine->fifo.takedown(dev);
  706. engine->crypt.takedown(dev);
  707. engine->graph.takedown(dev);
  708. }
  709. engine->fb.takedown(dev);
  710. engine->timer.takedown(dev);
  711. engine->gpio.takedown(dev);
  712. engine->mc.takedown(dev);
  713. engine->display.late_takedown(dev);
  714. mutex_lock(&dev->struct_mutex);
  715. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  716. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  717. mutex_unlock(&dev->struct_mutex);
  718. nouveau_mem_gart_fini(dev);
  719. engine->instmem.takedown(dev);
  720. nouveau_gpuobj_takedown(dev);
  721. nouveau_mem_vram_fini(dev);
  722. nouveau_irq_fini(dev);
  723. drm_vblank_cleanup(dev);
  724. nouveau_pm_fini(dev);
  725. nouveau_bios_takedown(dev);
  726. vga_client_register(dev->pdev, NULL, NULL, NULL);
  727. }
  728. /* here a client dies, release the stuff that was allocated for its
  729. * file_priv */
  730. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  731. {
  732. nouveau_channel_cleanup(dev, file_priv);
  733. }
  734. /* first module load, setup the mmio/fb mapping */
  735. /* KMS: we need mmio at load time, not when the first drm client opens. */
  736. int nouveau_firstopen(struct drm_device *dev)
  737. {
  738. return 0;
  739. }
  740. /* if we have an OF card, copy vbios to RAMIN */
  741. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  742. {
  743. #if defined(__powerpc__)
  744. int size, i;
  745. const uint32_t *bios;
  746. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  747. if (!dn) {
  748. NV_INFO(dev, "Unable to get the OF node\n");
  749. return;
  750. }
  751. bios = of_get_property(dn, "NVDA,BMP", &size);
  752. if (bios) {
  753. for (i = 0; i < size; i += 4)
  754. nv_wi32(dev, i, bios[i/4]);
  755. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  756. } else {
  757. NV_INFO(dev, "Unable to get the OF bios\n");
  758. }
  759. #endif
  760. }
  761. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  762. {
  763. struct pci_dev *pdev = dev->pdev;
  764. struct apertures_struct *aper = alloc_apertures(3);
  765. if (!aper)
  766. return NULL;
  767. aper->ranges[0].base = pci_resource_start(pdev, 1);
  768. aper->ranges[0].size = pci_resource_len(pdev, 1);
  769. aper->count = 1;
  770. if (pci_resource_len(pdev, 2)) {
  771. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  772. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  773. aper->count++;
  774. }
  775. if (pci_resource_len(pdev, 3)) {
  776. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  777. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  778. aper->count++;
  779. }
  780. return aper;
  781. }
  782. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  783. {
  784. struct drm_nouveau_private *dev_priv = dev->dev_private;
  785. bool primary = false;
  786. dev_priv->apertures = nouveau_get_apertures(dev);
  787. if (!dev_priv->apertures)
  788. return -ENOMEM;
  789. #ifdef CONFIG_X86
  790. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  791. #endif
  792. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  793. return 0;
  794. }
  795. int nouveau_load(struct drm_device *dev, unsigned long flags)
  796. {
  797. struct drm_nouveau_private *dev_priv;
  798. uint32_t reg0;
  799. resource_size_t mmio_start_offs;
  800. int ret;
  801. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  802. if (!dev_priv) {
  803. ret = -ENOMEM;
  804. goto err_out;
  805. }
  806. dev->dev_private = dev_priv;
  807. dev_priv->dev = dev;
  808. dev_priv->flags = flags & NOUVEAU_FLAGS;
  809. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  810. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  811. dev_priv->wq = create_workqueue("nouveau");
  812. if (!dev_priv->wq) {
  813. ret = -EINVAL;
  814. goto err_priv;
  815. }
  816. /* resource 0 is mmio regs */
  817. /* resource 1 is linear FB */
  818. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  819. /* resource 6 is bios */
  820. /* map the mmio regs */
  821. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  822. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  823. if (!dev_priv->mmio) {
  824. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  825. "Please report your setup to " DRIVER_EMAIL "\n");
  826. ret = -EINVAL;
  827. goto err_wq;
  828. }
  829. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  830. (unsigned long long)mmio_start_offs);
  831. #ifdef __BIG_ENDIAN
  832. /* Put the card in BE mode if it's not */
  833. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  834. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  835. DRM_MEMORYBARRIER();
  836. #endif
  837. /* Time to determine the card architecture */
  838. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  839. /* We're dealing with >=NV10 */
  840. if ((reg0 & 0x0f000000) > 0) {
  841. /* Bit 27-20 contain the architecture in hex */
  842. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  843. /* NV04 or NV05 */
  844. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  845. if (reg0 & 0x00f00000)
  846. dev_priv->chipset = 0x05;
  847. else
  848. dev_priv->chipset = 0x04;
  849. } else
  850. dev_priv->chipset = 0xff;
  851. switch (dev_priv->chipset & 0xf0) {
  852. case 0x00:
  853. case 0x10:
  854. case 0x20:
  855. case 0x30:
  856. dev_priv->card_type = dev_priv->chipset & 0xf0;
  857. break;
  858. case 0x40:
  859. case 0x60:
  860. dev_priv->card_type = NV_40;
  861. break;
  862. case 0x50:
  863. case 0x80:
  864. case 0x90:
  865. case 0xa0:
  866. dev_priv->card_type = NV_50;
  867. break;
  868. case 0xc0:
  869. dev_priv->card_type = NV_C0;
  870. break;
  871. default:
  872. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  873. ret = -EINVAL;
  874. goto err_mmio;
  875. }
  876. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  877. dev_priv->card_type, reg0);
  878. ret = nouveau_remove_conflicting_drivers(dev);
  879. if (ret)
  880. goto err_mmio;
  881. /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
  882. if (dev_priv->card_type >= NV_40) {
  883. int ramin_bar = 2;
  884. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  885. ramin_bar = 3;
  886. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  887. dev_priv->ramin =
  888. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  889. dev_priv->ramin_size);
  890. if (!dev_priv->ramin) {
  891. NV_ERROR(dev, "Failed to PRAMIN BAR");
  892. ret = -ENOMEM;
  893. goto err_mmio;
  894. }
  895. } else {
  896. dev_priv->ramin_size = 1 * 1024 * 1024;
  897. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  898. dev_priv->ramin_size);
  899. if (!dev_priv->ramin) {
  900. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  901. ret = -ENOMEM;
  902. goto err_mmio;
  903. }
  904. }
  905. nouveau_OF_copy_vbios_to_ramin(dev);
  906. /* Special flags */
  907. if (dev->pci_device == 0x01a0)
  908. dev_priv->flags |= NV_NFORCE;
  909. else if (dev->pci_device == 0x01f0)
  910. dev_priv->flags |= NV_NFORCE2;
  911. /* For kernel modesetting, init card now and bring up fbcon */
  912. ret = nouveau_card_init(dev);
  913. if (ret)
  914. goto err_ramin;
  915. return 0;
  916. err_ramin:
  917. iounmap(dev_priv->ramin);
  918. err_mmio:
  919. iounmap(dev_priv->mmio);
  920. err_wq:
  921. destroy_workqueue(dev_priv->wq);
  922. err_priv:
  923. kfree(dev_priv);
  924. dev->dev_private = NULL;
  925. err_out:
  926. return ret;
  927. }
  928. void nouveau_lastclose(struct drm_device *dev)
  929. {
  930. }
  931. int nouveau_unload(struct drm_device *dev)
  932. {
  933. struct drm_nouveau_private *dev_priv = dev->dev_private;
  934. struct nouveau_engine *engine = &dev_priv->engine;
  935. drm_kms_helper_poll_fini(dev);
  936. nouveau_fbcon_fini(dev);
  937. engine->display.destroy(dev);
  938. nouveau_card_takedown(dev);
  939. iounmap(dev_priv->mmio);
  940. iounmap(dev_priv->ramin);
  941. kfree(dev_priv);
  942. dev->dev_private = NULL;
  943. return 0;
  944. }
  945. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  946. struct drm_file *file_priv)
  947. {
  948. struct drm_nouveau_private *dev_priv = dev->dev_private;
  949. struct drm_nouveau_getparam *getparam = data;
  950. switch (getparam->param) {
  951. case NOUVEAU_GETPARAM_CHIPSET_ID:
  952. getparam->value = dev_priv->chipset;
  953. break;
  954. case NOUVEAU_GETPARAM_PCI_VENDOR:
  955. getparam->value = dev->pci_vendor;
  956. break;
  957. case NOUVEAU_GETPARAM_PCI_DEVICE:
  958. getparam->value = dev->pci_device;
  959. break;
  960. case NOUVEAU_GETPARAM_BUS_TYPE:
  961. if (drm_device_is_agp(dev))
  962. getparam->value = NV_AGP;
  963. else if (drm_device_is_pcie(dev))
  964. getparam->value = NV_PCIE;
  965. else
  966. getparam->value = NV_PCI;
  967. break;
  968. case NOUVEAU_GETPARAM_FB_PHYSICAL:
  969. getparam->value = dev_priv->fb_phys;
  970. break;
  971. case NOUVEAU_GETPARAM_AGP_PHYSICAL:
  972. getparam->value = dev_priv->gart_info.aper_base;
  973. break;
  974. case NOUVEAU_GETPARAM_PCI_PHYSICAL:
  975. if (dev->sg) {
  976. getparam->value = (unsigned long)dev->sg->virtual;
  977. } else {
  978. NV_ERROR(dev, "Requested PCIGART address, "
  979. "while no PCIGART was created\n");
  980. return -EINVAL;
  981. }
  982. break;
  983. case NOUVEAU_GETPARAM_FB_SIZE:
  984. getparam->value = dev_priv->fb_available_size;
  985. break;
  986. case NOUVEAU_GETPARAM_AGP_SIZE:
  987. getparam->value = dev_priv->gart_info.aper_size;
  988. break;
  989. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  990. getparam->value = dev_priv->vm_vram_base;
  991. break;
  992. case NOUVEAU_GETPARAM_PTIMER_TIME:
  993. getparam->value = dev_priv->engine.timer.read(dev);
  994. break;
  995. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  996. getparam->value = 1;
  997. break;
  998. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  999. /* NV40 and NV50 versions are quite different, but register
  1000. * address is the same. User is supposed to know the card
  1001. * family anyway... */
  1002. if (dev_priv->chipset >= 0x40) {
  1003. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1004. break;
  1005. }
  1006. /* FALLTHRU */
  1007. default:
  1008. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1009. return -EINVAL;
  1010. }
  1011. return 0;
  1012. }
  1013. int
  1014. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1015. struct drm_file *file_priv)
  1016. {
  1017. struct drm_nouveau_setparam *setparam = data;
  1018. switch (setparam->param) {
  1019. default:
  1020. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1021. return -EINVAL;
  1022. }
  1023. return 0;
  1024. }
  1025. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1026. bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
  1027. uint32_t reg, uint32_t mask, uint32_t val)
  1028. {
  1029. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1030. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1031. uint64_t start = ptimer->read(dev);
  1032. do {
  1033. if ((nv_rd32(dev, reg) & mask) == val)
  1034. return true;
  1035. } while (ptimer->read(dev) - start < timeout);
  1036. return false;
  1037. }
  1038. /* Waits for PGRAPH to go completely idle */
  1039. bool nouveau_wait_for_idle(struct drm_device *dev)
  1040. {
  1041. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1042. uint32_t mask = ~0;
  1043. if (dev_priv->card_type == NV_40)
  1044. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1045. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1046. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1047. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1048. return false;
  1049. }
  1050. return true;
  1051. }