i915_drv.h 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include <uapi/drm/i915_drm.h>
  32. #include "i915_reg.h"
  33. #include "intel_bios.h"
  34. #include "intel_ringbuffer.h"
  35. #include <linux/io-mapping.h>
  36. #include <linux/i2c.h>
  37. #include <linux/i2c-algo-bit.h>
  38. #include <drm/intel-gtt.h>
  39. #include <linux/backlight.h>
  40. #include <linux/intel-iommu.h>
  41. #include <linux/kref.h>
  42. #include <linux/pm_qos.h>
  43. /* General customization:
  44. */
  45. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  46. #define DRIVER_NAME "i915"
  47. #define DRIVER_DESC "Intel Graphics"
  48. #define DRIVER_DATE "20080730"
  49. enum pipe {
  50. PIPE_A = 0,
  51. PIPE_B,
  52. PIPE_C,
  53. I915_MAX_PIPES
  54. };
  55. #define pipe_name(p) ((p) + 'A')
  56. enum transcoder {
  57. TRANSCODER_A = 0,
  58. TRANSCODER_B,
  59. TRANSCODER_C,
  60. TRANSCODER_EDP = 0xF,
  61. };
  62. #define transcoder_name(t) ((t) + 'A')
  63. enum plane {
  64. PLANE_A = 0,
  65. PLANE_B,
  66. PLANE_C,
  67. };
  68. #define plane_name(p) ((p) + 'A')
  69. #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
  70. enum port {
  71. PORT_A = 0,
  72. PORT_B,
  73. PORT_C,
  74. PORT_D,
  75. PORT_E,
  76. I915_MAX_PORTS
  77. };
  78. #define port_name(p) ((p) + 'A')
  79. enum intel_display_power_domain {
  80. POWER_DOMAIN_PIPE_A,
  81. POWER_DOMAIN_PIPE_B,
  82. POWER_DOMAIN_PIPE_C,
  83. POWER_DOMAIN_PIPE_A_PANEL_FITTER,
  84. POWER_DOMAIN_PIPE_B_PANEL_FITTER,
  85. POWER_DOMAIN_PIPE_C_PANEL_FITTER,
  86. POWER_DOMAIN_TRANSCODER_A,
  87. POWER_DOMAIN_TRANSCODER_B,
  88. POWER_DOMAIN_TRANSCODER_C,
  89. POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
  90. };
  91. #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
  92. #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
  93. ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
  94. #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
  95. enum hpd_pin {
  96. HPD_NONE = 0,
  97. HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
  98. HPD_TV = HPD_NONE, /* TV is known to be unreliable */
  99. HPD_CRT,
  100. HPD_SDVO_B,
  101. HPD_SDVO_C,
  102. HPD_PORT_B,
  103. HPD_PORT_C,
  104. HPD_PORT_D,
  105. HPD_NUM_PINS
  106. };
  107. #define I915_GEM_GPU_DOMAINS \
  108. (I915_GEM_DOMAIN_RENDER | \
  109. I915_GEM_DOMAIN_SAMPLER | \
  110. I915_GEM_DOMAIN_COMMAND | \
  111. I915_GEM_DOMAIN_INSTRUCTION | \
  112. I915_GEM_DOMAIN_VERTEX)
  113. #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
  114. #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
  115. list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
  116. if ((intel_encoder)->base.crtc == (__crtc))
  117. struct drm_i915_private;
  118. enum intel_dpll_id {
  119. DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
  120. /* real shared dpll ids must be >= 0 */
  121. DPLL_ID_PCH_PLL_A,
  122. DPLL_ID_PCH_PLL_B,
  123. };
  124. #define I915_NUM_PLLS 2
  125. struct intel_dpll_hw_state {
  126. uint32_t dpll;
  127. uint32_t dpll_md;
  128. uint32_t fp0;
  129. uint32_t fp1;
  130. };
  131. struct intel_shared_dpll {
  132. int refcount; /* count of number of CRTCs sharing this PLL */
  133. int active; /* count of number of active CRTCs (i.e. DPMS on) */
  134. bool on; /* is the PLL actually active? Disabled during modeset */
  135. const char *name;
  136. /* should match the index in the dev_priv->shared_dplls array */
  137. enum intel_dpll_id id;
  138. struct intel_dpll_hw_state hw_state;
  139. void (*mode_set)(struct drm_i915_private *dev_priv,
  140. struct intel_shared_dpll *pll);
  141. void (*enable)(struct drm_i915_private *dev_priv,
  142. struct intel_shared_dpll *pll);
  143. void (*disable)(struct drm_i915_private *dev_priv,
  144. struct intel_shared_dpll *pll);
  145. bool (*get_hw_state)(struct drm_i915_private *dev_priv,
  146. struct intel_shared_dpll *pll,
  147. struct intel_dpll_hw_state *hw_state);
  148. };
  149. /* Used by dp and fdi links */
  150. struct intel_link_m_n {
  151. uint32_t tu;
  152. uint32_t gmch_m;
  153. uint32_t gmch_n;
  154. uint32_t link_m;
  155. uint32_t link_n;
  156. };
  157. void intel_link_compute_m_n(int bpp, int nlanes,
  158. int pixel_clock, int link_clock,
  159. struct intel_link_m_n *m_n);
  160. struct intel_ddi_plls {
  161. int spll_refcount;
  162. int wrpll1_refcount;
  163. int wrpll2_refcount;
  164. };
  165. /* Interface history:
  166. *
  167. * 1.1: Original.
  168. * 1.2: Add Power Management
  169. * 1.3: Add vblank support
  170. * 1.4: Fix cmdbuffer path, add heap destroy
  171. * 1.5: Add vblank pipe configuration
  172. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  173. * - Support vertical blank on secondary display pipe
  174. */
  175. #define DRIVER_MAJOR 1
  176. #define DRIVER_MINOR 6
  177. #define DRIVER_PATCHLEVEL 0
  178. #define WATCH_LISTS 0
  179. #define WATCH_GTT 0
  180. #define I915_GEM_PHYS_CURSOR_0 1
  181. #define I915_GEM_PHYS_CURSOR_1 2
  182. #define I915_GEM_PHYS_OVERLAY_REGS 3
  183. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  184. struct drm_i915_gem_phys_object {
  185. int id;
  186. struct page **page_list;
  187. drm_dma_handle_t *handle;
  188. struct drm_i915_gem_object *cur_obj;
  189. };
  190. struct opregion_header;
  191. struct opregion_acpi;
  192. struct opregion_swsci;
  193. struct opregion_asle;
  194. struct intel_opregion {
  195. struct opregion_header __iomem *header;
  196. struct opregion_acpi __iomem *acpi;
  197. struct opregion_swsci __iomem *swsci;
  198. u32 swsci_gbda_sub_functions;
  199. u32 swsci_sbcb_sub_functions;
  200. struct opregion_asle __iomem *asle;
  201. void __iomem *vbt;
  202. u32 __iomem *lid_state;
  203. };
  204. #define OPREGION_SIZE (8*1024)
  205. struct intel_overlay;
  206. struct intel_overlay_error_state;
  207. struct drm_i915_master_private {
  208. drm_local_map_t *sarea;
  209. struct _drm_i915_sarea *sarea_priv;
  210. };
  211. #define I915_FENCE_REG_NONE -1
  212. #define I915_MAX_NUM_FENCES 32
  213. /* 32 fences + sign bit for FENCE_REG_NONE */
  214. #define I915_MAX_NUM_FENCE_BITS 6
  215. struct drm_i915_fence_reg {
  216. struct list_head lru_list;
  217. struct drm_i915_gem_object *obj;
  218. int pin_count;
  219. };
  220. struct sdvo_device_mapping {
  221. u8 initialized;
  222. u8 dvo_port;
  223. u8 slave_addr;
  224. u8 dvo_wiring;
  225. u8 i2c_pin;
  226. u8 ddc_pin;
  227. };
  228. struct intel_display_error_state;
  229. struct drm_i915_error_state {
  230. struct kref ref;
  231. u32 eir;
  232. u32 pgtbl_er;
  233. u32 ier;
  234. u32 ccid;
  235. u32 derrmr;
  236. u32 forcewake;
  237. bool waiting[I915_NUM_RINGS];
  238. u32 pipestat[I915_MAX_PIPES];
  239. u32 tail[I915_NUM_RINGS];
  240. u32 head[I915_NUM_RINGS];
  241. u32 ctl[I915_NUM_RINGS];
  242. u32 ipeir[I915_NUM_RINGS];
  243. u32 ipehr[I915_NUM_RINGS];
  244. u32 instdone[I915_NUM_RINGS];
  245. u32 acthd[I915_NUM_RINGS];
  246. u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  247. u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  248. u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
  249. /* our own tracking of ring head and tail */
  250. u32 cpu_ring_head[I915_NUM_RINGS];
  251. u32 cpu_ring_tail[I915_NUM_RINGS];
  252. u32 error; /* gen6+ */
  253. u32 err_int; /* gen7 */
  254. u32 instpm[I915_NUM_RINGS];
  255. u32 instps[I915_NUM_RINGS];
  256. u32 extra_instdone[I915_NUM_INSTDONE_REG];
  257. u32 seqno[I915_NUM_RINGS];
  258. u64 bbaddr;
  259. u32 fault_reg[I915_NUM_RINGS];
  260. u32 done_reg;
  261. u32 faddr[I915_NUM_RINGS];
  262. u64 fence[I915_MAX_NUM_FENCES];
  263. struct timeval time;
  264. struct drm_i915_error_ring {
  265. struct drm_i915_error_object {
  266. int page_count;
  267. u32 gtt_offset;
  268. u32 *pages[0];
  269. } *ringbuffer, *batchbuffer, *ctx;
  270. struct drm_i915_error_request {
  271. long jiffies;
  272. u32 seqno;
  273. u32 tail;
  274. } *requests;
  275. int num_requests;
  276. } ring[I915_NUM_RINGS];
  277. struct drm_i915_error_buffer {
  278. u32 size;
  279. u32 name;
  280. u32 rseqno, wseqno;
  281. u32 gtt_offset;
  282. u32 read_domains;
  283. u32 write_domain;
  284. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  285. s32 pinned:2;
  286. u32 tiling:2;
  287. u32 dirty:1;
  288. u32 purgeable:1;
  289. s32 ring:4;
  290. u32 cache_level:2;
  291. } **active_bo, **pinned_bo;
  292. u32 *active_bo_count, *pinned_bo_count;
  293. struct intel_overlay_error_state *overlay;
  294. struct intel_display_error_state *display;
  295. int hangcheck_score[I915_NUM_RINGS];
  296. enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
  297. };
  298. struct intel_crtc_config;
  299. struct intel_crtc;
  300. struct intel_limit;
  301. struct dpll;
  302. struct drm_i915_display_funcs {
  303. bool (*fbc_enabled)(struct drm_device *dev);
  304. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  305. void (*disable_fbc)(struct drm_device *dev);
  306. int (*get_display_clock_speed)(struct drm_device *dev);
  307. int (*get_fifo_size)(struct drm_device *dev, int plane);
  308. /**
  309. * find_dpll() - Find the best values for the PLL
  310. * @limit: limits for the PLL
  311. * @crtc: current CRTC
  312. * @target: target frequency in kHz
  313. * @refclk: reference clock frequency in kHz
  314. * @match_clock: if provided, @best_clock P divider must
  315. * match the P divider from @match_clock
  316. * used for LVDS downclocking
  317. * @best_clock: best PLL values found
  318. *
  319. * Returns true on success, false on failure.
  320. */
  321. bool (*find_dpll)(const struct intel_limit *limit,
  322. struct drm_crtc *crtc,
  323. int target, int refclk,
  324. struct dpll *match_clock,
  325. struct dpll *best_clock);
  326. void (*update_wm)(struct drm_crtc *crtc);
  327. void (*update_sprite_wm)(struct drm_plane *plane,
  328. struct drm_crtc *crtc,
  329. uint32_t sprite_width, int pixel_size,
  330. bool enable, bool scaled);
  331. void (*modeset_global_resources)(struct drm_device *dev);
  332. /* Returns the active state of the crtc, and if the crtc is active,
  333. * fills out the pipe-config with the hw state. */
  334. bool (*get_pipe_config)(struct intel_crtc *,
  335. struct intel_crtc_config *);
  336. int (*crtc_mode_set)(struct drm_crtc *crtc,
  337. int x, int y,
  338. struct drm_framebuffer *old_fb);
  339. void (*crtc_enable)(struct drm_crtc *crtc);
  340. void (*crtc_disable)(struct drm_crtc *crtc);
  341. void (*off)(struct drm_crtc *crtc);
  342. void (*write_eld)(struct drm_connector *connector,
  343. struct drm_crtc *crtc);
  344. void (*fdi_link_train)(struct drm_crtc *crtc);
  345. void (*init_clock_gating)(struct drm_device *dev);
  346. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  347. struct drm_framebuffer *fb,
  348. struct drm_i915_gem_object *obj,
  349. uint32_t flags);
  350. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  351. int x, int y);
  352. void (*hpd_irq_setup)(struct drm_device *dev);
  353. /* clock updates for mode set */
  354. /* cursor updates */
  355. /* render clock increase/decrease */
  356. /* display clock increase/decrease */
  357. /* pll clock increase/decrease */
  358. };
  359. struct intel_uncore_funcs {
  360. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  361. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  362. };
  363. struct intel_uncore {
  364. spinlock_t lock; /** lock is also taken in irq contexts. */
  365. struct intel_uncore_funcs funcs;
  366. unsigned fifo_count;
  367. unsigned forcewake_count;
  368. };
  369. #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
  370. func(is_mobile) sep \
  371. func(is_i85x) sep \
  372. func(is_i915g) sep \
  373. func(is_i945gm) sep \
  374. func(is_g33) sep \
  375. func(need_gfx_hws) sep \
  376. func(is_g4x) sep \
  377. func(is_pineview) sep \
  378. func(is_broadwater) sep \
  379. func(is_crestline) sep \
  380. func(is_ivybridge) sep \
  381. func(is_valleyview) sep \
  382. func(is_haswell) sep \
  383. func(is_preliminary) sep \
  384. func(has_force_wake) sep \
  385. func(has_fbc) sep \
  386. func(has_pipe_cxsr) sep \
  387. func(has_hotplug) sep \
  388. func(cursor_needs_physical) sep \
  389. func(has_overlay) sep \
  390. func(overlay_needs_physical) sep \
  391. func(supports_tv) sep \
  392. func(has_bsd_ring) sep \
  393. func(has_blt_ring) sep \
  394. func(has_vebox_ring) sep \
  395. func(has_llc) sep \
  396. func(has_ddi) sep \
  397. func(has_fpga_dbg)
  398. #define DEFINE_FLAG(name) u8 name:1
  399. #define SEP_SEMICOLON ;
  400. struct intel_device_info {
  401. u32 display_mmio_offset;
  402. u8 num_pipes:3;
  403. u8 gen;
  404. DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
  405. };
  406. #undef DEFINE_FLAG
  407. #undef SEP_SEMICOLON
  408. enum i915_cache_level {
  409. I915_CACHE_NONE = 0,
  410. I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
  411. I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
  412. caches, eg sampler/render caches, and the
  413. large Last-Level-Cache. LLC is coherent with
  414. the CPU, but L3 is only visible to the GPU. */
  415. I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
  416. };
  417. typedef uint32_t gen6_gtt_pte_t;
  418. struct i915_address_space {
  419. struct drm_mm mm;
  420. struct drm_device *dev;
  421. struct list_head global_link;
  422. unsigned long start; /* Start offset always 0 for dri2 */
  423. size_t total; /* size addr space maps (ex. 2GB for ggtt) */
  424. struct {
  425. dma_addr_t addr;
  426. struct page *page;
  427. } scratch;
  428. /**
  429. * List of objects currently involved in rendering.
  430. *
  431. * Includes buffers having the contents of their GPU caches
  432. * flushed, not necessarily primitives. last_rendering_seqno
  433. * represents when the rendering involved will be completed.
  434. *
  435. * A reference is held on the buffer while on this list.
  436. */
  437. struct list_head active_list;
  438. /**
  439. * LRU list of objects which are not in the ringbuffer and
  440. * are ready to unbind, but are still in the GTT.
  441. *
  442. * last_rendering_seqno is 0 while an object is in this list.
  443. *
  444. * A reference is not held on the buffer while on this list,
  445. * as merely being GTT-bound shouldn't prevent its being
  446. * freed, and we'll pull it off the list in the free path.
  447. */
  448. struct list_head inactive_list;
  449. /* FIXME: Need a more generic return type */
  450. gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
  451. enum i915_cache_level level);
  452. void (*clear_range)(struct i915_address_space *vm,
  453. unsigned int first_entry,
  454. unsigned int num_entries);
  455. void (*insert_entries)(struct i915_address_space *vm,
  456. struct sg_table *st,
  457. unsigned int first_entry,
  458. enum i915_cache_level cache_level);
  459. void (*cleanup)(struct i915_address_space *vm);
  460. };
  461. /* The Graphics Translation Table is the way in which GEN hardware translates a
  462. * Graphics Virtual Address into a Physical Address. In addition to the normal
  463. * collateral associated with any va->pa translations GEN hardware also has a
  464. * portion of the GTT which can be mapped by the CPU and remain both coherent
  465. * and correct (in cases like swizzling). That region is referred to as GMADR in
  466. * the spec.
  467. */
  468. struct i915_gtt {
  469. struct i915_address_space base;
  470. size_t stolen_size; /* Total size of stolen memory */
  471. unsigned long mappable_end; /* End offset that we can CPU map */
  472. struct io_mapping *mappable; /* Mapping to our CPU mappable region */
  473. phys_addr_t mappable_base; /* PA of our GMADR */
  474. /** "Graphics Stolen Memory" holds the global PTEs */
  475. void __iomem *gsm;
  476. bool do_idle_maps;
  477. int mtrr;
  478. /* global gtt ops */
  479. int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
  480. size_t *stolen, phys_addr_t *mappable_base,
  481. unsigned long *mappable_end);
  482. };
  483. #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
  484. struct i915_hw_ppgtt {
  485. struct i915_address_space base;
  486. unsigned num_pd_entries;
  487. struct page **pt_pages;
  488. uint32_t pd_offset;
  489. dma_addr_t *pt_dma_addr;
  490. int (*enable)(struct drm_device *dev);
  491. };
  492. /**
  493. * A VMA represents a GEM BO that is bound into an address space. Therefore, a
  494. * VMA's presence cannot be guaranteed before binding, or after unbinding the
  495. * object into/from the address space.
  496. *
  497. * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
  498. * will always be <= an objects lifetime. So object refcounting should cover us.
  499. */
  500. struct i915_vma {
  501. struct drm_mm_node node;
  502. struct drm_i915_gem_object *obj;
  503. struct i915_address_space *vm;
  504. /** This object's place on the active/inactive lists */
  505. struct list_head mm_list;
  506. struct list_head vma_link; /* Link in the object's VMA list */
  507. /** This vma's place in the batchbuffer or on the eviction list */
  508. struct list_head exec_list;
  509. /**
  510. * Used for performing relocations during execbuffer insertion.
  511. */
  512. struct hlist_node exec_node;
  513. unsigned long exec_handle;
  514. struct drm_i915_gem_exec_object2 *exec_entry;
  515. };
  516. struct i915_ctx_hang_stats {
  517. /* This context had batch pending when hang was declared */
  518. unsigned batch_pending;
  519. /* This context had batch active when hang was declared */
  520. unsigned batch_active;
  521. /* Time when this context was last blamed for a GPU reset */
  522. unsigned long guilty_ts;
  523. /* This context is banned to submit more work */
  524. bool banned;
  525. };
  526. /* This must match up with the value previously used for execbuf2.rsvd1. */
  527. #define DEFAULT_CONTEXT_ID 0
  528. struct i915_hw_context {
  529. struct kref ref;
  530. int id;
  531. bool is_initialized;
  532. uint8_t remap_slice;
  533. struct drm_i915_file_private *file_priv;
  534. struct intel_ring_buffer *ring;
  535. struct drm_i915_gem_object *obj;
  536. struct i915_ctx_hang_stats hang_stats;
  537. struct list_head link;
  538. };
  539. struct i915_fbc {
  540. unsigned long size;
  541. unsigned int fb_id;
  542. enum plane plane;
  543. int y;
  544. struct drm_mm_node *compressed_fb;
  545. struct drm_mm_node *compressed_llb;
  546. struct intel_fbc_work {
  547. struct delayed_work work;
  548. struct drm_crtc *crtc;
  549. struct drm_framebuffer *fb;
  550. int interval;
  551. } *fbc_work;
  552. enum no_fbc_reason {
  553. FBC_OK, /* FBC is enabled */
  554. FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
  555. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  556. FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
  557. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  558. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  559. FBC_BAD_PLANE, /* fbc not supported on plane */
  560. FBC_NOT_TILED, /* buffer not tiled */
  561. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  562. FBC_MODULE_PARAM,
  563. FBC_CHIP_DEFAULT, /* disabled by default on this chip */
  564. } no_fbc_reason;
  565. };
  566. enum no_psr_reason {
  567. PSR_NO_SOURCE, /* Not supported on platform */
  568. PSR_NO_SINK, /* Not supported by panel */
  569. PSR_MODULE_PARAM,
  570. PSR_CRTC_NOT_ACTIVE,
  571. PSR_PWR_WELL_ENABLED,
  572. PSR_NOT_TILED,
  573. PSR_SPRITE_ENABLED,
  574. PSR_S3D_ENABLED,
  575. PSR_INTERLACED_ENABLED,
  576. PSR_HSW_NOT_DDIA,
  577. };
  578. enum intel_pch {
  579. PCH_NONE = 0, /* No PCH present */
  580. PCH_IBX, /* Ibexpeak PCH */
  581. PCH_CPT, /* Cougarpoint PCH */
  582. PCH_LPT, /* Lynxpoint PCH */
  583. PCH_NOP,
  584. };
  585. enum intel_sbi_destination {
  586. SBI_ICLK,
  587. SBI_MPHY,
  588. };
  589. #define QUIRK_PIPEA_FORCE (1<<0)
  590. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  591. #define QUIRK_INVERT_BRIGHTNESS (1<<2)
  592. #define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
  593. struct intel_fbdev;
  594. struct intel_fbc_work;
  595. struct intel_gmbus {
  596. struct i2c_adapter adapter;
  597. u32 force_bit;
  598. u32 reg0;
  599. u32 gpio_reg;
  600. struct i2c_algo_bit_data bit_algo;
  601. struct drm_i915_private *dev_priv;
  602. };
  603. struct i915_suspend_saved_registers {
  604. u8 saveLBB;
  605. u32 saveDSPACNTR;
  606. u32 saveDSPBCNTR;
  607. u32 saveDSPARB;
  608. u32 savePIPEACONF;
  609. u32 savePIPEBCONF;
  610. u32 savePIPEASRC;
  611. u32 savePIPEBSRC;
  612. u32 saveFPA0;
  613. u32 saveFPA1;
  614. u32 saveDPLL_A;
  615. u32 saveDPLL_A_MD;
  616. u32 saveHTOTAL_A;
  617. u32 saveHBLANK_A;
  618. u32 saveHSYNC_A;
  619. u32 saveVTOTAL_A;
  620. u32 saveVBLANK_A;
  621. u32 saveVSYNC_A;
  622. u32 saveBCLRPAT_A;
  623. u32 saveTRANSACONF;
  624. u32 saveTRANS_HTOTAL_A;
  625. u32 saveTRANS_HBLANK_A;
  626. u32 saveTRANS_HSYNC_A;
  627. u32 saveTRANS_VTOTAL_A;
  628. u32 saveTRANS_VBLANK_A;
  629. u32 saveTRANS_VSYNC_A;
  630. u32 savePIPEASTAT;
  631. u32 saveDSPASTRIDE;
  632. u32 saveDSPASIZE;
  633. u32 saveDSPAPOS;
  634. u32 saveDSPAADDR;
  635. u32 saveDSPASURF;
  636. u32 saveDSPATILEOFF;
  637. u32 savePFIT_PGM_RATIOS;
  638. u32 saveBLC_HIST_CTL;
  639. u32 saveBLC_PWM_CTL;
  640. u32 saveBLC_PWM_CTL2;
  641. u32 saveBLC_CPU_PWM_CTL;
  642. u32 saveBLC_CPU_PWM_CTL2;
  643. u32 saveFPB0;
  644. u32 saveFPB1;
  645. u32 saveDPLL_B;
  646. u32 saveDPLL_B_MD;
  647. u32 saveHTOTAL_B;
  648. u32 saveHBLANK_B;
  649. u32 saveHSYNC_B;
  650. u32 saveVTOTAL_B;
  651. u32 saveVBLANK_B;
  652. u32 saveVSYNC_B;
  653. u32 saveBCLRPAT_B;
  654. u32 saveTRANSBCONF;
  655. u32 saveTRANS_HTOTAL_B;
  656. u32 saveTRANS_HBLANK_B;
  657. u32 saveTRANS_HSYNC_B;
  658. u32 saveTRANS_VTOTAL_B;
  659. u32 saveTRANS_VBLANK_B;
  660. u32 saveTRANS_VSYNC_B;
  661. u32 savePIPEBSTAT;
  662. u32 saveDSPBSTRIDE;
  663. u32 saveDSPBSIZE;
  664. u32 saveDSPBPOS;
  665. u32 saveDSPBADDR;
  666. u32 saveDSPBSURF;
  667. u32 saveDSPBTILEOFF;
  668. u32 saveVGA0;
  669. u32 saveVGA1;
  670. u32 saveVGA_PD;
  671. u32 saveVGACNTRL;
  672. u32 saveADPA;
  673. u32 saveLVDS;
  674. u32 savePP_ON_DELAYS;
  675. u32 savePP_OFF_DELAYS;
  676. u32 saveDVOA;
  677. u32 saveDVOB;
  678. u32 saveDVOC;
  679. u32 savePP_ON;
  680. u32 savePP_OFF;
  681. u32 savePP_CONTROL;
  682. u32 savePP_DIVISOR;
  683. u32 savePFIT_CONTROL;
  684. u32 save_palette_a[256];
  685. u32 save_palette_b[256];
  686. u32 saveDPFC_CB_BASE;
  687. u32 saveFBC_CFB_BASE;
  688. u32 saveFBC_LL_BASE;
  689. u32 saveFBC_CONTROL;
  690. u32 saveFBC_CONTROL2;
  691. u32 saveIER;
  692. u32 saveIIR;
  693. u32 saveIMR;
  694. u32 saveDEIER;
  695. u32 saveDEIMR;
  696. u32 saveGTIER;
  697. u32 saveGTIMR;
  698. u32 saveFDI_RXA_IMR;
  699. u32 saveFDI_RXB_IMR;
  700. u32 saveCACHE_MODE_0;
  701. u32 saveMI_ARB_STATE;
  702. u32 saveSWF0[16];
  703. u32 saveSWF1[16];
  704. u32 saveSWF2[3];
  705. u8 saveMSR;
  706. u8 saveSR[8];
  707. u8 saveGR[25];
  708. u8 saveAR_INDEX;
  709. u8 saveAR[21];
  710. u8 saveDACMASK;
  711. u8 saveCR[37];
  712. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  713. u32 saveCURACNTR;
  714. u32 saveCURAPOS;
  715. u32 saveCURABASE;
  716. u32 saveCURBCNTR;
  717. u32 saveCURBPOS;
  718. u32 saveCURBBASE;
  719. u32 saveCURSIZE;
  720. u32 saveDP_B;
  721. u32 saveDP_C;
  722. u32 saveDP_D;
  723. u32 savePIPEA_GMCH_DATA_M;
  724. u32 savePIPEB_GMCH_DATA_M;
  725. u32 savePIPEA_GMCH_DATA_N;
  726. u32 savePIPEB_GMCH_DATA_N;
  727. u32 savePIPEA_DP_LINK_M;
  728. u32 savePIPEB_DP_LINK_M;
  729. u32 savePIPEA_DP_LINK_N;
  730. u32 savePIPEB_DP_LINK_N;
  731. u32 saveFDI_RXA_CTL;
  732. u32 saveFDI_TXA_CTL;
  733. u32 saveFDI_RXB_CTL;
  734. u32 saveFDI_TXB_CTL;
  735. u32 savePFA_CTL_1;
  736. u32 savePFB_CTL_1;
  737. u32 savePFA_WIN_SZ;
  738. u32 savePFB_WIN_SZ;
  739. u32 savePFA_WIN_POS;
  740. u32 savePFB_WIN_POS;
  741. u32 savePCH_DREF_CONTROL;
  742. u32 saveDISP_ARB_CTL;
  743. u32 savePIPEA_DATA_M1;
  744. u32 savePIPEA_DATA_N1;
  745. u32 savePIPEA_LINK_M1;
  746. u32 savePIPEA_LINK_N1;
  747. u32 savePIPEB_DATA_M1;
  748. u32 savePIPEB_DATA_N1;
  749. u32 savePIPEB_LINK_M1;
  750. u32 savePIPEB_LINK_N1;
  751. u32 saveMCHBAR_RENDER_STANDBY;
  752. u32 savePCH_PORT_HOTPLUG;
  753. };
  754. struct intel_gen6_power_mgmt {
  755. /* work and pm_iir are protected by dev_priv->irq_lock */
  756. struct work_struct work;
  757. u32 pm_iir;
  758. /* On vlv we need to manually drop to Vmin with a delayed work. */
  759. struct delayed_work vlv_work;
  760. /* The below variables an all the rps hw state are protected by
  761. * dev->struct mutext. */
  762. u8 cur_delay;
  763. u8 min_delay;
  764. u8 max_delay;
  765. u8 rpe_delay;
  766. u8 hw_max;
  767. struct delayed_work delayed_resume_work;
  768. /*
  769. * Protects RPS/RC6 register access and PCU communication.
  770. * Must be taken after struct_mutex if nested.
  771. */
  772. struct mutex hw_lock;
  773. };
  774. /* defined intel_pm.c */
  775. extern spinlock_t mchdev_lock;
  776. struct intel_ilk_power_mgmt {
  777. u8 cur_delay;
  778. u8 min_delay;
  779. u8 max_delay;
  780. u8 fmax;
  781. u8 fstart;
  782. u64 last_count1;
  783. unsigned long last_time1;
  784. unsigned long chipset_power;
  785. u64 last_count2;
  786. struct timespec last_time2;
  787. unsigned long gfx_power;
  788. u8 corr;
  789. int c_m;
  790. int r_t;
  791. struct drm_i915_gem_object *pwrctx;
  792. struct drm_i915_gem_object *renderctx;
  793. };
  794. /* Power well structure for haswell */
  795. struct i915_power_well {
  796. struct drm_device *device;
  797. spinlock_t lock;
  798. /* power well enable/disable usage count */
  799. int count;
  800. int i915_request;
  801. };
  802. struct i915_dri1_state {
  803. unsigned allow_batchbuffer : 1;
  804. u32 __iomem *gfx_hws_cpu_addr;
  805. unsigned int cpp;
  806. int back_offset;
  807. int front_offset;
  808. int current_page;
  809. int page_flipping;
  810. uint32_t counter;
  811. };
  812. struct i915_ums_state {
  813. /**
  814. * Flag if the X Server, and thus DRM, is not currently in
  815. * control of the device.
  816. *
  817. * This is set between LeaveVT and EnterVT. It needs to be
  818. * replaced with a semaphore. It also needs to be
  819. * transitioned away from for kernel modesetting.
  820. */
  821. int mm_suspended;
  822. };
  823. #define MAX_L3_SLICES 2
  824. struct intel_l3_parity {
  825. u32 *remap_info[MAX_L3_SLICES];
  826. struct work_struct error_work;
  827. int which_slice;
  828. };
  829. struct i915_gem_mm {
  830. /** Memory allocator for GTT stolen memory */
  831. struct drm_mm stolen;
  832. /** List of all objects in gtt_space. Used to restore gtt
  833. * mappings on resume */
  834. struct list_head bound_list;
  835. /**
  836. * List of objects which are not bound to the GTT (thus
  837. * are idle and not used by the GPU) but still have
  838. * (presumably uncached) pages still attached.
  839. */
  840. struct list_head unbound_list;
  841. /** Usable portion of the GTT for GEM */
  842. unsigned long stolen_base; /* limited to low memory (32-bit) */
  843. /** PPGTT used for aliasing the PPGTT with the GTT */
  844. struct i915_hw_ppgtt *aliasing_ppgtt;
  845. struct shrinker inactive_shrinker;
  846. bool shrinker_no_lock_stealing;
  847. /** LRU list of objects with fence regs on them. */
  848. struct list_head fence_list;
  849. /**
  850. * We leave the user IRQ off as much as possible,
  851. * but this means that requests will finish and never
  852. * be retired once the system goes idle. Set a timer to
  853. * fire periodically while the ring is running. When it
  854. * fires, go retire requests.
  855. */
  856. struct delayed_work retire_work;
  857. /**
  858. * Are we in a non-interruptible section of code like
  859. * modesetting?
  860. */
  861. bool interruptible;
  862. /** Bit 6 swizzling required for X tiling */
  863. uint32_t bit_6_swizzle_x;
  864. /** Bit 6 swizzling required for Y tiling */
  865. uint32_t bit_6_swizzle_y;
  866. /* storage for physical objects */
  867. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  868. /* accounting, useful for userland debugging */
  869. spinlock_t object_stat_lock;
  870. size_t object_memory;
  871. u32 object_count;
  872. };
  873. struct drm_i915_error_state_buf {
  874. unsigned bytes;
  875. unsigned size;
  876. int err;
  877. u8 *buf;
  878. loff_t start;
  879. loff_t pos;
  880. };
  881. struct i915_error_state_file_priv {
  882. struct drm_device *dev;
  883. struct drm_i915_error_state *error;
  884. };
  885. struct i915_gpu_error {
  886. /* For hangcheck timer */
  887. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  888. #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
  889. /* Hang gpu twice in this window and your context gets banned */
  890. #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
  891. struct timer_list hangcheck_timer;
  892. /* For reset and error_state handling. */
  893. spinlock_t lock;
  894. /* Protected by the above dev->gpu_error.lock. */
  895. struct drm_i915_error_state *first_error;
  896. struct work_struct work;
  897. /**
  898. * State variable and reset counter controlling the reset flow
  899. *
  900. * Upper bits are for the reset counter. This counter is used by the
  901. * wait_seqno code to race-free noticed that a reset event happened and
  902. * that it needs to restart the entire ioctl (since most likely the
  903. * seqno it waited for won't ever signal anytime soon).
  904. *
  905. * This is important for lock-free wait paths, where no contended lock
  906. * naturally enforces the correct ordering between the bail-out of the
  907. * waiter and the gpu reset work code.
  908. *
  909. * Lowest bit controls the reset state machine: Set means a reset is in
  910. * progress. This state will (presuming we don't have any bugs) decay
  911. * into either unset (successful reset) or the special WEDGED value (hw
  912. * terminally sour). All waiters on the reset_queue will be woken when
  913. * that happens.
  914. */
  915. atomic_t reset_counter;
  916. /**
  917. * Special values/flags for reset_counter
  918. *
  919. * Note that the code relies on
  920. * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
  921. * being true.
  922. */
  923. #define I915_RESET_IN_PROGRESS_FLAG 1
  924. #define I915_WEDGED 0xffffffff
  925. /**
  926. * Waitqueue to signal when the reset has completed. Used by clients
  927. * that wait for dev_priv->mm.wedged to settle.
  928. */
  929. wait_queue_head_t reset_queue;
  930. /* For gpu hang simulation. */
  931. unsigned int stop_rings;
  932. };
  933. enum modeset_restore {
  934. MODESET_ON_LID_OPEN,
  935. MODESET_DONE,
  936. MODESET_SUSPENDED,
  937. };
  938. struct intel_vbt_data {
  939. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  940. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  941. /* Feature bits */
  942. unsigned int int_tv_support:1;
  943. unsigned int lvds_dither:1;
  944. unsigned int lvds_vbt:1;
  945. unsigned int int_crt_support:1;
  946. unsigned int lvds_use_ssc:1;
  947. unsigned int display_clock_mode:1;
  948. unsigned int fdi_rx_polarity_inverted:1;
  949. int lvds_ssc_freq;
  950. unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
  951. /* eDP */
  952. int edp_rate;
  953. int edp_lanes;
  954. int edp_preemphasis;
  955. int edp_vswing;
  956. bool edp_initialized;
  957. bool edp_support;
  958. int edp_bpp;
  959. struct edp_power_seq edp_pps;
  960. /* MIPI DSI */
  961. struct {
  962. u16 panel_id;
  963. } dsi;
  964. int crt_ddc_pin;
  965. int child_dev_num;
  966. struct child_device_config *child_dev;
  967. };
  968. enum intel_ddb_partitioning {
  969. INTEL_DDB_PART_1_2,
  970. INTEL_DDB_PART_5_6, /* IVB+ */
  971. };
  972. struct intel_wm_level {
  973. bool enable;
  974. uint32_t pri_val;
  975. uint32_t spr_val;
  976. uint32_t cur_val;
  977. uint32_t fbc_val;
  978. };
  979. /*
  980. * This struct tracks the state needed for the Package C8+ feature.
  981. *
  982. * Package states C8 and deeper are really deep PC states that can only be
  983. * reached when all the devices on the system allow it, so even if the graphics
  984. * device allows PC8+, it doesn't mean the system will actually get to these
  985. * states.
  986. *
  987. * Our driver only allows PC8+ when all the outputs are disabled, the power well
  988. * is disabled and the GPU is idle. When these conditions are met, we manually
  989. * do the other conditions: disable the interrupts, clocks and switch LCPLL
  990. * refclk to Fclk.
  991. *
  992. * When we really reach PC8 or deeper states (not just when we allow it) we lose
  993. * the state of some registers, so when we come back from PC8+ we need to
  994. * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
  995. * need to take care of the registers kept by RC6.
  996. *
  997. * The interrupt disabling is part of the requirements. We can only leave the
  998. * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
  999. * can lock the machine.
  1000. *
  1001. * Ideally every piece of our code that needs PC8+ disabled would call
  1002. * hsw_disable_package_c8, which would increment disable_count and prevent the
  1003. * system from reaching PC8+. But we don't have a symmetric way to do this for
  1004. * everything, so we have the requirements_met and gpu_idle variables. When we
  1005. * switch requirements_met or gpu_idle to true we decrease disable_count, and
  1006. * increase it in the opposite case. The requirements_met variable is true when
  1007. * all the CRTCs, encoders and the power well are disabled. The gpu_idle
  1008. * variable is true when the GPU is idle.
  1009. *
  1010. * In addition to everything, we only actually enable PC8+ if disable_count
  1011. * stays at zero for at least some seconds. This is implemented with the
  1012. * enable_work variable. We do this so we don't enable/disable PC8 dozens of
  1013. * consecutive times when all screens are disabled and some background app
  1014. * queries the state of our connectors, or we have some application constantly
  1015. * waking up to use the GPU. Only after the enable_work function actually
  1016. * enables PC8+ the "enable" variable will become true, which means that it can
  1017. * be false even if disable_count is 0.
  1018. *
  1019. * The irqs_disabled variable becomes true exactly after we disable the IRQs and
  1020. * goes back to false exactly before we reenable the IRQs. We use this variable
  1021. * to check if someone is trying to enable/disable IRQs while they're supposed
  1022. * to be disabled. This shouldn't happen and we'll print some error messages in
  1023. * case it happens, but if it actually happens we'll also update the variables
  1024. * inside struct regsave so when we restore the IRQs they will contain the
  1025. * latest expected values.
  1026. *
  1027. * For more, read "Display Sequences for Package C8" on our documentation.
  1028. */
  1029. struct i915_package_c8 {
  1030. bool requirements_met;
  1031. bool gpu_idle;
  1032. bool irqs_disabled;
  1033. /* Only true after the delayed work task actually enables it. */
  1034. bool enabled;
  1035. int disable_count;
  1036. struct mutex lock;
  1037. struct delayed_work enable_work;
  1038. struct {
  1039. uint32_t deimr;
  1040. uint32_t sdeimr;
  1041. uint32_t gtimr;
  1042. uint32_t gtier;
  1043. uint32_t gen6_pmimr;
  1044. } regsave;
  1045. };
  1046. typedef struct drm_i915_private {
  1047. struct drm_device *dev;
  1048. struct kmem_cache *slab;
  1049. const struct intel_device_info *info;
  1050. int relative_constants_mode;
  1051. void __iomem *regs;
  1052. struct intel_uncore uncore;
  1053. struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
  1054. /** gmbus_mutex protects against concurrent usage of the single hw gmbus
  1055. * controller on different i2c buses. */
  1056. struct mutex gmbus_mutex;
  1057. /**
  1058. * Base address of the gmbus and gpio block.
  1059. */
  1060. uint32_t gpio_mmio_base;
  1061. wait_queue_head_t gmbus_wait_queue;
  1062. struct pci_dev *bridge_dev;
  1063. struct intel_ring_buffer ring[I915_NUM_RINGS];
  1064. uint32_t last_seqno, next_seqno;
  1065. drm_dma_handle_t *status_page_dmah;
  1066. struct resource mch_res;
  1067. atomic_t irq_received;
  1068. /* protects the irq masks */
  1069. spinlock_t irq_lock;
  1070. /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
  1071. struct pm_qos_request pm_qos;
  1072. /* DPIO indirect register protection */
  1073. struct mutex dpio_lock;
  1074. /** Cached value of IMR to avoid reads in updating the bitfield */
  1075. u32 irq_mask;
  1076. u32 gt_irq_mask;
  1077. u32 pm_irq_mask;
  1078. struct work_struct hotplug_work;
  1079. bool enable_hotplug_processing;
  1080. struct {
  1081. unsigned long hpd_last_jiffies;
  1082. int hpd_cnt;
  1083. enum {
  1084. HPD_ENABLED = 0,
  1085. HPD_DISABLED = 1,
  1086. HPD_MARK_DISABLED = 2
  1087. } hpd_mark;
  1088. } hpd_stats[HPD_NUM_PINS];
  1089. u32 hpd_event_bits;
  1090. struct timer_list hotplug_reenable_timer;
  1091. int num_plane;
  1092. struct i915_fbc fbc;
  1093. struct intel_opregion opregion;
  1094. struct intel_vbt_data vbt;
  1095. /* overlay */
  1096. struct intel_overlay *overlay;
  1097. unsigned int sprite_scaling_enabled;
  1098. /* backlight */
  1099. struct {
  1100. int level;
  1101. bool enabled;
  1102. spinlock_t lock; /* bl registers and the above bl fields */
  1103. struct backlight_device *device;
  1104. } backlight;
  1105. /* LVDS info */
  1106. bool no_aux_handshake;
  1107. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  1108. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  1109. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  1110. unsigned int fsb_freq, mem_freq, is_ddr3;
  1111. /**
  1112. * wq - Driver workqueue for GEM.
  1113. *
  1114. * NOTE: Work items scheduled here are not allowed to grab any modeset
  1115. * locks, for otherwise the flushing done in the pageflip code will
  1116. * result in deadlocks.
  1117. */
  1118. struct workqueue_struct *wq;
  1119. /* Display functions */
  1120. struct drm_i915_display_funcs display;
  1121. /* PCH chipset type */
  1122. enum intel_pch pch_type;
  1123. unsigned short pch_id;
  1124. unsigned long quirks;
  1125. enum modeset_restore modeset_restore;
  1126. struct mutex modeset_restore_lock;
  1127. struct list_head vm_list; /* Global list of all address spaces */
  1128. struct i915_gtt gtt; /* VMA representing the global address space */
  1129. struct i915_gem_mm mm;
  1130. /* Kernel Modesetting */
  1131. struct sdvo_device_mapping sdvo_mappings[2];
  1132. struct drm_crtc *plane_to_crtc_mapping[3];
  1133. struct drm_crtc *pipe_to_crtc_mapping[3];
  1134. wait_queue_head_t pending_flip_queue;
  1135. int num_shared_dpll;
  1136. struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
  1137. struct intel_ddi_plls ddi_plls;
  1138. /* Reclocking support */
  1139. bool render_reclock_avail;
  1140. bool lvds_downclock_avail;
  1141. /* indicates the reduced downclock for LVDS*/
  1142. int lvds_downclock;
  1143. u16 orig_clock;
  1144. bool mchbar_need_disable;
  1145. struct intel_l3_parity l3_parity;
  1146. /* Cannot be determined by PCIID. You must always read a register. */
  1147. size_t ellc_size;
  1148. /* gen6+ rps state */
  1149. struct intel_gen6_power_mgmt rps;
  1150. /* ilk-only ips/rps state. Everything in here is protected by the global
  1151. * mchdev_lock in intel_pm.c */
  1152. struct intel_ilk_power_mgmt ips;
  1153. /* Haswell power well */
  1154. struct i915_power_well power_well;
  1155. enum no_psr_reason no_psr_reason;
  1156. struct i915_gpu_error gpu_error;
  1157. struct drm_i915_gem_object *vlv_pctx;
  1158. /* list of fbdev register on this device */
  1159. struct intel_fbdev *fbdev;
  1160. /*
  1161. * The console may be contended at resume, but we don't
  1162. * want it to block on it.
  1163. */
  1164. struct work_struct console_resume_work;
  1165. struct drm_property *broadcast_rgb_property;
  1166. struct drm_property *force_audio_property;
  1167. bool hw_contexts_disabled;
  1168. uint32_t hw_context_size;
  1169. struct list_head context_list;
  1170. u32 fdi_rx_config;
  1171. struct i915_suspend_saved_registers regfile;
  1172. struct {
  1173. /*
  1174. * Raw watermark latency values:
  1175. * in 0.1us units for WM0,
  1176. * in 0.5us units for WM1+.
  1177. */
  1178. /* primary */
  1179. uint16_t pri_latency[5];
  1180. /* sprite */
  1181. uint16_t spr_latency[5];
  1182. /* cursor */
  1183. uint16_t cur_latency[5];
  1184. } wm;
  1185. struct i915_package_c8 pc8;
  1186. /* Old dri1 support infrastructure, beware the dragons ya fools entering
  1187. * here! */
  1188. struct i915_dri1_state dri1;
  1189. /* Old ums support infrastructure, same warning applies. */
  1190. struct i915_ums_state ums;
  1191. } drm_i915_private_t;
  1192. static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
  1193. {
  1194. return dev->dev_private;
  1195. }
  1196. /* Iterate over initialised rings */
  1197. #define for_each_ring(ring__, dev_priv__, i__) \
  1198. for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
  1199. if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
  1200. enum hdmi_force_audio {
  1201. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  1202. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  1203. HDMI_AUDIO_AUTO, /* trust EDID */
  1204. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  1205. };
  1206. #define I915_GTT_OFFSET_NONE ((u32)-1)
  1207. struct drm_i915_gem_object_ops {
  1208. /* Interface between the GEM object and its backing storage.
  1209. * get_pages() is called once prior to the use of the associated set
  1210. * of pages before to binding them into the GTT, and put_pages() is
  1211. * called after we no longer need them. As we expect there to be
  1212. * associated cost with migrating pages between the backing storage
  1213. * and making them available for the GPU (e.g. clflush), we may hold
  1214. * onto the pages after they are no longer referenced by the GPU
  1215. * in case they may be used again shortly (for example migrating the
  1216. * pages to a different memory domain within the GTT). put_pages()
  1217. * will therefore most likely be called when the object itself is
  1218. * being released or under memory pressure (where we attempt to
  1219. * reap pages for the shrinker).
  1220. */
  1221. int (*get_pages)(struct drm_i915_gem_object *);
  1222. void (*put_pages)(struct drm_i915_gem_object *);
  1223. };
  1224. struct drm_i915_gem_object {
  1225. struct drm_gem_object base;
  1226. const struct drm_i915_gem_object_ops *ops;
  1227. /** List of VMAs backed by this object */
  1228. struct list_head vma_list;
  1229. /** Stolen memory for this object, instead of being backed by shmem. */
  1230. struct drm_mm_node *stolen;
  1231. struct list_head global_list;
  1232. struct list_head ring_list;
  1233. /** Used in execbuf to temporarily hold a ref */
  1234. struct list_head obj_exec_link;
  1235. /**
  1236. * This is set if the object is on the active lists (has pending
  1237. * rendering and so a non-zero seqno), and is not set if it i s on
  1238. * inactive (ready to be unbound) list.
  1239. */
  1240. unsigned int active:1;
  1241. /**
  1242. * This is set if the object has been written to since last bound
  1243. * to the GTT
  1244. */
  1245. unsigned int dirty:1;
  1246. /**
  1247. * Fence register bits (if any) for this object. Will be set
  1248. * as needed when mapped into the GTT.
  1249. * Protected by dev->struct_mutex.
  1250. */
  1251. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  1252. /**
  1253. * Advice: are the backing pages purgeable?
  1254. */
  1255. unsigned int madv:2;
  1256. /**
  1257. * Current tiling mode for the object.
  1258. */
  1259. unsigned int tiling_mode:2;
  1260. /**
  1261. * Whether the tiling parameters for the currently associated fence
  1262. * register have changed. Note that for the purposes of tracking
  1263. * tiling changes we also treat the unfenced register, the register
  1264. * slot that the object occupies whilst it executes a fenced
  1265. * command (such as BLT on gen2/3), as a "fence".
  1266. */
  1267. unsigned int fence_dirty:1;
  1268. /** How many users have pinned this object in GTT space. The following
  1269. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  1270. * (via user_pin_count), execbuffer (objects are not allowed multiple
  1271. * times for the same batchbuffer), and the framebuffer code. When
  1272. * switching/pageflipping, the framebuffer code has at most two buffers
  1273. * pinned per crtc.
  1274. *
  1275. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  1276. * bits with absolutely no headroom. So use 4 bits. */
  1277. unsigned int pin_count:4;
  1278. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  1279. /**
  1280. * Is the object at the current location in the gtt mappable and
  1281. * fenceable? Used to avoid costly recalculations.
  1282. */
  1283. unsigned int map_and_fenceable:1;
  1284. /**
  1285. * Whether the current gtt mapping needs to be mappable (and isn't just
  1286. * mappable by accident). Track pin and fault separate for a more
  1287. * accurate mappable working set.
  1288. */
  1289. unsigned int fault_mappable:1;
  1290. unsigned int pin_mappable:1;
  1291. unsigned int pin_display:1;
  1292. /*
  1293. * Is the GPU currently using a fence to access this buffer,
  1294. */
  1295. unsigned int pending_fenced_gpu_access:1;
  1296. unsigned int fenced_gpu_access:1;
  1297. unsigned int cache_level:3;
  1298. unsigned int has_aliasing_ppgtt_mapping:1;
  1299. unsigned int has_global_gtt_mapping:1;
  1300. unsigned int has_dma_mapping:1;
  1301. struct sg_table *pages;
  1302. int pages_pin_count;
  1303. /* prime dma-buf support */
  1304. void *dma_buf_vmapping;
  1305. int vmapping_count;
  1306. struct intel_ring_buffer *ring;
  1307. /** Breadcrumb of last rendering to the buffer. */
  1308. uint32_t last_read_seqno;
  1309. uint32_t last_write_seqno;
  1310. /** Breadcrumb of last fenced GPU access to the buffer. */
  1311. uint32_t last_fenced_seqno;
  1312. /** Current tiling stride for the object, if it's tiled. */
  1313. uint32_t stride;
  1314. /** Record of address bit 17 of each page at last unbind. */
  1315. unsigned long *bit_17;
  1316. /** User space pin count and filp owning the pin */
  1317. uint32_t user_pin_count;
  1318. struct drm_file *pin_filp;
  1319. /** for phy allocated objects */
  1320. struct drm_i915_gem_phys_object *phys_obj;
  1321. };
  1322. #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
  1323. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  1324. /**
  1325. * Request queue structure.
  1326. *
  1327. * The request queue allows us to note sequence numbers that have been emitted
  1328. * and may be associated with active buffers to be retired.
  1329. *
  1330. * By keeping this list, we can avoid having to do questionable
  1331. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  1332. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  1333. */
  1334. struct drm_i915_gem_request {
  1335. /** On Which ring this request was generated */
  1336. struct intel_ring_buffer *ring;
  1337. /** GEM sequence number associated with this request. */
  1338. uint32_t seqno;
  1339. /** Position in the ringbuffer of the start of the request */
  1340. u32 head;
  1341. /** Position in the ringbuffer of the end of the request */
  1342. u32 tail;
  1343. /** Context related to this request */
  1344. struct i915_hw_context *ctx;
  1345. /** Batch buffer related to this request if any */
  1346. struct drm_i915_gem_object *batch_obj;
  1347. /** Time at which this request was emitted, in jiffies. */
  1348. unsigned long emitted_jiffies;
  1349. /** global list entry for this request */
  1350. struct list_head list;
  1351. struct drm_i915_file_private *file_priv;
  1352. /** file_priv list entry for this request */
  1353. struct list_head client_list;
  1354. };
  1355. struct drm_i915_file_private {
  1356. struct {
  1357. spinlock_t lock;
  1358. struct list_head request_list;
  1359. } mm;
  1360. struct idr context_idr;
  1361. struct i915_ctx_hang_stats hang_stats;
  1362. };
  1363. #define INTEL_INFO(dev) (to_i915(dev)->info)
  1364. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  1365. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  1366. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  1367. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  1368. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  1369. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  1370. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  1371. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  1372. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  1373. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  1374. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  1375. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  1376. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  1377. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  1378. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  1379. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  1380. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  1381. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  1382. #define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
  1383. (dev)->pci_device == 0x0152 || \
  1384. (dev)->pci_device == 0x015a)
  1385. #define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
  1386. (dev)->pci_device == 0x0106 || \
  1387. (dev)->pci_device == 0x010A)
  1388. #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
  1389. #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
  1390. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  1391. #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
  1392. ((dev)->pci_device & 0xFF00) == 0x0C00)
  1393. #define IS_ULT(dev) (IS_HASWELL(dev) && \
  1394. ((dev)->pci_device & 0xFF00) == 0x0A00)
  1395. #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
  1396. ((dev)->pci_device & 0x00F0) == 0x0020)
  1397. #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
  1398. /*
  1399. * The genX designation typically refers to the render engine, so render
  1400. * capability related checks should use IS_GEN, while display and other checks
  1401. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  1402. * chips, etc.).
  1403. */
  1404. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  1405. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  1406. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  1407. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  1408. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  1409. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  1410. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  1411. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  1412. #define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
  1413. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  1414. #define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
  1415. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  1416. #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
  1417. #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
  1418. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  1419. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  1420. /* Early gen2 have a totally busted CS tlb and require pinned batches. */
  1421. #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
  1422. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  1423. * rows, which changed the alignment requirements and fence programming.
  1424. */
  1425. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  1426. IS_I915GM(dev)))
  1427. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  1428. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1429. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1430. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  1431. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  1432. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1433. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  1434. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1435. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1436. #define HAS_IPS(dev) (IS_ULT(dev))
  1437. #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
  1438. #define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
  1439. #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
  1440. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  1441. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  1442. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  1443. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  1444. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  1445. #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
  1446. #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
  1447. #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
  1448. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1449. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  1450. #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
  1451. #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
  1452. #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
  1453. /* DPF == dynamic parity feature */
  1454. #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  1455. #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
  1456. #define GT_FREQUENCY_MULTIPLIER 50
  1457. #include "i915_trace.h"
  1458. /**
  1459. * RC6 is a special power stage which allows the GPU to enter an very
  1460. * low-voltage mode when idle, using down to 0V while at this stage. This
  1461. * stage is entered automatically when the GPU is idle when RC6 support is
  1462. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  1463. *
  1464. * There are different RC6 modes available in Intel GPU, which differentiate
  1465. * among each other with the latency required to enter and leave RC6 and
  1466. * voltage consumed by the GPU in different states.
  1467. *
  1468. * The combination of the following flags define which states GPU is allowed
  1469. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  1470. * RC6pp is deepest RC6. Their support by hardware varies according to the
  1471. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  1472. * which brings the most power savings; deeper states save more power, but
  1473. * require higher latency to switch to and wake up.
  1474. */
  1475. #define INTEL_RC6_ENABLE (1<<0)
  1476. #define INTEL_RC6p_ENABLE (1<<1)
  1477. #define INTEL_RC6pp_ENABLE (1<<2)
  1478. extern const struct drm_ioctl_desc i915_ioctls[];
  1479. extern int i915_max_ioctl;
  1480. extern unsigned int i915_fbpercrtc __always_unused;
  1481. extern int i915_panel_ignore_lid __read_mostly;
  1482. extern unsigned int i915_powersave __read_mostly;
  1483. extern int i915_semaphores __read_mostly;
  1484. extern unsigned int i915_lvds_downclock __read_mostly;
  1485. extern int i915_lvds_channel_mode __read_mostly;
  1486. extern int i915_panel_use_ssc __read_mostly;
  1487. extern int i915_vbt_sdvo_panel_type __read_mostly;
  1488. extern int i915_enable_rc6 __read_mostly;
  1489. extern int i915_enable_fbc __read_mostly;
  1490. extern bool i915_enable_hangcheck __read_mostly;
  1491. extern int i915_enable_ppgtt __read_mostly;
  1492. extern int i915_enable_psr __read_mostly;
  1493. extern unsigned int i915_preliminary_hw_support __read_mostly;
  1494. extern int i915_disable_power_well __read_mostly;
  1495. extern int i915_enable_ips __read_mostly;
  1496. extern bool i915_fastboot __read_mostly;
  1497. extern int i915_enable_pc8 __read_mostly;
  1498. extern int i915_pc8_timeout __read_mostly;
  1499. extern bool i915_prefault_disable __read_mostly;
  1500. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  1501. extern int i915_resume(struct drm_device *dev);
  1502. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  1503. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  1504. /* i915_dma.c */
  1505. void i915_update_dri1_breadcrumb(struct drm_device *dev);
  1506. extern void i915_kernel_lost_context(struct drm_device * dev);
  1507. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  1508. extern int i915_driver_unload(struct drm_device *);
  1509. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  1510. extern void i915_driver_lastclose(struct drm_device * dev);
  1511. extern void i915_driver_preclose(struct drm_device *dev,
  1512. struct drm_file *file_priv);
  1513. extern void i915_driver_postclose(struct drm_device *dev,
  1514. struct drm_file *file_priv);
  1515. extern int i915_driver_device_is_agp(struct drm_device * dev);
  1516. #ifdef CONFIG_COMPAT
  1517. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  1518. unsigned long arg);
  1519. #endif
  1520. extern int i915_emit_box(struct drm_device *dev,
  1521. struct drm_clip_rect *box,
  1522. int DR1, int DR4);
  1523. extern int intel_gpu_reset(struct drm_device *dev);
  1524. extern int i915_reset(struct drm_device *dev);
  1525. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  1526. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  1527. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  1528. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  1529. extern void intel_console_resume(struct work_struct *work);
  1530. /* i915_irq.c */
  1531. void i915_queue_hangcheck(struct drm_device *dev);
  1532. void i915_handle_error(struct drm_device *dev, bool wedged);
  1533. extern void intel_irq_init(struct drm_device *dev);
  1534. extern void intel_pm_init(struct drm_device *dev);
  1535. extern void intel_hpd_init(struct drm_device *dev);
  1536. extern void intel_pm_init(struct drm_device *dev);
  1537. extern void intel_uncore_sanitize(struct drm_device *dev);
  1538. extern void intel_uncore_early_sanitize(struct drm_device *dev);
  1539. extern void intel_uncore_init(struct drm_device *dev);
  1540. extern void intel_uncore_clear_errors(struct drm_device *dev);
  1541. extern void intel_uncore_check_errors(struct drm_device *dev);
  1542. void
  1543. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1544. void
  1545. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1546. /* i915_gem.c */
  1547. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  1548. struct drm_file *file_priv);
  1549. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  1550. struct drm_file *file_priv);
  1551. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  1552. struct drm_file *file_priv);
  1553. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1554. struct drm_file *file_priv);
  1555. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1556. struct drm_file *file_priv);
  1557. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1558. struct drm_file *file_priv);
  1559. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1560. struct drm_file *file_priv);
  1561. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1562. struct drm_file *file_priv);
  1563. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  1564. struct drm_file *file_priv);
  1565. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  1566. struct drm_file *file_priv);
  1567. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  1568. struct drm_file *file_priv);
  1569. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1570. struct drm_file *file_priv);
  1571. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  1572. struct drm_file *file_priv);
  1573. int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
  1574. struct drm_file *file);
  1575. int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
  1576. struct drm_file *file);
  1577. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  1578. struct drm_file *file_priv);
  1579. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  1580. struct drm_file *file_priv);
  1581. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  1582. struct drm_file *file_priv);
  1583. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  1584. struct drm_file *file_priv);
  1585. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  1586. struct drm_file *file_priv);
  1587. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  1588. struct drm_file *file_priv);
  1589. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1590. struct drm_file *file_priv);
  1591. int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
  1592. struct drm_file *file_priv);
  1593. void i915_gem_load(struct drm_device *dev);
  1594. void *i915_gem_object_alloc(struct drm_device *dev);
  1595. void i915_gem_object_free(struct drm_i915_gem_object *obj);
  1596. int i915_gem_init_object(struct drm_gem_object *obj);
  1597. void i915_gem_object_init(struct drm_i915_gem_object *obj,
  1598. const struct drm_i915_gem_object_ops *ops);
  1599. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1600. size_t size);
  1601. void i915_gem_free_object(struct drm_gem_object *obj);
  1602. void i915_gem_vma_destroy(struct i915_vma *vma);
  1603. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1604. struct i915_address_space *vm,
  1605. uint32_t alignment,
  1606. bool map_and_fenceable,
  1607. bool nonblocking);
  1608. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1609. int __must_check i915_vma_unbind(struct i915_vma *vma);
  1610. int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
  1611. int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
  1612. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1613. void i915_gem_lastclose(struct drm_device *dev);
  1614. int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
  1615. static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
  1616. {
  1617. struct sg_page_iter sg_iter;
  1618. for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
  1619. return sg_page_iter_page(&sg_iter);
  1620. return NULL;
  1621. }
  1622. static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
  1623. {
  1624. BUG_ON(obj->pages == NULL);
  1625. obj->pages_pin_count++;
  1626. }
  1627. static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
  1628. {
  1629. BUG_ON(obj->pages_pin_count == 0);
  1630. obj->pages_pin_count--;
  1631. }
  1632. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1633. int i915_gem_object_sync(struct drm_i915_gem_object *obj,
  1634. struct intel_ring_buffer *to);
  1635. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1636. struct intel_ring_buffer *ring);
  1637. int i915_gem_dumb_create(struct drm_file *file_priv,
  1638. struct drm_device *dev,
  1639. struct drm_mode_create_dumb *args);
  1640. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1641. uint32_t handle, uint64_t *offset);
  1642. /**
  1643. * Returns true if seq1 is later than seq2.
  1644. */
  1645. static inline bool
  1646. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1647. {
  1648. return (int32_t)(seq1 - seq2) >= 0;
  1649. }
  1650. int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
  1651. int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
  1652. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
  1653. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1654. static inline bool
  1655. i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
  1656. {
  1657. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1658. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1659. dev_priv->fence_regs[obj->fence_reg].pin_count++;
  1660. return true;
  1661. } else
  1662. return false;
  1663. }
  1664. static inline void
  1665. i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
  1666. {
  1667. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1668. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1669. WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
  1670. dev_priv->fence_regs[obj->fence_reg].pin_count--;
  1671. }
  1672. }
  1673. void i915_gem_retire_requests(struct drm_device *dev);
  1674. void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
  1675. int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
  1676. bool interruptible);
  1677. static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
  1678. {
  1679. return unlikely(atomic_read(&error->reset_counter)
  1680. & I915_RESET_IN_PROGRESS_FLAG);
  1681. }
  1682. static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
  1683. {
  1684. return atomic_read(&error->reset_counter) == I915_WEDGED;
  1685. }
  1686. void i915_gem_reset(struct drm_device *dev);
  1687. bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
  1688. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1689. int __must_check i915_gem_init(struct drm_device *dev);
  1690. int __must_check i915_gem_init_hw(struct drm_device *dev);
  1691. int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
  1692. void i915_gem_init_swizzling(struct drm_device *dev);
  1693. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1694. int __must_check i915_gpu_idle(struct drm_device *dev);
  1695. int __must_check i915_gem_idle(struct drm_device *dev);
  1696. int __i915_add_request(struct intel_ring_buffer *ring,
  1697. struct drm_file *file,
  1698. struct drm_i915_gem_object *batch_obj,
  1699. u32 *seqno);
  1700. #define i915_add_request(ring, seqno) \
  1701. __i915_add_request(ring, NULL, NULL, seqno)
  1702. int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
  1703. uint32_t seqno);
  1704. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1705. int __must_check
  1706. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1707. bool write);
  1708. int __must_check
  1709. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
  1710. int __must_check
  1711. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1712. u32 alignment,
  1713. struct intel_ring_buffer *pipelined);
  1714. void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
  1715. int i915_gem_attach_phys_object(struct drm_device *dev,
  1716. struct drm_i915_gem_object *obj,
  1717. int id,
  1718. int align);
  1719. void i915_gem_detach_phys_object(struct drm_device *dev,
  1720. struct drm_i915_gem_object *obj);
  1721. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1722. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1723. uint32_t
  1724. i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
  1725. uint32_t
  1726. i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
  1727. int tiling_mode, bool fenced);
  1728. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1729. enum i915_cache_level cache_level);
  1730. struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
  1731. struct dma_buf *dma_buf);
  1732. struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
  1733. struct drm_gem_object *gem_obj, int flags);
  1734. void i915_gem_restore_fences(struct drm_device *dev);
  1735. unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
  1736. struct i915_address_space *vm);
  1737. bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
  1738. bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
  1739. struct i915_address_space *vm);
  1740. unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
  1741. struct i915_address_space *vm);
  1742. struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
  1743. struct i915_address_space *vm);
  1744. struct i915_vma *
  1745. i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
  1746. struct i915_address_space *vm);
  1747. /* Some GGTT VM helpers */
  1748. #define obj_to_ggtt(obj) \
  1749. (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
  1750. static inline bool i915_is_ggtt(struct i915_address_space *vm)
  1751. {
  1752. struct i915_address_space *ggtt =
  1753. &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
  1754. return vm == ggtt;
  1755. }
  1756. static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
  1757. {
  1758. return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
  1759. }
  1760. static inline unsigned long
  1761. i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
  1762. {
  1763. return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
  1764. }
  1765. static inline unsigned long
  1766. i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
  1767. {
  1768. return i915_gem_obj_size(obj, obj_to_ggtt(obj));
  1769. }
  1770. static inline int __must_check
  1771. i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
  1772. uint32_t alignment,
  1773. bool map_and_fenceable,
  1774. bool nonblocking)
  1775. {
  1776. return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
  1777. map_and_fenceable, nonblocking);
  1778. }
  1779. #undef obj_to_ggtt
  1780. /* i915_gem_context.c */
  1781. void i915_gem_context_init(struct drm_device *dev);
  1782. void i915_gem_context_fini(struct drm_device *dev);
  1783. void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
  1784. int i915_switch_context(struct intel_ring_buffer *ring,
  1785. struct drm_file *file, int to_id);
  1786. void i915_gem_context_free(struct kref *ctx_ref);
  1787. static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
  1788. {
  1789. kref_get(&ctx->ref);
  1790. }
  1791. static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
  1792. {
  1793. kref_put(&ctx->ref, i915_gem_context_free);
  1794. }
  1795. struct i915_ctx_hang_stats * __must_check
  1796. i915_gem_context_get_hang_stats(struct drm_device *dev,
  1797. struct drm_file *file,
  1798. u32 id);
  1799. int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
  1800. struct drm_file *file);
  1801. int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
  1802. struct drm_file *file);
  1803. /* i915_gem_gtt.c */
  1804. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
  1805. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  1806. struct drm_i915_gem_object *obj,
  1807. enum i915_cache_level cache_level);
  1808. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  1809. struct drm_i915_gem_object *obj);
  1810. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1811. int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
  1812. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  1813. enum i915_cache_level cache_level);
  1814. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1815. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
  1816. void i915_gem_init_global_gtt(struct drm_device *dev);
  1817. void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
  1818. unsigned long mappable_end, unsigned long end);
  1819. int i915_gem_gtt_init(struct drm_device *dev);
  1820. static inline void i915_gem_chipset_flush(struct drm_device *dev)
  1821. {
  1822. if (INTEL_INFO(dev)->gen < 6)
  1823. intel_gtt_chipset_flush();
  1824. }
  1825. /* i915_gem_evict.c */
  1826. int __must_check i915_gem_evict_something(struct drm_device *dev,
  1827. struct i915_address_space *vm,
  1828. int min_size,
  1829. unsigned alignment,
  1830. unsigned cache_level,
  1831. bool mappable,
  1832. bool nonblock);
  1833. int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
  1834. int i915_gem_evict_everything(struct drm_device *dev);
  1835. /* i915_gem_stolen.c */
  1836. int i915_gem_init_stolen(struct drm_device *dev);
  1837. int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
  1838. void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
  1839. void i915_gem_cleanup_stolen(struct drm_device *dev);
  1840. struct drm_i915_gem_object *
  1841. i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
  1842. struct drm_i915_gem_object *
  1843. i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
  1844. u32 stolen_offset,
  1845. u32 gtt_offset,
  1846. u32 size);
  1847. void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
  1848. /* i915_gem_tiling.c */
  1849. static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
  1850. {
  1851. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  1852. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  1853. obj->tiling_mode != I915_TILING_NONE;
  1854. }
  1855. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1856. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1857. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1858. /* i915_gem_debug.c */
  1859. #if WATCH_LISTS
  1860. int i915_verify_lists(struct drm_device *dev);
  1861. #else
  1862. #define i915_verify_lists(dev) 0
  1863. #endif
  1864. /* i915_debugfs.c */
  1865. int i915_debugfs_init(struct drm_minor *minor);
  1866. void i915_debugfs_cleanup(struct drm_minor *minor);
  1867. /* i915_gpu_error.c */
  1868. __printf(2, 3)
  1869. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
  1870. int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
  1871. const struct i915_error_state_file_priv *error);
  1872. int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
  1873. size_t count, loff_t pos);
  1874. static inline void i915_error_state_buf_release(
  1875. struct drm_i915_error_state_buf *eb)
  1876. {
  1877. kfree(eb->buf);
  1878. }
  1879. void i915_capture_error_state(struct drm_device *dev);
  1880. void i915_error_state_get(struct drm_device *dev,
  1881. struct i915_error_state_file_priv *error_priv);
  1882. void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
  1883. void i915_destroy_error_state(struct drm_device *dev);
  1884. void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
  1885. const char *i915_cache_level_str(int type);
  1886. /* i915_suspend.c */
  1887. extern int i915_save_state(struct drm_device *dev);
  1888. extern int i915_restore_state(struct drm_device *dev);
  1889. /* i915_ums.c */
  1890. void i915_save_display_reg(struct drm_device *dev);
  1891. void i915_restore_display_reg(struct drm_device *dev);
  1892. /* i915_sysfs.c */
  1893. void i915_setup_sysfs(struct drm_device *dev_priv);
  1894. void i915_teardown_sysfs(struct drm_device *dev_priv);
  1895. /* intel_i2c.c */
  1896. extern int intel_setup_gmbus(struct drm_device *dev);
  1897. extern void intel_teardown_gmbus(struct drm_device *dev);
  1898. static inline bool intel_gmbus_is_port_valid(unsigned port)
  1899. {
  1900. return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
  1901. }
  1902. extern struct i2c_adapter *intel_gmbus_get_adapter(
  1903. struct drm_i915_private *dev_priv, unsigned port);
  1904. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1905. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1906. static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1907. {
  1908. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1909. }
  1910. extern void intel_i2c_reset(struct drm_device *dev);
  1911. /* intel_opregion.c */
  1912. struct intel_encoder;
  1913. extern int intel_opregion_setup(struct drm_device *dev);
  1914. #ifdef CONFIG_ACPI
  1915. extern void intel_opregion_init(struct drm_device *dev);
  1916. extern void intel_opregion_fini(struct drm_device *dev);
  1917. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1918. extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
  1919. bool enable);
  1920. extern int intel_opregion_notify_adapter(struct drm_device *dev,
  1921. pci_power_t state);
  1922. #else
  1923. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1924. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1925. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1926. static inline int
  1927. intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
  1928. {
  1929. return 0;
  1930. }
  1931. static inline int
  1932. intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
  1933. {
  1934. return 0;
  1935. }
  1936. #endif
  1937. /* intel_acpi.c */
  1938. #ifdef CONFIG_ACPI
  1939. extern void intel_register_dsm_handler(void);
  1940. extern void intel_unregister_dsm_handler(void);
  1941. #else
  1942. static inline void intel_register_dsm_handler(void) { return; }
  1943. static inline void intel_unregister_dsm_handler(void) { return; }
  1944. #endif /* CONFIG_ACPI */
  1945. /* modesetting */
  1946. extern void intel_modeset_init_hw(struct drm_device *dev);
  1947. extern void intel_modeset_suspend_hw(struct drm_device *dev);
  1948. extern void intel_modeset_init(struct drm_device *dev);
  1949. extern void intel_modeset_gem_init(struct drm_device *dev);
  1950. extern void intel_modeset_cleanup(struct drm_device *dev);
  1951. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1952. extern void intel_modeset_setup_hw_state(struct drm_device *dev,
  1953. bool force_restore);
  1954. extern void i915_redisable_vga(struct drm_device *dev);
  1955. extern bool intel_fbc_enabled(struct drm_device *dev);
  1956. extern void intel_disable_fbc(struct drm_device *dev);
  1957. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1958. extern void intel_init_pch_refclk(struct drm_device *dev);
  1959. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1960. extern void valleyview_set_rps(struct drm_device *dev, u8 val);
  1961. extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
  1962. extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
  1963. extern void intel_detect_pch(struct drm_device *dev);
  1964. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1965. extern int intel_enable_rc6(const struct drm_device *dev);
  1966. extern bool i915_semaphore_is_enabled(struct drm_device *dev);
  1967. int i915_reg_read_ioctl(struct drm_device *dev, void *data,
  1968. struct drm_file *file);
  1969. /* overlay */
  1970. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1971. extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
  1972. struct intel_overlay_error_state *error);
  1973. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1974. extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
  1975. struct drm_device *dev,
  1976. struct intel_display_error_state *error);
  1977. /* On SNB platform, before reading ring registers forcewake bit
  1978. * must be set to prevent GT core from power down and stale values being
  1979. * returned.
  1980. */
  1981. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1982. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1983. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
  1984. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
  1985. /* intel_sideband.c */
  1986. u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
  1987. void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
  1988. u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
  1989. u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
  1990. void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  1991. u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
  1992. void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  1993. u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
  1994. void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  1995. u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
  1996. void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  1997. u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
  1998. void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
  1999. u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
  2000. enum intel_sbi_destination destination);
  2001. void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
  2002. enum intel_sbi_destination destination);
  2003. int vlv_gpu_freq(int ddr_freq, int val);
  2004. int vlv_freq_opcode(int ddr_freq, int val);
  2005. #define __i915_read(x) \
  2006. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
  2007. __i915_read(8)
  2008. __i915_read(16)
  2009. __i915_read(32)
  2010. __i915_read(64)
  2011. #undef __i915_read
  2012. #define __i915_write(x) \
  2013. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
  2014. __i915_write(8)
  2015. __i915_write(16)
  2016. __i915_write(32)
  2017. __i915_write(64)
  2018. #undef __i915_write
  2019. #define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
  2020. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
  2021. #define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
  2022. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
  2023. #define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
  2024. #define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
  2025. #define I915_READ(reg) i915_read32(dev_priv, (reg), true)
  2026. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
  2027. #define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
  2028. #define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
  2029. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
  2030. #define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
  2031. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  2032. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  2033. /* "Broadcast RGB" property */
  2034. #define INTEL_BROADCAST_RGB_AUTO 0
  2035. #define INTEL_BROADCAST_RGB_FULL 1
  2036. #define INTEL_BROADCAST_RGB_LIMITED 2
  2037. static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
  2038. {
  2039. if (HAS_PCH_SPLIT(dev))
  2040. return CPU_VGACNTRL;
  2041. else if (IS_VALLEYVIEW(dev))
  2042. return VLV_VGACNTRL;
  2043. else
  2044. return VGACNTRL;
  2045. }
  2046. static inline void __user *to_user_ptr(u64 address)
  2047. {
  2048. return (void __user *)(uintptr_t)address;
  2049. }
  2050. static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
  2051. {
  2052. unsigned long j = msecs_to_jiffies(m);
  2053. return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
  2054. }
  2055. static inline unsigned long
  2056. timespec_to_jiffies_timeout(const struct timespec *value)
  2057. {
  2058. unsigned long j = timespec_to_jiffies(value);
  2059. return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
  2060. }
  2061. #endif