lpc_eth.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629
  1. /*
  2. * drivers/net/ethernet/nxp/lpc_eth.c
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2010 NXP Semiconductors
  7. * Copyright (C) 2012 Roland Stigge <stigge@antcom.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  20. #include <linux/init.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sched.h>
  24. #include <linux/slab.h>
  25. #include <linux/delay.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/errno.h>
  28. #include <linux/ioport.h>
  29. #include <linux/crc32.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/clk.h>
  35. #include <linux/workqueue.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/etherdevice.h>
  38. #include <linux/skbuff.h>
  39. #include <linux/phy.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/of.h>
  42. #include <linux/of_net.h>
  43. #include <linux/types.h>
  44. #include <linux/delay.h>
  45. #include <linux/io.h>
  46. #include <mach/board.h>
  47. #include <mach/platform.h>
  48. #include <mach/hardware.h>
  49. #define MODNAME "lpc-eth"
  50. #define DRV_VERSION "1.00"
  51. #define ENET_MAXF_SIZE 1536
  52. #define ENET_RX_DESC 48
  53. #define ENET_TX_DESC 16
  54. #define NAPI_WEIGHT 16
  55. /*
  56. * Ethernet MAC controller Register offsets
  57. */
  58. #define LPC_ENET_MAC1(x) (x + 0x000)
  59. #define LPC_ENET_MAC2(x) (x + 0x004)
  60. #define LPC_ENET_IPGT(x) (x + 0x008)
  61. #define LPC_ENET_IPGR(x) (x + 0x00C)
  62. #define LPC_ENET_CLRT(x) (x + 0x010)
  63. #define LPC_ENET_MAXF(x) (x + 0x014)
  64. #define LPC_ENET_SUPP(x) (x + 0x018)
  65. #define LPC_ENET_TEST(x) (x + 0x01C)
  66. #define LPC_ENET_MCFG(x) (x + 0x020)
  67. #define LPC_ENET_MCMD(x) (x + 0x024)
  68. #define LPC_ENET_MADR(x) (x + 0x028)
  69. #define LPC_ENET_MWTD(x) (x + 0x02C)
  70. #define LPC_ENET_MRDD(x) (x + 0x030)
  71. #define LPC_ENET_MIND(x) (x + 0x034)
  72. #define LPC_ENET_SA0(x) (x + 0x040)
  73. #define LPC_ENET_SA1(x) (x + 0x044)
  74. #define LPC_ENET_SA2(x) (x + 0x048)
  75. #define LPC_ENET_COMMAND(x) (x + 0x100)
  76. #define LPC_ENET_STATUS(x) (x + 0x104)
  77. #define LPC_ENET_RXDESCRIPTOR(x) (x + 0x108)
  78. #define LPC_ENET_RXSTATUS(x) (x + 0x10C)
  79. #define LPC_ENET_RXDESCRIPTORNUMBER(x) (x + 0x110)
  80. #define LPC_ENET_RXPRODUCEINDEX(x) (x + 0x114)
  81. #define LPC_ENET_RXCONSUMEINDEX(x) (x + 0x118)
  82. #define LPC_ENET_TXDESCRIPTOR(x) (x + 0x11C)
  83. #define LPC_ENET_TXSTATUS(x) (x + 0x120)
  84. #define LPC_ENET_TXDESCRIPTORNUMBER(x) (x + 0x124)
  85. #define LPC_ENET_TXPRODUCEINDEX(x) (x + 0x128)
  86. #define LPC_ENET_TXCONSUMEINDEX(x) (x + 0x12C)
  87. #define LPC_ENET_TSV0(x) (x + 0x158)
  88. #define LPC_ENET_TSV1(x) (x + 0x15C)
  89. #define LPC_ENET_RSV(x) (x + 0x160)
  90. #define LPC_ENET_FLOWCONTROLCOUNTER(x) (x + 0x170)
  91. #define LPC_ENET_FLOWCONTROLSTATUS(x) (x + 0x174)
  92. #define LPC_ENET_RXFILTER_CTRL(x) (x + 0x200)
  93. #define LPC_ENET_RXFILTERWOLSTATUS(x) (x + 0x204)
  94. #define LPC_ENET_RXFILTERWOLCLEAR(x) (x + 0x208)
  95. #define LPC_ENET_HASHFILTERL(x) (x + 0x210)
  96. #define LPC_ENET_HASHFILTERH(x) (x + 0x214)
  97. #define LPC_ENET_INTSTATUS(x) (x + 0xFE0)
  98. #define LPC_ENET_INTENABLE(x) (x + 0xFE4)
  99. #define LPC_ENET_INTCLEAR(x) (x + 0xFE8)
  100. #define LPC_ENET_INTSET(x) (x + 0xFEC)
  101. #define LPC_ENET_POWERDOWN(x) (x + 0xFF4)
  102. /*
  103. * mac1 register definitions
  104. */
  105. #define LPC_MAC1_RECV_ENABLE (1 << 0)
  106. #define LPC_MAC1_PASS_ALL_RX_FRAMES (1 << 1)
  107. #define LPC_MAC1_RX_FLOW_CONTROL (1 << 2)
  108. #define LPC_MAC1_TX_FLOW_CONTROL (1 << 3)
  109. #define LPC_MAC1_LOOPBACK (1 << 4)
  110. #define LPC_MAC1_RESET_TX (1 << 8)
  111. #define LPC_MAC1_RESET_MCS_TX (1 << 9)
  112. #define LPC_MAC1_RESET_RX (1 << 10)
  113. #define LPC_MAC1_RESET_MCS_RX (1 << 11)
  114. #define LPC_MAC1_SIMULATION_RESET (1 << 14)
  115. #define LPC_MAC1_SOFT_RESET (1 << 15)
  116. /*
  117. * mac2 register definitions
  118. */
  119. #define LPC_MAC2_FULL_DUPLEX (1 << 0)
  120. #define LPC_MAC2_FRAME_LENGTH_CHECKING (1 << 1)
  121. #define LPC_MAC2_HUGH_LENGTH_CHECKING (1 << 2)
  122. #define LPC_MAC2_DELAYED_CRC (1 << 3)
  123. #define LPC_MAC2_CRC_ENABLE (1 << 4)
  124. #define LPC_MAC2_PAD_CRC_ENABLE (1 << 5)
  125. #define LPC_MAC2_VLAN_PAD_ENABLE (1 << 6)
  126. #define LPC_MAC2_AUTO_DETECT_PAD_ENABLE (1 << 7)
  127. #define LPC_MAC2_PURE_PREAMBLE_ENFORCEMENT (1 << 8)
  128. #define LPC_MAC2_LONG_PREAMBLE_ENFORCEMENT (1 << 9)
  129. #define LPC_MAC2_NO_BACKOFF (1 << 12)
  130. #define LPC_MAC2_BACK_PRESSURE (1 << 13)
  131. #define LPC_MAC2_EXCESS_DEFER (1 << 14)
  132. /*
  133. * ipgt register definitions
  134. */
  135. #define LPC_IPGT_LOAD(n) ((n) & 0x7F)
  136. /*
  137. * ipgr register definitions
  138. */
  139. #define LPC_IPGR_LOAD_PART2(n) ((n) & 0x7F)
  140. #define LPC_IPGR_LOAD_PART1(n) (((n) & 0x7F) << 8)
  141. /*
  142. * clrt register definitions
  143. */
  144. #define LPC_CLRT_LOAD_RETRY_MAX(n) ((n) & 0xF)
  145. #define LPC_CLRT_LOAD_COLLISION_WINDOW(n) (((n) & 0x3F) << 8)
  146. /*
  147. * maxf register definitions
  148. */
  149. #define LPC_MAXF_LOAD_MAX_FRAME_LEN(n) ((n) & 0xFFFF)
  150. /*
  151. * supp register definitions
  152. */
  153. #define LPC_SUPP_SPEED (1 << 8)
  154. #define LPC_SUPP_RESET_RMII (1 << 11)
  155. /*
  156. * test register definitions
  157. */
  158. #define LPC_TEST_SHORTCUT_PAUSE_QUANTA (1 << 0)
  159. #define LPC_TEST_PAUSE (1 << 1)
  160. #define LPC_TEST_BACKPRESSURE (1 << 2)
  161. /*
  162. * mcfg register definitions
  163. */
  164. #define LPC_MCFG_SCAN_INCREMENT (1 << 0)
  165. #define LPC_MCFG_SUPPRESS_PREAMBLE (1 << 1)
  166. #define LPC_MCFG_CLOCK_SELECT(n) (((n) & 0x7) << 2)
  167. #define LPC_MCFG_CLOCK_HOST_DIV_4 0
  168. #define LPC_MCFG_CLOCK_HOST_DIV_6 2
  169. #define LPC_MCFG_CLOCK_HOST_DIV_8 3
  170. #define LPC_MCFG_CLOCK_HOST_DIV_10 4
  171. #define LPC_MCFG_CLOCK_HOST_DIV_14 5
  172. #define LPC_MCFG_CLOCK_HOST_DIV_20 6
  173. #define LPC_MCFG_CLOCK_HOST_DIV_28 7
  174. #define LPC_MCFG_RESET_MII_MGMT (1 << 15)
  175. /*
  176. * mcmd register definitions
  177. */
  178. #define LPC_MCMD_READ (1 << 0)
  179. #define LPC_MCMD_SCAN (1 << 1)
  180. /*
  181. * madr register definitions
  182. */
  183. #define LPC_MADR_REGISTER_ADDRESS(n) ((n) & 0x1F)
  184. #define LPC_MADR_PHY_0ADDRESS(n) (((n) & 0x1F) << 8)
  185. /*
  186. * mwtd register definitions
  187. */
  188. #define LPC_MWDT_WRITE(n) ((n) & 0xFFFF)
  189. /*
  190. * mrdd register definitions
  191. */
  192. #define LPC_MRDD_READ_MASK 0xFFFF
  193. /*
  194. * mind register definitions
  195. */
  196. #define LPC_MIND_BUSY (1 << 0)
  197. #define LPC_MIND_SCANNING (1 << 1)
  198. #define LPC_MIND_NOT_VALID (1 << 2)
  199. #define LPC_MIND_MII_LINK_FAIL (1 << 3)
  200. /*
  201. * command register definitions
  202. */
  203. #define LPC_COMMAND_RXENABLE (1 << 0)
  204. #define LPC_COMMAND_TXENABLE (1 << 1)
  205. #define LPC_COMMAND_REG_RESET (1 << 3)
  206. #define LPC_COMMAND_TXRESET (1 << 4)
  207. #define LPC_COMMAND_RXRESET (1 << 5)
  208. #define LPC_COMMAND_PASSRUNTFRAME (1 << 6)
  209. #define LPC_COMMAND_PASSRXFILTER (1 << 7)
  210. #define LPC_COMMAND_TXFLOWCONTROL (1 << 8)
  211. #define LPC_COMMAND_RMII (1 << 9)
  212. #define LPC_COMMAND_FULLDUPLEX (1 << 10)
  213. /*
  214. * status register definitions
  215. */
  216. #define LPC_STATUS_RXACTIVE (1 << 0)
  217. #define LPC_STATUS_TXACTIVE (1 << 1)
  218. /*
  219. * tsv0 register definitions
  220. */
  221. #define LPC_TSV0_CRC_ERROR (1 << 0)
  222. #define LPC_TSV0_LENGTH_CHECK_ERROR (1 << 1)
  223. #define LPC_TSV0_LENGTH_OUT_OF_RANGE (1 << 2)
  224. #define LPC_TSV0_DONE (1 << 3)
  225. #define LPC_TSV0_MULTICAST (1 << 4)
  226. #define LPC_TSV0_BROADCAST (1 << 5)
  227. #define LPC_TSV0_PACKET_DEFER (1 << 6)
  228. #define LPC_TSV0_ESCESSIVE_DEFER (1 << 7)
  229. #define LPC_TSV0_ESCESSIVE_COLLISION (1 << 8)
  230. #define LPC_TSV0_LATE_COLLISION (1 << 9)
  231. #define LPC_TSV0_GIANT (1 << 10)
  232. #define LPC_TSV0_UNDERRUN (1 << 11)
  233. #define LPC_TSV0_TOTAL_BYTES(n) (((n) >> 12) & 0xFFFF)
  234. #define LPC_TSV0_CONTROL_FRAME (1 << 28)
  235. #define LPC_TSV0_PAUSE (1 << 29)
  236. #define LPC_TSV0_BACKPRESSURE (1 << 30)
  237. #define LPC_TSV0_VLAN (1 << 31)
  238. /*
  239. * tsv1 register definitions
  240. */
  241. #define LPC_TSV1_TRANSMIT_BYTE_COUNT(n) ((n) & 0xFFFF)
  242. #define LPC_TSV1_COLLISION_COUNT(n) (((n) >> 16) & 0xF)
  243. /*
  244. * rsv register definitions
  245. */
  246. #define LPC_RSV_RECEIVED_BYTE_COUNT(n) ((n) & 0xFFFF)
  247. #define LPC_RSV_RXDV_EVENT_IGNORED (1 << 16)
  248. #define LPC_RSV_RXDV_EVENT_PREVIOUSLY_SEEN (1 << 17)
  249. #define LPC_RSV_CARRIER_EVNT_PREVIOUS_SEEN (1 << 18)
  250. #define LPC_RSV_RECEIVE_CODE_VIOLATION (1 << 19)
  251. #define LPC_RSV_CRC_ERROR (1 << 20)
  252. #define LPC_RSV_LENGTH_CHECK_ERROR (1 << 21)
  253. #define LPC_RSV_LENGTH_OUT_OF_RANGE (1 << 22)
  254. #define LPC_RSV_RECEIVE_OK (1 << 23)
  255. #define LPC_RSV_MULTICAST (1 << 24)
  256. #define LPC_RSV_BROADCAST (1 << 25)
  257. #define LPC_RSV_DRIBBLE_NIBBLE (1 << 26)
  258. #define LPC_RSV_CONTROL_FRAME (1 << 27)
  259. #define LPC_RSV_PAUSE (1 << 28)
  260. #define LPC_RSV_UNSUPPORTED_OPCODE (1 << 29)
  261. #define LPC_RSV_VLAN (1 << 30)
  262. /*
  263. * flowcontrolcounter register definitions
  264. */
  265. #define LPC_FCCR_MIRRORCOUNTER(n) ((n) & 0xFFFF)
  266. #define LPC_FCCR_PAUSETIMER(n) (((n) >> 16) & 0xFFFF)
  267. /*
  268. * flowcontrolstatus register definitions
  269. */
  270. #define LPC_FCCR_MIRRORCOUNTERCURRENT(n) ((n) & 0xFFFF)
  271. /*
  272. * rxfliterctrl, rxfilterwolstatus, and rxfilterwolclear shared
  273. * register definitions
  274. */
  275. #define LPC_RXFLTRW_ACCEPTUNICAST (1 << 0)
  276. #define LPC_RXFLTRW_ACCEPTUBROADCAST (1 << 1)
  277. #define LPC_RXFLTRW_ACCEPTUMULTICAST (1 << 2)
  278. #define LPC_RXFLTRW_ACCEPTUNICASTHASH (1 << 3)
  279. #define LPC_RXFLTRW_ACCEPTUMULTICASTHASH (1 << 4)
  280. #define LPC_RXFLTRW_ACCEPTPERFECT (1 << 5)
  281. /*
  282. * rxfliterctrl register definitions
  283. */
  284. #define LPC_RXFLTRWSTS_MAGICPACKETENWOL (1 << 12)
  285. #define LPC_RXFLTRWSTS_RXFILTERENWOL (1 << 13)
  286. /*
  287. * rxfilterwolstatus/rxfilterwolclear register definitions
  288. */
  289. #define LPC_RXFLTRWSTS_RXFILTERWOL (1 << 7)
  290. #define LPC_RXFLTRWSTS_MAGICPACKETWOL (1 << 8)
  291. /*
  292. * intstatus, intenable, intclear, and Intset shared register
  293. * definitions
  294. */
  295. #define LPC_MACINT_RXOVERRUNINTEN (1 << 0)
  296. #define LPC_MACINT_RXERRORONINT (1 << 1)
  297. #define LPC_MACINT_RXFINISHEDINTEN (1 << 2)
  298. #define LPC_MACINT_RXDONEINTEN (1 << 3)
  299. #define LPC_MACINT_TXUNDERRUNINTEN (1 << 4)
  300. #define LPC_MACINT_TXERRORINTEN (1 << 5)
  301. #define LPC_MACINT_TXFINISHEDINTEN (1 << 6)
  302. #define LPC_MACINT_TXDONEINTEN (1 << 7)
  303. #define LPC_MACINT_SOFTINTEN (1 << 12)
  304. #define LPC_MACINT_WAKEUPINTEN (1 << 13)
  305. /*
  306. * powerdown register definitions
  307. */
  308. #define LPC_POWERDOWN_MACAHB (1 << 31)
  309. static phy_interface_t lpc_phy_interface_mode(struct device *dev)
  310. {
  311. if (dev && dev->of_node) {
  312. const char *mode = of_get_property(dev->of_node,
  313. "phy-mode", NULL);
  314. if (mode && !strcmp(mode, "mii"))
  315. return PHY_INTERFACE_MODE_MII;
  316. return PHY_INTERFACE_MODE_RMII;
  317. }
  318. /* non-DT */
  319. #ifdef CONFIG_ARCH_LPC32XX_MII_SUPPORT
  320. return PHY_INTERFACE_MODE_MII;
  321. #else
  322. return PHY_INTERFACE_MODE_RMII;
  323. #endif
  324. }
  325. static bool use_iram_for_net(struct device *dev)
  326. {
  327. if (dev && dev->of_node)
  328. return of_property_read_bool(dev->of_node, "use-iram");
  329. /* non-DT */
  330. #ifdef CONFIG_ARCH_LPC32XX_IRAM_FOR_NET
  331. return true;
  332. #else
  333. return false;
  334. #endif
  335. }
  336. /* Receive Status information word */
  337. #define RXSTATUS_SIZE 0x000007FF
  338. #define RXSTATUS_CONTROL (1 << 18)
  339. #define RXSTATUS_VLAN (1 << 19)
  340. #define RXSTATUS_FILTER (1 << 20)
  341. #define RXSTATUS_MULTICAST (1 << 21)
  342. #define RXSTATUS_BROADCAST (1 << 22)
  343. #define RXSTATUS_CRC (1 << 23)
  344. #define RXSTATUS_SYMBOL (1 << 24)
  345. #define RXSTATUS_LENGTH (1 << 25)
  346. #define RXSTATUS_RANGE (1 << 26)
  347. #define RXSTATUS_ALIGN (1 << 27)
  348. #define RXSTATUS_OVERRUN (1 << 28)
  349. #define RXSTATUS_NODESC (1 << 29)
  350. #define RXSTATUS_LAST (1 << 30)
  351. #define RXSTATUS_ERROR (1 << 31)
  352. #define RXSTATUS_STATUS_ERROR \
  353. (RXSTATUS_NODESC | RXSTATUS_OVERRUN | RXSTATUS_ALIGN | \
  354. RXSTATUS_RANGE | RXSTATUS_LENGTH | RXSTATUS_SYMBOL | RXSTATUS_CRC)
  355. /* Receive Descriptor control word */
  356. #define RXDESC_CONTROL_SIZE 0x000007FF
  357. #define RXDESC_CONTROL_INT (1 << 31)
  358. /* Transmit Status information word */
  359. #define TXSTATUS_COLLISIONS_GET(x) (((x) >> 21) & 0xF)
  360. #define TXSTATUS_DEFER (1 << 25)
  361. #define TXSTATUS_EXCESSDEFER (1 << 26)
  362. #define TXSTATUS_EXCESSCOLL (1 << 27)
  363. #define TXSTATUS_LATECOLL (1 << 28)
  364. #define TXSTATUS_UNDERRUN (1 << 29)
  365. #define TXSTATUS_NODESC (1 << 30)
  366. #define TXSTATUS_ERROR (1 << 31)
  367. /* Transmit Descriptor control word */
  368. #define TXDESC_CONTROL_SIZE 0x000007FF
  369. #define TXDESC_CONTROL_OVERRIDE (1 << 26)
  370. #define TXDESC_CONTROL_HUGE (1 << 27)
  371. #define TXDESC_CONTROL_PAD (1 << 28)
  372. #define TXDESC_CONTROL_CRC (1 << 29)
  373. #define TXDESC_CONTROL_LAST (1 << 30)
  374. #define TXDESC_CONTROL_INT (1 << 31)
  375. /*
  376. * Structure of a TX/RX descriptors and RX status
  377. */
  378. struct txrx_desc_t {
  379. __le32 packet;
  380. __le32 control;
  381. };
  382. struct rx_status_t {
  383. __le32 statusinfo;
  384. __le32 statushashcrc;
  385. };
  386. /*
  387. * Device driver data structure
  388. */
  389. struct netdata_local {
  390. struct platform_device *pdev;
  391. struct net_device *ndev;
  392. spinlock_t lock;
  393. void __iomem *net_base;
  394. u32 msg_enable;
  395. unsigned int skblen[ENET_TX_DESC];
  396. unsigned int last_tx_idx;
  397. unsigned int num_used_tx_buffs;
  398. struct mii_bus *mii_bus;
  399. struct phy_device *phy_dev;
  400. struct clk *clk;
  401. dma_addr_t dma_buff_base_p;
  402. void *dma_buff_base_v;
  403. size_t dma_buff_size;
  404. struct txrx_desc_t *tx_desc_v;
  405. u32 *tx_stat_v;
  406. void *tx_buff_v;
  407. struct txrx_desc_t *rx_desc_v;
  408. struct rx_status_t *rx_stat_v;
  409. void *rx_buff_v;
  410. int link;
  411. int speed;
  412. int duplex;
  413. struct napi_struct napi;
  414. };
  415. /*
  416. * MAC support functions
  417. */
  418. static void __lpc_set_mac(struct netdata_local *pldat, u8 *mac)
  419. {
  420. u32 tmp;
  421. /* Set station address */
  422. tmp = mac[0] | ((u32)mac[1] << 8);
  423. writel(tmp, LPC_ENET_SA2(pldat->net_base));
  424. tmp = mac[2] | ((u32)mac[3] << 8);
  425. writel(tmp, LPC_ENET_SA1(pldat->net_base));
  426. tmp = mac[4] | ((u32)mac[5] << 8);
  427. writel(tmp, LPC_ENET_SA0(pldat->net_base));
  428. netdev_dbg(pldat->ndev, "Ethernet MAC address %pM\n", mac);
  429. }
  430. static void __lpc_get_mac(struct netdata_local *pldat, u8 *mac)
  431. {
  432. u32 tmp;
  433. /* Get station address */
  434. tmp = readl(LPC_ENET_SA2(pldat->net_base));
  435. mac[0] = tmp & 0xFF;
  436. mac[1] = tmp >> 8;
  437. tmp = readl(LPC_ENET_SA1(pldat->net_base));
  438. mac[2] = tmp & 0xFF;
  439. mac[3] = tmp >> 8;
  440. tmp = readl(LPC_ENET_SA0(pldat->net_base));
  441. mac[4] = tmp & 0xFF;
  442. mac[5] = tmp >> 8;
  443. }
  444. static void __lpc_eth_clock_enable(struct netdata_local *pldat,
  445. bool enable)
  446. {
  447. if (enable)
  448. clk_enable(pldat->clk);
  449. else
  450. clk_disable(pldat->clk);
  451. }
  452. static void __lpc_params_setup(struct netdata_local *pldat)
  453. {
  454. u32 tmp;
  455. if (pldat->duplex == DUPLEX_FULL) {
  456. tmp = readl(LPC_ENET_MAC2(pldat->net_base));
  457. tmp |= LPC_MAC2_FULL_DUPLEX;
  458. writel(tmp, LPC_ENET_MAC2(pldat->net_base));
  459. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  460. tmp |= LPC_COMMAND_FULLDUPLEX;
  461. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  462. writel(LPC_IPGT_LOAD(0x15), LPC_ENET_IPGT(pldat->net_base));
  463. } else {
  464. tmp = readl(LPC_ENET_MAC2(pldat->net_base));
  465. tmp &= ~LPC_MAC2_FULL_DUPLEX;
  466. writel(tmp, LPC_ENET_MAC2(pldat->net_base));
  467. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  468. tmp &= ~LPC_COMMAND_FULLDUPLEX;
  469. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  470. writel(LPC_IPGT_LOAD(0x12), LPC_ENET_IPGT(pldat->net_base));
  471. }
  472. if (pldat->speed == SPEED_100)
  473. writel(LPC_SUPP_SPEED, LPC_ENET_SUPP(pldat->net_base));
  474. else
  475. writel(0, LPC_ENET_SUPP(pldat->net_base));
  476. }
  477. static void __lpc_eth_reset(struct netdata_local *pldat)
  478. {
  479. /* Reset all MAC logic */
  480. writel((LPC_MAC1_RESET_TX | LPC_MAC1_RESET_MCS_TX | LPC_MAC1_RESET_RX |
  481. LPC_MAC1_RESET_MCS_RX | LPC_MAC1_SIMULATION_RESET |
  482. LPC_MAC1_SOFT_RESET), LPC_ENET_MAC1(pldat->net_base));
  483. writel((LPC_COMMAND_REG_RESET | LPC_COMMAND_TXRESET |
  484. LPC_COMMAND_RXRESET), LPC_ENET_COMMAND(pldat->net_base));
  485. }
  486. static int __lpc_mii_mngt_reset(struct netdata_local *pldat)
  487. {
  488. /* Reset MII management hardware */
  489. writel(LPC_MCFG_RESET_MII_MGMT, LPC_ENET_MCFG(pldat->net_base));
  490. /* Setup MII clock to slowest rate with a /28 divider */
  491. writel(LPC_MCFG_CLOCK_SELECT(LPC_MCFG_CLOCK_HOST_DIV_28),
  492. LPC_ENET_MCFG(pldat->net_base));
  493. return 0;
  494. }
  495. static inline phys_addr_t __va_to_pa(void *addr, struct netdata_local *pldat)
  496. {
  497. phys_addr_t phaddr;
  498. phaddr = addr - pldat->dma_buff_base_v;
  499. phaddr += pldat->dma_buff_base_p;
  500. return phaddr;
  501. }
  502. static void lpc_eth_enable_int(void __iomem *regbase)
  503. {
  504. writel((LPC_MACINT_RXDONEINTEN | LPC_MACINT_TXDONEINTEN),
  505. LPC_ENET_INTENABLE(regbase));
  506. }
  507. static void lpc_eth_disable_int(void __iomem *regbase)
  508. {
  509. writel(0, LPC_ENET_INTENABLE(regbase));
  510. }
  511. /* Setup TX/RX descriptors */
  512. static void __lpc_txrx_desc_setup(struct netdata_local *pldat)
  513. {
  514. u32 *ptxstat;
  515. void *tbuff;
  516. int i;
  517. struct txrx_desc_t *ptxrxdesc;
  518. struct rx_status_t *prxstat;
  519. tbuff = PTR_ALIGN(pldat->dma_buff_base_v, 16);
  520. /* Setup TX descriptors, status, and buffers */
  521. pldat->tx_desc_v = tbuff;
  522. tbuff += sizeof(struct txrx_desc_t) * ENET_TX_DESC;
  523. pldat->tx_stat_v = tbuff;
  524. tbuff += sizeof(u32) * ENET_TX_DESC;
  525. tbuff = PTR_ALIGN(tbuff, 16);
  526. pldat->tx_buff_v = tbuff;
  527. tbuff += ENET_MAXF_SIZE * ENET_TX_DESC;
  528. /* Setup RX descriptors, status, and buffers */
  529. pldat->rx_desc_v = tbuff;
  530. tbuff += sizeof(struct txrx_desc_t) * ENET_RX_DESC;
  531. tbuff = PTR_ALIGN(tbuff, 16);
  532. pldat->rx_stat_v = tbuff;
  533. tbuff += sizeof(struct rx_status_t) * ENET_RX_DESC;
  534. tbuff = PTR_ALIGN(tbuff, 16);
  535. pldat->rx_buff_v = tbuff;
  536. tbuff += ENET_MAXF_SIZE * ENET_RX_DESC;
  537. /* Map the TX descriptors to the TX buffers in hardware */
  538. for (i = 0; i < ENET_TX_DESC; i++) {
  539. ptxstat = &pldat->tx_stat_v[i];
  540. ptxrxdesc = &pldat->tx_desc_v[i];
  541. ptxrxdesc->packet = __va_to_pa(
  542. pldat->tx_buff_v + i * ENET_MAXF_SIZE, pldat);
  543. ptxrxdesc->control = 0;
  544. *ptxstat = 0;
  545. }
  546. /* Map the RX descriptors to the RX buffers in hardware */
  547. for (i = 0; i < ENET_RX_DESC; i++) {
  548. prxstat = &pldat->rx_stat_v[i];
  549. ptxrxdesc = &pldat->rx_desc_v[i];
  550. ptxrxdesc->packet = __va_to_pa(
  551. pldat->rx_buff_v + i * ENET_MAXF_SIZE, pldat);
  552. ptxrxdesc->control = RXDESC_CONTROL_INT | (ENET_MAXF_SIZE - 1);
  553. prxstat->statusinfo = 0;
  554. prxstat->statushashcrc = 0;
  555. }
  556. /* Setup base addresses in hardware to point to buffers and
  557. * descriptors
  558. */
  559. writel((ENET_TX_DESC - 1),
  560. LPC_ENET_TXDESCRIPTORNUMBER(pldat->net_base));
  561. writel(__va_to_pa(pldat->tx_desc_v, pldat),
  562. LPC_ENET_TXDESCRIPTOR(pldat->net_base));
  563. writel(__va_to_pa(pldat->tx_stat_v, pldat),
  564. LPC_ENET_TXSTATUS(pldat->net_base));
  565. writel((ENET_RX_DESC - 1),
  566. LPC_ENET_RXDESCRIPTORNUMBER(pldat->net_base));
  567. writel(__va_to_pa(pldat->rx_desc_v, pldat),
  568. LPC_ENET_RXDESCRIPTOR(pldat->net_base));
  569. writel(__va_to_pa(pldat->rx_stat_v, pldat),
  570. LPC_ENET_RXSTATUS(pldat->net_base));
  571. }
  572. static void __lpc_eth_init(struct netdata_local *pldat)
  573. {
  574. u32 tmp;
  575. /* Disable controller and reset */
  576. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  577. tmp &= ~LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
  578. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  579. tmp = readl(LPC_ENET_MAC1(pldat->net_base));
  580. tmp &= ~LPC_MAC1_RECV_ENABLE;
  581. writel(tmp, LPC_ENET_MAC1(pldat->net_base));
  582. /* Initial MAC setup */
  583. writel(LPC_MAC1_PASS_ALL_RX_FRAMES, LPC_ENET_MAC1(pldat->net_base));
  584. writel((LPC_MAC2_PAD_CRC_ENABLE | LPC_MAC2_CRC_ENABLE),
  585. LPC_ENET_MAC2(pldat->net_base));
  586. writel(ENET_MAXF_SIZE, LPC_ENET_MAXF(pldat->net_base));
  587. /* Collision window, gap */
  588. writel((LPC_CLRT_LOAD_RETRY_MAX(0xF) |
  589. LPC_CLRT_LOAD_COLLISION_WINDOW(0x37)),
  590. LPC_ENET_CLRT(pldat->net_base));
  591. writel(LPC_IPGR_LOAD_PART2(0x12), LPC_ENET_IPGR(pldat->net_base));
  592. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  593. writel(LPC_COMMAND_PASSRUNTFRAME,
  594. LPC_ENET_COMMAND(pldat->net_base));
  595. else {
  596. writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
  597. LPC_ENET_COMMAND(pldat->net_base));
  598. writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
  599. }
  600. __lpc_params_setup(pldat);
  601. /* Setup TX and RX descriptors */
  602. __lpc_txrx_desc_setup(pldat);
  603. /* Setup packet filtering */
  604. writel((LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT),
  605. LPC_ENET_RXFILTER_CTRL(pldat->net_base));
  606. /* Get the next TX buffer output index */
  607. pldat->num_used_tx_buffs = 0;
  608. pldat->last_tx_idx =
  609. readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  610. /* Clear and enable interrupts */
  611. writel(0xFFFF, LPC_ENET_INTCLEAR(pldat->net_base));
  612. smp_wmb();
  613. lpc_eth_enable_int(pldat->net_base);
  614. /* Enable controller */
  615. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  616. tmp |= LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
  617. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  618. tmp = readl(LPC_ENET_MAC1(pldat->net_base));
  619. tmp |= LPC_MAC1_RECV_ENABLE;
  620. writel(tmp, LPC_ENET_MAC1(pldat->net_base));
  621. }
  622. static void __lpc_eth_shutdown(struct netdata_local *pldat)
  623. {
  624. /* Reset ethernet and power down PHY */
  625. __lpc_eth_reset(pldat);
  626. writel(0, LPC_ENET_MAC1(pldat->net_base));
  627. writel(0, LPC_ENET_MAC2(pldat->net_base));
  628. }
  629. /*
  630. * MAC<--->PHY support functions
  631. */
  632. static int lpc_mdio_read(struct mii_bus *bus, int phy_id, int phyreg)
  633. {
  634. struct netdata_local *pldat = bus->priv;
  635. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  636. int lps;
  637. writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
  638. writel(LPC_MCMD_READ, LPC_ENET_MCMD(pldat->net_base));
  639. /* Wait for unbusy status */
  640. while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
  641. if (time_after(jiffies, timeout))
  642. return -EIO;
  643. cpu_relax();
  644. }
  645. lps = readl(LPC_ENET_MRDD(pldat->net_base));
  646. writel(0, LPC_ENET_MCMD(pldat->net_base));
  647. return lps;
  648. }
  649. static int lpc_mdio_write(struct mii_bus *bus, int phy_id, int phyreg,
  650. u16 phydata)
  651. {
  652. struct netdata_local *pldat = bus->priv;
  653. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  654. writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
  655. writel(phydata, LPC_ENET_MWTD(pldat->net_base));
  656. /* Wait for completion */
  657. while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
  658. if (time_after(jiffies, timeout))
  659. return -EIO;
  660. cpu_relax();
  661. }
  662. return 0;
  663. }
  664. static int lpc_mdio_reset(struct mii_bus *bus)
  665. {
  666. return __lpc_mii_mngt_reset((struct netdata_local *)bus->priv);
  667. }
  668. static void lpc_handle_link_change(struct net_device *ndev)
  669. {
  670. struct netdata_local *pldat = netdev_priv(ndev);
  671. struct phy_device *phydev = pldat->phy_dev;
  672. unsigned long flags;
  673. bool status_change = false;
  674. spin_lock_irqsave(&pldat->lock, flags);
  675. if (phydev->link) {
  676. if ((pldat->speed != phydev->speed) ||
  677. (pldat->duplex != phydev->duplex)) {
  678. pldat->speed = phydev->speed;
  679. pldat->duplex = phydev->duplex;
  680. status_change = true;
  681. }
  682. }
  683. if (phydev->link != pldat->link) {
  684. if (!phydev->link) {
  685. pldat->speed = 0;
  686. pldat->duplex = -1;
  687. }
  688. pldat->link = phydev->link;
  689. status_change = true;
  690. }
  691. spin_unlock_irqrestore(&pldat->lock, flags);
  692. if (status_change)
  693. __lpc_params_setup(pldat);
  694. }
  695. static int lpc_mii_probe(struct net_device *ndev)
  696. {
  697. struct netdata_local *pldat = netdev_priv(ndev);
  698. struct phy_device *phydev = phy_find_first(pldat->mii_bus);
  699. if (!phydev) {
  700. netdev_err(ndev, "no PHY found\n");
  701. return -ENODEV;
  702. }
  703. /* Attach to the PHY */
  704. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  705. netdev_info(ndev, "using MII interface\n");
  706. else
  707. netdev_info(ndev, "using RMII interface\n");
  708. phydev = phy_connect(ndev, dev_name(&phydev->dev),
  709. &lpc_handle_link_change, 0,
  710. lpc_phy_interface_mode(&pldat->pdev->dev));
  711. if (IS_ERR(phydev)) {
  712. netdev_err(ndev, "Could not attach to PHY\n");
  713. return PTR_ERR(phydev);
  714. }
  715. /* mask with MAC supported features */
  716. phydev->supported &= PHY_BASIC_FEATURES;
  717. phydev->advertising = phydev->supported;
  718. pldat->link = 0;
  719. pldat->speed = 0;
  720. pldat->duplex = -1;
  721. pldat->phy_dev = phydev;
  722. netdev_info(ndev,
  723. "attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
  724. phydev->drv->name, dev_name(&phydev->dev), phydev->irq);
  725. return 0;
  726. }
  727. static int lpc_mii_init(struct netdata_local *pldat)
  728. {
  729. int err = -ENXIO, i;
  730. pldat->mii_bus = mdiobus_alloc();
  731. if (!pldat->mii_bus) {
  732. err = -ENOMEM;
  733. goto err_out;
  734. }
  735. /* Setup MII mode */
  736. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  737. writel(LPC_COMMAND_PASSRUNTFRAME,
  738. LPC_ENET_COMMAND(pldat->net_base));
  739. else {
  740. writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
  741. LPC_ENET_COMMAND(pldat->net_base));
  742. writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
  743. }
  744. pldat->mii_bus->name = "lpc_mii_bus";
  745. pldat->mii_bus->read = &lpc_mdio_read;
  746. pldat->mii_bus->write = &lpc_mdio_write;
  747. pldat->mii_bus->reset = &lpc_mdio_reset;
  748. snprintf(pldat->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  749. pldat->pdev->name, pldat->pdev->id);
  750. pldat->mii_bus->priv = pldat;
  751. pldat->mii_bus->parent = &pldat->pdev->dev;
  752. pldat->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  753. if (!pldat->mii_bus->irq) {
  754. err = -ENOMEM;
  755. goto err_out_1;
  756. }
  757. for (i = 0; i < PHY_MAX_ADDR; i++)
  758. pldat->mii_bus->irq[i] = PHY_POLL;
  759. platform_set_drvdata(pldat->pdev, pldat->mii_bus);
  760. if (mdiobus_register(pldat->mii_bus))
  761. goto err_out_free_mdio_irq;
  762. if (lpc_mii_probe(pldat->ndev) != 0)
  763. goto err_out_unregister_bus;
  764. return 0;
  765. err_out_unregister_bus:
  766. mdiobus_unregister(pldat->mii_bus);
  767. err_out_free_mdio_irq:
  768. kfree(pldat->mii_bus->irq);
  769. err_out_1:
  770. mdiobus_free(pldat->mii_bus);
  771. err_out:
  772. return err;
  773. }
  774. static void __lpc_handle_xmit(struct net_device *ndev)
  775. {
  776. struct netdata_local *pldat = netdev_priv(ndev);
  777. u32 txcidx, *ptxstat, txstat;
  778. txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  779. while (pldat->last_tx_idx != txcidx) {
  780. unsigned int skblen = pldat->skblen[pldat->last_tx_idx];
  781. /* A buffer is available, get buffer status */
  782. ptxstat = &pldat->tx_stat_v[pldat->last_tx_idx];
  783. txstat = *ptxstat;
  784. /* Next buffer and decrement used buffer counter */
  785. pldat->num_used_tx_buffs--;
  786. pldat->last_tx_idx++;
  787. if (pldat->last_tx_idx >= ENET_TX_DESC)
  788. pldat->last_tx_idx = 0;
  789. /* Update collision counter */
  790. ndev->stats.collisions += TXSTATUS_COLLISIONS_GET(txstat);
  791. /* Any errors occurred? */
  792. if (txstat & TXSTATUS_ERROR) {
  793. if (txstat & TXSTATUS_UNDERRUN) {
  794. /* FIFO underrun */
  795. ndev->stats.tx_fifo_errors++;
  796. }
  797. if (txstat & TXSTATUS_LATECOLL) {
  798. /* Late collision */
  799. ndev->stats.tx_aborted_errors++;
  800. }
  801. if (txstat & TXSTATUS_EXCESSCOLL) {
  802. /* Excessive collision */
  803. ndev->stats.tx_aborted_errors++;
  804. }
  805. if (txstat & TXSTATUS_EXCESSDEFER) {
  806. /* Defer limit */
  807. ndev->stats.tx_aborted_errors++;
  808. }
  809. ndev->stats.tx_errors++;
  810. } else {
  811. /* Update stats */
  812. ndev->stats.tx_packets++;
  813. ndev->stats.tx_bytes += skblen;
  814. }
  815. txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  816. }
  817. if (pldat->num_used_tx_buffs <= ENET_TX_DESC/2) {
  818. if (netif_queue_stopped(ndev))
  819. netif_wake_queue(ndev);
  820. }
  821. }
  822. static int __lpc_handle_recv(struct net_device *ndev, int budget)
  823. {
  824. struct netdata_local *pldat = netdev_priv(ndev);
  825. struct sk_buff *skb;
  826. u32 rxconsidx, len, ethst;
  827. struct rx_status_t *prxstat;
  828. u8 *prdbuf;
  829. int rx_done = 0;
  830. /* Get the current RX buffer indexes */
  831. rxconsidx = readl(LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
  832. while (rx_done < budget && rxconsidx !=
  833. readl(LPC_ENET_RXPRODUCEINDEX(pldat->net_base))) {
  834. /* Get pointer to receive status */
  835. prxstat = &pldat->rx_stat_v[rxconsidx];
  836. len = (prxstat->statusinfo & RXSTATUS_SIZE) + 1;
  837. /* Status error? */
  838. ethst = prxstat->statusinfo;
  839. if ((ethst & (RXSTATUS_ERROR | RXSTATUS_STATUS_ERROR)) ==
  840. (RXSTATUS_ERROR | RXSTATUS_RANGE))
  841. ethst &= ~RXSTATUS_ERROR;
  842. if (ethst & RXSTATUS_ERROR) {
  843. int si = prxstat->statusinfo;
  844. /* Check statuses */
  845. if (si & RXSTATUS_OVERRUN) {
  846. /* Overrun error */
  847. ndev->stats.rx_fifo_errors++;
  848. } else if (si & RXSTATUS_CRC) {
  849. /* CRC error */
  850. ndev->stats.rx_crc_errors++;
  851. } else if (si & RXSTATUS_LENGTH) {
  852. /* Length error */
  853. ndev->stats.rx_length_errors++;
  854. } else if (si & RXSTATUS_ERROR) {
  855. /* Other error */
  856. ndev->stats.rx_length_errors++;
  857. }
  858. ndev->stats.rx_errors++;
  859. } else {
  860. /* Packet is good */
  861. skb = dev_alloc_skb(len);
  862. if (!skb) {
  863. ndev->stats.rx_dropped++;
  864. } else {
  865. prdbuf = skb_put(skb, len);
  866. /* Copy packet from buffer */
  867. memcpy(prdbuf, pldat->rx_buff_v +
  868. rxconsidx * ENET_MAXF_SIZE, len);
  869. /* Pass to upper layer */
  870. skb->protocol = eth_type_trans(skb, ndev);
  871. netif_receive_skb(skb);
  872. ndev->stats.rx_packets++;
  873. ndev->stats.rx_bytes += len;
  874. }
  875. }
  876. /* Increment consume index */
  877. rxconsidx = rxconsidx + 1;
  878. if (rxconsidx >= ENET_RX_DESC)
  879. rxconsidx = 0;
  880. writel(rxconsidx,
  881. LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
  882. rx_done++;
  883. }
  884. return rx_done;
  885. }
  886. static int lpc_eth_poll(struct napi_struct *napi, int budget)
  887. {
  888. struct netdata_local *pldat = container_of(napi,
  889. struct netdata_local, napi);
  890. struct net_device *ndev = pldat->ndev;
  891. int rx_done = 0;
  892. struct netdev_queue *txq = netdev_get_tx_queue(ndev, 0);
  893. __netif_tx_lock(txq, smp_processor_id());
  894. __lpc_handle_xmit(ndev);
  895. __netif_tx_unlock(txq);
  896. rx_done = __lpc_handle_recv(ndev, budget);
  897. if (rx_done < budget) {
  898. napi_complete(napi);
  899. lpc_eth_enable_int(pldat->net_base);
  900. }
  901. return rx_done;
  902. }
  903. static irqreturn_t __lpc_eth_interrupt(int irq, void *dev_id)
  904. {
  905. struct net_device *ndev = dev_id;
  906. struct netdata_local *pldat = netdev_priv(ndev);
  907. u32 tmp;
  908. spin_lock(&pldat->lock);
  909. tmp = readl(LPC_ENET_INTSTATUS(pldat->net_base));
  910. /* Clear interrupts */
  911. writel(tmp, LPC_ENET_INTCLEAR(pldat->net_base));
  912. lpc_eth_disable_int(pldat->net_base);
  913. if (likely(napi_schedule_prep(&pldat->napi)))
  914. __napi_schedule(&pldat->napi);
  915. spin_unlock(&pldat->lock);
  916. return IRQ_HANDLED;
  917. }
  918. static int lpc_eth_close(struct net_device *ndev)
  919. {
  920. unsigned long flags;
  921. struct netdata_local *pldat = netdev_priv(ndev);
  922. if (netif_msg_ifdown(pldat))
  923. dev_dbg(&pldat->pdev->dev, "shutting down %s\n", ndev->name);
  924. napi_disable(&pldat->napi);
  925. netif_stop_queue(ndev);
  926. if (pldat->phy_dev)
  927. phy_stop(pldat->phy_dev);
  928. spin_lock_irqsave(&pldat->lock, flags);
  929. __lpc_eth_reset(pldat);
  930. netif_carrier_off(ndev);
  931. writel(0, LPC_ENET_MAC1(pldat->net_base));
  932. writel(0, LPC_ENET_MAC2(pldat->net_base));
  933. spin_unlock_irqrestore(&pldat->lock, flags);
  934. __lpc_eth_clock_enable(pldat, false);
  935. return 0;
  936. }
  937. static int lpc_eth_hard_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  938. {
  939. struct netdata_local *pldat = netdev_priv(ndev);
  940. u32 len, txidx;
  941. u32 *ptxstat;
  942. struct txrx_desc_t *ptxrxdesc;
  943. len = skb->len;
  944. spin_lock_irq(&pldat->lock);
  945. if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1)) {
  946. /* This function should never be called when there are no
  947. buffers */
  948. netif_stop_queue(ndev);
  949. spin_unlock_irq(&pldat->lock);
  950. WARN(1, "BUG! TX request when no free TX buffers!\n");
  951. return NETDEV_TX_BUSY;
  952. }
  953. /* Get the next TX descriptor index */
  954. txidx = readl(LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
  955. /* Setup control for the transfer */
  956. ptxstat = &pldat->tx_stat_v[txidx];
  957. *ptxstat = 0;
  958. ptxrxdesc = &pldat->tx_desc_v[txidx];
  959. ptxrxdesc->control =
  960. (len - 1) | TXDESC_CONTROL_LAST | TXDESC_CONTROL_INT;
  961. /* Copy data to the DMA buffer */
  962. memcpy(pldat->tx_buff_v + txidx * ENET_MAXF_SIZE, skb->data, len);
  963. /* Save the buffer and increment the buffer counter */
  964. pldat->skblen[txidx] = len;
  965. pldat->num_used_tx_buffs++;
  966. /* Start transmit */
  967. txidx++;
  968. if (txidx >= ENET_TX_DESC)
  969. txidx = 0;
  970. writel(txidx, LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
  971. /* Stop queue if no more TX buffers */
  972. if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1))
  973. netif_stop_queue(ndev);
  974. spin_unlock_irq(&pldat->lock);
  975. dev_kfree_skb(skb);
  976. return NETDEV_TX_OK;
  977. }
  978. static int lpc_set_mac_address(struct net_device *ndev, void *p)
  979. {
  980. struct sockaddr *addr = p;
  981. struct netdata_local *pldat = netdev_priv(ndev);
  982. unsigned long flags;
  983. if (!is_valid_ether_addr(addr->sa_data))
  984. return -EADDRNOTAVAIL;
  985. memcpy(ndev->dev_addr, addr->sa_data, ETH_ALEN);
  986. spin_lock_irqsave(&pldat->lock, flags);
  987. /* Set station address */
  988. __lpc_set_mac(pldat, ndev->dev_addr);
  989. spin_unlock_irqrestore(&pldat->lock, flags);
  990. return 0;
  991. }
  992. static void lpc_eth_set_multicast_list(struct net_device *ndev)
  993. {
  994. struct netdata_local *pldat = netdev_priv(ndev);
  995. struct netdev_hw_addr_list *mcptr = &ndev->mc;
  996. struct netdev_hw_addr *ha;
  997. u32 tmp32, hash_val, hashlo, hashhi;
  998. unsigned long flags;
  999. spin_lock_irqsave(&pldat->lock, flags);
  1000. /* Set station address */
  1001. __lpc_set_mac(pldat, ndev->dev_addr);
  1002. tmp32 = LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT;
  1003. if (ndev->flags & IFF_PROMISC)
  1004. tmp32 |= LPC_RXFLTRW_ACCEPTUNICAST |
  1005. LPC_RXFLTRW_ACCEPTUMULTICAST;
  1006. if (ndev->flags & IFF_ALLMULTI)
  1007. tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICAST;
  1008. if (netdev_hw_addr_list_count(mcptr))
  1009. tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICASTHASH;
  1010. writel(tmp32, LPC_ENET_RXFILTER_CTRL(pldat->net_base));
  1011. /* Set initial hash table */
  1012. hashlo = 0x0;
  1013. hashhi = 0x0;
  1014. /* 64 bits : multicast address in hash table */
  1015. netdev_hw_addr_list_for_each(ha, mcptr) {
  1016. hash_val = (ether_crc(6, ha->addr) >> 23) & 0x3F;
  1017. if (hash_val >= 32)
  1018. hashhi |= 1 << (hash_val - 32);
  1019. else
  1020. hashlo |= 1 << hash_val;
  1021. }
  1022. writel(hashlo, LPC_ENET_HASHFILTERL(pldat->net_base));
  1023. writel(hashhi, LPC_ENET_HASHFILTERH(pldat->net_base));
  1024. spin_unlock_irqrestore(&pldat->lock, flags);
  1025. }
  1026. static int lpc_eth_ioctl(struct net_device *ndev, struct ifreq *req, int cmd)
  1027. {
  1028. struct netdata_local *pldat = netdev_priv(ndev);
  1029. struct phy_device *phydev = pldat->phy_dev;
  1030. if (!netif_running(ndev))
  1031. return -EINVAL;
  1032. if (!phydev)
  1033. return -ENODEV;
  1034. return phy_mii_ioctl(phydev, req, cmd);
  1035. }
  1036. static int lpc_eth_open(struct net_device *ndev)
  1037. {
  1038. struct netdata_local *pldat = netdev_priv(ndev);
  1039. if (netif_msg_ifup(pldat))
  1040. dev_dbg(&pldat->pdev->dev, "enabling %s\n", ndev->name);
  1041. if (!is_valid_ether_addr(ndev->dev_addr))
  1042. return -EADDRNOTAVAIL;
  1043. __lpc_eth_clock_enable(pldat, true);
  1044. /* Reset and initialize */
  1045. __lpc_eth_reset(pldat);
  1046. __lpc_eth_init(pldat);
  1047. /* schedule a link state check */
  1048. phy_start(pldat->phy_dev);
  1049. netif_start_queue(ndev);
  1050. napi_enable(&pldat->napi);
  1051. return 0;
  1052. }
  1053. /*
  1054. * Ethtool ops
  1055. */
  1056. static void lpc_eth_ethtool_getdrvinfo(struct net_device *ndev,
  1057. struct ethtool_drvinfo *info)
  1058. {
  1059. strcpy(info->driver, MODNAME);
  1060. strcpy(info->version, DRV_VERSION);
  1061. strcpy(info->bus_info, dev_name(ndev->dev.parent));
  1062. }
  1063. static u32 lpc_eth_ethtool_getmsglevel(struct net_device *ndev)
  1064. {
  1065. struct netdata_local *pldat = netdev_priv(ndev);
  1066. return pldat->msg_enable;
  1067. }
  1068. static void lpc_eth_ethtool_setmsglevel(struct net_device *ndev, u32 level)
  1069. {
  1070. struct netdata_local *pldat = netdev_priv(ndev);
  1071. pldat->msg_enable = level;
  1072. }
  1073. static int lpc_eth_ethtool_getsettings(struct net_device *ndev,
  1074. struct ethtool_cmd *cmd)
  1075. {
  1076. struct netdata_local *pldat = netdev_priv(ndev);
  1077. struct phy_device *phydev = pldat->phy_dev;
  1078. if (!phydev)
  1079. return -EOPNOTSUPP;
  1080. return phy_ethtool_gset(phydev, cmd);
  1081. }
  1082. static int lpc_eth_ethtool_setsettings(struct net_device *ndev,
  1083. struct ethtool_cmd *cmd)
  1084. {
  1085. struct netdata_local *pldat = netdev_priv(ndev);
  1086. struct phy_device *phydev = pldat->phy_dev;
  1087. if (!phydev)
  1088. return -EOPNOTSUPP;
  1089. return phy_ethtool_sset(phydev, cmd);
  1090. }
  1091. static const struct ethtool_ops lpc_eth_ethtool_ops = {
  1092. .get_drvinfo = lpc_eth_ethtool_getdrvinfo,
  1093. .get_settings = lpc_eth_ethtool_getsettings,
  1094. .set_settings = lpc_eth_ethtool_setsettings,
  1095. .get_msglevel = lpc_eth_ethtool_getmsglevel,
  1096. .set_msglevel = lpc_eth_ethtool_setmsglevel,
  1097. .get_link = ethtool_op_get_link,
  1098. };
  1099. static const struct net_device_ops lpc_netdev_ops = {
  1100. .ndo_open = lpc_eth_open,
  1101. .ndo_stop = lpc_eth_close,
  1102. .ndo_start_xmit = lpc_eth_hard_start_xmit,
  1103. .ndo_set_rx_mode = lpc_eth_set_multicast_list,
  1104. .ndo_do_ioctl = lpc_eth_ioctl,
  1105. .ndo_set_mac_address = lpc_set_mac_address,
  1106. .ndo_change_mtu = eth_change_mtu,
  1107. };
  1108. static int lpc_eth_drv_probe(struct platform_device *pdev)
  1109. {
  1110. struct resource *res;
  1111. struct net_device *ndev;
  1112. struct netdata_local *pldat;
  1113. struct phy_device *phydev;
  1114. dma_addr_t dma_handle;
  1115. int irq, ret;
  1116. u32 tmp;
  1117. /* Setup network interface for RMII or MII mode */
  1118. tmp = __raw_readl(LPC32XX_CLKPWR_MACCLK_CTRL);
  1119. tmp &= ~LPC32XX_CLKPWR_MACCTRL_PINS_MSK;
  1120. if (lpc_phy_interface_mode(&pdev->dev) == PHY_INTERFACE_MODE_MII)
  1121. tmp |= LPC32XX_CLKPWR_MACCTRL_USE_MII_PINS;
  1122. else
  1123. tmp |= LPC32XX_CLKPWR_MACCTRL_USE_RMII_PINS;
  1124. __raw_writel(tmp, LPC32XX_CLKPWR_MACCLK_CTRL);
  1125. /* Get platform resources */
  1126. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1127. irq = platform_get_irq(pdev, 0);
  1128. if ((!res) || (irq < 0) || (irq >= NR_IRQS)) {
  1129. dev_err(&pdev->dev, "error getting resources.\n");
  1130. ret = -ENXIO;
  1131. goto err_exit;
  1132. }
  1133. /* Allocate net driver data structure */
  1134. ndev = alloc_etherdev(sizeof(struct netdata_local));
  1135. if (!ndev) {
  1136. dev_err(&pdev->dev, "could not allocate device.\n");
  1137. ret = -ENOMEM;
  1138. goto err_exit;
  1139. }
  1140. SET_NETDEV_DEV(ndev, &pdev->dev);
  1141. pldat = netdev_priv(ndev);
  1142. pldat->pdev = pdev;
  1143. pldat->ndev = ndev;
  1144. spin_lock_init(&pldat->lock);
  1145. /* Save resources */
  1146. ndev->irq = irq;
  1147. /* Get clock for the device */
  1148. pldat->clk = clk_get(&pdev->dev, NULL);
  1149. if (IS_ERR(pldat->clk)) {
  1150. dev_err(&pdev->dev, "error getting clock.\n");
  1151. ret = PTR_ERR(pldat->clk);
  1152. goto err_out_free_dev;
  1153. }
  1154. /* Enable network clock */
  1155. __lpc_eth_clock_enable(pldat, true);
  1156. /* Map IO space */
  1157. pldat->net_base = ioremap(res->start, res->end - res->start + 1);
  1158. if (!pldat->net_base) {
  1159. dev_err(&pdev->dev, "failed to map registers\n");
  1160. ret = -ENOMEM;
  1161. goto err_out_disable_clocks;
  1162. }
  1163. ret = request_irq(ndev->irq, __lpc_eth_interrupt, 0,
  1164. ndev->name, ndev);
  1165. if (ret) {
  1166. dev_err(&pdev->dev, "error requesting interrupt.\n");
  1167. goto err_out_iounmap;
  1168. }
  1169. /* Fill in the fields of the device structure with ethernet values. */
  1170. ether_setup(ndev);
  1171. /* Setup driver functions */
  1172. ndev->netdev_ops = &lpc_netdev_ops;
  1173. ndev->ethtool_ops = &lpc_eth_ethtool_ops;
  1174. ndev->watchdog_timeo = msecs_to_jiffies(2500);
  1175. /* Get size of DMA buffers/descriptors region */
  1176. pldat->dma_buff_size = (ENET_TX_DESC + ENET_RX_DESC) * (ENET_MAXF_SIZE +
  1177. sizeof(struct txrx_desc_t) + sizeof(struct rx_status_t));
  1178. pldat->dma_buff_base_v = 0;
  1179. if (use_iram_for_net(&pldat->pdev->dev)) {
  1180. dma_handle = LPC32XX_IRAM_BASE;
  1181. if (pldat->dma_buff_size <= lpc32xx_return_iram_size())
  1182. pldat->dma_buff_base_v =
  1183. io_p2v(LPC32XX_IRAM_BASE);
  1184. else
  1185. netdev_err(ndev,
  1186. "IRAM not big enough for net buffers, using SDRAM instead.\n");
  1187. }
  1188. if (pldat->dma_buff_base_v == 0) {
  1189. pldat->pdev->dev.coherent_dma_mask = 0xFFFFFFFF;
  1190. pldat->pdev->dev.dma_mask = &pldat->pdev->dev.coherent_dma_mask;
  1191. pldat->dma_buff_size = PAGE_ALIGN(pldat->dma_buff_size);
  1192. /* Allocate a chunk of memory for the DMA ethernet buffers
  1193. and descriptors */
  1194. pldat->dma_buff_base_v =
  1195. dma_alloc_coherent(&pldat->pdev->dev,
  1196. pldat->dma_buff_size, &dma_handle,
  1197. GFP_KERNEL);
  1198. if (pldat->dma_buff_base_v == NULL) {
  1199. dev_err(&pdev->dev, "error getting DMA region.\n");
  1200. ret = -ENOMEM;
  1201. goto err_out_free_irq;
  1202. }
  1203. }
  1204. pldat->dma_buff_base_p = dma_handle;
  1205. netdev_dbg(ndev, "IO address start :0x%08x\n",
  1206. res->start);
  1207. netdev_dbg(ndev, "IO address size :%d\n",
  1208. res->end - res->start + 1);
  1209. netdev_dbg(ndev, "IO address (mapped) :0x%p\n",
  1210. pldat->net_base);
  1211. netdev_dbg(ndev, "IRQ number :%d\n", ndev->irq);
  1212. netdev_dbg(ndev, "DMA buffer size :%d\n", pldat->dma_buff_size);
  1213. netdev_dbg(ndev, "DMA buffer P address :0x%08x\n",
  1214. pldat->dma_buff_base_p);
  1215. netdev_dbg(ndev, "DMA buffer V address :0x%p\n",
  1216. pldat->dma_buff_base_v);
  1217. /* Get MAC address from current HW setting (POR state is all zeros) */
  1218. __lpc_get_mac(pldat, ndev->dev_addr);
  1219. #ifdef CONFIG_OF_NET
  1220. if (!is_valid_ether_addr(ndev->dev_addr)) {
  1221. const char *macaddr = of_get_mac_address(pdev->dev.of_node);
  1222. if (macaddr)
  1223. memcpy(ndev->dev_addr, macaddr, ETH_ALEN);
  1224. }
  1225. #endif
  1226. if (!is_valid_ether_addr(ndev->dev_addr))
  1227. eth_hw_addr_random(ndev);
  1228. /* Reset the ethernet controller */
  1229. __lpc_eth_reset(pldat);
  1230. /* then shut everything down to save power */
  1231. __lpc_eth_shutdown(pldat);
  1232. /* Set default parameters */
  1233. pldat->msg_enable = NETIF_MSG_LINK;
  1234. /* Force an MII interface reset and clock setup */
  1235. __lpc_mii_mngt_reset(pldat);
  1236. /* Force default PHY interface setup in chip, this will probably be
  1237. changed by the PHY driver */
  1238. pldat->link = 0;
  1239. pldat->speed = 100;
  1240. pldat->duplex = DUPLEX_FULL;
  1241. __lpc_params_setup(pldat);
  1242. netif_napi_add(ndev, &pldat->napi, lpc_eth_poll, NAPI_WEIGHT);
  1243. ret = register_netdev(ndev);
  1244. if (ret) {
  1245. dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
  1246. goto err_out_dma_unmap;
  1247. }
  1248. platform_set_drvdata(pdev, ndev);
  1249. if (lpc_mii_init(pldat) != 0)
  1250. goto err_out_unregister_netdev;
  1251. netdev_info(ndev, "LPC mac at 0x%08x irq %d\n",
  1252. res->start, ndev->irq);
  1253. phydev = pldat->phy_dev;
  1254. device_init_wakeup(&pdev->dev, 1);
  1255. device_set_wakeup_enable(&pdev->dev, 0);
  1256. return 0;
  1257. err_out_unregister_netdev:
  1258. platform_set_drvdata(pdev, NULL);
  1259. unregister_netdev(ndev);
  1260. err_out_dma_unmap:
  1261. if (!use_iram_for_net(&pldat->pdev->dev) ||
  1262. pldat->dma_buff_size > lpc32xx_return_iram_size())
  1263. dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
  1264. pldat->dma_buff_base_v,
  1265. pldat->dma_buff_base_p);
  1266. err_out_free_irq:
  1267. free_irq(ndev->irq, ndev);
  1268. err_out_iounmap:
  1269. iounmap(pldat->net_base);
  1270. err_out_disable_clocks:
  1271. clk_disable(pldat->clk);
  1272. clk_put(pldat->clk);
  1273. err_out_free_dev:
  1274. free_netdev(ndev);
  1275. err_exit:
  1276. pr_err("%s: not found (%d).\n", MODNAME, ret);
  1277. return ret;
  1278. }
  1279. static int lpc_eth_drv_remove(struct platform_device *pdev)
  1280. {
  1281. struct net_device *ndev = platform_get_drvdata(pdev);
  1282. struct netdata_local *pldat = netdev_priv(ndev);
  1283. unregister_netdev(ndev);
  1284. platform_set_drvdata(pdev, NULL);
  1285. if (!use_iram_for_net(&pldat->pdev->dev) ||
  1286. pldat->dma_buff_size > lpc32xx_return_iram_size())
  1287. dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
  1288. pldat->dma_buff_base_v,
  1289. pldat->dma_buff_base_p);
  1290. free_irq(ndev->irq, ndev);
  1291. iounmap(pldat->net_base);
  1292. mdiobus_free(pldat->mii_bus);
  1293. clk_disable(pldat->clk);
  1294. clk_put(pldat->clk);
  1295. free_netdev(ndev);
  1296. return 0;
  1297. }
  1298. #ifdef CONFIG_PM
  1299. static int lpc_eth_drv_suspend(struct platform_device *pdev,
  1300. pm_message_t state)
  1301. {
  1302. struct net_device *ndev = platform_get_drvdata(pdev);
  1303. struct netdata_local *pldat = netdev_priv(ndev);
  1304. if (device_may_wakeup(&pdev->dev))
  1305. enable_irq_wake(ndev->irq);
  1306. if (ndev) {
  1307. if (netif_running(ndev)) {
  1308. netif_device_detach(ndev);
  1309. __lpc_eth_shutdown(pldat);
  1310. clk_disable(pldat->clk);
  1311. /*
  1312. * Reset again now clock is disable to be sure
  1313. * EMC_MDC is down
  1314. */
  1315. __lpc_eth_reset(pldat);
  1316. }
  1317. }
  1318. return 0;
  1319. }
  1320. static int lpc_eth_drv_resume(struct platform_device *pdev)
  1321. {
  1322. struct net_device *ndev = platform_get_drvdata(pdev);
  1323. struct netdata_local *pldat;
  1324. if (device_may_wakeup(&pdev->dev))
  1325. disable_irq_wake(ndev->irq);
  1326. if (ndev) {
  1327. if (netif_running(ndev)) {
  1328. pldat = netdev_priv(ndev);
  1329. /* Enable interface clock */
  1330. clk_enable(pldat->clk);
  1331. /* Reset and initialize */
  1332. __lpc_eth_reset(pldat);
  1333. __lpc_eth_init(pldat);
  1334. netif_device_attach(ndev);
  1335. }
  1336. }
  1337. return 0;
  1338. }
  1339. #endif
  1340. #ifdef CONFIG_OF
  1341. static const struct of_device_id lpc_eth_match[] = {
  1342. { .compatible = "nxp,lpc-eth" },
  1343. { }
  1344. };
  1345. MODULE_DEVICE_TABLE(of, lpc_eth_match);
  1346. #endif
  1347. static struct platform_driver lpc_eth_driver = {
  1348. .probe = lpc_eth_drv_probe,
  1349. .remove = __devexit_p(lpc_eth_drv_remove),
  1350. #ifdef CONFIG_PM
  1351. .suspend = lpc_eth_drv_suspend,
  1352. .resume = lpc_eth_drv_resume,
  1353. #endif
  1354. .driver = {
  1355. .name = MODNAME,
  1356. .of_match_table = of_match_ptr(lpc_eth_match),
  1357. },
  1358. };
  1359. module_platform_driver(lpc_eth_driver);
  1360. MODULE_AUTHOR("Kevin Wells <kevin.wells@nxp.com>");
  1361. MODULE_AUTHOR("Roland Stigge <stigge@antcom.de>");
  1362. MODULE_DESCRIPTION("LPC Ethernet Driver");
  1363. MODULE_LICENSE("GPL");