qlcnic_hw.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289
  1. /*
  2. * Copyright (C) 2009 - QLogic Corporation.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called "COPYING".
  22. *
  23. */
  24. #include "qlcnic.h"
  25. #include <linux/slab.h>
  26. #include <net/ip.h>
  27. #define MASK(n) ((1ULL<<(n))-1)
  28. #define OCM_WIN_P3P(addr) (addr & 0xffc0000)
  29. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  30. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  31. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  32. #define CRB_WINDOW_2M (0x130060)
  33. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  34. #define CRB_INDIRECT_2M (0x1e0000UL)
  35. #ifndef readq
  36. static inline u64 readq(void __iomem *addr)
  37. {
  38. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  39. }
  40. #endif
  41. #ifndef writeq
  42. static inline void writeq(u64 val, void __iomem *addr)
  43. {
  44. writel(((u32) (val)), (addr));
  45. writel(((u32) (val >> 32)), (addr + 4));
  46. }
  47. #endif
  48. static const struct crb_128M_2M_block_map
  49. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  50. {{{0, 0, 0, 0} } }, /* 0: PCI */
  51. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  52. {1, 0x0110000, 0x0120000, 0x130000},
  53. {1, 0x0120000, 0x0122000, 0x124000},
  54. {1, 0x0130000, 0x0132000, 0x126000},
  55. {1, 0x0140000, 0x0142000, 0x128000},
  56. {1, 0x0150000, 0x0152000, 0x12a000},
  57. {1, 0x0160000, 0x0170000, 0x110000},
  58. {1, 0x0170000, 0x0172000, 0x12e000},
  59. {0, 0x0000000, 0x0000000, 0x000000},
  60. {0, 0x0000000, 0x0000000, 0x000000},
  61. {0, 0x0000000, 0x0000000, 0x000000},
  62. {0, 0x0000000, 0x0000000, 0x000000},
  63. {0, 0x0000000, 0x0000000, 0x000000},
  64. {0, 0x0000000, 0x0000000, 0x000000},
  65. {1, 0x01e0000, 0x01e0800, 0x122000},
  66. {0, 0x0000000, 0x0000000, 0x000000} } },
  67. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  68. {{{0, 0, 0, 0} } }, /* 3: */
  69. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  70. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  71. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  72. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  73. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {0, 0x0000000, 0x0000000, 0x000000},
  77. {0, 0x0000000, 0x0000000, 0x000000},
  78. {0, 0x0000000, 0x0000000, 0x000000},
  79. {0, 0x0000000, 0x0000000, 0x000000},
  80. {0, 0x0000000, 0x0000000, 0x000000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {0, 0x0000000, 0x0000000, 0x000000},
  83. {0, 0x0000000, 0x0000000, 0x000000},
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  89. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {0, 0x0000000, 0x0000000, 0x000000},
  99. {0, 0x0000000, 0x0000000, 0x000000},
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  105. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  121. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  137. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  138. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  139. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  140. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  141. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  142. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  143. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  144. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  145. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  146. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  147. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  148. {{{0, 0, 0, 0} } }, /* 23: */
  149. {{{0, 0, 0, 0} } }, /* 24: */
  150. {{{0, 0, 0, 0} } }, /* 25: */
  151. {{{0, 0, 0, 0} } }, /* 26: */
  152. {{{0, 0, 0, 0} } }, /* 27: */
  153. {{{0, 0, 0, 0} } }, /* 28: */
  154. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  155. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  156. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  157. {{{0} } }, /* 32: PCI */
  158. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  159. {1, 0x2110000, 0x2120000, 0x130000},
  160. {1, 0x2120000, 0x2122000, 0x124000},
  161. {1, 0x2130000, 0x2132000, 0x126000},
  162. {1, 0x2140000, 0x2142000, 0x128000},
  163. {1, 0x2150000, 0x2152000, 0x12a000},
  164. {1, 0x2160000, 0x2170000, 0x110000},
  165. {1, 0x2170000, 0x2172000, 0x12e000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000} } },
  174. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  175. {{{0} } }, /* 35: */
  176. {{{0} } }, /* 36: */
  177. {{{0} } }, /* 37: */
  178. {{{0} } }, /* 38: */
  179. {{{0} } }, /* 39: */
  180. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  181. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  182. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  183. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  184. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  185. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  186. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  187. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  188. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  189. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  190. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  191. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  192. {{{0} } }, /* 52: */
  193. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  194. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  195. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  196. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  197. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  198. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  199. {{{0} } }, /* 59: I2C0 */
  200. {{{0} } }, /* 60: I2C1 */
  201. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  202. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  203. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  204. };
  205. /*
  206. * top 12 bits of crb internal address (hub, agent)
  207. */
  208. static const unsigned crb_hub_agt[64] = {
  209. 0,
  210. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  211. QLCNIC_HW_CRB_HUB_AGT_ADR_MN,
  212. QLCNIC_HW_CRB_HUB_AGT_ADR_MS,
  213. 0,
  214. QLCNIC_HW_CRB_HUB_AGT_ADR_SRE,
  215. QLCNIC_HW_CRB_HUB_AGT_ADR_NIU,
  216. QLCNIC_HW_CRB_HUB_AGT_ADR_QMN,
  217. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN0,
  218. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN1,
  219. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN2,
  220. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN3,
  221. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  222. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  223. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  224. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN4,
  225. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  226. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN0,
  227. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN1,
  228. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN2,
  229. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN3,
  230. QLCNIC_HW_CRB_HUB_AGT_ADR_PGND,
  231. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNI,
  232. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS0,
  233. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS1,
  234. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS2,
  235. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS3,
  236. 0,
  237. QLCNIC_HW_CRB_HUB_AGT_ADR_PGSI,
  238. QLCNIC_HW_CRB_HUB_AGT_ADR_SN,
  239. 0,
  240. QLCNIC_HW_CRB_HUB_AGT_ADR_EG,
  241. 0,
  242. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  243. QLCNIC_HW_CRB_HUB_AGT_ADR_CAM,
  244. 0,
  245. 0,
  246. 0,
  247. 0,
  248. 0,
  249. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  250. 0,
  251. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX1,
  252. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX2,
  253. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX3,
  254. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX4,
  255. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX5,
  256. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX6,
  257. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX7,
  258. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  259. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  260. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  261. 0,
  262. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX0,
  263. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX8,
  264. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX9,
  265. QLCNIC_HW_CRB_HUB_AGT_ADR_OCM0,
  266. 0,
  267. QLCNIC_HW_CRB_HUB_AGT_ADR_SMB,
  268. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C0,
  269. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C1,
  270. 0,
  271. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNC,
  272. 0,
  273. };
  274. /* PCI Windowing for DDR regions. */
  275. #define QLCNIC_PCIE_SEM_TIMEOUT 10000
  276. int
  277. qlcnic_pcie_sem_lock(struct qlcnic_adapter *adapter, int sem, u32 id_reg)
  278. {
  279. int done = 0, timeout = 0;
  280. while (!done) {
  281. done = QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_LOCK(sem)));
  282. if (done == 1)
  283. break;
  284. if (++timeout >= QLCNIC_PCIE_SEM_TIMEOUT) {
  285. dev_err(&adapter->pdev->dev,
  286. "Failed to acquire sem=%d lock; holdby=%d\n",
  287. sem, id_reg ? QLCRD32(adapter, id_reg) : -1);
  288. return -EIO;
  289. }
  290. msleep(1);
  291. }
  292. if (id_reg)
  293. QLCWR32(adapter, id_reg, adapter->portnum);
  294. return 0;
  295. }
  296. void
  297. qlcnic_pcie_sem_unlock(struct qlcnic_adapter *adapter, int sem)
  298. {
  299. QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
  300. }
  301. static int
  302. qlcnic_send_cmd_descs(struct qlcnic_adapter *adapter,
  303. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  304. {
  305. u32 i, producer, consumer;
  306. struct qlcnic_cmd_buffer *pbuf;
  307. struct cmd_desc_type0 *cmd_desc;
  308. struct qlcnic_host_tx_ring *tx_ring;
  309. i = 0;
  310. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  311. return -EIO;
  312. tx_ring = adapter->tx_ring;
  313. __netif_tx_lock_bh(tx_ring->txq);
  314. producer = tx_ring->producer;
  315. consumer = tx_ring->sw_consumer;
  316. if (nr_desc >= qlcnic_tx_avail(tx_ring)) {
  317. netif_tx_stop_queue(tx_ring->txq);
  318. smp_mb();
  319. if (qlcnic_tx_avail(tx_ring) > nr_desc) {
  320. if (qlcnic_tx_avail(tx_ring) > TX_STOP_THRESH)
  321. netif_tx_wake_queue(tx_ring->txq);
  322. } else {
  323. adapter->stats.xmit_off++;
  324. __netif_tx_unlock_bh(tx_ring->txq);
  325. return -EBUSY;
  326. }
  327. }
  328. do {
  329. cmd_desc = &cmd_desc_arr[i];
  330. pbuf = &tx_ring->cmd_buf_arr[producer];
  331. pbuf->skb = NULL;
  332. pbuf->frag_count = 0;
  333. memcpy(&tx_ring->desc_head[producer],
  334. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  335. producer = get_next_index(producer, tx_ring->num_desc);
  336. i++;
  337. } while (i != nr_desc);
  338. tx_ring->producer = producer;
  339. qlcnic_update_cmd_producer(adapter, tx_ring);
  340. __netif_tx_unlock_bh(tx_ring->txq);
  341. return 0;
  342. }
  343. static int
  344. qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  345. u16 vlan_id, unsigned op)
  346. {
  347. struct qlcnic_nic_req req;
  348. struct qlcnic_mac_req *mac_req;
  349. u64 word;
  350. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  351. req.qhdr = cpu_to_le64(QLCNIC_REQUEST << 23);
  352. word = QLCNIC_MAC_EVENT | ((u64)adapter->portnum << 16);
  353. req.req_hdr = cpu_to_le64(word);
  354. mac_req = (struct qlcnic_mac_req *)&req.words[0];
  355. mac_req->op = op;
  356. memcpy(mac_req->mac_addr, addr, 6);
  357. req.words[1] = cpu_to_le64(vlan_id);
  358. return qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  359. }
  360. static int qlcnic_nic_add_mac(struct qlcnic_adapter *adapter, u8 *addr)
  361. {
  362. struct list_head *head;
  363. struct qlcnic_mac_list_s *cur;
  364. /* look up if already exists */
  365. list_for_each(head, &adapter->mac_list) {
  366. cur = list_entry(head, struct qlcnic_mac_list_s, list);
  367. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  368. return 0;
  369. }
  370. cur = kzalloc(sizeof(struct qlcnic_mac_list_s), GFP_ATOMIC);
  371. if (cur == NULL) {
  372. dev_err(&adapter->netdev->dev,
  373. "failed to add mac address filter\n");
  374. return -ENOMEM;
  375. }
  376. memcpy(cur->mac_addr, addr, ETH_ALEN);
  377. if (qlcnic_sre_macaddr_change(adapter,
  378. cur->mac_addr, 0, QLCNIC_MAC_ADD)) {
  379. kfree(cur);
  380. return -EIO;
  381. }
  382. list_add_tail(&cur->list, &adapter->mac_list);
  383. return 0;
  384. }
  385. void qlcnic_set_multi(struct net_device *netdev)
  386. {
  387. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  388. struct netdev_hw_addr *ha;
  389. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  390. u32 mode = VPORT_MISS_MODE_DROP;
  391. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  392. return;
  393. qlcnic_nic_add_mac(adapter, adapter->mac_addr);
  394. qlcnic_nic_add_mac(adapter, bcast_addr);
  395. if (netdev->flags & IFF_PROMISC) {
  396. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  397. goto send_fw_cmd;
  398. }
  399. if ((netdev->flags & IFF_ALLMULTI) ||
  400. (netdev_mc_count(netdev) > adapter->max_mc_count)) {
  401. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  402. goto send_fw_cmd;
  403. }
  404. if (!netdev_mc_empty(netdev)) {
  405. netdev_for_each_mc_addr(ha, netdev) {
  406. qlcnic_nic_add_mac(adapter, ha->addr);
  407. }
  408. }
  409. send_fw_cmd:
  410. qlcnic_nic_set_promisc(adapter, mode);
  411. }
  412. int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  413. {
  414. struct qlcnic_nic_req req;
  415. u64 word;
  416. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  417. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  418. word = QLCNIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  419. ((u64)adapter->portnum << 16);
  420. req.req_hdr = cpu_to_le64(word);
  421. req.words[0] = cpu_to_le64(mode);
  422. return qlcnic_send_cmd_descs(adapter,
  423. (struct cmd_desc_type0 *)&req, 1);
  424. }
  425. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter)
  426. {
  427. struct qlcnic_mac_list_s *cur;
  428. struct list_head *head = &adapter->mac_list;
  429. while (!list_empty(head)) {
  430. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  431. qlcnic_sre_macaddr_change(adapter,
  432. cur->mac_addr, 0, QLCNIC_MAC_DEL);
  433. list_del(&cur->list);
  434. kfree(cur);
  435. }
  436. }
  437. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter)
  438. {
  439. struct qlcnic_filter *tmp_fil;
  440. struct hlist_node *tmp_hnode, *n;
  441. struct hlist_head *head;
  442. int i;
  443. for (i = 0; i < adapter->fhash.fmax; i++) {
  444. head = &(adapter->fhash.fhead[i]);
  445. hlist_for_each_entry_safe(tmp_fil, tmp_hnode, n, head, fnode)
  446. {
  447. if (jiffies >
  448. (QLCNIC_FILTER_AGE * HZ + tmp_fil->ftime)) {
  449. qlcnic_sre_macaddr_change(adapter,
  450. tmp_fil->faddr, tmp_fil->vlan_id,
  451. tmp_fil->vlan_id ? QLCNIC_MAC_VLAN_DEL :
  452. QLCNIC_MAC_DEL);
  453. spin_lock_bh(&adapter->mac_learn_lock);
  454. adapter->fhash.fnum--;
  455. hlist_del(&tmp_fil->fnode);
  456. spin_unlock_bh(&adapter->mac_learn_lock);
  457. kfree(tmp_fil);
  458. }
  459. }
  460. }
  461. }
  462. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter)
  463. {
  464. struct qlcnic_filter *tmp_fil;
  465. struct hlist_node *tmp_hnode, *n;
  466. struct hlist_head *head;
  467. int i;
  468. for (i = 0; i < adapter->fhash.fmax; i++) {
  469. head = &(adapter->fhash.fhead[i]);
  470. hlist_for_each_entry_safe(tmp_fil, tmp_hnode, n, head, fnode) {
  471. qlcnic_sre_macaddr_change(adapter, tmp_fil->faddr,
  472. tmp_fil->vlan_id, tmp_fil->vlan_id ?
  473. QLCNIC_MAC_VLAN_DEL : QLCNIC_MAC_DEL);
  474. spin_lock_bh(&adapter->mac_learn_lock);
  475. adapter->fhash.fnum--;
  476. hlist_del(&tmp_fil->fnode);
  477. spin_unlock_bh(&adapter->mac_learn_lock);
  478. kfree(tmp_fil);
  479. }
  480. }
  481. }
  482. #define QLCNIC_CONFIG_INTR_COALESCE 3
  483. /*
  484. * Send the interrupt coalescing parameter set by ethtool to the card.
  485. */
  486. int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter)
  487. {
  488. struct qlcnic_nic_req req;
  489. u64 word[6];
  490. int rv, i;
  491. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  492. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  493. word[0] = QLCNIC_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  494. req.req_hdr = cpu_to_le64(word[0]);
  495. memcpy(&word[0], &adapter->coal, sizeof(adapter->coal));
  496. for (i = 0; i < 6; i++)
  497. req.words[i] = cpu_to_le64(word[i]);
  498. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  499. if (rv != 0)
  500. dev_err(&adapter->netdev->dev,
  501. "Could not send interrupt coalescing parameters\n");
  502. return rv;
  503. }
  504. int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable)
  505. {
  506. struct qlcnic_nic_req req;
  507. u64 word;
  508. int rv;
  509. if ((adapter->flags & QLCNIC_LRO_ENABLED) == enable)
  510. return 0;
  511. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  512. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  513. word = QLCNIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  514. req.req_hdr = cpu_to_le64(word);
  515. req.words[0] = cpu_to_le64(enable);
  516. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  517. if (rv != 0)
  518. dev_err(&adapter->netdev->dev,
  519. "Could not send configure hw lro request\n");
  520. adapter->flags ^= QLCNIC_LRO_ENABLED;
  521. return rv;
  522. }
  523. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable)
  524. {
  525. struct qlcnic_nic_req req;
  526. u64 word;
  527. int rv;
  528. if (!!(adapter->flags & QLCNIC_BRIDGE_ENABLED) == enable)
  529. return 0;
  530. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  531. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  532. word = QLCNIC_H2C_OPCODE_CONFIG_BRIDGING |
  533. ((u64)adapter->portnum << 16);
  534. req.req_hdr = cpu_to_le64(word);
  535. req.words[0] = cpu_to_le64(enable);
  536. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  537. if (rv != 0)
  538. dev_err(&adapter->netdev->dev,
  539. "Could not send configure bridge mode request\n");
  540. adapter->flags ^= QLCNIC_BRIDGE_ENABLED;
  541. return rv;
  542. }
  543. #define RSS_HASHTYPE_IP_TCP 0x3
  544. int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
  545. {
  546. struct qlcnic_nic_req req;
  547. u64 word;
  548. int i, rv;
  549. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  550. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  551. 0x255b0ec26d5a56daULL };
  552. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  553. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  554. word = QLCNIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  555. req.req_hdr = cpu_to_le64(word);
  556. /*
  557. * RSS request:
  558. * bits 3-0: hash_method
  559. * 5-4: hash_type_ipv4
  560. * 7-6: hash_type_ipv6
  561. * 8: enable
  562. * 9: use indirection table
  563. * 47-10: reserved
  564. * 63-48: indirection table mask
  565. */
  566. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  567. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  568. ((u64)(enable & 0x1) << 8) |
  569. ((0x7ULL) << 48);
  570. req.words[0] = cpu_to_le64(word);
  571. for (i = 0; i < 5; i++)
  572. req.words[i+1] = cpu_to_le64(key[i]);
  573. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  574. if (rv != 0)
  575. dev_err(&adapter->netdev->dev, "could not configure RSS\n");
  576. return rv;
  577. }
  578. int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, u32 ip, int cmd)
  579. {
  580. struct qlcnic_nic_req req;
  581. u64 word;
  582. int rv;
  583. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  584. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  585. word = QLCNIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  586. req.req_hdr = cpu_to_le64(word);
  587. req.words[0] = cpu_to_le64(cmd);
  588. req.words[1] = cpu_to_le64(ip);
  589. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  590. if (rv != 0)
  591. dev_err(&adapter->netdev->dev,
  592. "could not notify %s IP 0x%x reuqest\n",
  593. (cmd == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  594. return rv;
  595. }
  596. int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable)
  597. {
  598. struct qlcnic_nic_req req;
  599. u64 word;
  600. int rv;
  601. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  602. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  603. word = QLCNIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  604. req.req_hdr = cpu_to_le64(word);
  605. req.words[0] = cpu_to_le64(enable | (enable << 8));
  606. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  607. if (rv != 0)
  608. dev_err(&adapter->netdev->dev,
  609. "could not configure link notification\n");
  610. return rv;
  611. }
  612. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter)
  613. {
  614. struct qlcnic_nic_req req;
  615. u64 word;
  616. int rv;
  617. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  618. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  619. word = QLCNIC_H2C_OPCODE_LRO_REQUEST |
  620. ((u64)adapter->portnum << 16) |
  621. ((u64)QLCNIC_LRO_REQUEST_CLEANUP << 56) ;
  622. req.req_hdr = cpu_to_le64(word);
  623. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  624. if (rv != 0)
  625. dev_err(&adapter->netdev->dev,
  626. "could not cleanup lro flows\n");
  627. return rv;
  628. }
  629. /*
  630. * qlcnic_change_mtu - Change the Maximum Transfer Unit
  631. * @returns 0 on success, negative on failure
  632. */
  633. int qlcnic_change_mtu(struct net_device *netdev, int mtu)
  634. {
  635. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  636. int rc = 0;
  637. if (mtu > P3_MAX_MTU) {
  638. dev_err(&adapter->netdev->dev, "mtu > %d bytes unsupported\n",
  639. P3_MAX_MTU);
  640. return -EINVAL;
  641. }
  642. rc = qlcnic_fw_cmd_set_mtu(adapter, mtu);
  643. if (!rc)
  644. netdev->mtu = mtu;
  645. return rc;
  646. }
  647. /*
  648. * Changes the CRB window to the specified window.
  649. */
  650. /* Returns < 0 if off is not valid,
  651. * 1 if window access is needed. 'off' is set to offset from
  652. * CRB space in 128M pci map
  653. * 0 if no window access is needed. 'off' is set to 2M addr
  654. * In: 'off' is offset from base in 128M pci map
  655. */
  656. static int
  657. qlcnic_pci_get_crb_addr_2M(struct qlcnic_adapter *adapter,
  658. ulong off, void __iomem **addr)
  659. {
  660. const struct crb_128M_2M_sub_block_map *m;
  661. if ((off >= QLCNIC_CRB_MAX) || (off < QLCNIC_PCI_CRBSPACE))
  662. return -EINVAL;
  663. off -= QLCNIC_PCI_CRBSPACE;
  664. /*
  665. * Try direct map
  666. */
  667. m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
  668. if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
  669. *addr = adapter->ahw.pci_base0 + m->start_2M +
  670. (off - m->start_128M);
  671. return 0;
  672. }
  673. /*
  674. * Not in direct map, use crb window
  675. */
  676. *addr = adapter->ahw.pci_base0 + CRB_INDIRECT_2M + (off & MASK(16));
  677. return 1;
  678. }
  679. /*
  680. * In: 'off' is offset from CRB space in 128M pci map
  681. * Out: 'off' is 2M pci map addr
  682. * side effect: lock crb window
  683. */
  684. static int
  685. qlcnic_pci_set_crbwindow_2M(struct qlcnic_adapter *adapter, ulong off)
  686. {
  687. u32 window;
  688. void __iomem *addr = adapter->ahw.pci_base0 + CRB_WINDOW_2M;
  689. off -= QLCNIC_PCI_CRBSPACE;
  690. window = CRB_HI(off);
  691. if (window == 0) {
  692. dev_err(&adapter->pdev->dev, "Invalid offset 0x%lx\n", off);
  693. return -EIO;
  694. }
  695. writel(window, addr);
  696. if (readl(addr) != window) {
  697. if (printk_ratelimit())
  698. dev_warn(&adapter->pdev->dev,
  699. "failed to set CRB window to %d off 0x%lx\n",
  700. window, off);
  701. return -EIO;
  702. }
  703. return 0;
  704. }
  705. int
  706. qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter, ulong off, u32 data)
  707. {
  708. unsigned long flags;
  709. int rv;
  710. void __iomem *addr = NULL;
  711. rv = qlcnic_pci_get_crb_addr_2M(adapter, off, &addr);
  712. if (rv == 0) {
  713. writel(data, addr);
  714. return 0;
  715. }
  716. if (rv > 0) {
  717. /* indirect access */
  718. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  719. crb_win_lock(adapter);
  720. rv = qlcnic_pci_set_crbwindow_2M(adapter, off);
  721. if (!rv)
  722. writel(data, addr);
  723. crb_win_unlock(adapter);
  724. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  725. return rv;
  726. }
  727. dev_err(&adapter->pdev->dev,
  728. "%s: invalid offset: 0x%016lx\n", __func__, off);
  729. dump_stack();
  730. return -EIO;
  731. }
  732. u32
  733. qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off)
  734. {
  735. unsigned long flags;
  736. int rv;
  737. u32 data = -1;
  738. void __iomem *addr = NULL;
  739. rv = qlcnic_pci_get_crb_addr_2M(adapter, off, &addr);
  740. if (rv == 0)
  741. return readl(addr);
  742. if (rv > 0) {
  743. /* indirect access */
  744. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  745. crb_win_lock(adapter);
  746. if (!qlcnic_pci_set_crbwindow_2M(adapter, off))
  747. data = readl(addr);
  748. crb_win_unlock(adapter);
  749. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  750. return data;
  751. }
  752. dev_err(&adapter->pdev->dev,
  753. "%s: invalid offset: 0x%016lx\n", __func__, off);
  754. dump_stack();
  755. return -1;
  756. }
  757. void __iomem *
  758. qlcnic_get_ioaddr(struct qlcnic_adapter *adapter, u32 offset)
  759. {
  760. void __iomem *addr = NULL;
  761. WARN_ON(qlcnic_pci_get_crb_addr_2M(adapter, offset, &addr));
  762. return addr;
  763. }
  764. static int
  765. qlcnic_pci_set_window_2M(struct qlcnic_adapter *adapter,
  766. u64 addr, u32 *start)
  767. {
  768. u32 window;
  769. window = OCM_WIN_P3P(addr);
  770. writel(window, adapter->ahw.ocm_win_crb);
  771. /* read back to flush */
  772. readl(adapter->ahw.ocm_win_crb);
  773. *start = QLCNIC_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
  774. return 0;
  775. }
  776. static int
  777. qlcnic_pci_mem_access_direct(struct qlcnic_adapter *adapter, u64 off,
  778. u64 *data, int op)
  779. {
  780. void __iomem *addr;
  781. int ret;
  782. u32 start;
  783. mutex_lock(&adapter->ahw.mem_lock);
  784. ret = qlcnic_pci_set_window_2M(adapter, off, &start);
  785. if (ret != 0)
  786. goto unlock;
  787. addr = adapter->ahw.pci_base0 + start;
  788. if (op == 0) /* read */
  789. *data = readq(addr);
  790. else /* write */
  791. writeq(*data, addr);
  792. unlock:
  793. mutex_unlock(&adapter->ahw.mem_lock);
  794. return ret;
  795. }
  796. void
  797. qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *adapter, u64 off, u64 *data)
  798. {
  799. void __iomem *addr = adapter->ahw.pci_base0 +
  800. QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
  801. mutex_lock(&adapter->ahw.mem_lock);
  802. *data = readq(addr);
  803. mutex_unlock(&adapter->ahw.mem_lock);
  804. }
  805. void
  806. qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *adapter, u64 off, u64 data)
  807. {
  808. void __iomem *addr = adapter->ahw.pci_base0 +
  809. QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
  810. mutex_lock(&adapter->ahw.mem_lock);
  811. writeq(data, addr);
  812. mutex_unlock(&adapter->ahw.mem_lock);
  813. }
  814. #define MAX_CTL_CHECK 1000
  815. int
  816. qlcnic_pci_mem_write_2M(struct qlcnic_adapter *adapter,
  817. u64 off, u64 data)
  818. {
  819. int i, j, ret;
  820. u32 temp, off8;
  821. void __iomem *mem_crb;
  822. /* Only 64-bit aligned access */
  823. if (off & 7)
  824. return -EIO;
  825. /* P3 onward, test agent base for MIU and SIU is same */
  826. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  827. QLCNIC_ADDR_QDR_NET_MAX)) {
  828. mem_crb = qlcnic_get_ioaddr(adapter,
  829. QLCNIC_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  830. goto correct;
  831. }
  832. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET, QLCNIC_ADDR_DDR_NET_MAX)) {
  833. mem_crb = qlcnic_get_ioaddr(adapter,
  834. QLCNIC_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  835. goto correct;
  836. }
  837. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX))
  838. return qlcnic_pci_mem_access_direct(adapter, off, &data, 1);
  839. return -EIO;
  840. correct:
  841. off8 = off & ~0xf;
  842. mutex_lock(&adapter->ahw.mem_lock);
  843. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  844. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  845. i = 0;
  846. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  847. writel((TA_CTL_START | TA_CTL_ENABLE),
  848. (mem_crb + TEST_AGT_CTRL));
  849. for (j = 0; j < MAX_CTL_CHECK; j++) {
  850. temp = readl(mem_crb + TEST_AGT_CTRL);
  851. if ((temp & TA_CTL_BUSY) == 0)
  852. break;
  853. }
  854. if (j >= MAX_CTL_CHECK) {
  855. ret = -EIO;
  856. goto done;
  857. }
  858. i = (off & 0xf) ? 0 : 2;
  859. writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i)),
  860. mem_crb + MIU_TEST_AGT_WRDATA(i));
  861. writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i+1)),
  862. mem_crb + MIU_TEST_AGT_WRDATA(i+1));
  863. i = (off & 0xf) ? 2 : 0;
  864. writel(data & 0xffffffff,
  865. mem_crb + MIU_TEST_AGT_WRDATA(i));
  866. writel((data >> 32) & 0xffffffff,
  867. mem_crb + MIU_TEST_AGT_WRDATA(i+1));
  868. writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
  869. writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
  870. (mem_crb + TEST_AGT_CTRL));
  871. for (j = 0; j < MAX_CTL_CHECK; j++) {
  872. temp = readl(mem_crb + TEST_AGT_CTRL);
  873. if ((temp & TA_CTL_BUSY) == 0)
  874. break;
  875. }
  876. if (j >= MAX_CTL_CHECK) {
  877. if (printk_ratelimit())
  878. dev_err(&adapter->pdev->dev,
  879. "failed to write through agent\n");
  880. ret = -EIO;
  881. } else
  882. ret = 0;
  883. done:
  884. mutex_unlock(&adapter->ahw.mem_lock);
  885. return ret;
  886. }
  887. int
  888. qlcnic_pci_mem_read_2M(struct qlcnic_adapter *adapter,
  889. u64 off, u64 *data)
  890. {
  891. int j, ret;
  892. u32 temp, off8;
  893. u64 val;
  894. void __iomem *mem_crb;
  895. /* Only 64-bit aligned access */
  896. if (off & 7)
  897. return -EIO;
  898. /* P3 onward, test agent base for MIU and SIU is same */
  899. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  900. QLCNIC_ADDR_QDR_NET_MAX)) {
  901. mem_crb = qlcnic_get_ioaddr(adapter,
  902. QLCNIC_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  903. goto correct;
  904. }
  905. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET, QLCNIC_ADDR_DDR_NET_MAX)) {
  906. mem_crb = qlcnic_get_ioaddr(adapter,
  907. QLCNIC_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  908. goto correct;
  909. }
  910. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX)) {
  911. return qlcnic_pci_mem_access_direct(adapter,
  912. off, data, 0);
  913. }
  914. return -EIO;
  915. correct:
  916. off8 = off & ~0xf;
  917. mutex_lock(&adapter->ahw.mem_lock);
  918. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  919. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  920. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  921. writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
  922. for (j = 0; j < MAX_CTL_CHECK; j++) {
  923. temp = readl(mem_crb + TEST_AGT_CTRL);
  924. if ((temp & TA_CTL_BUSY) == 0)
  925. break;
  926. }
  927. if (j >= MAX_CTL_CHECK) {
  928. if (printk_ratelimit())
  929. dev_err(&adapter->pdev->dev,
  930. "failed to read through agent\n");
  931. ret = -EIO;
  932. } else {
  933. off8 = MIU_TEST_AGT_RDDATA_LO;
  934. if (off & 0xf)
  935. off8 = MIU_TEST_AGT_RDDATA_UPPER_LO;
  936. temp = readl(mem_crb + off8 + 4);
  937. val = (u64)temp << 32;
  938. val |= readl(mem_crb + off8);
  939. *data = val;
  940. ret = 0;
  941. }
  942. mutex_unlock(&adapter->ahw.mem_lock);
  943. return ret;
  944. }
  945. int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
  946. {
  947. int offset, board_type, magic;
  948. struct pci_dev *pdev = adapter->pdev;
  949. offset = QLCNIC_FW_MAGIC_OFFSET;
  950. if (qlcnic_rom_fast_read(adapter, offset, &magic))
  951. return -EIO;
  952. if (magic != QLCNIC_BDINFO_MAGIC) {
  953. dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
  954. magic);
  955. return -EIO;
  956. }
  957. offset = QLCNIC_BRDTYPE_OFFSET;
  958. if (qlcnic_rom_fast_read(adapter, offset, &board_type))
  959. return -EIO;
  960. adapter->ahw.board_type = board_type;
  961. if (board_type == QLCNIC_BRDTYPE_P3_4_GB_MM) {
  962. u32 gpio = QLCRD32(adapter, QLCNIC_ROMUSB_GLB_PAD_GPIO_I);
  963. if ((gpio & 0x8000) == 0)
  964. board_type = QLCNIC_BRDTYPE_P3_10G_TP;
  965. }
  966. switch (board_type) {
  967. case QLCNIC_BRDTYPE_P3_HMEZ:
  968. case QLCNIC_BRDTYPE_P3_XG_LOM:
  969. case QLCNIC_BRDTYPE_P3_10G_CX4:
  970. case QLCNIC_BRDTYPE_P3_10G_CX4_LP:
  971. case QLCNIC_BRDTYPE_P3_IMEZ:
  972. case QLCNIC_BRDTYPE_P3_10G_SFP_PLUS:
  973. case QLCNIC_BRDTYPE_P3_10G_SFP_CT:
  974. case QLCNIC_BRDTYPE_P3_10G_SFP_QT:
  975. case QLCNIC_BRDTYPE_P3_10G_XFP:
  976. case QLCNIC_BRDTYPE_P3_10000_BASE_T:
  977. adapter->ahw.port_type = QLCNIC_XGBE;
  978. break;
  979. case QLCNIC_BRDTYPE_P3_REF_QG:
  980. case QLCNIC_BRDTYPE_P3_4_GB:
  981. case QLCNIC_BRDTYPE_P3_4_GB_MM:
  982. adapter->ahw.port_type = QLCNIC_GBE;
  983. break;
  984. case QLCNIC_BRDTYPE_P3_10G_TP:
  985. adapter->ahw.port_type = (adapter->portnum < 2) ?
  986. QLCNIC_XGBE : QLCNIC_GBE;
  987. break;
  988. default:
  989. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  990. adapter->ahw.port_type = QLCNIC_XGBE;
  991. break;
  992. }
  993. return 0;
  994. }
  995. int
  996. qlcnic_wol_supported(struct qlcnic_adapter *adapter)
  997. {
  998. u32 wol_cfg;
  999. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG_NV);
  1000. if (wol_cfg & (1UL << adapter->portnum)) {
  1001. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG);
  1002. if (wol_cfg & (1 << adapter->portnum))
  1003. return 1;
  1004. }
  1005. return 0;
  1006. }
  1007. int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate)
  1008. {
  1009. struct qlcnic_nic_req req;
  1010. int rv;
  1011. u64 word;
  1012. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  1013. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  1014. word = QLCNIC_H2C_OPCODE_CONFIG_LED | ((u64)adapter->portnum << 16);
  1015. req.req_hdr = cpu_to_le64(word);
  1016. req.words[0] = cpu_to_le64((u64)rate << 32);
  1017. req.words[1] = cpu_to_le64(state);
  1018. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  1019. if (rv)
  1020. dev_err(&adapter->pdev->dev, "LED configuration failed.\n");
  1021. return rv;
  1022. }
  1023. static int qlcnic_set_fw_loopback(struct qlcnic_adapter *adapter, u32 flag)
  1024. {
  1025. struct qlcnic_nic_req req;
  1026. int rv;
  1027. u64 word;
  1028. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  1029. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  1030. word = QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK |
  1031. ((u64)adapter->portnum << 16);
  1032. req.req_hdr = cpu_to_le64(word);
  1033. req.words[0] = cpu_to_le64(flag);
  1034. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  1035. if (rv)
  1036. dev_err(&adapter->pdev->dev,
  1037. "%sting loopback mode failed.\n",
  1038. flag ? "Set" : "Reset");
  1039. return rv;
  1040. }
  1041. int qlcnic_set_ilb_mode(struct qlcnic_adapter *adapter)
  1042. {
  1043. if (qlcnic_set_fw_loopback(adapter, 1))
  1044. return -EIO;
  1045. if (qlcnic_nic_set_promisc(adapter,
  1046. VPORT_MISS_MODE_ACCEPT_ALL)) {
  1047. qlcnic_set_fw_loopback(adapter, 0);
  1048. return -EIO;
  1049. }
  1050. msleep(1000);
  1051. return 0;
  1052. }
  1053. void qlcnic_clear_ilb_mode(struct qlcnic_adapter *adapter)
  1054. {
  1055. int mode = VPORT_MISS_MODE_DROP;
  1056. struct net_device *netdev = adapter->netdev;
  1057. qlcnic_set_fw_loopback(adapter, 0);
  1058. if (netdev->flags & IFF_PROMISC)
  1059. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  1060. else if (netdev->flags & IFF_ALLMULTI)
  1061. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  1062. qlcnic_nic_set_promisc(adapter, mode);
  1063. msleep(1000);
  1064. }