intel_sprite.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_fourcc.h>
  35. #include <drm/drm_rect.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. static void
  40. vlv_update_plane(struct drm_plane *dplane, struct drm_crtc *crtc,
  41. struct drm_framebuffer *fb,
  42. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  43. unsigned int crtc_w, unsigned int crtc_h,
  44. uint32_t x, uint32_t y,
  45. uint32_t src_w, uint32_t src_h)
  46. {
  47. struct drm_device *dev = dplane->dev;
  48. struct drm_i915_private *dev_priv = dev->dev_private;
  49. struct intel_plane *intel_plane = to_intel_plane(dplane);
  50. int pipe = intel_plane->pipe;
  51. int plane = intel_plane->plane;
  52. u32 sprctl;
  53. unsigned long sprsurf_offset, linear_offset;
  54. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  55. sprctl = I915_READ(SPCNTR(pipe, plane));
  56. /* Mask out pixel format bits in case we change it */
  57. sprctl &= ~SP_PIXFORMAT_MASK;
  58. sprctl &= ~SP_YUV_BYTE_ORDER_MASK;
  59. sprctl &= ~SP_TILED;
  60. switch (fb->pixel_format) {
  61. case DRM_FORMAT_YUYV:
  62. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
  63. break;
  64. case DRM_FORMAT_YVYU:
  65. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
  66. break;
  67. case DRM_FORMAT_UYVY:
  68. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
  69. break;
  70. case DRM_FORMAT_VYUY:
  71. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
  72. break;
  73. case DRM_FORMAT_RGB565:
  74. sprctl |= SP_FORMAT_BGR565;
  75. break;
  76. case DRM_FORMAT_XRGB8888:
  77. sprctl |= SP_FORMAT_BGRX8888;
  78. break;
  79. case DRM_FORMAT_ARGB8888:
  80. sprctl |= SP_FORMAT_BGRA8888;
  81. break;
  82. case DRM_FORMAT_XBGR2101010:
  83. sprctl |= SP_FORMAT_RGBX1010102;
  84. break;
  85. case DRM_FORMAT_ABGR2101010:
  86. sprctl |= SP_FORMAT_RGBA1010102;
  87. break;
  88. case DRM_FORMAT_XBGR8888:
  89. sprctl |= SP_FORMAT_RGBX8888;
  90. break;
  91. case DRM_FORMAT_ABGR8888:
  92. sprctl |= SP_FORMAT_RGBA8888;
  93. break;
  94. default:
  95. /*
  96. * If we get here one of the upper layers failed to filter
  97. * out the unsupported plane formats
  98. */
  99. BUG();
  100. break;
  101. }
  102. if (obj->tiling_mode != I915_TILING_NONE)
  103. sprctl |= SP_TILED;
  104. sprctl |= SP_ENABLE;
  105. intel_update_sprite_watermarks(dplane, crtc, src_w, pixel_size, true,
  106. src_w != crtc_w || src_h != crtc_h);
  107. /* Sizes are 0 based */
  108. src_w--;
  109. src_h--;
  110. crtc_w--;
  111. crtc_h--;
  112. I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
  113. I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
  114. linear_offset = y * fb->pitches[0] + x * pixel_size;
  115. sprsurf_offset = intel_gen4_compute_page_offset(&x, &y,
  116. obj->tiling_mode,
  117. pixel_size,
  118. fb->pitches[0]);
  119. linear_offset -= sprsurf_offset;
  120. if (obj->tiling_mode != I915_TILING_NONE)
  121. I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
  122. else
  123. I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
  124. I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
  125. I915_WRITE(SPCNTR(pipe, plane), sprctl);
  126. I915_MODIFY_DISPBASE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
  127. sprsurf_offset);
  128. POSTING_READ(SPSURF(pipe, plane));
  129. }
  130. static void
  131. vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
  132. {
  133. struct drm_device *dev = dplane->dev;
  134. struct drm_i915_private *dev_priv = dev->dev_private;
  135. struct intel_plane *intel_plane = to_intel_plane(dplane);
  136. int pipe = intel_plane->pipe;
  137. int plane = intel_plane->plane;
  138. I915_WRITE(SPCNTR(pipe, plane), I915_READ(SPCNTR(pipe, plane)) &
  139. ~SP_ENABLE);
  140. /* Activate double buffered register update */
  141. I915_MODIFY_DISPBASE(SPSURF(pipe, plane), 0);
  142. POSTING_READ(SPSURF(pipe, plane));
  143. intel_update_sprite_watermarks(dplane, crtc, 0, 0, false, false);
  144. }
  145. static int
  146. vlv_update_colorkey(struct drm_plane *dplane,
  147. struct drm_intel_sprite_colorkey *key)
  148. {
  149. struct drm_device *dev = dplane->dev;
  150. struct drm_i915_private *dev_priv = dev->dev_private;
  151. struct intel_plane *intel_plane = to_intel_plane(dplane);
  152. int pipe = intel_plane->pipe;
  153. int plane = intel_plane->plane;
  154. u32 sprctl;
  155. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  156. return -EINVAL;
  157. I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
  158. I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
  159. I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
  160. sprctl = I915_READ(SPCNTR(pipe, plane));
  161. sprctl &= ~SP_SOURCE_KEY;
  162. if (key->flags & I915_SET_COLORKEY_SOURCE)
  163. sprctl |= SP_SOURCE_KEY;
  164. I915_WRITE(SPCNTR(pipe, plane), sprctl);
  165. POSTING_READ(SPKEYMSK(pipe, plane));
  166. return 0;
  167. }
  168. static void
  169. vlv_get_colorkey(struct drm_plane *dplane,
  170. struct drm_intel_sprite_colorkey *key)
  171. {
  172. struct drm_device *dev = dplane->dev;
  173. struct drm_i915_private *dev_priv = dev->dev_private;
  174. struct intel_plane *intel_plane = to_intel_plane(dplane);
  175. int pipe = intel_plane->pipe;
  176. int plane = intel_plane->plane;
  177. u32 sprctl;
  178. key->min_value = I915_READ(SPKEYMINVAL(pipe, plane));
  179. key->max_value = I915_READ(SPKEYMAXVAL(pipe, plane));
  180. key->channel_mask = I915_READ(SPKEYMSK(pipe, plane));
  181. sprctl = I915_READ(SPCNTR(pipe, plane));
  182. if (sprctl & SP_SOURCE_KEY)
  183. key->flags = I915_SET_COLORKEY_SOURCE;
  184. else
  185. key->flags = I915_SET_COLORKEY_NONE;
  186. }
  187. static void
  188. ivb_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  189. struct drm_framebuffer *fb,
  190. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  191. unsigned int crtc_w, unsigned int crtc_h,
  192. uint32_t x, uint32_t y,
  193. uint32_t src_w, uint32_t src_h)
  194. {
  195. struct drm_device *dev = plane->dev;
  196. struct drm_i915_private *dev_priv = dev->dev_private;
  197. struct intel_plane *intel_plane = to_intel_plane(plane);
  198. int pipe = intel_plane->pipe;
  199. u32 sprctl, sprscale = 0;
  200. unsigned long sprsurf_offset, linear_offset;
  201. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  202. bool scaling_was_enabled = dev_priv->sprite_scaling_enabled;
  203. sprctl = I915_READ(SPRCTL(pipe));
  204. /* Mask out pixel format bits in case we change it */
  205. sprctl &= ~SPRITE_PIXFORMAT_MASK;
  206. sprctl &= ~SPRITE_RGB_ORDER_RGBX;
  207. sprctl &= ~SPRITE_YUV_BYTE_ORDER_MASK;
  208. sprctl &= ~SPRITE_TILED;
  209. switch (fb->pixel_format) {
  210. case DRM_FORMAT_XBGR8888:
  211. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  212. break;
  213. case DRM_FORMAT_XRGB8888:
  214. sprctl |= SPRITE_FORMAT_RGBX888;
  215. break;
  216. case DRM_FORMAT_YUYV:
  217. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  218. break;
  219. case DRM_FORMAT_YVYU:
  220. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  221. break;
  222. case DRM_FORMAT_UYVY:
  223. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  224. break;
  225. case DRM_FORMAT_VYUY:
  226. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  227. break;
  228. default:
  229. BUG();
  230. }
  231. if (obj->tiling_mode != I915_TILING_NONE)
  232. sprctl |= SPRITE_TILED;
  233. if (IS_HASWELL(dev))
  234. sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
  235. else
  236. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  237. sprctl |= SPRITE_ENABLE;
  238. if (IS_HASWELL(dev))
  239. sprctl |= SPRITE_PIPE_CSC_ENABLE;
  240. intel_update_sprite_watermarks(plane, crtc, src_w, pixel_size, true,
  241. src_w != crtc_w || src_h != crtc_h);
  242. /* Sizes are 0 based */
  243. src_w--;
  244. src_h--;
  245. crtc_w--;
  246. crtc_h--;
  247. /*
  248. * IVB workaround: must disable low power watermarks for at least
  249. * one frame before enabling scaling. LP watermarks can be re-enabled
  250. * when scaling is disabled.
  251. */
  252. if (crtc_w != src_w || crtc_h != src_h) {
  253. dev_priv->sprite_scaling_enabled |= 1 << pipe;
  254. if (!scaling_was_enabled) {
  255. intel_update_watermarks(crtc);
  256. intel_wait_for_vblank(dev, pipe);
  257. }
  258. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  259. } else
  260. dev_priv->sprite_scaling_enabled &= ~(1 << pipe);
  261. I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
  262. I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  263. linear_offset = y * fb->pitches[0] + x * pixel_size;
  264. sprsurf_offset =
  265. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  266. pixel_size, fb->pitches[0]);
  267. linear_offset -= sprsurf_offset;
  268. /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
  269. * register */
  270. if (IS_HASWELL(dev))
  271. I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
  272. else if (obj->tiling_mode != I915_TILING_NONE)
  273. I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
  274. else
  275. I915_WRITE(SPRLINOFF(pipe), linear_offset);
  276. I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  277. if (intel_plane->can_scale)
  278. I915_WRITE(SPRSCALE(pipe), sprscale);
  279. I915_WRITE(SPRCTL(pipe), sprctl);
  280. I915_MODIFY_DISPBASE(SPRSURF(pipe),
  281. i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
  282. POSTING_READ(SPRSURF(pipe));
  283. /* potentially re-enable LP watermarks */
  284. if (scaling_was_enabled && !dev_priv->sprite_scaling_enabled)
  285. intel_update_watermarks(crtc);
  286. }
  287. static void
  288. ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  289. {
  290. struct drm_device *dev = plane->dev;
  291. struct drm_i915_private *dev_priv = dev->dev_private;
  292. struct intel_plane *intel_plane = to_intel_plane(plane);
  293. int pipe = intel_plane->pipe;
  294. bool scaling_was_enabled = dev_priv->sprite_scaling_enabled;
  295. I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
  296. /* Can't leave the scaler enabled... */
  297. if (intel_plane->can_scale)
  298. I915_WRITE(SPRSCALE(pipe), 0);
  299. /* Activate double buffered register update */
  300. I915_MODIFY_DISPBASE(SPRSURF(pipe), 0);
  301. POSTING_READ(SPRSURF(pipe));
  302. dev_priv->sprite_scaling_enabled &= ~(1 << pipe);
  303. intel_update_sprite_watermarks(plane, crtc, 0, 0, false, false);
  304. /* potentially re-enable LP watermarks */
  305. if (scaling_was_enabled && !dev_priv->sprite_scaling_enabled)
  306. intel_update_watermarks(crtc);
  307. }
  308. static int
  309. ivb_update_colorkey(struct drm_plane *plane,
  310. struct drm_intel_sprite_colorkey *key)
  311. {
  312. struct drm_device *dev = plane->dev;
  313. struct drm_i915_private *dev_priv = dev->dev_private;
  314. struct intel_plane *intel_plane;
  315. u32 sprctl;
  316. int ret = 0;
  317. intel_plane = to_intel_plane(plane);
  318. I915_WRITE(SPRKEYVAL(intel_plane->pipe), key->min_value);
  319. I915_WRITE(SPRKEYMAX(intel_plane->pipe), key->max_value);
  320. I915_WRITE(SPRKEYMSK(intel_plane->pipe), key->channel_mask);
  321. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  322. sprctl &= ~(SPRITE_SOURCE_KEY | SPRITE_DEST_KEY);
  323. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  324. sprctl |= SPRITE_DEST_KEY;
  325. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  326. sprctl |= SPRITE_SOURCE_KEY;
  327. I915_WRITE(SPRCTL(intel_plane->pipe), sprctl);
  328. POSTING_READ(SPRKEYMSK(intel_plane->pipe));
  329. return ret;
  330. }
  331. static void
  332. ivb_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  333. {
  334. struct drm_device *dev = plane->dev;
  335. struct drm_i915_private *dev_priv = dev->dev_private;
  336. struct intel_plane *intel_plane;
  337. u32 sprctl;
  338. intel_plane = to_intel_plane(plane);
  339. key->min_value = I915_READ(SPRKEYVAL(intel_plane->pipe));
  340. key->max_value = I915_READ(SPRKEYMAX(intel_plane->pipe));
  341. key->channel_mask = I915_READ(SPRKEYMSK(intel_plane->pipe));
  342. key->flags = 0;
  343. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  344. if (sprctl & SPRITE_DEST_KEY)
  345. key->flags = I915_SET_COLORKEY_DESTINATION;
  346. else if (sprctl & SPRITE_SOURCE_KEY)
  347. key->flags = I915_SET_COLORKEY_SOURCE;
  348. else
  349. key->flags = I915_SET_COLORKEY_NONE;
  350. }
  351. static void
  352. ilk_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  353. struct drm_framebuffer *fb,
  354. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  355. unsigned int crtc_w, unsigned int crtc_h,
  356. uint32_t x, uint32_t y,
  357. uint32_t src_w, uint32_t src_h)
  358. {
  359. struct drm_device *dev = plane->dev;
  360. struct drm_i915_private *dev_priv = dev->dev_private;
  361. struct intel_plane *intel_plane = to_intel_plane(plane);
  362. int pipe = intel_plane->pipe;
  363. unsigned long dvssurf_offset, linear_offset;
  364. u32 dvscntr, dvsscale;
  365. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  366. dvscntr = I915_READ(DVSCNTR(pipe));
  367. /* Mask out pixel format bits in case we change it */
  368. dvscntr &= ~DVS_PIXFORMAT_MASK;
  369. dvscntr &= ~DVS_RGB_ORDER_XBGR;
  370. dvscntr &= ~DVS_YUV_BYTE_ORDER_MASK;
  371. dvscntr &= ~DVS_TILED;
  372. switch (fb->pixel_format) {
  373. case DRM_FORMAT_XBGR8888:
  374. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  375. break;
  376. case DRM_FORMAT_XRGB8888:
  377. dvscntr |= DVS_FORMAT_RGBX888;
  378. break;
  379. case DRM_FORMAT_YUYV:
  380. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  381. break;
  382. case DRM_FORMAT_YVYU:
  383. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  384. break;
  385. case DRM_FORMAT_UYVY:
  386. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  387. break;
  388. case DRM_FORMAT_VYUY:
  389. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  390. break;
  391. default:
  392. BUG();
  393. }
  394. if (obj->tiling_mode != I915_TILING_NONE)
  395. dvscntr |= DVS_TILED;
  396. if (IS_GEN6(dev))
  397. dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
  398. dvscntr |= DVS_ENABLE;
  399. intel_update_sprite_watermarks(plane, crtc, src_w, pixel_size, true,
  400. src_w != crtc_w || src_h != crtc_h);
  401. /* Sizes are 0 based */
  402. src_w--;
  403. src_h--;
  404. crtc_w--;
  405. crtc_h--;
  406. dvsscale = 0;
  407. if (IS_GEN5(dev) || crtc_w != src_w || crtc_h != src_h)
  408. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  409. I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
  410. I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  411. linear_offset = y * fb->pitches[0] + x * pixel_size;
  412. dvssurf_offset =
  413. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  414. pixel_size, fb->pitches[0]);
  415. linear_offset -= dvssurf_offset;
  416. if (obj->tiling_mode != I915_TILING_NONE)
  417. I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
  418. else
  419. I915_WRITE(DVSLINOFF(pipe), linear_offset);
  420. I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  421. I915_WRITE(DVSSCALE(pipe), dvsscale);
  422. I915_WRITE(DVSCNTR(pipe), dvscntr);
  423. I915_MODIFY_DISPBASE(DVSSURF(pipe),
  424. i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
  425. POSTING_READ(DVSSURF(pipe));
  426. }
  427. static void
  428. ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  429. {
  430. struct drm_device *dev = plane->dev;
  431. struct drm_i915_private *dev_priv = dev->dev_private;
  432. struct intel_plane *intel_plane = to_intel_plane(plane);
  433. int pipe = intel_plane->pipe;
  434. I915_WRITE(DVSCNTR(pipe), I915_READ(DVSCNTR(pipe)) & ~DVS_ENABLE);
  435. /* Disable the scaler */
  436. I915_WRITE(DVSSCALE(pipe), 0);
  437. /* Flush double buffered register updates */
  438. I915_MODIFY_DISPBASE(DVSSURF(pipe), 0);
  439. POSTING_READ(DVSSURF(pipe));
  440. intel_update_sprite_watermarks(plane, crtc, 0, 0, false, false);
  441. }
  442. static void
  443. intel_enable_primary(struct drm_crtc *crtc)
  444. {
  445. struct drm_device *dev = crtc->dev;
  446. struct drm_i915_private *dev_priv = dev->dev_private;
  447. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  448. int reg = DSPCNTR(intel_crtc->plane);
  449. if (!intel_crtc->primary_disabled)
  450. return;
  451. intel_crtc->primary_disabled = false;
  452. intel_update_fbc(dev);
  453. I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
  454. }
  455. static void
  456. intel_disable_primary(struct drm_crtc *crtc)
  457. {
  458. struct drm_device *dev = crtc->dev;
  459. struct drm_i915_private *dev_priv = dev->dev_private;
  460. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  461. int reg = DSPCNTR(intel_crtc->plane);
  462. if (intel_crtc->primary_disabled)
  463. return;
  464. I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
  465. intel_crtc->primary_disabled = true;
  466. intel_update_fbc(dev);
  467. }
  468. static int
  469. ilk_update_colorkey(struct drm_plane *plane,
  470. struct drm_intel_sprite_colorkey *key)
  471. {
  472. struct drm_device *dev = plane->dev;
  473. struct drm_i915_private *dev_priv = dev->dev_private;
  474. struct intel_plane *intel_plane;
  475. u32 dvscntr;
  476. int ret = 0;
  477. intel_plane = to_intel_plane(plane);
  478. I915_WRITE(DVSKEYVAL(intel_plane->pipe), key->min_value);
  479. I915_WRITE(DVSKEYMAX(intel_plane->pipe), key->max_value);
  480. I915_WRITE(DVSKEYMSK(intel_plane->pipe), key->channel_mask);
  481. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  482. dvscntr &= ~(DVS_SOURCE_KEY | DVS_DEST_KEY);
  483. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  484. dvscntr |= DVS_DEST_KEY;
  485. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  486. dvscntr |= DVS_SOURCE_KEY;
  487. I915_WRITE(DVSCNTR(intel_plane->pipe), dvscntr);
  488. POSTING_READ(DVSKEYMSK(intel_plane->pipe));
  489. return ret;
  490. }
  491. static void
  492. ilk_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  493. {
  494. struct drm_device *dev = plane->dev;
  495. struct drm_i915_private *dev_priv = dev->dev_private;
  496. struct intel_plane *intel_plane;
  497. u32 dvscntr;
  498. intel_plane = to_intel_plane(plane);
  499. key->min_value = I915_READ(DVSKEYVAL(intel_plane->pipe));
  500. key->max_value = I915_READ(DVSKEYMAX(intel_plane->pipe));
  501. key->channel_mask = I915_READ(DVSKEYMSK(intel_plane->pipe));
  502. key->flags = 0;
  503. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  504. if (dvscntr & DVS_DEST_KEY)
  505. key->flags = I915_SET_COLORKEY_DESTINATION;
  506. else if (dvscntr & DVS_SOURCE_KEY)
  507. key->flags = I915_SET_COLORKEY_SOURCE;
  508. else
  509. key->flags = I915_SET_COLORKEY_NONE;
  510. }
  511. static bool
  512. format_is_yuv(uint32_t format)
  513. {
  514. switch (format) {
  515. case DRM_FORMAT_YUYV:
  516. case DRM_FORMAT_UYVY:
  517. case DRM_FORMAT_VYUY:
  518. case DRM_FORMAT_YVYU:
  519. return true;
  520. default:
  521. return false;
  522. }
  523. }
  524. static int
  525. intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  526. struct drm_framebuffer *fb, int crtc_x, int crtc_y,
  527. unsigned int crtc_w, unsigned int crtc_h,
  528. uint32_t src_x, uint32_t src_y,
  529. uint32_t src_w, uint32_t src_h)
  530. {
  531. struct drm_device *dev = plane->dev;
  532. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  533. struct intel_plane *intel_plane = to_intel_plane(plane);
  534. struct intel_framebuffer *intel_fb;
  535. struct drm_i915_gem_object *obj, *old_obj;
  536. int ret = 0;
  537. bool disable_primary = false;
  538. bool visible;
  539. int hscale, vscale;
  540. int max_scale, min_scale;
  541. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  542. struct drm_rect src = {
  543. /* sample coordinates in 16.16 fixed point */
  544. .x1 = src_x,
  545. .x2 = src_x + src_w,
  546. .y1 = src_y,
  547. .y2 = src_y + src_h,
  548. };
  549. struct drm_rect dst = {
  550. /* integer pixels */
  551. .x1 = crtc_x,
  552. .x2 = crtc_x + crtc_w,
  553. .y1 = crtc_y,
  554. .y2 = crtc_y + crtc_h,
  555. };
  556. const struct drm_rect clip = {
  557. .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
  558. .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
  559. };
  560. intel_fb = to_intel_framebuffer(fb);
  561. obj = intel_fb->obj;
  562. old_obj = intel_plane->obj;
  563. intel_plane->crtc_x = crtc_x;
  564. intel_plane->crtc_y = crtc_y;
  565. intel_plane->crtc_w = crtc_w;
  566. intel_plane->crtc_h = crtc_h;
  567. intel_plane->src_x = src_x;
  568. intel_plane->src_y = src_y;
  569. intel_plane->src_w = src_w;
  570. intel_plane->src_h = src_h;
  571. /* Don't modify another pipe's plane */
  572. if (intel_plane->pipe != intel_crtc->pipe) {
  573. DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
  574. return -EINVAL;
  575. }
  576. /* FIXME check all gen limits */
  577. if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
  578. DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
  579. return -EINVAL;
  580. }
  581. /* Sprite planes can be linear or x-tiled surfaces */
  582. switch (obj->tiling_mode) {
  583. case I915_TILING_NONE:
  584. case I915_TILING_X:
  585. break;
  586. default:
  587. DRM_DEBUG_KMS("Unsupported tiling mode\n");
  588. return -EINVAL;
  589. }
  590. /*
  591. * FIXME the following code does a bunch of fuzzy adjustments to the
  592. * coordinates and sizes. We probably need some way to decide whether
  593. * more strict checking should be done instead.
  594. */
  595. max_scale = intel_plane->max_downscale << 16;
  596. min_scale = intel_plane->can_scale ? 1 : (1 << 16);
  597. hscale = drm_rect_calc_hscale_relaxed(&src, &dst, min_scale, max_scale);
  598. BUG_ON(hscale < 0);
  599. vscale = drm_rect_calc_vscale_relaxed(&src, &dst, min_scale, max_scale);
  600. BUG_ON(vscale < 0);
  601. visible = drm_rect_clip_scaled(&src, &dst, &clip, hscale, vscale);
  602. crtc_x = dst.x1;
  603. crtc_y = dst.y1;
  604. crtc_w = drm_rect_width(&dst);
  605. crtc_h = drm_rect_height(&dst);
  606. if (visible) {
  607. /* check again in case clipping clamped the results */
  608. hscale = drm_rect_calc_hscale(&src, &dst, min_scale, max_scale);
  609. if (hscale < 0) {
  610. DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
  611. drm_rect_debug_print(&src, true);
  612. drm_rect_debug_print(&dst, false);
  613. return hscale;
  614. }
  615. vscale = drm_rect_calc_vscale(&src, &dst, min_scale, max_scale);
  616. if (vscale < 0) {
  617. DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
  618. drm_rect_debug_print(&src, true);
  619. drm_rect_debug_print(&dst, false);
  620. return vscale;
  621. }
  622. /* Make the source viewport size an exact multiple of the scaling factors. */
  623. drm_rect_adjust_size(&src,
  624. drm_rect_width(&dst) * hscale - drm_rect_width(&src),
  625. drm_rect_height(&dst) * vscale - drm_rect_height(&src));
  626. /* sanity check to make sure the src viewport wasn't enlarged */
  627. WARN_ON(src.x1 < (int) src_x ||
  628. src.y1 < (int) src_y ||
  629. src.x2 > (int) (src_x + src_w) ||
  630. src.y2 > (int) (src_y + src_h));
  631. /*
  632. * Hardware doesn't handle subpixel coordinates.
  633. * Adjust to (macro)pixel boundary, but be careful not to
  634. * increase the source viewport size, because that could
  635. * push the downscaling factor out of bounds.
  636. */
  637. src_x = src.x1 >> 16;
  638. src_w = drm_rect_width(&src) >> 16;
  639. src_y = src.y1 >> 16;
  640. src_h = drm_rect_height(&src) >> 16;
  641. if (format_is_yuv(fb->pixel_format)) {
  642. src_x &= ~1;
  643. src_w &= ~1;
  644. /*
  645. * Must keep src and dst the
  646. * same if we can't scale.
  647. */
  648. if (!intel_plane->can_scale)
  649. crtc_w &= ~1;
  650. if (crtc_w == 0)
  651. visible = false;
  652. }
  653. }
  654. /* Check size restrictions when scaling */
  655. if (visible && (src_w != crtc_w || src_h != crtc_h)) {
  656. unsigned int width_bytes;
  657. WARN_ON(!intel_plane->can_scale);
  658. /* FIXME interlacing min height is 6 */
  659. if (crtc_w < 3 || crtc_h < 3)
  660. visible = false;
  661. if (src_w < 3 || src_h < 3)
  662. visible = false;
  663. width_bytes = ((src_x * pixel_size) & 63) + src_w * pixel_size;
  664. if (src_w > 2048 || src_h > 2048 ||
  665. width_bytes > 4096 || fb->pitches[0] > 4096) {
  666. DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
  667. return -EINVAL;
  668. }
  669. }
  670. dst.x1 = crtc_x;
  671. dst.x2 = crtc_x + crtc_w;
  672. dst.y1 = crtc_y;
  673. dst.y2 = crtc_y + crtc_h;
  674. /*
  675. * If the sprite is completely covering the primary plane,
  676. * we can disable the primary and save power.
  677. */
  678. disable_primary = drm_rect_equals(&dst, &clip);
  679. WARN_ON(disable_primary && !visible && intel_crtc->active);
  680. mutex_lock(&dev->struct_mutex);
  681. /* Note that this will apply the VT-d workaround for scanouts,
  682. * which is more restrictive than required for sprites. (The
  683. * primary plane requires 256KiB alignment with 64 PTE padding,
  684. * the sprite planes only require 128KiB alignment and 32 PTE padding.
  685. */
  686. ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
  687. if (ret)
  688. goto out_unlock;
  689. intel_plane->obj = obj;
  690. if (intel_crtc->active) {
  691. /*
  692. * Be sure to re-enable the primary before the sprite is no longer
  693. * covering it fully.
  694. */
  695. if (!disable_primary)
  696. intel_enable_primary(crtc);
  697. if (visible)
  698. intel_plane->update_plane(plane, crtc, fb, obj,
  699. crtc_x, crtc_y, crtc_w, crtc_h,
  700. src_x, src_y, src_w, src_h);
  701. else
  702. intel_plane->disable_plane(plane, crtc);
  703. if (disable_primary)
  704. intel_disable_primary(crtc);
  705. }
  706. /* Unpin old obj after new one is active to avoid ugliness */
  707. if (old_obj) {
  708. /*
  709. * It's fairly common to simply update the position of
  710. * an existing object. In that case, we don't need to
  711. * wait for vblank to avoid ugliness, we only need to
  712. * do the pin & ref bookkeeping.
  713. */
  714. if (old_obj != obj) {
  715. mutex_unlock(&dev->struct_mutex);
  716. if (intel_crtc->active)
  717. intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
  718. mutex_lock(&dev->struct_mutex);
  719. }
  720. intel_unpin_fb_obj(old_obj);
  721. }
  722. out_unlock:
  723. mutex_unlock(&dev->struct_mutex);
  724. return ret;
  725. }
  726. static int
  727. intel_disable_plane(struct drm_plane *plane)
  728. {
  729. struct drm_device *dev = plane->dev;
  730. struct intel_plane *intel_plane = to_intel_plane(plane);
  731. struct intel_crtc *intel_crtc;
  732. int ret = 0;
  733. if (!plane->fb)
  734. return 0;
  735. if (WARN_ON(!plane->crtc))
  736. return -EINVAL;
  737. intel_crtc = to_intel_crtc(plane->crtc);
  738. if (intel_crtc->active) {
  739. intel_enable_primary(plane->crtc);
  740. intel_plane->disable_plane(plane, plane->crtc);
  741. }
  742. if (!intel_plane->obj)
  743. goto out;
  744. if (intel_crtc->active)
  745. intel_wait_for_vblank(dev, intel_plane->pipe);
  746. mutex_lock(&dev->struct_mutex);
  747. intel_unpin_fb_obj(intel_plane->obj);
  748. intel_plane->obj = NULL;
  749. mutex_unlock(&dev->struct_mutex);
  750. out:
  751. return ret;
  752. }
  753. static void intel_destroy_plane(struct drm_plane *plane)
  754. {
  755. struct intel_plane *intel_plane = to_intel_plane(plane);
  756. intel_disable_plane(plane);
  757. drm_plane_cleanup(plane);
  758. kfree(intel_plane);
  759. }
  760. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  761. struct drm_file *file_priv)
  762. {
  763. struct drm_intel_sprite_colorkey *set = data;
  764. struct drm_mode_object *obj;
  765. struct drm_plane *plane;
  766. struct intel_plane *intel_plane;
  767. int ret = 0;
  768. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  769. return -ENODEV;
  770. /* Make sure we don't try to enable both src & dest simultaneously */
  771. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  772. return -EINVAL;
  773. drm_modeset_lock_all(dev);
  774. obj = drm_mode_object_find(dev, set->plane_id, DRM_MODE_OBJECT_PLANE);
  775. if (!obj) {
  776. ret = -EINVAL;
  777. goto out_unlock;
  778. }
  779. plane = obj_to_plane(obj);
  780. intel_plane = to_intel_plane(plane);
  781. ret = intel_plane->update_colorkey(plane, set);
  782. out_unlock:
  783. drm_modeset_unlock_all(dev);
  784. return ret;
  785. }
  786. int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  787. struct drm_file *file_priv)
  788. {
  789. struct drm_intel_sprite_colorkey *get = data;
  790. struct drm_mode_object *obj;
  791. struct drm_plane *plane;
  792. struct intel_plane *intel_plane;
  793. int ret = 0;
  794. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  795. return -ENODEV;
  796. drm_modeset_lock_all(dev);
  797. obj = drm_mode_object_find(dev, get->plane_id, DRM_MODE_OBJECT_PLANE);
  798. if (!obj) {
  799. ret = -EINVAL;
  800. goto out_unlock;
  801. }
  802. plane = obj_to_plane(obj);
  803. intel_plane = to_intel_plane(plane);
  804. intel_plane->get_colorkey(plane, get);
  805. out_unlock:
  806. drm_modeset_unlock_all(dev);
  807. return ret;
  808. }
  809. void intel_plane_restore(struct drm_plane *plane)
  810. {
  811. struct intel_plane *intel_plane = to_intel_plane(plane);
  812. if (!plane->crtc || !plane->fb)
  813. return;
  814. intel_update_plane(plane, plane->crtc, plane->fb,
  815. intel_plane->crtc_x, intel_plane->crtc_y,
  816. intel_plane->crtc_w, intel_plane->crtc_h,
  817. intel_plane->src_x, intel_plane->src_y,
  818. intel_plane->src_w, intel_plane->src_h);
  819. }
  820. void intel_plane_disable(struct drm_plane *plane)
  821. {
  822. if (!plane->crtc || !plane->fb)
  823. return;
  824. intel_disable_plane(plane);
  825. }
  826. static const struct drm_plane_funcs intel_plane_funcs = {
  827. .update_plane = intel_update_plane,
  828. .disable_plane = intel_disable_plane,
  829. .destroy = intel_destroy_plane,
  830. };
  831. static uint32_t ilk_plane_formats[] = {
  832. DRM_FORMAT_XRGB8888,
  833. DRM_FORMAT_YUYV,
  834. DRM_FORMAT_YVYU,
  835. DRM_FORMAT_UYVY,
  836. DRM_FORMAT_VYUY,
  837. };
  838. static uint32_t snb_plane_formats[] = {
  839. DRM_FORMAT_XBGR8888,
  840. DRM_FORMAT_XRGB8888,
  841. DRM_FORMAT_YUYV,
  842. DRM_FORMAT_YVYU,
  843. DRM_FORMAT_UYVY,
  844. DRM_FORMAT_VYUY,
  845. };
  846. static uint32_t vlv_plane_formats[] = {
  847. DRM_FORMAT_RGB565,
  848. DRM_FORMAT_ABGR8888,
  849. DRM_FORMAT_ARGB8888,
  850. DRM_FORMAT_XBGR8888,
  851. DRM_FORMAT_XRGB8888,
  852. DRM_FORMAT_XBGR2101010,
  853. DRM_FORMAT_ABGR2101010,
  854. DRM_FORMAT_YUYV,
  855. DRM_FORMAT_YVYU,
  856. DRM_FORMAT_UYVY,
  857. DRM_FORMAT_VYUY,
  858. };
  859. int
  860. intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
  861. {
  862. struct intel_plane *intel_plane;
  863. unsigned long possible_crtcs;
  864. const uint32_t *plane_formats;
  865. int num_plane_formats;
  866. int ret;
  867. if (INTEL_INFO(dev)->gen < 5)
  868. return -ENODEV;
  869. intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
  870. if (!intel_plane)
  871. return -ENOMEM;
  872. switch (INTEL_INFO(dev)->gen) {
  873. case 5:
  874. case 6:
  875. intel_plane->can_scale = true;
  876. intel_plane->max_downscale = 16;
  877. intel_plane->update_plane = ilk_update_plane;
  878. intel_plane->disable_plane = ilk_disable_plane;
  879. intel_plane->update_colorkey = ilk_update_colorkey;
  880. intel_plane->get_colorkey = ilk_get_colorkey;
  881. if (IS_GEN6(dev)) {
  882. plane_formats = snb_plane_formats;
  883. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  884. } else {
  885. plane_formats = ilk_plane_formats;
  886. num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
  887. }
  888. break;
  889. case 7:
  890. if (IS_IVYBRIDGE(dev)) {
  891. intel_plane->can_scale = true;
  892. intel_plane->max_downscale = 2;
  893. } else {
  894. intel_plane->can_scale = false;
  895. intel_plane->max_downscale = 1;
  896. }
  897. if (IS_VALLEYVIEW(dev)) {
  898. intel_plane->update_plane = vlv_update_plane;
  899. intel_plane->disable_plane = vlv_disable_plane;
  900. intel_plane->update_colorkey = vlv_update_colorkey;
  901. intel_plane->get_colorkey = vlv_get_colorkey;
  902. plane_formats = vlv_plane_formats;
  903. num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
  904. } else {
  905. intel_plane->update_plane = ivb_update_plane;
  906. intel_plane->disable_plane = ivb_disable_plane;
  907. intel_plane->update_colorkey = ivb_update_colorkey;
  908. intel_plane->get_colorkey = ivb_get_colorkey;
  909. plane_formats = snb_plane_formats;
  910. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  911. }
  912. break;
  913. default:
  914. kfree(intel_plane);
  915. return -ENODEV;
  916. }
  917. intel_plane->pipe = pipe;
  918. intel_plane->plane = plane;
  919. possible_crtcs = (1 << pipe);
  920. ret = drm_plane_init(dev, &intel_plane->base, possible_crtcs,
  921. &intel_plane_funcs,
  922. plane_formats, num_plane_formats,
  923. false);
  924. if (ret)
  925. kfree(intel_plane);
  926. return ret;
  927. }