pinctrl-rockchip.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392
  1. /*
  2. * Pinctrl driver for Rockchip SoCs
  3. *
  4. * Copyright (c) 2013 MundoReader S.L.
  5. * Author: Heiko Stuebner <heiko@sntech.de>
  6. *
  7. * With some ideas taken from pinctrl-samsung:
  8. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  9. * http://www.samsung.com
  10. * Copyright (c) 2012 Linaro Ltd
  11. * http://www.linaro.org
  12. *
  13. * and pinctrl-at91:
  14. * Copyright (C) 2011-2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as published
  18. * by the Free Software Foundation.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/io.h>
  28. #include <linux/bitops.h>
  29. #include <linux/gpio.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_irq.h>
  32. #include <linux/pinctrl/machine.h>
  33. #include <linux/pinctrl/pinconf.h>
  34. #include <linux/pinctrl/pinctrl.h>
  35. #include <linux/pinctrl/pinmux.h>
  36. #include <linux/pinctrl/pinconf-generic.h>
  37. #include <linux/irqchip/chained_irq.h>
  38. #include <linux/clk.h>
  39. #include <dt-bindings/pinctrl/rockchip.h>
  40. #include "core.h"
  41. #include "pinconf.h"
  42. /* GPIO control registers */
  43. #define GPIO_SWPORT_DR 0x00
  44. #define GPIO_SWPORT_DDR 0x04
  45. #define GPIO_INTEN 0x30
  46. #define GPIO_INTMASK 0x34
  47. #define GPIO_INTTYPE_LEVEL 0x38
  48. #define GPIO_INT_POLARITY 0x3c
  49. #define GPIO_INT_STATUS 0x40
  50. #define GPIO_INT_RAWSTATUS 0x44
  51. #define GPIO_DEBOUNCE 0x48
  52. #define GPIO_PORTS_EOI 0x4c
  53. #define GPIO_EXT_PORT 0x50
  54. #define GPIO_LS_SYNC 0x60
  55. /**
  56. * @reg_base: register base of the gpio bank
  57. * @clk: clock of the gpio bank
  58. * @irq: interrupt of the gpio bank
  59. * @pin_base: first pin number
  60. * @nr_pins: number of pins in this bank
  61. * @name: name of the bank
  62. * @bank_num: number of the bank, to account for holes
  63. * @valid: are all necessary informations present
  64. * @of_node: dt node of this bank
  65. * @drvdata: common pinctrl basedata
  66. * @domain: irqdomain of the gpio bank
  67. * @gpio_chip: gpiolib chip
  68. * @grange: gpio range
  69. * @slock: spinlock for the gpio bank
  70. */
  71. struct rockchip_pin_bank {
  72. void __iomem *reg_base;
  73. struct clk *clk;
  74. int irq;
  75. u32 pin_base;
  76. u8 nr_pins;
  77. char *name;
  78. u8 bank_num;
  79. bool valid;
  80. struct device_node *of_node;
  81. struct rockchip_pinctrl *drvdata;
  82. struct irq_domain *domain;
  83. struct gpio_chip gpio_chip;
  84. struct pinctrl_gpio_range grange;
  85. spinlock_t slock;
  86. };
  87. #define PIN_BANK(id, pins, label) \
  88. { \
  89. .bank_num = id, \
  90. .nr_pins = pins, \
  91. .name = label, \
  92. }
  93. /**
  94. * @pull_auto: some SoCs don't allow pulls to be specified as up or down, but
  95. * instead decide this automatically based on the pad-type.
  96. */
  97. struct rockchip_pin_ctrl {
  98. struct rockchip_pin_bank *pin_banks;
  99. u32 nr_banks;
  100. u32 nr_pins;
  101. char *label;
  102. int mux_offset;
  103. int pull_offset;
  104. bool pull_auto;
  105. int pull_bank_stride;
  106. };
  107. struct rockchip_pin_config {
  108. unsigned int func;
  109. unsigned long *configs;
  110. unsigned int nconfigs;
  111. };
  112. /**
  113. * struct rockchip_pin_group: represent group of pins of a pinmux function.
  114. * @name: name of the pin group, used to lookup the group.
  115. * @pins: the pins included in this group.
  116. * @npins: number of pins included in this group.
  117. * @func: the mux function number to be programmed when selected.
  118. * @configs: the config values to be set for each pin
  119. * @nconfigs: number of configs for each pin
  120. */
  121. struct rockchip_pin_group {
  122. const char *name;
  123. unsigned int npins;
  124. unsigned int *pins;
  125. struct rockchip_pin_config *data;
  126. };
  127. /**
  128. * struct rockchip_pmx_func: represent a pin function.
  129. * @name: name of the pin function, used to lookup the function.
  130. * @groups: one or more names of pin groups that provide this function.
  131. * @num_groups: number of groups included in @groups.
  132. */
  133. struct rockchip_pmx_func {
  134. const char *name;
  135. const char **groups;
  136. u8 ngroups;
  137. };
  138. struct rockchip_pinctrl {
  139. void __iomem *reg_base;
  140. struct device *dev;
  141. struct rockchip_pin_ctrl *ctrl;
  142. struct pinctrl_desc pctl;
  143. struct pinctrl_dev *pctl_dev;
  144. struct rockchip_pin_group *groups;
  145. unsigned int ngroups;
  146. struct rockchip_pmx_func *functions;
  147. unsigned int nfunctions;
  148. };
  149. static inline struct rockchip_pin_bank *gc_to_pin_bank(struct gpio_chip *gc)
  150. {
  151. return container_of(gc, struct rockchip_pin_bank, gpio_chip);
  152. }
  153. static const inline struct rockchip_pin_group *pinctrl_name_to_group(
  154. const struct rockchip_pinctrl *info,
  155. const char *name)
  156. {
  157. int i;
  158. for (i = 0; i < info->ngroups; i++) {
  159. if (!strcmp(info->groups[i].name, name))
  160. return &info->groups[i];
  161. }
  162. return NULL;
  163. }
  164. /*
  165. * given a pin number that is local to a pin controller, find out the pin bank
  166. * and the register base of the pin bank.
  167. */
  168. static struct rockchip_pin_bank *pin_to_bank(struct rockchip_pinctrl *info,
  169. unsigned pin)
  170. {
  171. struct rockchip_pin_bank *b = info->ctrl->pin_banks;
  172. while (pin >= (b->pin_base + b->nr_pins))
  173. b++;
  174. return b;
  175. }
  176. static struct rockchip_pin_bank *bank_num_to_bank(
  177. struct rockchip_pinctrl *info,
  178. unsigned num)
  179. {
  180. struct rockchip_pin_bank *b = info->ctrl->pin_banks;
  181. int i;
  182. for (i = 0; i < info->ctrl->nr_banks; i++, b++) {
  183. if (b->bank_num == num)
  184. return b;
  185. }
  186. return ERR_PTR(-EINVAL);
  187. }
  188. /*
  189. * Pinctrl_ops handling
  190. */
  191. static int rockchip_get_groups_count(struct pinctrl_dev *pctldev)
  192. {
  193. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  194. return info->ngroups;
  195. }
  196. static const char *rockchip_get_group_name(struct pinctrl_dev *pctldev,
  197. unsigned selector)
  198. {
  199. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  200. return info->groups[selector].name;
  201. }
  202. static int rockchip_get_group_pins(struct pinctrl_dev *pctldev,
  203. unsigned selector, const unsigned **pins,
  204. unsigned *npins)
  205. {
  206. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  207. if (selector >= info->ngroups)
  208. return -EINVAL;
  209. *pins = info->groups[selector].pins;
  210. *npins = info->groups[selector].npins;
  211. return 0;
  212. }
  213. static int rockchip_dt_node_to_map(struct pinctrl_dev *pctldev,
  214. struct device_node *np,
  215. struct pinctrl_map **map, unsigned *num_maps)
  216. {
  217. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  218. const struct rockchip_pin_group *grp;
  219. struct pinctrl_map *new_map;
  220. struct device_node *parent;
  221. int map_num = 1;
  222. int i;
  223. /*
  224. * first find the group of this node and check if we need to create
  225. * config maps for pins
  226. */
  227. grp = pinctrl_name_to_group(info, np->name);
  228. if (!grp) {
  229. dev_err(info->dev, "unable to find group for node %s\n",
  230. np->name);
  231. return -EINVAL;
  232. }
  233. map_num += grp->npins;
  234. new_map = devm_kzalloc(pctldev->dev, sizeof(*new_map) * map_num,
  235. GFP_KERNEL);
  236. if (!new_map)
  237. return -ENOMEM;
  238. *map = new_map;
  239. *num_maps = map_num;
  240. /* create mux map */
  241. parent = of_get_parent(np);
  242. if (!parent) {
  243. devm_kfree(pctldev->dev, new_map);
  244. return -EINVAL;
  245. }
  246. new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
  247. new_map[0].data.mux.function = parent->name;
  248. new_map[0].data.mux.group = np->name;
  249. of_node_put(parent);
  250. /* create config map */
  251. new_map++;
  252. for (i = 0; i < grp->npins; i++) {
  253. new_map[i].type = PIN_MAP_TYPE_CONFIGS_PIN;
  254. new_map[i].data.configs.group_or_pin =
  255. pin_get_name(pctldev, grp->pins[i]);
  256. new_map[i].data.configs.configs = grp->data[i].configs;
  257. new_map[i].data.configs.num_configs = grp->data[i].nconfigs;
  258. }
  259. dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
  260. (*map)->data.mux.function, (*map)->data.mux.group, map_num);
  261. return 0;
  262. }
  263. static void rockchip_dt_free_map(struct pinctrl_dev *pctldev,
  264. struct pinctrl_map *map, unsigned num_maps)
  265. {
  266. }
  267. static const struct pinctrl_ops rockchip_pctrl_ops = {
  268. .get_groups_count = rockchip_get_groups_count,
  269. .get_group_name = rockchip_get_group_name,
  270. .get_group_pins = rockchip_get_group_pins,
  271. .dt_node_to_map = rockchip_dt_node_to_map,
  272. .dt_free_map = rockchip_dt_free_map,
  273. };
  274. /*
  275. * Hardware access
  276. */
  277. /*
  278. * Set a new mux function for a pin.
  279. *
  280. * The register is divided into the upper and lower 16 bit. When changing
  281. * a value, the previous register value is not read and changed. Instead
  282. * it seems the changed bits are marked in the upper 16 bit, while the
  283. * changed value gets set in the same offset in the lower 16 bit.
  284. * All pin settings seem to be 2 bit wide in both the upper and lower
  285. * parts.
  286. * @bank: pin bank to change
  287. * @pin: pin to change
  288. * @mux: new mux function to set
  289. */
  290. static void rockchip_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
  291. {
  292. struct rockchip_pinctrl *info = bank->drvdata;
  293. void __iomem *reg = info->reg_base + info->ctrl->mux_offset;
  294. unsigned long flags;
  295. u8 bit;
  296. u32 data;
  297. dev_dbg(info->dev, "setting mux of GPIO%d-%d to %d\n",
  298. bank->bank_num, pin, mux);
  299. /* get basic quadrupel of mux registers and the correct reg inside */
  300. reg += bank->bank_num * 0x10;
  301. reg += (pin / 8) * 4;
  302. bit = (pin % 8) * 2;
  303. spin_lock_irqsave(&bank->slock, flags);
  304. data = (3 << (bit + 16));
  305. data |= (mux & 3) << bit;
  306. writel(data, reg);
  307. spin_unlock_irqrestore(&bank->slock, flags);
  308. }
  309. static int rockchip_get_pull(struct rockchip_pin_bank *bank, int pin_num)
  310. {
  311. struct rockchip_pinctrl *info = bank->drvdata;
  312. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  313. void __iomem *reg;
  314. u8 bit;
  315. /* rk3066b does support any pulls */
  316. if (!ctrl->pull_offset)
  317. return PIN_CONFIG_BIAS_DISABLE;
  318. reg = info->reg_base + ctrl->pull_offset;
  319. if (ctrl->pull_auto) {
  320. reg += bank->bank_num * ctrl->pull_bank_stride;
  321. reg += (pin_num / 16) * 4;
  322. bit = pin_num % 16;
  323. return !(readl_relaxed(reg) & BIT(bit))
  324. ? PIN_CONFIG_BIAS_PULL_PIN_DEFAULT
  325. : PIN_CONFIG_BIAS_DISABLE;
  326. } else {
  327. dev_err(info->dev, "pull support for rk31xx not implemented\n");
  328. return -EIO;
  329. }
  330. }
  331. static int rockchip_set_pull(struct rockchip_pin_bank *bank,
  332. int pin_num, int pull)
  333. {
  334. struct rockchip_pinctrl *info = bank->drvdata;
  335. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  336. void __iomem *reg;
  337. unsigned long flags;
  338. u8 bit;
  339. u32 data;
  340. dev_dbg(info->dev, "setting pull of GPIO%d-%d to %d\n",
  341. bank->bank_num, pin_num, pull);
  342. /* rk3066b does support any pulls */
  343. if (!ctrl->pull_offset)
  344. return pull ? -EINVAL : 0;
  345. reg = info->reg_base + ctrl->pull_offset;
  346. if (ctrl->pull_auto) {
  347. if (pull != PIN_CONFIG_BIAS_PULL_PIN_DEFAULT &&
  348. pull != PIN_CONFIG_BIAS_DISABLE) {
  349. dev_err(info->dev, "only PIN_DEFAULT and DISABLE allowed\n");
  350. return -EINVAL;
  351. }
  352. reg += bank->bank_num * ctrl->pull_bank_stride;
  353. reg += (pin_num / 16) * 4;
  354. bit = pin_num % 16;
  355. spin_lock_irqsave(&bank->slock, flags);
  356. data = BIT(bit + 16);
  357. if (pull == PIN_CONFIG_BIAS_DISABLE)
  358. data |= BIT(bit);
  359. writel(data, reg);
  360. spin_unlock_irqrestore(&bank->slock, flags);
  361. } else {
  362. if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT) {
  363. dev_err(info->dev, "pull direction (up/down) needs to be specified\n");
  364. return -EINVAL;
  365. }
  366. dev_err(info->dev, "pull support for rk31xx not implemented\n");
  367. return -EIO;
  368. }
  369. return 0;
  370. }
  371. /*
  372. * Pinmux_ops handling
  373. */
  374. static int rockchip_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
  375. {
  376. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  377. return info->nfunctions;
  378. }
  379. static const char *rockchip_pmx_get_func_name(struct pinctrl_dev *pctldev,
  380. unsigned selector)
  381. {
  382. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  383. return info->functions[selector].name;
  384. }
  385. static int rockchip_pmx_get_groups(struct pinctrl_dev *pctldev,
  386. unsigned selector, const char * const **groups,
  387. unsigned * const num_groups)
  388. {
  389. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  390. *groups = info->functions[selector].groups;
  391. *num_groups = info->functions[selector].ngroups;
  392. return 0;
  393. }
  394. static int rockchip_pmx_enable(struct pinctrl_dev *pctldev, unsigned selector,
  395. unsigned group)
  396. {
  397. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  398. const unsigned int *pins = info->groups[group].pins;
  399. const struct rockchip_pin_config *data = info->groups[group].data;
  400. struct rockchip_pin_bank *bank;
  401. int cnt;
  402. dev_dbg(info->dev, "enable function %s group %s\n",
  403. info->functions[selector].name, info->groups[group].name);
  404. /*
  405. * for each pin in the pin group selected, program the correspoding pin
  406. * pin function number in the config register.
  407. */
  408. for (cnt = 0; cnt < info->groups[group].npins; cnt++) {
  409. bank = pin_to_bank(info, pins[cnt]);
  410. rockchip_set_mux(bank, pins[cnt] - bank->pin_base,
  411. data[cnt].func);
  412. }
  413. return 0;
  414. }
  415. static void rockchip_pmx_disable(struct pinctrl_dev *pctldev,
  416. unsigned selector, unsigned group)
  417. {
  418. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  419. const unsigned int *pins = info->groups[group].pins;
  420. struct rockchip_pin_bank *bank;
  421. int cnt;
  422. dev_dbg(info->dev, "disable function %s group %s\n",
  423. info->functions[selector].name, info->groups[group].name);
  424. for (cnt = 0; cnt < info->groups[group].npins; cnt++) {
  425. bank = pin_to_bank(info, pins[cnt]);
  426. rockchip_set_mux(bank, pins[cnt] - bank->pin_base, 0);
  427. }
  428. }
  429. /*
  430. * The calls to gpio_direction_output() and gpio_direction_input()
  431. * leads to this function call (via the pinctrl_gpio_direction_{input|output}()
  432. * function called from the gpiolib interface).
  433. */
  434. static int rockchip_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
  435. struct pinctrl_gpio_range *range,
  436. unsigned offset, bool input)
  437. {
  438. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  439. struct rockchip_pin_bank *bank;
  440. struct gpio_chip *chip;
  441. int pin;
  442. u32 data;
  443. chip = range->gc;
  444. bank = gc_to_pin_bank(chip);
  445. pin = offset - chip->base;
  446. dev_dbg(info->dev, "gpio_direction for pin %u as %s-%d to %s\n",
  447. offset, range->name, pin, input ? "input" : "output");
  448. rockchip_set_mux(bank, pin, RK_FUNC_GPIO);
  449. data = readl_relaxed(bank->reg_base + GPIO_SWPORT_DDR);
  450. /* set bit to 1 for output, 0 for input */
  451. if (!input)
  452. data |= BIT(pin);
  453. else
  454. data &= ~BIT(pin);
  455. writel_relaxed(data, bank->reg_base + GPIO_SWPORT_DDR);
  456. return 0;
  457. }
  458. static const struct pinmux_ops rockchip_pmx_ops = {
  459. .get_functions_count = rockchip_pmx_get_funcs_count,
  460. .get_function_name = rockchip_pmx_get_func_name,
  461. .get_function_groups = rockchip_pmx_get_groups,
  462. .enable = rockchip_pmx_enable,
  463. .disable = rockchip_pmx_disable,
  464. .gpio_set_direction = rockchip_pmx_gpio_set_direction,
  465. };
  466. /*
  467. * Pinconf_ops handling
  468. */
  469. static bool rockchip_pinconf_pull_valid(struct rockchip_pin_ctrl *ctrl,
  470. enum pin_config_param pull)
  471. {
  472. /* rk3066b does support any pulls */
  473. if (!ctrl->pull_offset)
  474. return pull ? false : true;
  475. if (ctrl->pull_auto) {
  476. if (pull != PIN_CONFIG_BIAS_PULL_PIN_DEFAULT &&
  477. pull != PIN_CONFIG_BIAS_DISABLE)
  478. return false;
  479. } else {
  480. if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT)
  481. return false;
  482. }
  483. return true;
  484. }
  485. /* set the pin config settings for a specified pin */
  486. static int rockchip_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
  487. unsigned long *configs, unsigned num_configs)
  488. {
  489. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  490. struct rockchip_pin_bank *bank = pin_to_bank(info, pin);
  491. enum pin_config_param param;
  492. u16 arg;
  493. int i;
  494. int rc;
  495. for (i = 0; i < num_configs; i++) {
  496. param = pinconf_to_config_param(configs[i]);
  497. arg = pinconf_to_config_argument(configs[i]);
  498. switch (param) {
  499. case PIN_CONFIG_BIAS_DISABLE:
  500. rc = rockchip_set_pull(bank, pin - bank->pin_base,
  501. param);
  502. if (rc)
  503. return rc;
  504. break;
  505. case PIN_CONFIG_BIAS_PULL_UP:
  506. case PIN_CONFIG_BIAS_PULL_DOWN:
  507. case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
  508. if (!rockchip_pinconf_pull_valid(info->ctrl, param))
  509. return -ENOTSUPP;
  510. if (!arg)
  511. return -EINVAL;
  512. rc = rockchip_set_pull(bank, pin - bank->pin_base,
  513. param);
  514. if (rc)
  515. return rc;
  516. break;
  517. default:
  518. return -ENOTSUPP;
  519. break;
  520. }
  521. } /* for each config */
  522. return 0;
  523. }
  524. /* get the pin config settings for a specified pin */
  525. static int rockchip_pinconf_get(struct pinctrl_dev *pctldev, unsigned int pin,
  526. unsigned long *config)
  527. {
  528. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  529. struct rockchip_pin_bank *bank = pin_to_bank(info, pin);
  530. enum pin_config_param param = pinconf_to_config_param(*config);
  531. switch (param) {
  532. case PIN_CONFIG_BIAS_DISABLE:
  533. if (rockchip_get_pull(bank, pin - bank->pin_base) != param)
  534. return -EINVAL;
  535. *config = 0;
  536. break;
  537. case PIN_CONFIG_BIAS_PULL_UP:
  538. case PIN_CONFIG_BIAS_PULL_DOWN:
  539. case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
  540. if (!rockchip_pinconf_pull_valid(info->ctrl, param))
  541. return -ENOTSUPP;
  542. if (rockchip_get_pull(bank, pin - bank->pin_base) != param)
  543. return -EINVAL;
  544. *config = 1;
  545. break;
  546. default:
  547. return -ENOTSUPP;
  548. break;
  549. }
  550. return 0;
  551. }
  552. static const struct pinconf_ops rockchip_pinconf_ops = {
  553. .pin_config_get = rockchip_pinconf_get,
  554. .pin_config_set = rockchip_pinconf_set,
  555. };
  556. static const char *gpio_compat = "rockchip,gpio-bank";
  557. static void rockchip_pinctrl_child_count(struct rockchip_pinctrl *info,
  558. struct device_node *np)
  559. {
  560. struct device_node *child;
  561. for_each_child_of_node(np, child) {
  562. if (of_device_is_compatible(child, gpio_compat))
  563. continue;
  564. info->nfunctions++;
  565. info->ngroups += of_get_child_count(child);
  566. }
  567. }
  568. static int rockchip_pinctrl_parse_groups(struct device_node *np,
  569. struct rockchip_pin_group *grp,
  570. struct rockchip_pinctrl *info,
  571. u32 index)
  572. {
  573. struct rockchip_pin_bank *bank;
  574. int size;
  575. const __be32 *list;
  576. int num;
  577. int i, j;
  578. int ret;
  579. dev_dbg(info->dev, "group(%d): %s\n", index, np->name);
  580. /* Initialise group */
  581. grp->name = np->name;
  582. /*
  583. * the binding format is rockchip,pins = <bank pin mux CONFIG>,
  584. * do sanity check and calculate pins number
  585. */
  586. list = of_get_property(np, "rockchip,pins", &size);
  587. /* we do not check return since it's safe node passed down */
  588. size /= sizeof(*list);
  589. if (!size || size % 4) {
  590. dev_err(info->dev, "wrong pins number or pins and configs should be by 4\n");
  591. return -EINVAL;
  592. }
  593. grp->npins = size / 4;
  594. grp->pins = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int),
  595. GFP_KERNEL);
  596. grp->data = devm_kzalloc(info->dev, grp->npins *
  597. sizeof(struct rockchip_pin_config),
  598. GFP_KERNEL);
  599. if (!grp->pins || !grp->data)
  600. return -ENOMEM;
  601. for (i = 0, j = 0; i < size; i += 4, j++) {
  602. const __be32 *phandle;
  603. struct device_node *np_config;
  604. num = be32_to_cpu(*list++);
  605. bank = bank_num_to_bank(info, num);
  606. if (IS_ERR(bank))
  607. return PTR_ERR(bank);
  608. grp->pins[j] = bank->pin_base + be32_to_cpu(*list++);
  609. grp->data[j].func = be32_to_cpu(*list++);
  610. phandle = list++;
  611. if (!phandle)
  612. return -EINVAL;
  613. np_config = of_find_node_by_phandle(be32_to_cpup(phandle));
  614. ret = pinconf_generic_parse_dt_config(np_config,
  615. &grp->data[j].configs, &grp->data[j].nconfigs);
  616. if (ret)
  617. return ret;
  618. }
  619. return 0;
  620. }
  621. static int rockchip_pinctrl_parse_functions(struct device_node *np,
  622. struct rockchip_pinctrl *info,
  623. u32 index)
  624. {
  625. struct device_node *child;
  626. struct rockchip_pmx_func *func;
  627. struct rockchip_pin_group *grp;
  628. int ret;
  629. static u32 grp_index;
  630. u32 i = 0;
  631. dev_dbg(info->dev, "parse function(%d): %s\n", index, np->name);
  632. func = &info->functions[index];
  633. /* Initialise function */
  634. func->name = np->name;
  635. func->ngroups = of_get_child_count(np);
  636. if (func->ngroups <= 0)
  637. return 0;
  638. func->groups = devm_kzalloc(info->dev,
  639. func->ngroups * sizeof(char *), GFP_KERNEL);
  640. if (!func->groups)
  641. return -ENOMEM;
  642. for_each_child_of_node(np, child) {
  643. func->groups[i] = child->name;
  644. grp = &info->groups[grp_index++];
  645. ret = rockchip_pinctrl_parse_groups(child, grp, info, i++);
  646. if (ret)
  647. return ret;
  648. }
  649. return 0;
  650. }
  651. static int rockchip_pinctrl_parse_dt(struct platform_device *pdev,
  652. struct rockchip_pinctrl *info)
  653. {
  654. struct device *dev = &pdev->dev;
  655. struct device_node *np = dev->of_node;
  656. struct device_node *child;
  657. int ret;
  658. int i;
  659. rockchip_pinctrl_child_count(info, np);
  660. dev_dbg(&pdev->dev, "nfunctions = %d\n", info->nfunctions);
  661. dev_dbg(&pdev->dev, "ngroups = %d\n", info->ngroups);
  662. info->functions = devm_kzalloc(dev, info->nfunctions *
  663. sizeof(struct rockchip_pmx_func),
  664. GFP_KERNEL);
  665. if (!info->functions) {
  666. dev_err(dev, "failed to allocate memory for function list\n");
  667. return -EINVAL;
  668. }
  669. info->groups = devm_kzalloc(dev, info->ngroups *
  670. sizeof(struct rockchip_pin_group),
  671. GFP_KERNEL);
  672. if (!info->groups) {
  673. dev_err(dev, "failed allocate memory for ping group list\n");
  674. return -EINVAL;
  675. }
  676. i = 0;
  677. for_each_child_of_node(np, child) {
  678. if (of_device_is_compatible(child, gpio_compat))
  679. continue;
  680. ret = rockchip_pinctrl_parse_functions(child, info, i++);
  681. if (ret) {
  682. dev_err(&pdev->dev, "failed to parse function\n");
  683. return ret;
  684. }
  685. }
  686. return 0;
  687. }
  688. static int rockchip_pinctrl_register(struct platform_device *pdev,
  689. struct rockchip_pinctrl *info)
  690. {
  691. struct pinctrl_desc *ctrldesc = &info->pctl;
  692. struct pinctrl_pin_desc *pindesc, *pdesc;
  693. struct rockchip_pin_bank *pin_bank;
  694. int pin, bank, ret;
  695. int k;
  696. ctrldesc->name = "rockchip-pinctrl";
  697. ctrldesc->owner = THIS_MODULE;
  698. ctrldesc->pctlops = &rockchip_pctrl_ops;
  699. ctrldesc->pmxops = &rockchip_pmx_ops;
  700. ctrldesc->confops = &rockchip_pinconf_ops;
  701. pindesc = devm_kzalloc(&pdev->dev, sizeof(*pindesc) *
  702. info->ctrl->nr_pins, GFP_KERNEL);
  703. if (!pindesc) {
  704. dev_err(&pdev->dev, "mem alloc for pin descriptors failed\n");
  705. return -ENOMEM;
  706. }
  707. ctrldesc->pins = pindesc;
  708. ctrldesc->npins = info->ctrl->nr_pins;
  709. pdesc = pindesc;
  710. for (bank = 0 , k = 0; bank < info->ctrl->nr_banks; bank++) {
  711. pin_bank = &info->ctrl->pin_banks[bank];
  712. for (pin = 0; pin < pin_bank->nr_pins; pin++, k++) {
  713. pdesc->number = k;
  714. pdesc->name = kasprintf(GFP_KERNEL, "%s-%d",
  715. pin_bank->name, pin);
  716. pdesc++;
  717. }
  718. }
  719. info->pctl_dev = pinctrl_register(ctrldesc, &pdev->dev, info);
  720. if (!info->pctl_dev) {
  721. dev_err(&pdev->dev, "could not register pinctrl driver\n");
  722. return -EINVAL;
  723. }
  724. for (bank = 0; bank < info->ctrl->nr_banks; ++bank) {
  725. pin_bank = &info->ctrl->pin_banks[bank];
  726. pin_bank->grange.name = pin_bank->name;
  727. pin_bank->grange.id = bank;
  728. pin_bank->grange.pin_base = pin_bank->pin_base;
  729. pin_bank->grange.base = pin_bank->gpio_chip.base;
  730. pin_bank->grange.npins = pin_bank->gpio_chip.ngpio;
  731. pin_bank->grange.gc = &pin_bank->gpio_chip;
  732. pinctrl_add_gpio_range(info->pctl_dev, &pin_bank->grange);
  733. }
  734. ret = rockchip_pinctrl_parse_dt(pdev, info);
  735. if (ret) {
  736. pinctrl_unregister(info->pctl_dev);
  737. return ret;
  738. }
  739. return 0;
  740. }
  741. /*
  742. * GPIO handling
  743. */
  744. static void rockchip_gpio_set(struct gpio_chip *gc, unsigned offset, int value)
  745. {
  746. struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
  747. void __iomem *reg = bank->reg_base + GPIO_SWPORT_DR;
  748. unsigned long flags;
  749. u32 data;
  750. spin_lock_irqsave(&bank->slock, flags);
  751. data = readl(reg);
  752. data &= ~BIT(offset);
  753. if (value)
  754. data |= BIT(offset);
  755. writel(data, reg);
  756. spin_unlock_irqrestore(&bank->slock, flags);
  757. }
  758. /*
  759. * Returns the level of the pin for input direction and setting of the DR
  760. * register for output gpios.
  761. */
  762. static int rockchip_gpio_get(struct gpio_chip *gc, unsigned offset)
  763. {
  764. struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
  765. u32 data;
  766. data = readl(bank->reg_base + GPIO_EXT_PORT);
  767. data >>= offset;
  768. data &= 1;
  769. return data;
  770. }
  771. /*
  772. * gpiolib gpio_direction_input callback function. The setting of the pin
  773. * mux function as 'gpio input' will be handled by the pinctrl susbsystem
  774. * interface.
  775. */
  776. static int rockchip_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
  777. {
  778. return pinctrl_gpio_direction_input(gc->base + offset);
  779. }
  780. /*
  781. * gpiolib gpio_direction_output callback function. The setting of the pin
  782. * mux function as 'gpio output' will be handled by the pinctrl susbsystem
  783. * interface.
  784. */
  785. static int rockchip_gpio_direction_output(struct gpio_chip *gc,
  786. unsigned offset, int value)
  787. {
  788. rockchip_gpio_set(gc, offset, value);
  789. return pinctrl_gpio_direction_output(gc->base + offset);
  790. }
  791. /*
  792. * gpiolib gpio_to_irq callback function. Creates a mapping between a GPIO pin
  793. * and a virtual IRQ, if not already present.
  794. */
  795. static int rockchip_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
  796. {
  797. struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
  798. unsigned int virq;
  799. if (!bank->domain)
  800. return -ENXIO;
  801. virq = irq_create_mapping(bank->domain, offset);
  802. return (virq) ? : -ENXIO;
  803. }
  804. static const struct gpio_chip rockchip_gpiolib_chip = {
  805. .set = rockchip_gpio_set,
  806. .get = rockchip_gpio_get,
  807. .direction_input = rockchip_gpio_direction_input,
  808. .direction_output = rockchip_gpio_direction_output,
  809. .to_irq = rockchip_gpio_to_irq,
  810. .owner = THIS_MODULE,
  811. };
  812. /*
  813. * Interrupt handling
  814. */
  815. static void rockchip_irq_demux(unsigned int irq, struct irq_desc *desc)
  816. {
  817. struct irq_chip *chip = irq_get_chip(irq);
  818. struct rockchip_pin_bank *bank = irq_get_handler_data(irq);
  819. u32 pend;
  820. dev_dbg(bank->drvdata->dev, "got irq for bank %s\n", bank->name);
  821. chained_irq_enter(chip, desc);
  822. pend = readl_relaxed(bank->reg_base + GPIO_INT_STATUS);
  823. while (pend) {
  824. unsigned int virq;
  825. irq = __ffs(pend);
  826. pend &= ~BIT(irq);
  827. virq = irq_linear_revmap(bank->domain, irq);
  828. if (!virq) {
  829. dev_err(bank->drvdata->dev, "unmapped irq %d\n", irq);
  830. continue;
  831. }
  832. dev_dbg(bank->drvdata->dev, "handling irq %d\n", irq);
  833. generic_handle_irq(virq);
  834. }
  835. chained_irq_exit(chip, desc);
  836. }
  837. static int rockchip_irq_set_type(struct irq_data *d, unsigned int type)
  838. {
  839. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  840. struct rockchip_pin_bank *bank = gc->private;
  841. u32 mask = BIT(d->hwirq);
  842. u32 polarity;
  843. u32 level;
  844. u32 data;
  845. if (type & IRQ_TYPE_EDGE_BOTH)
  846. __irq_set_handler_locked(d->irq, handle_edge_irq);
  847. else
  848. __irq_set_handler_locked(d->irq, handle_level_irq);
  849. irq_gc_lock(gc);
  850. level = readl_relaxed(gc->reg_base + GPIO_INTTYPE_LEVEL);
  851. polarity = readl_relaxed(gc->reg_base + GPIO_INT_POLARITY);
  852. switch (type) {
  853. case IRQ_TYPE_EDGE_RISING:
  854. level |= mask;
  855. polarity |= mask;
  856. break;
  857. case IRQ_TYPE_EDGE_FALLING:
  858. level |= mask;
  859. polarity &= ~mask;
  860. break;
  861. case IRQ_TYPE_LEVEL_HIGH:
  862. level &= ~mask;
  863. polarity |= mask;
  864. break;
  865. case IRQ_TYPE_LEVEL_LOW:
  866. level &= ~mask;
  867. polarity &= ~mask;
  868. break;
  869. default:
  870. irq_gc_unlock(gc);
  871. return -EINVAL;
  872. }
  873. writel_relaxed(level, gc->reg_base + GPIO_INTTYPE_LEVEL);
  874. writel_relaxed(polarity, gc->reg_base + GPIO_INT_POLARITY);
  875. irq_gc_unlock(gc);
  876. /* make sure the pin is configured as gpio input */
  877. rockchip_set_mux(bank, d->hwirq, RK_FUNC_GPIO);
  878. data = readl_relaxed(bank->reg_base + GPIO_SWPORT_DDR);
  879. data &= ~mask;
  880. writel_relaxed(data, bank->reg_base + GPIO_SWPORT_DDR);
  881. return 0;
  882. }
  883. static int rockchip_interrupts_register(struct platform_device *pdev,
  884. struct rockchip_pinctrl *info)
  885. {
  886. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  887. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  888. unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
  889. struct irq_chip_generic *gc;
  890. int ret;
  891. int i;
  892. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  893. if (!bank->valid) {
  894. dev_warn(&pdev->dev, "bank %s is not valid\n",
  895. bank->name);
  896. continue;
  897. }
  898. bank->domain = irq_domain_add_linear(bank->of_node, 32,
  899. &irq_generic_chip_ops, NULL);
  900. if (!bank->domain) {
  901. dev_warn(&pdev->dev, "could not initialize irq domain for bank %s\n",
  902. bank->name);
  903. continue;
  904. }
  905. ret = irq_alloc_domain_generic_chips(bank->domain, 32, 1,
  906. "rockchip_gpio_irq", handle_level_irq,
  907. clr, 0, IRQ_GC_INIT_MASK_CACHE);
  908. if (ret) {
  909. dev_err(&pdev->dev, "could not alloc generic chips for bank %s\n",
  910. bank->name);
  911. irq_domain_remove(bank->domain);
  912. continue;
  913. }
  914. gc = irq_get_domain_generic_chip(bank->domain, 0);
  915. gc->reg_base = bank->reg_base;
  916. gc->private = bank;
  917. gc->chip_types[0].regs.mask = GPIO_INTEN;
  918. gc->chip_types[0].regs.ack = GPIO_PORTS_EOI;
  919. gc->chip_types[0].chip.irq_ack = irq_gc_ack_set_bit;
  920. gc->chip_types[0].chip.irq_mask = irq_gc_mask_clr_bit;
  921. gc->chip_types[0].chip.irq_unmask = irq_gc_mask_set_bit;
  922. gc->chip_types[0].chip.irq_set_wake = irq_gc_set_wake;
  923. gc->chip_types[0].chip.irq_set_type = rockchip_irq_set_type;
  924. irq_set_handler_data(bank->irq, bank);
  925. irq_set_chained_handler(bank->irq, rockchip_irq_demux);
  926. }
  927. return 0;
  928. }
  929. static int rockchip_gpiolib_register(struct platform_device *pdev,
  930. struct rockchip_pinctrl *info)
  931. {
  932. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  933. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  934. struct gpio_chip *gc;
  935. int ret;
  936. int i;
  937. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  938. if (!bank->valid) {
  939. dev_warn(&pdev->dev, "bank %s is not valid\n",
  940. bank->name);
  941. continue;
  942. }
  943. bank->gpio_chip = rockchip_gpiolib_chip;
  944. gc = &bank->gpio_chip;
  945. gc->base = bank->pin_base;
  946. gc->ngpio = bank->nr_pins;
  947. gc->dev = &pdev->dev;
  948. gc->of_node = bank->of_node;
  949. gc->label = bank->name;
  950. ret = gpiochip_add(gc);
  951. if (ret) {
  952. dev_err(&pdev->dev, "failed to register gpio_chip %s, error code: %d\n",
  953. gc->label, ret);
  954. goto fail;
  955. }
  956. }
  957. rockchip_interrupts_register(pdev, info);
  958. return 0;
  959. fail:
  960. for (--i, --bank; i >= 0; --i, --bank) {
  961. if (!bank->valid)
  962. continue;
  963. if (gpiochip_remove(&bank->gpio_chip))
  964. dev_err(&pdev->dev, "gpio chip %s remove failed\n",
  965. bank->gpio_chip.label);
  966. }
  967. return ret;
  968. }
  969. static int rockchip_gpiolib_unregister(struct platform_device *pdev,
  970. struct rockchip_pinctrl *info)
  971. {
  972. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  973. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  974. int ret = 0;
  975. int i;
  976. for (i = 0; !ret && i < ctrl->nr_banks; ++i, ++bank) {
  977. if (!bank->valid)
  978. continue;
  979. ret = gpiochip_remove(&bank->gpio_chip);
  980. }
  981. if (ret)
  982. dev_err(&pdev->dev, "gpio chip remove failed\n");
  983. return ret;
  984. }
  985. static int rockchip_get_bank_data(struct rockchip_pin_bank *bank,
  986. struct device *dev)
  987. {
  988. struct resource res;
  989. if (of_address_to_resource(bank->of_node, 0, &res)) {
  990. dev_err(dev, "cannot find IO resource for bank\n");
  991. return -ENOENT;
  992. }
  993. bank->reg_base = devm_ioremap_resource(dev, &res);
  994. if (IS_ERR(bank->reg_base))
  995. return PTR_ERR(bank->reg_base);
  996. bank->irq = irq_of_parse_and_map(bank->of_node, 0);
  997. bank->clk = of_clk_get(bank->of_node, 0);
  998. if (IS_ERR(bank->clk))
  999. return PTR_ERR(bank->clk);
  1000. return clk_prepare_enable(bank->clk);
  1001. }
  1002. static const struct of_device_id rockchip_pinctrl_dt_match[];
  1003. /* retrieve the soc specific data */
  1004. static struct rockchip_pin_ctrl *rockchip_pinctrl_get_soc_data(
  1005. struct rockchip_pinctrl *d,
  1006. struct platform_device *pdev)
  1007. {
  1008. const struct of_device_id *match;
  1009. struct device_node *node = pdev->dev.of_node;
  1010. struct device_node *np;
  1011. struct rockchip_pin_ctrl *ctrl;
  1012. struct rockchip_pin_bank *bank;
  1013. int i;
  1014. match = of_match_node(rockchip_pinctrl_dt_match, node);
  1015. ctrl = (struct rockchip_pin_ctrl *)match->data;
  1016. for_each_child_of_node(node, np) {
  1017. if (!of_find_property(np, "gpio-controller", NULL))
  1018. continue;
  1019. bank = ctrl->pin_banks;
  1020. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1021. if (!strcmp(bank->name, np->name)) {
  1022. bank->of_node = np;
  1023. if (!rockchip_get_bank_data(bank, &pdev->dev))
  1024. bank->valid = true;
  1025. break;
  1026. }
  1027. }
  1028. }
  1029. bank = ctrl->pin_banks;
  1030. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1031. spin_lock_init(&bank->slock);
  1032. bank->drvdata = d;
  1033. bank->pin_base = ctrl->nr_pins;
  1034. ctrl->nr_pins += bank->nr_pins;
  1035. }
  1036. return ctrl;
  1037. }
  1038. static int rockchip_pinctrl_probe(struct platform_device *pdev)
  1039. {
  1040. struct rockchip_pinctrl *info;
  1041. struct device *dev = &pdev->dev;
  1042. struct rockchip_pin_ctrl *ctrl;
  1043. struct resource *res;
  1044. int ret;
  1045. if (!dev->of_node) {
  1046. dev_err(dev, "device tree node not found\n");
  1047. return -ENODEV;
  1048. }
  1049. info = devm_kzalloc(dev, sizeof(struct rockchip_pinctrl), GFP_KERNEL);
  1050. if (!info)
  1051. return -ENOMEM;
  1052. ctrl = rockchip_pinctrl_get_soc_data(info, pdev);
  1053. if (!ctrl) {
  1054. dev_err(dev, "driver data not available\n");
  1055. return -EINVAL;
  1056. }
  1057. info->ctrl = ctrl;
  1058. info->dev = dev;
  1059. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1060. info->reg_base = devm_ioremap_resource(&pdev->dev, res);
  1061. if (IS_ERR(info->reg_base))
  1062. return PTR_ERR(info->reg_base);
  1063. ret = rockchip_gpiolib_register(pdev, info);
  1064. if (ret)
  1065. return ret;
  1066. ret = rockchip_pinctrl_register(pdev, info);
  1067. if (ret) {
  1068. rockchip_gpiolib_unregister(pdev, info);
  1069. return ret;
  1070. }
  1071. platform_set_drvdata(pdev, info);
  1072. return 0;
  1073. }
  1074. static struct rockchip_pin_bank rk2928_pin_banks[] = {
  1075. PIN_BANK(0, 32, "gpio0"),
  1076. PIN_BANK(1, 32, "gpio1"),
  1077. PIN_BANK(2, 32, "gpio2"),
  1078. PIN_BANK(3, 32, "gpio3"),
  1079. };
  1080. static struct rockchip_pin_ctrl rk2928_pin_ctrl = {
  1081. .pin_banks = rk2928_pin_banks,
  1082. .nr_banks = ARRAY_SIZE(rk2928_pin_banks),
  1083. .label = "RK2928-GPIO",
  1084. .mux_offset = 0xa8,
  1085. .pull_offset = 0x118,
  1086. .pull_auto = 1,
  1087. .pull_bank_stride = 8,
  1088. };
  1089. static struct rockchip_pin_bank rk3066a_pin_banks[] = {
  1090. PIN_BANK(0, 32, "gpio0"),
  1091. PIN_BANK(1, 32, "gpio1"),
  1092. PIN_BANK(2, 32, "gpio2"),
  1093. PIN_BANK(3, 32, "gpio3"),
  1094. PIN_BANK(4, 32, "gpio4"),
  1095. PIN_BANK(6, 16, "gpio6"),
  1096. };
  1097. static struct rockchip_pin_ctrl rk3066a_pin_ctrl = {
  1098. .pin_banks = rk3066a_pin_banks,
  1099. .nr_banks = ARRAY_SIZE(rk3066a_pin_banks),
  1100. .label = "RK3066a-GPIO",
  1101. .mux_offset = 0xa8,
  1102. .pull_offset = 0x118,
  1103. .pull_auto = 1,
  1104. .pull_bank_stride = 8,
  1105. };
  1106. static struct rockchip_pin_bank rk3066b_pin_banks[] = {
  1107. PIN_BANK(0, 32, "gpio0"),
  1108. PIN_BANK(1, 32, "gpio1"),
  1109. PIN_BANK(2, 32, "gpio2"),
  1110. PIN_BANK(3, 32, "gpio3"),
  1111. };
  1112. static struct rockchip_pin_ctrl rk3066b_pin_ctrl = {
  1113. .pin_banks = rk3066b_pin_banks,
  1114. .nr_banks = ARRAY_SIZE(rk3066b_pin_banks),
  1115. .label = "RK3066b-GPIO",
  1116. .mux_offset = 0x60,
  1117. .pull_offset = -EINVAL,
  1118. };
  1119. static struct rockchip_pin_bank rk3188_pin_banks[] = {
  1120. PIN_BANK(0, 32, "gpio0"),
  1121. PIN_BANK(1, 32, "gpio1"),
  1122. PIN_BANK(2, 32, "gpio2"),
  1123. PIN_BANK(3, 32, "gpio3"),
  1124. };
  1125. static struct rockchip_pin_ctrl rk3188_pin_ctrl = {
  1126. .pin_banks = rk3188_pin_banks,
  1127. .nr_banks = ARRAY_SIZE(rk3188_pin_banks),
  1128. .label = "RK3188-GPIO",
  1129. .mux_offset = 0x68,
  1130. .pull_offset = 0x164,
  1131. .pull_bank_stride = 16,
  1132. };
  1133. static const struct of_device_id rockchip_pinctrl_dt_match[] = {
  1134. { .compatible = "rockchip,rk2928-pinctrl",
  1135. .data = (void *)&rk2928_pin_ctrl },
  1136. { .compatible = "rockchip,rk3066a-pinctrl",
  1137. .data = (void *)&rk3066a_pin_ctrl },
  1138. { .compatible = "rockchip,rk3066b-pinctrl",
  1139. .data = (void *)&rk3066b_pin_ctrl },
  1140. { .compatible = "rockchip,rk3188-pinctrl",
  1141. .data = (void *)&rk3188_pin_ctrl },
  1142. {},
  1143. };
  1144. MODULE_DEVICE_TABLE(of, rockchip_pinctrl_dt_match);
  1145. static struct platform_driver rockchip_pinctrl_driver = {
  1146. .probe = rockchip_pinctrl_probe,
  1147. .driver = {
  1148. .name = "rockchip-pinctrl",
  1149. .owner = THIS_MODULE,
  1150. .of_match_table = rockchip_pinctrl_dt_match,
  1151. },
  1152. };
  1153. static int __init rockchip_pinctrl_drv_register(void)
  1154. {
  1155. return platform_driver_register(&rockchip_pinctrl_driver);
  1156. }
  1157. postcore_initcall(rockchip_pinctrl_drv_register);
  1158. MODULE_AUTHOR("Heiko Stuebner <heiko@sntech.de>");
  1159. MODULE_DESCRIPTION("Rockchip pinctrl driver");
  1160. MODULE_LICENSE("GPL v2");