mv643xx_eth.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #include <linux/init.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/in.h>
  40. #include <linux/tcp.h>
  41. #include <linux/udp.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/delay.h>
  44. #include <linux/ethtool.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/module.h>
  47. #include <linux/kernel.h>
  48. #include <linux/spinlock.h>
  49. #include <linux/workqueue.h>
  50. #include <linux/mii.h>
  51. #include <linux/mv643xx_eth.h>
  52. #include <asm/io.h>
  53. #include <asm/types.h>
  54. #include <asm/system.h>
  55. static char mv643xx_eth_driver_name[] = "mv643xx_eth";
  56. static char mv643xx_eth_driver_version[] = "1.0";
  57. #define MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  58. #define MV643XX_ETH_NAPI
  59. #define MV643XX_ETH_TX_FAST_REFILL
  60. #undef MV643XX_ETH_COAL
  61. #define MV643XX_ETH_TX_COAL 100
  62. #ifdef MV643XX_ETH_COAL
  63. #define MV643XX_ETH_RX_COAL 100
  64. #endif
  65. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  66. #define MAX_DESCS_PER_SKB (MAX_SKB_FRAGS + 1)
  67. #else
  68. #define MAX_DESCS_PER_SKB 1
  69. #endif
  70. #define ETH_VLAN_HLEN 4
  71. #define ETH_FCS_LEN 4
  72. #define ETH_HW_IP_ALIGN 2 /* hw aligns IP header */
  73. #define ETH_WRAPPER_LEN (ETH_HW_IP_ALIGN + ETH_HLEN + \
  74. ETH_VLAN_HLEN + ETH_FCS_LEN)
  75. #define ETH_RX_SKB_SIZE (dev->mtu + ETH_WRAPPER_LEN + \
  76. dma_get_cache_alignment())
  77. /*
  78. * Registers shared between all ports.
  79. */
  80. #define PHY_ADDR 0x0000
  81. #define SMI_REG 0x0004
  82. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  83. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  84. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  85. #define WINDOW_BAR_ENABLE 0x0290
  86. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  87. /*
  88. * Per-port registers.
  89. */
  90. #define PORT_CONFIG(p) (0x0400 + ((p) << 10))
  91. #define UNICAST_PROMISCUOUS_MODE 0x00000001
  92. #define PORT_CONFIG_EXT(p) (0x0404 + ((p) << 10))
  93. #define MAC_ADDR_LOW(p) (0x0414 + ((p) << 10))
  94. #define MAC_ADDR_HIGH(p) (0x0418 + ((p) << 10))
  95. #define SDMA_CONFIG(p) (0x041c + ((p) << 10))
  96. #define PORT_SERIAL_CONTROL(p) (0x043c + ((p) << 10))
  97. #define PORT_STATUS(p) (0x0444 + ((p) << 10))
  98. #define TX_FIFO_EMPTY 0x00000400
  99. #define TXQ_COMMAND(p) (0x0448 + ((p) << 10))
  100. #define TX_BW_MTU(p) (0x0458 + ((p) << 10))
  101. #define INT_CAUSE(p) (0x0460 + ((p) << 10))
  102. #define INT_RX 0x00000804
  103. #define INT_EXT 0x00000002
  104. #define INT_CAUSE_EXT(p) (0x0464 + ((p) << 10))
  105. #define INT_EXT_LINK 0x00100000
  106. #define INT_EXT_PHY 0x00010000
  107. #define INT_EXT_TX_ERROR_0 0x00000100
  108. #define INT_EXT_TX_0 0x00000001
  109. #define INT_EXT_TX 0x00000101
  110. #define INT_MASK(p) (0x0468 + ((p) << 10))
  111. #define INT_MASK_EXT(p) (0x046c + ((p) << 10))
  112. #define TX_FIFO_URGENT_THRESHOLD(p) (0x0474 + ((p) << 10))
  113. #define RXQ_CURRENT_DESC_PTR(p) (0x060c + ((p) << 10))
  114. #define RXQ_COMMAND(p) (0x0680 + ((p) << 10))
  115. #define TXQ_CURRENT_DESC_PTR(p) (0x06c0 + ((p) << 10))
  116. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  117. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  118. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  119. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  120. /*
  121. * SDMA configuration register.
  122. */
  123. #define RX_BURST_SIZE_4_64BIT (2 << 1)
  124. #define BLM_RX_NO_SWAP (1 << 4)
  125. #define BLM_TX_NO_SWAP (1 << 5)
  126. #define TX_BURST_SIZE_4_64BIT (2 << 22)
  127. #if defined(__BIG_ENDIAN)
  128. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  129. RX_BURST_SIZE_4_64BIT | \
  130. TX_BURST_SIZE_4_64BIT
  131. #elif defined(__LITTLE_ENDIAN)
  132. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  133. RX_BURST_SIZE_4_64BIT | \
  134. BLM_RX_NO_SWAP | \
  135. BLM_TX_NO_SWAP | \
  136. TX_BURST_SIZE_4_64BIT
  137. #else
  138. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  139. #endif
  140. /*
  141. * Port serial control register.
  142. */
  143. #define SET_MII_SPEED_TO_100 (1 << 24)
  144. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  145. #define SET_FULL_DUPLEX_MODE (1 << 21)
  146. #define MAX_RX_PACKET_1522BYTE (1 << 17)
  147. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  148. #define MAX_RX_PACKET_MASK (7 << 17)
  149. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  150. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  151. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  152. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  153. #define DISABLE_AUTO_NEG_FOR_DUPLEX (1 << 2)
  154. #define FORCE_LINK_PASS (1 << 1)
  155. #define SERIAL_PORT_ENABLE (1 << 0)
  156. #define DEFAULT_RX_QUEUE_SIZE 400
  157. #define DEFAULT_TX_QUEUE_SIZE 800
  158. /* SMI reg */
  159. #define SMI_BUSY 0x10000000 /* 0 - Write, 1 - Read */
  160. #define SMI_READ_VALID 0x08000000 /* 0 - Write, 1 - Read */
  161. #define SMI_OPCODE_WRITE 0 /* Completion of Read */
  162. #define SMI_OPCODE_READ 0x04000000 /* Operation is in progress */
  163. /*
  164. * RX/TX descriptors.
  165. */
  166. #if defined(__BIG_ENDIAN)
  167. struct rx_desc {
  168. u16 byte_cnt; /* Descriptor buffer byte count */
  169. u16 buf_size; /* Buffer size */
  170. u32 cmd_sts; /* Descriptor command status */
  171. u32 next_desc_ptr; /* Next descriptor pointer */
  172. u32 buf_ptr; /* Descriptor buffer pointer */
  173. };
  174. struct tx_desc {
  175. u16 byte_cnt; /* buffer byte count */
  176. u16 l4i_chk; /* CPU provided TCP checksum */
  177. u32 cmd_sts; /* Command/status field */
  178. u32 next_desc_ptr; /* Pointer to next descriptor */
  179. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  180. };
  181. #elif defined(__LITTLE_ENDIAN)
  182. struct rx_desc {
  183. u32 cmd_sts; /* Descriptor command status */
  184. u16 buf_size; /* Buffer size */
  185. u16 byte_cnt; /* Descriptor buffer byte count */
  186. u32 buf_ptr; /* Descriptor buffer pointer */
  187. u32 next_desc_ptr; /* Next descriptor pointer */
  188. };
  189. struct tx_desc {
  190. u32 cmd_sts; /* Command/status field */
  191. u16 l4i_chk; /* CPU provided TCP checksum */
  192. u16 byte_cnt; /* buffer byte count */
  193. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  194. u32 next_desc_ptr; /* Pointer to next descriptor */
  195. };
  196. #else
  197. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  198. #endif
  199. /* RX & TX descriptor command */
  200. #define BUFFER_OWNED_BY_DMA 0x80000000
  201. /* RX & TX descriptor status */
  202. #define ERROR_SUMMARY 0x00000001
  203. /* RX descriptor status */
  204. #define LAYER_4_CHECKSUM_OK 0x40000000
  205. #define RX_ENABLE_INTERRUPT 0x20000000
  206. #define RX_FIRST_DESC 0x08000000
  207. #define RX_LAST_DESC 0x04000000
  208. /* TX descriptor command */
  209. #define TX_ENABLE_INTERRUPT 0x00800000
  210. #define GEN_CRC 0x00400000
  211. #define TX_FIRST_DESC 0x00200000
  212. #define TX_LAST_DESC 0x00100000
  213. #define ZERO_PADDING 0x00080000
  214. #define GEN_IP_V4_CHECKSUM 0x00040000
  215. #define GEN_TCP_UDP_CHECKSUM 0x00020000
  216. #define UDP_FRAME 0x00010000
  217. #define TX_IHL_SHIFT 11
  218. /* global *******************************************************************/
  219. struct mv643xx_eth_shared_private {
  220. void __iomem *base;
  221. /* used to protect SMI_REG, which is shared across ports */
  222. spinlock_t phy_lock;
  223. u32 win_protect;
  224. unsigned int t_clk;
  225. };
  226. /* per-port *****************************************************************/
  227. struct mib_counters {
  228. u64 good_octets_received;
  229. u32 bad_octets_received;
  230. u32 internal_mac_transmit_err;
  231. u32 good_frames_received;
  232. u32 bad_frames_received;
  233. u32 broadcast_frames_received;
  234. u32 multicast_frames_received;
  235. u32 frames_64_octets;
  236. u32 frames_65_to_127_octets;
  237. u32 frames_128_to_255_octets;
  238. u32 frames_256_to_511_octets;
  239. u32 frames_512_to_1023_octets;
  240. u32 frames_1024_to_max_octets;
  241. u64 good_octets_sent;
  242. u32 good_frames_sent;
  243. u32 excessive_collision;
  244. u32 multicast_frames_sent;
  245. u32 broadcast_frames_sent;
  246. u32 unrec_mac_control_received;
  247. u32 fc_sent;
  248. u32 good_fc_received;
  249. u32 bad_fc_received;
  250. u32 undersize_received;
  251. u32 fragments_received;
  252. u32 oversize_received;
  253. u32 jabber_received;
  254. u32 mac_receive_error;
  255. u32 bad_crc_event;
  256. u32 collision;
  257. u32 late_collision;
  258. };
  259. struct mv643xx_eth_private {
  260. struct mv643xx_eth_shared_private *shared;
  261. int port_num; /* User Ethernet port number */
  262. struct mv643xx_eth_shared_private *shared_smi;
  263. u32 rx_sram_addr; /* Base address of rx sram area */
  264. u32 rx_sram_size; /* Size of rx sram area */
  265. u32 tx_sram_addr; /* Base address of tx sram area */
  266. u32 tx_sram_size; /* Size of tx sram area */
  267. /* Tx/Rx rings managment indexes fields. For driver use */
  268. /* Next available and first returning Rx resource */
  269. int rx_curr_desc, rx_used_desc;
  270. /* Next available and first returning Tx resource */
  271. int tx_curr_desc, tx_used_desc;
  272. #ifdef MV643XX_ETH_TX_FAST_REFILL
  273. u32 tx_clean_threshold;
  274. #endif
  275. struct rx_desc *rx_desc_area;
  276. dma_addr_t rx_desc_dma;
  277. int rx_desc_area_size;
  278. struct sk_buff **rx_skb;
  279. struct tx_desc *tx_desc_area;
  280. dma_addr_t tx_desc_dma;
  281. int tx_desc_area_size;
  282. struct sk_buff **tx_skb;
  283. struct work_struct tx_timeout_task;
  284. struct net_device *dev;
  285. struct napi_struct napi;
  286. struct net_device_stats stats;
  287. struct mib_counters mib_counters;
  288. spinlock_t lock;
  289. /* Size of Tx Ring per queue */
  290. int tx_ring_size;
  291. /* Number of tx descriptors in use */
  292. int tx_desc_count;
  293. /* Size of Rx Ring per queue */
  294. int rx_ring_size;
  295. /* Number of rx descriptors in use */
  296. int rx_desc_count;
  297. /*
  298. * Used in case RX Ring is empty, which can be caused when
  299. * system does not have resources (skb's)
  300. */
  301. struct timer_list timeout;
  302. u32 rx_int_coal;
  303. u32 tx_int_coal;
  304. struct mii_if_info mii;
  305. };
  306. /* port register accessors **************************************************/
  307. static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
  308. {
  309. return readl(mp->shared->base + offset);
  310. }
  311. static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
  312. {
  313. writel(data, mp->shared->base + offset);
  314. }
  315. /* rxq/txq helper functions *************************************************/
  316. static void mv643xx_eth_port_enable_rx(struct mv643xx_eth_private *mp,
  317. unsigned int queues)
  318. {
  319. wrl(mp, RXQ_COMMAND(mp->port_num), queues);
  320. }
  321. static unsigned int mv643xx_eth_port_disable_rx(struct mv643xx_eth_private *mp)
  322. {
  323. unsigned int port_num = mp->port_num;
  324. u32 queues;
  325. /* Stop Rx port activity. Check port Rx activity. */
  326. queues = rdl(mp, RXQ_COMMAND(port_num)) & 0xFF;
  327. if (queues) {
  328. /* Issue stop command for active queues only */
  329. wrl(mp, RXQ_COMMAND(port_num), (queues << 8));
  330. /* Wait for all Rx activity to terminate. */
  331. /* Check port cause register that all Rx queues are stopped */
  332. while (rdl(mp, RXQ_COMMAND(port_num)) & 0xFF)
  333. udelay(10);
  334. }
  335. return queues;
  336. }
  337. static void mv643xx_eth_port_enable_tx(struct mv643xx_eth_private *mp,
  338. unsigned int queues)
  339. {
  340. wrl(mp, TXQ_COMMAND(mp->port_num), queues);
  341. }
  342. static unsigned int mv643xx_eth_port_disable_tx(struct mv643xx_eth_private *mp)
  343. {
  344. unsigned int port_num = mp->port_num;
  345. u32 queues;
  346. /* Stop Tx port activity. Check port Tx activity. */
  347. queues = rdl(mp, TXQ_COMMAND(port_num)) & 0xFF;
  348. if (queues) {
  349. /* Issue stop command for active queues only */
  350. wrl(mp, TXQ_COMMAND(port_num), (queues << 8));
  351. /* Wait for all Tx activity to terminate. */
  352. /* Check port cause register that all Tx queues are stopped */
  353. while (rdl(mp, TXQ_COMMAND(port_num)) & 0xFF)
  354. udelay(10);
  355. /* Wait for Tx FIFO to empty */
  356. while (rdl(mp, PORT_STATUS(port_num)) & TX_FIFO_EMPTY)
  357. udelay(10);
  358. }
  359. return queues;
  360. }
  361. /* rx ***********************************************************************/
  362. static void mv643xx_eth_free_completed_tx_descs(struct net_device *dev);
  363. static void mv643xx_eth_rx_refill_descs(struct net_device *dev)
  364. {
  365. struct mv643xx_eth_private *mp = netdev_priv(dev);
  366. unsigned long flags;
  367. spin_lock_irqsave(&mp->lock, flags);
  368. while (mp->rx_desc_count < mp->rx_ring_size) {
  369. struct sk_buff *skb;
  370. int unaligned;
  371. int rx;
  372. skb = dev_alloc_skb(ETH_RX_SKB_SIZE + dma_get_cache_alignment());
  373. if (skb == NULL)
  374. break;
  375. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  376. if (unaligned)
  377. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  378. mp->rx_desc_count++;
  379. rx = mp->rx_used_desc;
  380. mp->rx_used_desc = (rx + 1) % mp->rx_ring_size;
  381. mp->rx_desc_area[rx].buf_ptr = dma_map_single(NULL,
  382. skb->data,
  383. ETH_RX_SKB_SIZE,
  384. DMA_FROM_DEVICE);
  385. mp->rx_desc_area[rx].buf_size = ETH_RX_SKB_SIZE;
  386. mp->rx_skb[rx] = skb;
  387. wmb();
  388. mp->rx_desc_area[rx].cmd_sts = BUFFER_OWNED_BY_DMA |
  389. RX_ENABLE_INTERRUPT;
  390. wmb();
  391. skb_reserve(skb, ETH_HW_IP_ALIGN);
  392. }
  393. if (mp->rx_desc_count == 0) {
  394. mp->timeout.expires = jiffies + (HZ / 10);
  395. add_timer(&mp->timeout);
  396. }
  397. spin_unlock_irqrestore(&mp->lock, flags);
  398. }
  399. static inline void mv643xx_eth_rx_refill_descs_timer_wrapper(unsigned long data)
  400. {
  401. mv643xx_eth_rx_refill_descs((struct net_device *)data);
  402. }
  403. static int mv643xx_eth_receive_queue(struct net_device *dev, int budget)
  404. {
  405. struct mv643xx_eth_private *mp = netdev_priv(dev);
  406. struct net_device_stats *stats = &dev->stats;
  407. unsigned int received_packets = 0;
  408. while (budget-- > 0) {
  409. struct sk_buff *skb;
  410. volatile struct rx_desc *rx_desc;
  411. unsigned int cmd_sts;
  412. unsigned long flags;
  413. spin_lock_irqsave(&mp->lock, flags);
  414. rx_desc = &mp->rx_desc_area[mp->rx_curr_desc];
  415. cmd_sts = rx_desc->cmd_sts;
  416. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  417. spin_unlock_irqrestore(&mp->lock, flags);
  418. break;
  419. }
  420. rmb();
  421. skb = mp->rx_skb[mp->rx_curr_desc];
  422. mp->rx_skb[mp->rx_curr_desc] = NULL;
  423. mp->rx_curr_desc = (mp->rx_curr_desc + 1) % mp->rx_ring_size;
  424. spin_unlock_irqrestore(&mp->lock, flags);
  425. dma_unmap_single(NULL, rx_desc->buf_ptr + ETH_HW_IP_ALIGN,
  426. ETH_RX_SKB_SIZE, DMA_FROM_DEVICE);
  427. mp->rx_desc_count--;
  428. received_packets++;
  429. /*
  430. * Update statistics.
  431. * Note byte count includes 4 byte CRC count
  432. */
  433. stats->rx_packets++;
  434. stats->rx_bytes += rx_desc->byte_cnt - ETH_HW_IP_ALIGN;
  435. /*
  436. * In case received a packet without first / last bits on OR
  437. * the error summary bit is on, the packets needs to be dropeed.
  438. */
  439. if (((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  440. (RX_FIRST_DESC | RX_LAST_DESC))
  441. || (cmd_sts & ERROR_SUMMARY)) {
  442. stats->rx_dropped++;
  443. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  444. (RX_FIRST_DESC | RX_LAST_DESC)) {
  445. if (net_ratelimit())
  446. printk(KERN_ERR
  447. "%s: Received packet spread "
  448. "on multiple descriptors\n",
  449. dev->name);
  450. }
  451. if (cmd_sts & ERROR_SUMMARY)
  452. stats->rx_errors++;
  453. dev_kfree_skb_irq(skb);
  454. } else {
  455. /*
  456. * The -4 is for the CRC in the trailer of the
  457. * received packet
  458. */
  459. skb_put(skb, rx_desc->byte_cnt - ETH_HW_IP_ALIGN - 4);
  460. if (cmd_sts & LAYER_4_CHECKSUM_OK) {
  461. skb->ip_summed = CHECKSUM_UNNECESSARY;
  462. skb->csum = htons(
  463. (cmd_sts & 0x0007fff8) >> 3);
  464. }
  465. skb->protocol = eth_type_trans(skb, dev);
  466. #ifdef MV643XX_ETH_NAPI
  467. netif_receive_skb(skb);
  468. #else
  469. netif_rx(skb);
  470. #endif
  471. }
  472. dev->last_rx = jiffies;
  473. }
  474. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  475. return received_packets;
  476. }
  477. #ifdef MV643XX_ETH_NAPI
  478. static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
  479. {
  480. struct mv643xx_eth_private *mp = container_of(napi, struct mv643xx_eth_private, napi);
  481. struct net_device *dev = mp->dev;
  482. unsigned int port_num = mp->port_num;
  483. int work_done;
  484. #ifdef MV643XX_ETH_TX_FAST_REFILL
  485. if (++mp->tx_clean_threshold > 5) {
  486. mv643xx_eth_free_completed_tx_descs(dev);
  487. mp->tx_clean_threshold = 0;
  488. }
  489. #endif
  490. work_done = 0;
  491. if ((rdl(mp, RXQ_CURRENT_DESC_PTR(port_num)))
  492. != (u32) mp->rx_used_desc)
  493. work_done = mv643xx_eth_receive_queue(dev, budget);
  494. if (work_done < budget) {
  495. netif_rx_complete(dev, napi);
  496. wrl(mp, INT_CAUSE(port_num), 0);
  497. wrl(mp, INT_CAUSE_EXT(port_num), 0);
  498. wrl(mp, INT_MASK(port_num), INT_RX | INT_EXT);
  499. }
  500. return work_done;
  501. }
  502. #endif
  503. /* tx ***********************************************************************/
  504. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  505. {
  506. unsigned int frag;
  507. skb_frag_t *fragp;
  508. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  509. fragp = &skb_shinfo(skb)->frags[frag];
  510. if (fragp->size <= 8 && fragp->page_offset & 0x7)
  511. return 1;
  512. }
  513. return 0;
  514. }
  515. static int alloc_tx_desc_index(struct mv643xx_eth_private *mp)
  516. {
  517. int tx_desc_curr;
  518. BUG_ON(mp->tx_desc_count >= mp->tx_ring_size);
  519. tx_desc_curr = mp->tx_curr_desc;
  520. mp->tx_curr_desc = (tx_desc_curr + 1) % mp->tx_ring_size;
  521. BUG_ON(mp->tx_curr_desc == mp->tx_used_desc);
  522. return tx_desc_curr;
  523. }
  524. static void tx_fill_frag_descs(struct mv643xx_eth_private *mp,
  525. struct sk_buff *skb)
  526. {
  527. int frag;
  528. int tx_index;
  529. struct tx_desc *desc;
  530. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  531. skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  532. tx_index = alloc_tx_desc_index(mp);
  533. desc = &mp->tx_desc_area[tx_index];
  534. desc->cmd_sts = BUFFER_OWNED_BY_DMA;
  535. /* Last Frag enables interrupt and frees the skb */
  536. if (frag == (skb_shinfo(skb)->nr_frags - 1)) {
  537. desc->cmd_sts |= ZERO_PADDING |
  538. TX_LAST_DESC |
  539. TX_ENABLE_INTERRUPT;
  540. mp->tx_skb[tx_index] = skb;
  541. } else
  542. mp->tx_skb[tx_index] = NULL;
  543. desc = &mp->tx_desc_area[tx_index];
  544. desc->l4i_chk = 0;
  545. desc->byte_cnt = this_frag->size;
  546. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  547. this_frag->page_offset,
  548. this_frag->size,
  549. DMA_TO_DEVICE);
  550. }
  551. }
  552. static inline __be16 sum16_as_be(__sum16 sum)
  553. {
  554. return (__force __be16)sum;
  555. }
  556. static void tx_submit_descs_for_skb(struct mv643xx_eth_private *mp,
  557. struct sk_buff *skb)
  558. {
  559. int tx_index;
  560. struct tx_desc *desc;
  561. u32 cmd_sts;
  562. int length;
  563. int nr_frags = skb_shinfo(skb)->nr_frags;
  564. cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
  565. tx_index = alloc_tx_desc_index(mp);
  566. desc = &mp->tx_desc_area[tx_index];
  567. if (nr_frags) {
  568. tx_fill_frag_descs(mp, skb);
  569. length = skb_headlen(skb);
  570. mp->tx_skb[tx_index] = NULL;
  571. } else {
  572. cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
  573. length = skb->len;
  574. mp->tx_skb[tx_index] = skb;
  575. }
  576. desc->byte_cnt = length;
  577. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  578. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  579. BUG_ON(skb->protocol != htons(ETH_P_IP));
  580. cmd_sts |= GEN_TCP_UDP_CHECKSUM |
  581. GEN_IP_V4_CHECKSUM |
  582. ip_hdr(skb)->ihl << TX_IHL_SHIFT;
  583. switch (ip_hdr(skb)->protocol) {
  584. case IPPROTO_UDP:
  585. cmd_sts |= UDP_FRAME;
  586. desc->l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  587. break;
  588. case IPPROTO_TCP:
  589. desc->l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  590. break;
  591. default:
  592. BUG();
  593. }
  594. } else {
  595. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  596. cmd_sts |= 5 << TX_IHL_SHIFT;
  597. desc->l4i_chk = 0;
  598. }
  599. /* ensure all other descriptors are written before first cmd_sts */
  600. wmb();
  601. desc->cmd_sts = cmd_sts;
  602. /* ensure all descriptors are written before poking hardware */
  603. wmb();
  604. mv643xx_eth_port_enable_tx(mp, 1);
  605. mp->tx_desc_count += nr_frags + 1;
  606. }
  607. static int mv643xx_eth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  608. {
  609. struct mv643xx_eth_private *mp = netdev_priv(dev);
  610. struct net_device_stats *stats = &dev->stats;
  611. unsigned long flags;
  612. BUG_ON(netif_queue_stopped(dev));
  613. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  614. stats->tx_dropped++;
  615. printk(KERN_DEBUG "%s: failed to linearize tiny "
  616. "unaligned fragment\n", dev->name);
  617. return NETDEV_TX_BUSY;
  618. }
  619. spin_lock_irqsave(&mp->lock, flags);
  620. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB) {
  621. printk(KERN_ERR "%s: transmit with queue full\n", dev->name);
  622. netif_stop_queue(dev);
  623. spin_unlock_irqrestore(&mp->lock, flags);
  624. return NETDEV_TX_BUSY;
  625. }
  626. tx_submit_descs_for_skb(mp, skb);
  627. stats->tx_bytes += skb->len;
  628. stats->tx_packets++;
  629. dev->trans_start = jiffies;
  630. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB)
  631. netif_stop_queue(dev);
  632. spin_unlock_irqrestore(&mp->lock, flags);
  633. return NETDEV_TX_OK;
  634. }
  635. /* mii management interface *************************************************/
  636. static int phy_addr_get(struct mv643xx_eth_private *mp);
  637. static void read_smi_reg(struct mv643xx_eth_private *mp,
  638. unsigned int phy_reg, unsigned int *value)
  639. {
  640. void __iomem *smi_reg = mp->shared_smi->base + SMI_REG;
  641. int phy_addr = phy_addr_get(mp);
  642. unsigned long flags;
  643. int i;
  644. /* the SMI register is a shared resource */
  645. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  646. /* wait for the SMI register to become available */
  647. for (i = 0; readl(smi_reg) & SMI_BUSY; i++) {
  648. if (i == 1000) {
  649. printk("%s: PHY busy timeout\n", mp->dev->name);
  650. goto out;
  651. }
  652. udelay(10);
  653. }
  654. writel((phy_addr << 16) | (phy_reg << 21) | SMI_OPCODE_READ, smi_reg);
  655. /* now wait for the data to be valid */
  656. for (i = 0; !(readl(smi_reg) & SMI_READ_VALID); i++) {
  657. if (i == 1000) {
  658. printk("%s: PHY read timeout\n", mp->dev->name);
  659. goto out;
  660. }
  661. udelay(10);
  662. }
  663. *value = readl(smi_reg) & 0xffff;
  664. out:
  665. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  666. }
  667. static void write_smi_reg(struct mv643xx_eth_private *mp,
  668. unsigned int phy_reg, unsigned int value)
  669. {
  670. void __iomem *smi_reg = mp->shared_smi->base + SMI_REG;
  671. int phy_addr = phy_addr_get(mp);
  672. unsigned long flags;
  673. int i;
  674. /* the SMI register is a shared resource */
  675. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  676. /* wait for the SMI register to become available */
  677. for (i = 0; readl(smi_reg) & SMI_BUSY; i++) {
  678. if (i == 1000) {
  679. printk("%s: PHY busy timeout\n", mp->dev->name);
  680. goto out;
  681. }
  682. udelay(10);
  683. }
  684. writel((phy_addr << 16) | (phy_reg << 21) |
  685. SMI_OPCODE_WRITE | (value & 0xffff), smi_reg);
  686. out:
  687. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  688. }
  689. /* mib counters *************************************************************/
  690. static void clear_mib_counters(struct mv643xx_eth_private *mp)
  691. {
  692. unsigned int port_num = mp->port_num;
  693. int i;
  694. /* Perform dummy reads from MIB counters */
  695. for (i = 0; i < 0x80; i += 4)
  696. rdl(mp, MIB_COUNTERS(port_num) + i);
  697. }
  698. static inline u32 read_mib(struct mv643xx_eth_private *mp, int offset)
  699. {
  700. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  701. }
  702. static void update_mib_counters(struct mv643xx_eth_private *mp)
  703. {
  704. struct mib_counters *p = &mp->mib_counters;
  705. p->good_octets_received += read_mib(mp, 0x00);
  706. p->good_octets_received += (u64)read_mib(mp, 0x04) << 32;
  707. p->bad_octets_received += read_mib(mp, 0x08);
  708. p->internal_mac_transmit_err += read_mib(mp, 0x0c);
  709. p->good_frames_received += read_mib(mp, 0x10);
  710. p->bad_frames_received += read_mib(mp, 0x14);
  711. p->broadcast_frames_received += read_mib(mp, 0x18);
  712. p->multicast_frames_received += read_mib(mp, 0x1c);
  713. p->frames_64_octets += read_mib(mp, 0x20);
  714. p->frames_65_to_127_octets += read_mib(mp, 0x24);
  715. p->frames_128_to_255_octets += read_mib(mp, 0x28);
  716. p->frames_256_to_511_octets += read_mib(mp, 0x2c);
  717. p->frames_512_to_1023_octets += read_mib(mp, 0x30);
  718. p->frames_1024_to_max_octets += read_mib(mp, 0x34);
  719. p->good_octets_sent += read_mib(mp, 0x38);
  720. p->good_octets_sent += (u64)read_mib(mp, 0x3c) << 32;
  721. p->good_frames_sent += read_mib(mp, 0x40);
  722. p->excessive_collision += read_mib(mp, 0x44);
  723. p->multicast_frames_sent += read_mib(mp, 0x48);
  724. p->broadcast_frames_sent += read_mib(mp, 0x4c);
  725. p->unrec_mac_control_received += read_mib(mp, 0x50);
  726. p->fc_sent += read_mib(mp, 0x54);
  727. p->good_fc_received += read_mib(mp, 0x58);
  728. p->bad_fc_received += read_mib(mp, 0x5c);
  729. p->undersize_received += read_mib(mp, 0x60);
  730. p->fragments_received += read_mib(mp, 0x64);
  731. p->oversize_received += read_mib(mp, 0x68);
  732. p->jabber_received += read_mib(mp, 0x6c);
  733. p->mac_receive_error += read_mib(mp, 0x70);
  734. p->bad_crc_event += read_mib(mp, 0x74);
  735. p->collision += read_mib(mp, 0x78);
  736. p->late_collision += read_mib(mp, 0x7c);
  737. }
  738. /* ethtool ******************************************************************/
  739. struct mv643xx_eth_stats {
  740. char stat_string[ETH_GSTRING_LEN];
  741. int sizeof_stat;
  742. int stat_offset;
  743. };
  744. #define MV643XX_ETH_STAT(m) FIELD_SIZEOF(struct mv643xx_eth_private, m), \
  745. offsetof(struct mv643xx_eth_private, m)
  746. static const struct mv643xx_eth_stats mv643xx_eth_gstrings_stats[] = {
  747. { "rx_packets", MV643XX_ETH_STAT(stats.rx_packets) },
  748. { "tx_packets", MV643XX_ETH_STAT(stats.tx_packets) },
  749. { "rx_bytes", MV643XX_ETH_STAT(stats.rx_bytes) },
  750. { "tx_bytes", MV643XX_ETH_STAT(stats.tx_bytes) },
  751. { "rx_errors", MV643XX_ETH_STAT(stats.rx_errors) },
  752. { "tx_errors", MV643XX_ETH_STAT(stats.tx_errors) },
  753. { "rx_dropped", MV643XX_ETH_STAT(stats.rx_dropped) },
  754. { "tx_dropped", MV643XX_ETH_STAT(stats.tx_dropped) },
  755. { "good_octets_received", MV643XX_ETH_STAT(mib_counters.good_octets_received) },
  756. { "bad_octets_received", MV643XX_ETH_STAT(mib_counters.bad_octets_received) },
  757. { "internal_mac_transmit_err", MV643XX_ETH_STAT(mib_counters.internal_mac_transmit_err) },
  758. { "good_frames_received", MV643XX_ETH_STAT(mib_counters.good_frames_received) },
  759. { "bad_frames_received", MV643XX_ETH_STAT(mib_counters.bad_frames_received) },
  760. { "broadcast_frames_received", MV643XX_ETH_STAT(mib_counters.broadcast_frames_received) },
  761. { "multicast_frames_received", MV643XX_ETH_STAT(mib_counters.multicast_frames_received) },
  762. { "frames_64_octets", MV643XX_ETH_STAT(mib_counters.frames_64_octets) },
  763. { "frames_65_to_127_octets", MV643XX_ETH_STAT(mib_counters.frames_65_to_127_octets) },
  764. { "frames_128_to_255_octets", MV643XX_ETH_STAT(mib_counters.frames_128_to_255_octets) },
  765. { "frames_256_to_511_octets", MV643XX_ETH_STAT(mib_counters.frames_256_to_511_octets) },
  766. { "frames_512_to_1023_octets", MV643XX_ETH_STAT(mib_counters.frames_512_to_1023_octets) },
  767. { "frames_1024_to_max_octets", MV643XX_ETH_STAT(mib_counters.frames_1024_to_max_octets) },
  768. { "good_octets_sent", MV643XX_ETH_STAT(mib_counters.good_octets_sent) },
  769. { "good_frames_sent", MV643XX_ETH_STAT(mib_counters.good_frames_sent) },
  770. { "excessive_collision", MV643XX_ETH_STAT(mib_counters.excessive_collision) },
  771. { "multicast_frames_sent", MV643XX_ETH_STAT(mib_counters.multicast_frames_sent) },
  772. { "broadcast_frames_sent", MV643XX_ETH_STAT(mib_counters.broadcast_frames_sent) },
  773. { "unrec_mac_control_received", MV643XX_ETH_STAT(mib_counters.unrec_mac_control_received) },
  774. { "fc_sent", MV643XX_ETH_STAT(mib_counters.fc_sent) },
  775. { "good_fc_received", MV643XX_ETH_STAT(mib_counters.good_fc_received) },
  776. { "bad_fc_received", MV643XX_ETH_STAT(mib_counters.bad_fc_received) },
  777. { "undersize_received", MV643XX_ETH_STAT(mib_counters.undersize_received) },
  778. { "fragments_received", MV643XX_ETH_STAT(mib_counters.fragments_received) },
  779. { "oversize_received", MV643XX_ETH_STAT(mib_counters.oversize_received) },
  780. { "jabber_received", MV643XX_ETH_STAT(mib_counters.jabber_received) },
  781. { "mac_receive_error", MV643XX_ETH_STAT(mib_counters.mac_receive_error) },
  782. { "bad_crc_event", MV643XX_ETH_STAT(mib_counters.bad_crc_event) },
  783. { "collision", MV643XX_ETH_STAT(mib_counters.collision) },
  784. { "late_collision", MV643XX_ETH_STAT(mib_counters.late_collision) },
  785. };
  786. #define MV643XX_ETH_STATS_LEN ARRAY_SIZE(mv643xx_eth_gstrings_stats)
  787. static int mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  788. {
  789. struct mv643xx_eth_private *mp = netdev_priv(dev);
  790. int err;
  791. spin_lock_irq(&mp->lock);
  792. err = mii_ethtool_gset(&mp->mii, cmd);
  793. spin_unlock_irq(&mp->lock);
  794. /* The PHY may support 1000baseT_Half, but the mv643xx does not */
  795. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  796. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  797. return err;
  798. }
  799. static int mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  800. {
  801. struct mv643xx_eth_private *mp = netdev_priv(dev);
  802. int err;
  803. spin_lock_irq(&mp->lock);
  804. err = mii_ethtool_sset(&mp->mii, cmd);
  805. spin_unlock_irq(&mp->lock);
  806. return err;
  807. }
  808. static void mv643xx_eth_get_drvinfo(struct net_device *netdev,
  809. struct ethtool_drvinfo *drvinfo)
  810. {
  811. strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
  812. strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
  813. strncpy(drvinfo->fw_version, "N/A", 32);
  814. strncpy(drvinfo->bus_info, "mv643xx", 32);
  815. drvinfo->n_stats = MV643XX_ETH_STATS_LEN;
  816. }
  817. static int mv643xx_eth_nway_restart(struct net_device *dev)
  818. {
  819. struct mv643xx_eth_private *mp = netdev_priv(dev);
  820. return mii_nway_restart(&mp->mii);
  821. }
  822. static u32 mv643xx_eth_get_link(struct net_device *dev)
  823. {
  824. struct mv643xx_eth_private *mp = netdev_priv(dev);
  825. return mii_link_ok(&mp->mii);
  826. }
  827. static void mv643xx_eth_get_strings(struct net_device *netdev, uint32_t stringset,
  828. uint8_t *data)
  829. {
  830. int i;
  831. switch(stringset) {
  832. case ETH_SS_STATS:
  833. for (i=0; i < MV643XX_ETH_STATS_LEN; i++) {
  834. memcpy(data + i * ETH_GSTRING_LEN,
  835. mv643xx_eth_gstrings_stats[i].stat_string,
  836. ETH_GSTRING_LEN);
  837. }
  838. break;
  839. }
  840. }
  841. static void mv643xx_eth_get_ethtool_stats(struct net_device *netdev,
  842. struct ethtool_stats *stats, uint64_t *data)
  843. {
  844. struct mv643xx_eth_private *mp = netdev->priv;
  845. int i;
  846. update_mib_counters(mp);
  847. for (i = 0; i < MV643XX_ETH_STATS_LEN; i++) {
  848. char *p = (char *)mp+mv643xx_eth_gstrings_stats[i].stat_offset;
  849. data[i] = (mv643xx_eth_gstrings_stats[i].sizeof_stat ==
  850. sizeof(uint64_t)) ? *(uint64_t *)p : *(uint32_t *)p;
  851. }
  852. }
  853. static int mv643xx_eth_get_sset_count(struct net_device *netdev, int sset)
  854. {
  855. switch (sset) {
  856. case ETH_SS_STATS:
  857. return MV643XX_ETH_STATS_LEN;
  858. default:
  859. return -EOPNOTSUPP;
  860. }
  861. }
  862. static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
  863. .get_settings = mv643xx_eth_get_settings,
  864. .set_settings = mv643xx_eth_set_settings,
  865. .get_drvinfo = mv643xx_eth_get_drvinfo,
  866. .get_link = mv643xx_eth_get_link,
  867. .set_sg = ethtool_op_set_sg,
  868. .get_sset_count = mv643xx_eth_get_sset_count,
  869. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  870. .get_strings = mv643xx_eth_get_strings,
  871. .nway_reset = mv643xx_eth_nway_restart,
  872. };
  873. /* address handling *********************************************************/
  874. static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
  875. {
  876. unsigned int port_num = mp->port_num;
  877. unsigned int mac_h;
  878. unsigned int mac_l;
  879. mac_h = rdl(mp, MAC_ADDR_HIGH(port_num));
  880. mac_l = rdl(mp, MAC_ADDR_LOW(port_num));
  881. addr[0] = (mac_h >> 24) & 0xff;
  882. addr[1] = (mac_h >> 16) & 0xff;
  883. addr[2] = (mac_h >> 8) & 0xff;
  884. addr[3] = mac_h & 0xff;
  885. addr[4] = (mac_l >> 8) & 0xff;
  886. addr[5] = mac_l & 0xff;
  887. }
  888. static void init_mac_tables(struct mv643xx_eth_private *mp)
  889. {
  890. unsigned int port_num = mp->port_num;
  891. int table_index;
  892. /* Clear DA filter unicast table (Ex_dFUT) */
  893. for (table_index = 0; table_index <= 0xC; table_index += 4)
  894. wrl(mp, UNICAST_TABLE(port_num) + table_index, 0);
  895. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  896. /* Clear DA filter special multicast table (Ex_dFSMT) */
  897. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + table_index, 0);
  898. /* Clear DA filter other multicast table (Ex_dFOMT) */
  899. wrl(mp, OTHER_MCAST_TABLE(port_num) + table_index, 0);
  900. }
  901. }
  902. static void set_filter_table_entry(struct mv643xx_eth_private *mp,
  903. int table, unsigned char entry)
  904. {
  905. unsigned int table_reg;
  906. unsigned int tbl_offset;
  907. unsigned int reg_offset;
  908. tbl_offset = (entry / 4) * 4; /* Register offset of DA table entry */
  909. reg_offset = entry % 4; /* Entry offset within the register */
  910. /* Set "accepts frame bit" at specified table entry */
  911. table_reg = rdl(mp, table + tbl_offset);
  912. table_reg |= 0x01 << (8 * reg_offset);
  913. wrl(mp, table + tbl_offset, table_reg);
  914. }
  915. static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
  916. {
  917. unsigned int port_num = mp->port_num;
  918. unsigned int mac_h;
  919. unsigned int mac_l;
  920. int table;
  921. mac_l = (addr[4] << 8) | (addr[5]);
  922. mac_h = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) |
  923. (addr[3] << 0);
  924. wrl(mp, MAC_ADDR_LOW(port_num), mac_l);
  925. wrl(mp, MAC_ADDR_HIGH(port_num), mac_h);
  926. /* Accept frames with this address */
  927. table = UNICAST_TABLE(port_num);
  928. set_filter_table_entry(mp, table, addr[5] & 0x0f);
  929. }
  930. static void mv643xx_eth_update_mac_address(struct net_device *dev)
  931. {
  932. struct mv643xx_eth_private *mp = netdev_priv(dev);
  933. init_mac_tables(mp);
  934. uc_addr_set(mp, dev->dev_addr);
  935. }
  936. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  937. {
  938. int i;
  939. for (i = 0; i < 6; i++)
  940. /* +2 is for the offset of the HW addr type */
  941. dev->dev_addr[i] = ((unsigned char *)addr)[i + 2];
  942. mv643xx_eth_update_mac_address(dev);
  943. return 0;
  944. }
  945. static void mc_addr(struct mv643xx_eth_private *mp, unsigned char *addr)
  946. {
  947. unsigned int port_num = mp->port_num;
  948. unsigned int mac_h;
  949. unsigned int mac_l;
  950. unsigned char crc_result = 0;
  951. int table;
  952. int mac_array[48];
  953. int crc[8];
  954. int i;
  955. if ((addr[0] == 0x01) && (addr[1] == 0x00) &&
  956. (addr[2] == 0x5E) && (addr[3] == 0x00) && (addr[4] == 0x00)) {
  957. table = SPECIAL_MCAST_TABLE(port_num);
  958. set_filter_table_entry(mp, table, addr[5]);
  959. return;
  960. }
  961. /* Calculate CRC-8 out of the given address */
  962. mac_h = (addr[0] << 8) | (addr[1]);
  963. mac_l = (addr[2] << 24) | (addr[3] << 16) |
  964. (addr[4] << 8) | (addr[5] << 0);
  965. for (i = 0; i < 32; i++)
  966. mac_array[i] = (mac_l >> i) & 0x1;
  967. for (i = 32; i < 48; i++)
  968. mac_array[i] = (mac_h >> (i - 32)) & 0x1;
  969. crc[0] = mac_array[45] ^ mac_array[43] ^ mac_array[40] ^ mac_array[39] ^
  970. mac_array[35] ^ mac_array[34] ^ mac_array[31] ^ mac_array[30] ^
  971. mac_array[28] ^ mac_array[23] ^ mac_array[21] ^ mac_array[19] ^
  972. mac_array[18] ^ mac_array[16] ^ mac_array[14] ^ mac_array[12] ^
  973. mac_array[8] ^ mac_array[7] ^ mac_array[6] ^ mac_array[0];
  974. crc[1] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  975. mac_array[41] ^ mac_array[39] ^ mac_array[36] ^ mac_array[34] ^
  976. mac_array[32] ^ mac_array[30] ^ mac_array[29] ^ mac_array[28] ^
  977. mac_array[24] ^ mac_array[23] ^ mac_array[22] ^ mac_array[21] ^
  978. mac_array[20] ^ mac_array[18] ^ mac_array[17] ^ mac_array[16] ^
  979. mac_array[15] ^ mac_array[14] ^ mac_array[13] ^ mac_array[12] ^
  980. mac_array[9] ^ mac_array[6] ^ mac_array[1] ^ mac_array[0];
  981. crc[2] = mac_array[47] ^ mac_array[46] ^ mac_array[44] ^ mac_array[43] ^
  982. mac_array[42] ^ mac_array[39] ^ mac_array[37] ^ mac_array[34] ^
  983. mac_array[33] ^ mac_array[29] ^ mac_array[28] ^ mac_array[25] ^
  984. mac_array[24] ^ mac_array[22] ^ mac_array[17] ^ mac_array[15] ^
  985. mac_array[13] ^ mac_array[12] ^ mac_array[10] ^ mac_array[8] ^
  986. mac_array[6] ^ mac_array[2] ^ mac_array[1] ^ mac_array[0];
  987. crc[3] = mac_array[47] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  988. mac_array[40] ^ mac_array[38] ^ mac_array[35] ^ mac_array[34] ^
  989. mac_array[30] ^ mac_array[29] ^ mac_array[26] ^ mac_array[25] ^
  990. mac_array[23] ^ mac_array[18] ^ mac_array[16] ^ mac_array[14] ^
  991. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[7] ^
  992. mac_array[3] ^ mac_array[2] ^ mac_array[1];
  993. crc[4] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[41] ^
  994. mac_array[39] ^ mac_array[36] ^ mac_array[35] ^ mac_array[31] ^
  995. mac_array[30] ^ mac_array[27] ^ mac_array[26] ^ mac_array[24] ^
  996. mac_array[19] ^ mac_array[17] ^ mac_array[15] ^ mac_array[14] ^
  997. mac_array[12] ^ mac_array[10] ^ mac_array[8] ^ mac_array[4] ^
  998. mac_array[3] ^ mac_array[2];
  999. crc[5] = mac_array[47] ^ mac_array[46] ^ mac_array[45] ^ mac_array[42] ^
  1000. mac_array[40] ^ mac_array[37] ^ mac_array[36] ^ mac_array[32] ^
  1001. mac_array[31] ^ mac_array[28] ^ mac_array[27] ^ mac_array[25] ^
  1002. mac_array[20] ^ mac_array[18] ^ mac_array[16] ^ mac_array[15] ^
  1003. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[5] ^
  1004. mac_array[4] ^ mac_array[3];
  1005. crc[6] = mac_array[47] ^ mac_array[46] ^ mac_array[43] ^ mac_array[41] ^
  1006. mac_array[38] ^ mac_array[37] ^ mac_array[33] ^ mac_array[32] ^
  1007. mac_array[29] ^ mac_array[28] ^ mac_array[26] ^ mac_array[21] ^
  1008. mac_array[19] ^ mac_array[17] ^ mac_array[16] ^ mac_array[14] ^
  1009. mac_array[12] ^ mac_array[10] ^ mac_array[6] ^ mac_array[5] ^
  1010. mac_array[4];
  1011. crc[7] = mac_array[47] ^ mac_array[44] ^ mac_array[42] ^ mac_array[39] ^
  1012. mac_array[38] ^ mac_array[34] ^ mac_array[33] ^ mac_array[30] ^
  1013. mac_array[29] ^ mac_array[27] ^ mac_array[22] ^ mac_array[20] ^
  1014. mac_array[18] ^ mac_array[17] ^ mac_array[15] ^ mac_array[13] ^
  1015. mac_array[11] ^ mac_array[7] ^ mac_array[6] ^ mac_array[5];
  1016. for (i = 0; i < 8; i++)
  1017. crc_result = crc_result | (crc[i] << i);
  1018. table = OTHER_MCAST_TABLE(port_num);
  1019. set_filter_table_entry(mp, table, crc_result);
  1020. }
  1021. static void set_multicast_list(struct net_device *dev)
  1022. {
  1023. struct dev_mc_list *mc_list;
  1024. int i;
  1025. int table_index;
  1026. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1027. unsigned int port_num = mp->port_num;
  1028. /* If the device is in promiscuous mode or in all multicast mode,
  1029. * we will fully populate both multicast tables with accept.
  1030. * This is guaranteed to yield a match on all multicast addresses...
  1031. */
  1032. if ((dev->flags & IFF_PROMISC) || (dev->flags & IFF_ALLMULTI)) {
  1033. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1034. /* Set all entries in DA filter special multicast
  1035. * table (Ex_dFSMT)
  1036. * Set for ETH_Q0 for now
  1037. * Bits
  1038. * 0 Accept=1, Drop=0
  1039. * 3-1 Queue ETH_Q0=0
  1040. * 7-4 Reserved = 0;
  1041. */
  1042. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + table_index, 0x01010101);
  1043. /* Set all entries in DA filter other multicast
  1044. * table (Ex_dFOMT)
  1045. * Set for ETH_Q0 for now
  1046. * Bits
  1047. * 0 Accept=1, Drop=0
  1048. * 3-1 Queue ETH_Q0=0
  1049. * 7-4 Reserved = 0;
  1050. */
  1051. wrl(mp, OTHER_MCAST_TABLE(port_num) + table_index, 0x01010101);
  1052. }
  1053. return;
  1054. }
  1055. /* We will clear out multicast tables every time we get the list.
  1056. * Then add the entire new list...
  1057. */
  1058. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1059. /* Clear DA filter special multicast table (Ex_dFSMT) */
  1060. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + table_index, 0);
  1061. /* Clear DA filter other multicast table (Ex_dFOMT) */
  1062. wrl(mp, OTHER_MCAST_TABLE(port_num) + table_index, 0);
  1063. }
  1064. /* Get pointer to net_device multicast list and add each one... */
  1065. for (i = 0, mc_list = dev->mc_list;
  1066. (i < 256) && (mc_list != NULL) && (i < dev->mc_count);
  1067. i++, mc_list = mc_list->next)
  1068. if (mc_list->dmi_addrlen == 6)
  1069. mc_addr(mp, mc_list->dmi_addr);
  1070. }
  1071. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1072. {
  1073. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1074. u32 config_reg;
  1075. config_reg = rdl(mp, PORT_CONFIG(mp->port_num));
  1076. if (dev->flags & IFF_PROMISC)
  1077. config_reg |= UNICAST_PROMISCUOUS_MODE;
  1078. else
  1079. config_reg &= ~UNICAST_PROMISCUOUS_MODE;
  1080. wrl(mp, PORT_CONFIG(mp->port_num), config_reg);
  1081. set_multicast_list(dev);
  1082. }
  1083. /* rx/tx queue initialisation ***********************************************/
  1084. static void ether_init_rx_desc_ring(struct mv643xx_eth_private *mp)
  1085. {
  1086. volatile struct rx_desc *p_rx_desc;
  1087. int rx_desc_num = mp->rx_ring_size;
  1088. int i;
  1089. /* initialize the next_desc_ptr links in the Rx descriptors ring */
  1090. p_rx_desc = (struct rx_desc *)mp->rx_desc_area;
  1091. for (i = 0; i < rx_desc_num; i++) {
  1092. p_rx_desc[i].next_desc_ptr = mp->rx_desc_dma +
  1093. ((i + 1) % rx_desc_num) * sizeof(struct rx_desc);
  1094. }
  1095. /* Save Rx desc pointer to driver struct. */
  1096. mp->rx_curr_desc = 0;
  1097. mp->rx_used_desc = 0;
  1098. mp->rx_desc_area_size = rx_desc_num * sizeof(struct rx_desc);
  1099. }
  1100. static void mv643xx_eth_free_rx_rings(struct net_device *dev)
  1101. {
  1102. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1103. int curr;
  1104. /* Stop RX Queues */
  1105. mv643xx_eth_port_disable_rx(mp);
  1106. /* Free preallocated skb's on RX rings */
  1107. for (curr = 0; mp->rx_desc_count && curr < mp->rx_ring_size; curr++) {
  1108. if (mp->rx_skb[curr]) {
  1109. dev_kfree_skb(mp->rx_skb[curr]);
  1110. mp->rx_desc_count--;
  1111. }
  1112. }
  1113. if (mp->rx_desc_count)
  1114. printk(KERN_ERR
  1115. "%s: Error in freeing Rx Ring. %d skb's still"
  1116. " stuck in RX Ring - ignoring them\n", dev->name,
  1117. mp->rx_desc_count);
  1118. /* Free RX ring */
  1119. if (mp->rx_sram_size)
  1120. iounmap(mp->rx_desc_area);
  1121. else
  1122. dma_free_coherent(NULL, mp->rx_desc_area_size,
  1123. mp->rx_desc_area, mp->rx_desc_dma);
  1124. }
  1125. static void ether_init_tx_desc_ring(struct mv643xx_eth_private *mp)
  1126. {
  1127. int tx_desc_num = mp->tx_ring_size;
  1128. struct tx_desc *p_tx_desc;
  1129. int i;
  1130. /* Initialize the next_desc_ptr links in the Tx descriptors ring */
  1131. p_tx_desc = (struct tx_desc *)mp->tx_desc_area;
  1132. for (i = 0; i < tx_desc_num; i++) {
  1133. p_tx_desc[i].next_desc_ptr = mp->tx_desc_dma +
  1134. ((i + 1) % tx_desc_num) * sizeof(struct tx_desc);
  1135. }
  1136. mp->tx_curr_desc = 0;
  1137. mp->tx_used_desc = 0;
  1138. mp->tx_desc_area_size = tx_desc_num * sizeof(struct tx_desc);
  1139. }
  1140. static int mv643xx_eth_free_tx_descs(struct net_device *dev, int force)
  1141. {
  1142. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1143. struct tx_desc *desc;
  1144. u32 cmd_sts;
  1145. struct sk_buff *skb;
  1146. unsigned long flags;
  1147. int tx_index;
  1148. dma_addr_t addr;
  1149. int count;
  1150. int released = 0;
  1151. while (mp->tx_desc_count > 0) {
  1152. spin_lock_irqsave(&mp->lock, flags);
  1153. /* tx_desc_count might have changed before acquiring the lock */
  1154. if (mp->tx_desc_count <= 0) {
  1155. spin_unlock_irqrestore(&mp->lock, flags);
  1156. return released;
  1157. }
  1158. tx_index = mp->tx_used_desc;
  1159. desc = &mp->tx_desc_area[tx_index];
  1160. cmd_sts = desc->cmd_sts;
  1161. if (!force && (cmd_sts & BUFFER_OWNED_BY_DMA)) {
  1162. spin_unlock_irqrestore(&mp->lock, flags);
  1163. return released;
  1164. }
  1165. mp->tx_used_desc = (tx_index + 1) % mp->tx_ring_size;
  1166. mp->tx_desc_count--;
  1167. addr = desc->buf_ptr;
  1168. count = desc->byte_cnt;
  1169. skb = mp->tx_skb[tx_index];
  1170. if (skb)
  1171. mp->tx_skb[tx_index] = NULL;
  1172. if (cmd_sts & ERROR_SUMMARY) {
  1173. printk("%s: Error in TX\n", dev->name);
  1174. dev->stats.tx_errors++;
  1175. }
  1176. spin_unlock_irqrestore(&mp->lock, flags);
  1177. if (cmd_sts & TX_FIRST_DESC)
  1178. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  1179. else
  1180. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  1181. if (skb)
  1182. dev_kfree_skb_irq(skb);
  1183. released = 1;
  1184. }
  1185. return released;
  1186. }
  1187. static void mv643xx_eth_free_completed_tx_descs(struct net_device *dev)
  1188. {
  1189. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1190. if (mv643xx_eth_free_tx_descs(dev, 0) &&
  1191. mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  1192. netif_wake_queue(dev);
  1193. }
  1194. static void mv643xx_eth_free_all_tx_descs(struct net_device *dev)
  1195. {
  1196. mv643xx_eth_free_tx_descs(dev, 1);
  1197. }
  1198. static void mv643xx_eth_free_tx_rings(struct net_device *dev)
  1199. {
  1200. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1201. /* Stop Tx Queues */
  1202. mv643xx_eth_port_disable_tx(mp);
  1203. /* Free outstanding skb's on TX ring */
  1204. mv643xx_eth_free_all_tx_descs(dev);
  1205. BUG_ON(mp->tx_used_desc != mp->tx_curr_desc);
  1206. /* Free TX ring */
  1207. if (mp->tx_sram_size)
  1208. iounmap(mp->tx_desc_area);
  1209. else
  1210. dma_free_coherent(NULL, mp->tx_desc_area_size,
  1211. mp->tx_desc_area, mp->tx_desc_dma);
  1212. }
  1213. /* netdev ops and related ***************************************************/
  1214. static void port_reset(struct mv643xx_eth_private *mp);
  1215. static void mv643xx_eth_update_pscr(struct net_device *dev,
  1216. struct ethtool_cmd *ecmd)
  1217. {
  1218. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1219. int port_num = mp->port_num;
  1220. u32 o_pscr, n_pscr;
  1221. unsigned int queues;
  1222. o_pscr = rdl(mp, PORT_SERIAL_CONTROL(port_num));
  1223. n_pscr = o_pscr;
  1224. /* clear speed, duplex and rx buffer size fields */
  1225. n_pscr &= ~(SET_MII_SPEED_TO_100 |
  1226. SET_GMII_SPEED_TO_1000 |
  1227. SET_FULL_DUPLEX_MODE |
  1228. MAX_RX_PACKET_MASK);
  1229. if (ecmd->duplex == DUPLEX_FULL)
  1230. n_pscr |= SET_FULL_DUPLEX_MODE;
  1231. if (ecmd->speed == SPEED_1000)
  1232. n_pscr |= SET_GMII_SPEED_TO_1000 |
  1233. MAX_RX_PACKET_9700BYTE;
  1234. else {
  1235. if (ecmd->speed == SPEED_100)
  1236. n_pscr |= SET_MII_SPEED_TO_100;
  1237. n_pscr |= MAX_RX_PACKET_1522BYTE;
  1238. }
  1239. if (n_pscr != o_pscr) {
  1240. if ((o_pscr & SERIAL_PORT_ENABLE) == 0)
  1241. wrl(mp, PORT_SERIAL_CONTROL(port_num), n_pscr);
  1242. else {
  1243. queues = mv643xx_eth_port_disable_tx(mp);
  1244. o_pscr &= ~SERIAL_PORT_ENABLE;
  1245. wrl(mp, PORT_SERIAL_CONTROL(port_num), o_pscr);
  1246. wrl(mp, PORT_SERIAL_CONTROL(port_num), n_pscr);
  1247. wrl(mp, PORT_SERIAL_CONTROL(port_num), n_pscr);
  1248. if (queues)
  1249. mv643xx_eth_port_enable_tx(mp, queues);
  1250. }
  1251. }
  1252. }
  1253. static irqreturn_t mv643xx_eth_int_handler(int irq, void *dev_id)
  1254. {
  1255. struct net_device *dev = (struct net_device *)dev_id;
  1256. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1257. u32 int_cause, int_cause_ext = 0;
  1258. unsigned int port_num = mp->port_num;
  1259. /* Read interrupt cause registers */
  1260. int_cause = rdl(mp, INT_CAUSE(port_num)) & (INT_RX | INT_EXT);
  1261. if (int_cause & INT_EXT) {
  1262. int_cause_ext = rdl(mp, INT_CAUSE_EXT(port_num))
  1263. & (INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1264. wrl(mp, INT_CAUSE_EXT(port_num), ~int_cause_ext);
  1265. }
  1266. /* PHY status changed */
  1267. if (int_cause_ext & (INT_EXT_LINK | INT_EXT_PHY)) {
  1268. struct ethtool_cmd cmd;
  1269. if (mii_link_ok(&mp->mii)) {
  1270. mii_ethtool_gset(&mp->mii, &cmd);
  1271. mv643xx_eth_update_pscr(dev, &cmd);
  1272. mv643xx_eth_port_enable_tx(mp, 1);
  1273. if (!netif_carrier_ok(dev)) {
  1274. netif_carrier_on(dev);
  1275. if (mp->tx_ring_size - mp->tx_desc_count >=
  1276. MAX_DESCS_PER_SKB)
  1277. netif_wake_queue(dev);
  1278. }
  1279. } else if (netif_carrier_ok(dev)) {
  1280. netif_stop_queue(dev);
  1281. netif_carrier_off(dev);
  1282. }
  1283. }
  1284. #ifdef MV643XX_ETH_NAPI
  1285. if (int_cause & INT_RX) {
  1286. /* schedule the NAPI poll routine to maintain port */
  1287. wrl(mp, INT_MASK(port_num), 0x00000000);
  1288. /* wait for previous write to complete */
  1289. rdl(mp, INT_MASK(port_num));
  1290. netif_rx_schedule(dev, &mp->napi);
  1291. }
  1292. #else
  1293. if (int_cause & INT_RX)
  1294. mv643xx_eth_receive_queue(dev, INT_MAX);
  1295. #endif
  1296. if (int_cause_ext & INT_EXT_TX)
  1297. mv643xx_eth_free_completed_tx_descs(dev);
  1298. /*
  1299. * If no real interrupt occured, exit.
  1300. * This can happen when using gigE interrupt coalescing mechanism.
  1301. */
  1302. if ((int_cause == 0x0) && (int_cause_ext == 0x0))
  1303. return IRQ_NONE;
  1304. return IRQ_HANDLED;
  1305. }
  1306. static void phy_reset(struct mv643xx_eth_private *mp)
  1307. {
  1308. unsigned int phy_reg_data;
  1309. /* Reset the PHY */
  1310. read_smi_reg(mp, 0, &phy_reg_data);
  1311. phy_reg_data |= 0x8000; /* Set bit 15 to reset the PHY */
  1312. write_smi_reg(mp, 0, phy_reg_data);
  1313. /* wait for PHY to come out of reset */
  1314. do {
  1315. udelay(1);
  1316. read_smi_reg(mp, 0, &phy_reg_data);
  1317. } while (phy_reg_data & 0x8000);
  1318. }
  1319. static void port_start(struct net_device *dev)
  1320. {
  1321. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1322. unsigned int port_num = mp->port_num;
  1323. int tx_curr_desc, rx_curr_desc;
  1324. u32 pscr;
  1325. struct ethtool_cmd ethtool_cmd;
  1326. /* Assignment of Tx CTRP of given queue */
  1327. tx_curr_desc = mp->tx_curr_desc;
  1328. wrl(mp, TXQ_CURRENT_DESC_PTR(port_num),
  1329. (u32)((struct tx_desc *)mp->tx_desc_dma + tx_curr_desc));
  1330. /* Assignment of Rx CRDP of given queue */
  1331. rx_curr_desc = mp->rx_curr_desc;
  1332. wrl(mp, RXQ_CURRENT_DESC_PTR(port_num),
  1333. (u32)((struct rx_desc *)mp->rx_desc_dma + rx_curr_desc));
  1334. /* Add the assigned Ethernet address to the port's address table */
  1335. uc_addr_set(mp, dev->dev_addr);
  1336. /*
  1337. * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
  1338. * frames to RX queue #0.
  1339. */
  1340. wrl(mp, PORT_CONFIG(port_num), 0x00000000);
  1341. /*
  1342. * Treat BPDUs as normal multicasts, and disable partition mode.
  1343. */
  1344. wrl(mp, PORT_CONFIG_EXT(port_num), 0x00000000);
  1345. pscr = rdl(mp, PORT_SERIAL_CONTROL(port_num));
  1346. pscr &= ~(SERIAL_PORT_ENABLE | FORCE_LINK_PASS);
  1347. wrl(mp, PORT_SERIAL_CONTROL(port_num), pscr);
  1348. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL |
  1349. DISABLE_AUTO_NEG_SPEED_GMII |
  1350. DISABLE_AUTO_NEG_FOR_DUPLEX |
  1351. DO_NOT_FORCE_LINK_FAIL |
  1352. SERIAL_PORT_CONTROL_RESERVED;
  1353. wrl(mp, PORT_SERIAL_CONTROL(port_num), pscr);
  1354. pscr |= SERIAL_PORT_ENABLE;
  1355. wrl(mp, PORT_SERIAL_CONTROL(port_num), pscr);
  1356. /* Assign port SDMA configuration */
  1357. wrl(mp, SDMA_CONFIG(port_num), PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1358. /* Enable port Rx. */
  1359. mv643xx_eth_port_enable_rx(mp, 1);
  1360. /* Disable port bandwidth limits by clearing MTU register */
  1361. wrl(mp, TX_BW_MTU(port_num), 0);
  1362. /* save phy settings across reset */
  1363. mv643xx_eth_get_settings(dev, &ethtool_cmd);
  1364. phy_reset(mp);
  1365. mv643xx_eth_set_settings(dev, &ethtool_cmd);
  1366. }
  1367. #ifdef MV643XX_ETH_COAL
  1368. static unsigned int set_rx_coal(struct mv643xx_eth_private *mp,
  1369. unsigned int delay)
  1370. {
  1371. unsigned int port_num = mp->port_num;
  1372. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1373. /* Set RX Coalescing mechanism */
  1374. wrl(mp, SDMA_CONFIG(port_num),
  1375. ((coal & 0x3fff) << 8) |
  1376. (rdl(mp, SDMA_CONFIG(port_num))
  1377. & 0xffc000ff));
  1378. return coal;
  1379. }
  1380. #endif
  1381. static unsigned int set_tx_coal(struct mv643xx_eth_private *mp,
  1382. unsigned int delay)
  1383. {
  1384. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1385. /* Set TX Coalescing mechanism */
  1386. wrl(mp, TX_FIFO_URGENT_THRESHOLD(mp->port_num), coal << 4);
  1387. return coal;
  1388. }
  1389. static void port_init(struct mv643xx_eth_private *mp)
  1390. {
  1391. port_reset(mp);
  1392. init_mac_tables(mp);
  1393. }
  1394. static int mv643xx_eth_open(struct net_device *dev)
  1395. {
  1396. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1397. unsigned int port_num = mp->port_num;
  1398. unsigned int size;
  1399. int err;
  1400. /* Clear any pending ethernet port interrupts */
  1401. wrl(mp, INT_CAUSE(port_num), 0);
  1402. wrl(mp, INT_CAUSE_EXT(port_num), 0);
  1403. /* wait for previous write to complete */
  1404. rdl(mp, INT_CAUSE_EXT(port_num));
  1405. err = request_irq(dev->irq, mv643xx_eth_int_handler,
  1406. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  1407. if (err) {
  1408. printk(KERN_ERR "%s: Can not assign IRQ\n", dev->name);
  1409. return -EAGAIN;
  1410. }
  1411. port_init(mp);
  1412. memset(&mp->timeout, 0, sizeof(struct timer_list));
  1413. mp->timeout.function = mv643xx_eth_rx_refill_descs_timer_wrapper;
  1414. mp->timeout.data = (unsigned long)dev;
  1415. /* Allocate RX and TX skb rings */
  1416. mp->rx_skb = kmalloc(sizeof(*mp->rx_skb) * mp->rx_ring_size,
  1417. GFP_KERNEL);
  1418. if (!mp->rx_skb) {
  1419. printk(KERN_ERR "%s: Cannot allocate Rx skb ring\n", dev->name);
  1420. err = -ENOMEM;
  1421. goto out_free_irq;
  1422. }
  1423. mp->tx_skb = kmalloc(sizeof(*mp->tx_skb) * mp->tx_ring_size,
  1424. GFP_KERNEL);
  1425. if (!mp->tx_skb) {
  1426. printk(KERN_ERR "%s: Cannot allocate Tx skb ring\n", dev->name);
  1427. err = -ENOMEM;
  1428. goto out_free_rx_skb;
  1429. }
  1430. /* Allocate TX ring */
  1431. mp->tx_desc_count = 0;
  1432. size = mp->tx_ring_size * sizeof(struct tx_desc);
  1433. mp->tx_desc_area_size = size;
  1434. if (mp->tx_sram_size) {
  1435. mp->tx_desc_area = ioremap(mp->tx_sram_addr,
  1436. mp->tx_sram_size);
  1437. mp->tx_desc_dma = mp->tx_sram_addr;
  1438. } else
  1439. mp->tx_desc_area = dma_alloc_coherent(NULL, size,
  1440. &mp->tx_desc_dma,
  1441. GFP_KERNEL);
  1442. if (!mp->tx_desc_area) {
  1443. printk(KERN_ERR "%s: Cannot allocate Tx Ring (size %d bytes)\n",
  1444. dev->name, size);
  1445. err = -ENOMEM;
  1446. goto out_free_tx_skb;
  1447. }
  1448. BUG_ON((u32) mp->tx_desc_area & 0xf); /* check 16-byte alignment */
  1449. memset((void *)mp->tx_desc_area, 0, mp->tx_desc_area_size);
  1450. ether_init_tx_desc_ring(mp);
  1451. /* Allocate RX ring */
  1452. mp->rx_desc_count = 0;
  1453. size = mp->rx_ring_size * sizeof(struct rx_desc);
  1454. mp->rx_desc_area_size = size;
  1455. if (mp->rx_sram_size) {
  1456. mp->rx_desc_area = ioremap(mp->rx_sram_addr,
  1457. mp->rx_sram_size);
  1458. mp->rx_desc_dma = mp->rx_sram_addr;
  1459. } else
  1460. mp->rx_desc_area = dma_alloc_coherent(NULL, size,
  1461. &mp->rx_desc_dma,
  1462. GFP_KERNEL);
  1463. if (!mp->rx_desc_area) {
  1464. printk(KERN_ERR "%s: Cannot allocate Rx ring (size %d bytes)\n",
  1465. dev->name, size);
  1466. printk(KERN_ERR "%s: Freeing previously allocated TX queues...",
  1467. dev->name);
  1468. if (mp->rx_sram_size)
  1469. iounmap(mp->tx_desc_area);
  1470. else
  1471. dma_free_coherent(NULL, mp->tx_desc_area_size,
  1472. mp->tx_desc_area, mp->tx_desc_dma);
  1473. err = -ENOMEM;
  1474. goto out_free_tx_skb;
  1475. }
  1476. memset((void *)mp->rx_desc_area, 0, size);
  1477. ether_init_rx_desc_ring(mp);
  1478. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  1479. #ifdef MV643XX_ETH_NAPI
  1480. napi_enable(&mp->napi);
  1481. #endif
  1482. port_start(dev);
  1483. /* Interrupt Coalescing */
  1484. #ifdef MV643XX_ETH_COAL
  1485. mp->rx_int_coal = set_rx_coal(mp, MV643XX_ETH_RX_COAL);
  1486. #endif
  1487. mp->tx_int_coal = set_tx_coal(mp, MV643XX_ETH_TX_COAL);
  1488. /* Unmask phy and link status changes interrupts */
  1489. wrl(mp, INT_MASK_EXT(port_num), INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1490. /* Unmask RX buffer and TX end interrupt */
  1491. wrl(mp, INT_MASK(port_num), INT_RX | INT_EXT);
  1492. return 0;
  1493. out_free_tx_skb:
  1494. kfree(mp->tx_skb);
  1495. out_free_rx_skb:
  1496. kfree(mp->rx_skb);
  1497. out_free_irq:
  1498. free_irq(dev->irq, dev);
  1499. return err;
  1500. }
  1501. static void port_reset(struct mv643xx_eth_private *mp)
  1502. {
  1503. unsigned int port_num = mp->port_num;
  1504. unsigned int reg_data;
  1505. mv643xx_eth_port_disable_tx(mp);
  1506. mv643xx_eth_port_disable_rx(mp);
  1507. /* Clear all MIB counters */
  1508. clear_mib_counters(mp);
  1509. /* Reset the Enable bit in the Configuration Register */
  1510. reg_data = rdl(mp, PORT_SERIAL_CONTROL(port_num));
  1511. reg_data &= ~(SERIAL_PORT_ENABLE |
  1512. DO_NOT_FORCE_LINK_FAIL |
  1513. FORCE_LINK_PASS);
  1514. wrl(mp, PORT_SERIAL_CONTROL(port_num), reg_data);
  1515. }
  1516. static int mv643xx_eth_stop(struct net_device *dev)
  1517. {
  1518. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1519. unsigned int port_num = mp->port_num;
  1520. /* Mask all interrupts on ethernet port */
  1521. wrl(mp, INT_MASK(port_num), 0x00000000);
  1522. /* wait for previous write to complete */
  1523. rdl(mp, INT_MASK(port_num));
  1524. #ifdef MV643XX_ETH_NAPI
  1525. napi_disable(&mp->napi);
  1526. #endif
  1527. netif_carrier_off(dev);
  1528. netif_stop_queue(dev);
  1529. port_reset(mp);
  1530. mv643xx_eth_free_tx_rings(dev);
  1531. mv643xx_eth_free_rx_rings(dev);
  1532. free_irq(dev->irq, dev);
  1533. return 0;
  1534. }
  1535. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1536. {
  1537. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1538. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  1539. }
  1540. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  1541. {
  1542. if ((new_mtu > 9500) || (new_mtu < 64))
  1543. return -EINVAL;
  1544. dev->mtu = new_mtu;
  1545. if (!netif_running(dev))
  1546. return 0;
  1547. /*
  1548. * Stop and then re-open the interface. This will allocate RX
  1549. * skbs of the new MTU.
  1550. * There is a possible danger that the open will not succeed,
  1551. * due to memory being full, which might fail the open function.
  1552. */
  1553. mv643xx_eth_stop(dev);
  1554. if (mv643xx_eth_open(dev)) {
  1555. printk(KERN_ERR "%s: Fatal error on opening device\n",
  1556. dev->name);
  1557. }
  1558. return 0;
  1559. }
  1560. static void mv643xx_eth_tx_timeout_task(struct work_struct *ugly)
  1561. {
  1562. struct mv643xx_eth_private *mp = container_of(ugly, struct mv643xx_eth_private,
  1563. tx_timeout_task);
  1564. struct net_device *dev = mp->dev;
  1565. if (!netif_running(dev))
  1566. return;
  1567. netif_stop_queue(dev);
  1568. port_reset(mp);
  1569. port_start(dev);
  1570. if (mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  1571. netif_wake_queue(dev);
  1572. }
  1573. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  1574. {
  1575. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1576. printk(KERN_INFO "%s: TX timeout ", dev->name);
  1577. /* Do the reset outside of interrupt context */
  1578. schedule_work(&mp->tx_timeout_task);
  1579. }
  1580. #ifdef CONFIG_NET_POLL_CONTROLLER
  1581. static void mv643xx_eth_netpoll(struct net_device *netdev)
  1582. {
  1583. struct mv643xx_eth_private *mp = netdev_priv(netdev);
  1584. int port_num = mp->port_num;
  1585. wrl(mp, INT_MASK(port_num), 0x00000000);
  1586. /* wait for previous write to complete */
  1587. rdl(mp, INT_MASK(port_num));
  1588. mv643xx_eth_int_handler(netdev->irq, netdev);
  1589. wrl(mp, INT_MASK(port_num), INT_RX | INT_CAUSE_EXT);
  1590. }
  1591. #endif
  1592. static int mv643xx_eth_mdio_read(struct net_device *dev, int phy_id, int location)
  1593. {
  1594. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1595. int val;
  1596. read_smi_reg(mp, location, &val);
  1597. return val;
  1598. }
  1599. static void mv643xx_eth_mdio_write(struct net_device *dev, int phy_id, int location, int val)
  1600. {
  1601. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1602. write_smi_reg(mp, location, val);
  1603. }
  1604. /* platform glue ************************************************************/
  1605. static void
  1606. mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
  1607. struct mbus_dram_target_info *dram)
  1608. {
  1609. void __iomem *base = msp->base;
  1610. u32 win_enable;
  1611. u32 win_protect;
  1612. int i;
  1613. for (i = 0; i < 6; i++) {
  1614. writel(0, base + WINDOW_BASE(i));
  1615. writel(0, base + WINDOW_SIZE(i));
  1616. if (i < 4)
  1617. writel(0, base + WINDOW_REMAP_HIGH(i));
  1618. }
  1619. win_enable = 0x3f;
  1620. win_protect = 0;
  1621. for (i = 0; i < dram->num_cs; i++) {
  1622. struct mbus_dram_window *cs = dram->cs + i;
  1623. writel((cs->base & 0xffff0000) |
  1624. (cs->mbus_attr << 8) |
  1625. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  1626. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  1627. win_enable &= ~(1 << i);
  1628. win_protect |= 3 << (2 * i);
  1629. }
  1630. writel(win_enable, base + WINDOW_BAR_ENABLE);
  1631. msp->win_protect = win_protect;
  1632. }
  1633. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1634. {
  1635. static int mv643xx_eth_version_printed = 0;
  1636. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  1637. struct mv643xx_eth_shared_private *msp;
  1638. struct resource *res;
  1639. int ret;
  1640. if (!mv643xx_eth_version_printed++)
  1641. printk(KERN_NOTICE "MV-643xx 10/100/1000 Ethernet Driver\n");
  1642. ret = -EINVAL;
  1643. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1644. if (res == NULL)
  1645. goto out;
  1646. ret = -ENOMEM;
  1647. msp = kmalloc(sizeof(*msp), GFP_KERNEL);
  1648. if (msp == NULL)
  1649. goto out;
  1650. memset(msp, 0, sizeof(*msp));
  1651. msp->base = ioremap(res->start, res->end - res->start + 1);
  1652. if (msp->base == NULL)
  1653. goto out_free;
  1654. spin_lock_init(&msp->phy_lock);
  1655. msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
  1656. platform_set_drvdata(pdev, msp);
  1657. /*
  1658. * (Re-)program MBUS remapping windows if we are asked to.
  1659. */
  1660. if (pd != NULL && pd->dram != NULL)
  1661. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  1662. return 0;
  1663. out_free:
  1664. kfree(msp);
  1665. out:
  1666. return ret;
  1667. }
  1668. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1669. {
  1670. struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
  1671. iounmap(msp->base);
  1672. kfree(msp);
  1673. return 0;
  1674. }
  1675. static struct platform_driver mv643xx_eth_shared_driver = {
  1676. .probe = mv643xx_eth_shared_probe,
  1677. .remove = mv643xx_eth_shared_remove,
  1678. .driver = {
  1679. .name = MV643XX_ETH_SHARED_NAME,
  1680. .owner = THIS_MODULE,
  1681. },
  1682. };
  1683. static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
  1684. {
  1685. u32 reg_data;
  1686. int addr_shift = 5 * mp->port_num;
  1687. reg_data = rdl(mp, PHY_ADDR);
  1688. reg_data &= ~(0x1f << addr_shift);
  1689. reg_data |= (phy_addr & 0x1f) << addr_shift;
  1690. wrl(mp, PHY_ADDR, reg_data);
  1691. }
  1692. static int phy_addr_get(struct mv643xx_eth_private *mp)
  1693. {
  1694. unsigned int reg_data;
  1695. reg_data = rdl(mp, PHY_ADDR);
  1696. return ((reg_data >> (5 * mp->port_num)) & 0x1f);
  1697. }
  1698. static int phy_detect(struct mv643xx_eth_private *mp)
  1699. {
  1700. unsigned int phy_reg_data0;
  1701. int auto_neg;
  1702. read_smi_reg(mp, 0, &phy_reg_data0);
  1703. auto_neg = phy_reg_data0 & 0x1000;
  1704. phy_reg_data0 ^= 0x1000; /* invert auto_neg */
  1705. write_smi_reg(mp, 0, phy_reg_data0);
  1706. read_smi_reg(mp, 0, &phy_reg_data0);
  1707. if ((phy_reg_data0 & 0x1000) == auto_neg)
  1708. return -ENODEV; /* change didn't take */
  1709. phy_reg_data0 ^= 0x1000;
  1710. write_smi_reg(mp, 0, phy_reg_data0);
  1711. return 0;
  1712. }
  1713. static void mv643xx_init_ethtool_cmd(struct net_device *dev, int phy_address,
  1714. int speed, int duplex,
  1715. struct ethtool_cmd *cmd)
  1716. {
  1717. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1718. memset(cmd, 0, sizeof(*cmd));
  1719. cmd->port = PORT_MII;
  1720. cmd->transceiver = XCVR_INTERNAL;
  1721. cmd->phy_address = phy_address;
  1722. if (speed == 0) {
  1723. cmd->autoneg = AUTONEG_ENABLE;
  1724. /* mii lib checks, but doesn't use speed on AUTONEG_ENABLE */
  1725. cmd->speed = SPEED_100;
  1726. cmd->advertising = ADVERTISED_10baseT_Half |
  1727. ADVERTISED_10baseT_Full |
  1728. ADVERTISED_100baseT_Half |
  1729. ADVERTISED_100baseT_Full;
  1730. if (mp->mii.supports_gmii)
  1731. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1732. } else {
  1733. cmd->autoneg = AUTONEG_DISABLE;
  1734. cmd->speed = speed;
  1735. cmd->duplex = duplex;
  1736. }
  1737. }
  1738. static int mv643xx_eth_probe(struct platform_device *pdev)
  1739. {
  1740. struct mv643xx_eth_platform_data *pd;
  1741. int port_num;
  1742. struct mv643xx_eth_private *mp;
  1743. struct net_device *dev;
  1744. u8 *p;
  1745. struct resource *res;
  1746. int err;
  1747. struct ethtool_cmd cmd;
  1748. int duplex = DUPLEX_HALF;
  1749. int speed = 0; /* default to auto-negotiation */
  1750. DECLARE_MAC_BUF(mac);
  1751. pd = pdev->dev.platform_data;
  1752. if (pd == NULL) {
  1753. printk(KERN_ERR "No mv643xx_eth_platform_data\n");
  1754. return -ENODEV;
  1755. }
  1756. if (pd->shared == NULL) {
  1757. printk(KERN_ERR "No mv643xx_eth_platform_data->shared\n");
  1758. return -ENODEV;
  1759. }
  1760. dev = alloc_etherdev(sizeof(struct mv643xx_eth_private));
  1761. if (!dev)
  1762. return -ENOMEM;
  1763. platform_set_drvdata(pdev, dev);
  1764. mp = netdev_priv(dev);
  1765. mp->dev = dev;
  1766. #ifdef MV643XX_ETH_NAPI
  1767. netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 64);
  1768. #endif
  1769. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1770. BUG_ON(!res);
  1771. dev->irq = res->start;
  1772. dev->open = mv643xx_eth_open;
  1773. dev->stop = mv643xx_eth_stop;
  1774. dev->hard_start_xmit = mv643xx_eth_start_xmit;
  1775. dev->set_mac_address = mv643xx_eth_set_mac_address;
  1776. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  1777. /* No need to Tx Timeout */
  1778. dev->tx_timeout = mv643xx_eth_tx_timeout;
  1779. #ifdef CONFIG_NET_POLL_CONTROLLER
  1780. dev->poll_controller = mv643xx_eth_netpoll;
  1781. #endif
  1782. dev->watchdog_timeo = 2 * HZ;
  1783. dev->base_addr = 0;
  1784. dev->change_mtu = mv643xx_eth_change_mtu;
  1785. dev->do_ioctl = mv643xx_eth_do_ioctl;
  1786. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
  1787. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  1788. #ifdef MAX_SKB_FRAGS
  1789. /*
  1790. * Zero copy can only work if we use Discovery II memory. Else, we will
  1791. * have to map the buffers to ISA memory which is only 16 MB
  1792. */
  1793. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  1794. #endif
  1795. #endif
  1796. /* Configure the timeout task */
  1797. INIT_WORK(&mp->tx_timeout_task, mv643xx_eth_tx_timeout_task);
  1798. spin_lock_init(&mp->lock);
  1799. mp->shared = platform_get_drvdata(pd->shared);
  1800. port_num = mp->port_num = pd->port_number;
  1801. if (mp->shared->win_protect)
  1802. wrl(mp, WINDOW_PROTECT(port_num), mp->shared->win_protect);
  1803. mp->shared_smi = mp->shared;
  1804. if (pd->shared_smi != NULL)
  1805. mp->shared_smi = platform_get_drvdata(pd->shared_smi);
  1806. /* set default config values */
  1807. uc_addr_get(mp, dev->dev_addr);
  1808. mp->rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
  1809. mp->tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
  1810. if (is_valid_ether_addr(pd->mac_addr))
  1811. memcpy(dev->dev_addr, pd->mac_addr, 6);
  1812. if (pd->phy_addr || pd->force_phy_addr)
  1813. phy_addr_set(mp, pd->phy_addr);
  1814. if (pd->rx_queue_size)
  1815. mp->rx_ring_size = pd->rx_queue_size;
  1816. if (pd->tx_queue_size)
  1817. mp->tx_ring_size = pd->tx_queue_size;
  1818. if (pd->tx_sram_size) {
  1819. mp->tx_sram_size = pd->tx_sram_size;
  1820. mp->tx_sram_addr = pd->tx_sram_addr;
  1821. }
  1822. if (pd->rx_sram_size) {
  1823. mp->rx_sram_size = pd->rx_sram_size;
  1824. mp->rx_sram_addr = pd->rx_sram_addr;
  1825. }
  1826. duplex = pd->duplex;
  1827. speed = pd->speed;
  1828. /* Hook up MII support for ethtool */
  1829. mp->mii.dev = dev;
  1830. mp->mii.mdio_read = mv643xx_eth_mdio_read;
  1831. mp->mii.mdio_write = mv643xx_eth_mdio_write;
  1832. mp->mii.phy_id = phy_addr_get(mp);
  1833. mp->mii.phy_id_mask = 0x3f;
  1834. mp->mii.reg_num_mask = 0x1f;
  1835. err = phy_detect(mp);
  1836. if (err) {
  1837. pr_debug("%s: No PHY detected at addr %d\n",
  1838. dev->name, phy_addr_get(mp));
  1839. goto out;
  1840. }
  1841. phy_reset(mp);
  1842. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  1843. mv643xx_init_ethtool_cmd(dev, mp->mii.phy_id, speed, duplex, &cmd);
  1844. mv643xx_eth_update_pscr(dev, &cmd);
  1845. mv643xx_eth_set_settings(dev, &cmd);
  1846. SET_NETDEV_DEV(dev, &pdev->dev);
  1847. err = register_netdev(dev);
  1848. if (err)
  1849. goto out;
  1850. p = dev->dev_addr;
  1851. printk(KERN_NOTICE
  1852. "%s: port %d with MAC address %s\n",
  1853. dev->name, port_num, print_mac(mac, p));
  1854. if (dev->features & NETIF_F_SG)
  1855. printk(KERN_NOTICE "%s: Scatter Gather Enabled\n", dev->name);
  1856. if (dev->features & NETIF_F_IP_CSUM)
  1857. printk(KERN_NOTICE "%s: TX TCP/IP Checksumming Supported\n",
  1858. dev->name);
  1859. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  1860. printk(KERN_NOTICE "%s: RX TCP/UDP Checksum Offload ON \n", dev->name);
  1861. #endif
  1862. #ifdef MV643XX_ETH_COAL
  1863. printk(KERN_NOTICE "%s: TX and RX Interrupt Coalescing ON \n",
  1864. dev->name);
  1865. #endif
  1866. #ifdef MV643XX_ETH_NAPI
  1867. printk(KERN_NOTICE "%s: RX NAPI Enabled \n", dev->name);
  1868. #endif
  1869. if (mp->tx_sram_size > 0)
  1870. printk(KERN_NOTICE "%s: Using SRAM\n", dev->name);
  1871. return 0;
  1872. out:
  1873. free_netdev(dev);
  1874. return err;
  1875. }
  1876. static int mv643xx_eth_remove(struct platform_device *pdev)
  1877. {
  1878. struct net_device *dev = platform_get_drvdata(pdev);
  1879. unregister_netdev(dev);
  1880. flush_scheduled_work();
  1881. free_netdev(dev);
  1882. platform_set_drvdata(pdev, NULL);
  1883. return 0;
  1884. }
  1885. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  1886. {
  1887. struct net_device *dev = platform_get_drvdata(pdev);
  1888. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1889. unsigned int port_num = mp->port_num;
  1890. /* Mask all interrupts on ethernet port */
  1891. wrl(mp, INT_MASK(port_num), 0);
  1892. rdl(mp, INT_MASK(port_num));
  1893. port_reset(mp);
  1894. }
  1895. static struct platform_driver mv643xx_eth_driver = {
  1896. .probe = mv643xx_eth_probe,
  1897. .remove = mv643xx_eth_remove,
  1898. .shutdown = mv643xx_eth_shutdown,
  1899. .driver = {
  1900. .name = MV643XX_ETH_NAME,
  1901. .owner = THIS_MODULE,
  1902. },
  1903. };
  1904. static int __init mv643xx_eth_init_module(void)
  1905. {
  1906. int rc;
  1907. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  1908. if (!rc) {
  1909. rc = platform_driver_register(&mv643xx_eth_driver);
  1910. if (rc)
  1911. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1912. }
  1913. return rc;
  1914. }
  1915. static void __exit mv643xx_eth_cleanup_module(void)
  1916. {
  1917. platform_driver_unregister(&mv643xx_eth_driver);
  1918. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1919. }
  1920. module_init(mv643xx_eth_init_module);
  1921. module_exit(mv643xx_eth_cleanup_module);
  1922. MODULE_LICENSE("GPL");
  1923. MODULE_AUTHOR( "Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, Manish Lachwani"
  1924. " and Dale Farnsworth");
  1925. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  1926. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);
  1927. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);