intel-agp.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include <asm/smp.h>
  11. #include "agp.h"
  12. int intel_agp_enabled;
  13. EXPORT_SYMBOL(intel_agp_enabled);
  14. /*
  15. * If we have Intel graphics, we're not going to have anything other than
  16. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  17. * on the Intel IOMMU support (CONFIG_DMAR).
  18. * Only newer chipsets need to bother with this, of course.
  19. */
  20. #ifdef CONFIG_DMAR
  21. #define USE_PCI_DMA_API 1
  22. #endif
  23. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  24. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  25. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  26. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  27. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  28. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  29. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  30. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  31. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  32. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  33. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  34. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  35. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  36. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  37. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  38. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  39. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB 0xA010
  40. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG 0xA011
  41. #define PCI_DEVICE_ID_INTEL_PINEVIEW_HB 0xA000
  42. #define PCI_DEVICE_ID_INTEL_PINEVIEW_IG 0xA001
  43. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  44. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  45. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  46. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  47. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  48. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  49. #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
  50. #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
  51. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  52. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  53. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_HB 0x2E00
  54. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_IG 0x2E02
  55. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  56. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  57. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  58. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  59. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  60. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  61. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB 0x0040
  62. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG 0x0042
  63. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB 0x0044
  64. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB 0x0062
  65. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB 0x006a
  66. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG 0x0046
  67. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB 0x0100
  68. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG 0x0102
  69. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB 0x0104
  70. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_IG 0x0106
  71. /* cover 915 and 945 variants */
  72. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  73. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  76. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  77. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  78. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  79. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  80. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  81. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  82. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  83. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  84. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  85. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  86. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  87. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  88. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  89. #define IS_PINEVIEW (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  90. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  91. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_EAGLELAKE_HB || \
  92. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  93. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  94. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  95. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  96. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
  97. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB || \
  98. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \
  99. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB || \
  100. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB || \
  101. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB || \
  102. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB)
  103. extern int agp_memory_reserved;
  104. /* Intel 815 register */
  105. #define INTEL_815_APCONT 0x51
  106. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  107. /* Intel i820 registers */
  108. #define INTEL_I820_RDCR 0x51
  109. #define INTEL_I820_ERRSTS 0xc8
  110. /* Intel i840 registers */
  111. #define INTEL_I840_MCHCFG 0x50
  112. #define INTEL_I840_ERRSTS 0xc8
  113. /* Intel i850 registers */
  114. #define INTEL_I850_MCHCFG 0x50
  115. #define INTEL_I850_ERRSTS 0xc8
  116. /* intel 915G registers */
  117. #define I915_GMADDR 0x18
  118. #define I915_MMADDR 0x10
  119. #define I915_PTEADDR 0x1C
  120. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  121. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  122. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  123. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  124. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  125. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  126. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  127. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  128. #define I915_IFPADDR 0x60
  129. /* Intel 965G registers */
  130. #define I965_MSAC 0x62
  131. #define I965_IFPADDR 0x70
  132. /* Intel 7505 registers */
  133. #define INTEL_I7505_APSIZE 0x74
  134. #define INTEL_I7505_NCAPID 0x60
  135. #define INTEL_I7505_NISTAT 0x6c
  136. #define INTEL_I7505_ATTBASE 0x78
  137. #define INTEL_I7505_ERRSTS 0x42
  138. #define INTEL_I7505_AGPCTRL 0x70
  139. #define INTEL_I7505_MCHCFG 0x50
  140. #define SNB_GMCH_CTRL 0x50
  141. #define SNB_GMCH_GMS_STOLEN_MASK 0xF8
  142. #define SNB_GMCH_GMS_STOLEN_32M (1 << 3)
  143. #define SNB_GMCH_GMS_STOLEN_64M (2 << 3)
  144. #define SNB_GMCH_GMS_STOLEN_96M (3 << 3)
  145. #define SNB_GMCH_GMS_STOLEN_128M (4 << 3)
  146. #define SNB_GMCH_GMS_STOLEN_160M (5 << 3)
  147. #define SNB_GMCH_GMS_STOLEN_192M (6 << 3)
  148. #define SNB_GMCH_GMS_STOLEN_224M (7 << 3)
  149. #define SNB_GMCH_GMS_STOLEN_256M (8 << 3)
  150. #define SNB_GMCH_GMS_STOLEN_288M (9 << 3)
  151. #define SNB_GMCH_GMS_STOLEN_320M (0xa << 3)
  152. #define SNB_GMCH_GMS_STOLEN_352M (0xb << 3)
  153. #define SNB_GMCH_GMS_STOLEN_384M (0xc << 3)
  154. #define SNB_GMCH_GMS_STOLEN_416M (0xd << 3)
  155. #define SNB_GMCH_GMS_STOLEN_448M (0xe << 3)
  156. #define SNB_GMCH_GMS_STOLEN_480M (0xf << 3)
  157. #define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3)
  158. static const struct aper_size_info_fixed intel_i810_sizes[] =
  159. {
  160. {64, 16384, 4},
  161. /* The 32M mode still requires a 64k gatt */
  162. {32, 8192, 4}
  163. };
  164. #define AGP_DCACHE_MEMORY 1
  165. #define AGP_PHYS_MEMORY 2
  166. #define INTEL_AGP_CACHED_MEMORY 3
  167. static struct gatt_mask intel_i810_masks[] =
  168. {
  169. {.mask = I810_PTE_VALID, .type = 0},
  170. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  171. {.mask = I810_PTE_VALID, .type = 0},
  172. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  173. .type = INTEL_AGP_CACHED_MEMORY}
  174. };
  175. static struct _intel_private {
  176. struct pci_dev *pcidev; /* device one */
  177. u8 __iomem *registers;
  178. u32 __iomem *gtt; /* I915G */
  179. int num_dcache_entries;
  180. /* gtt_entries is the number of gtt entries that are already mapped
  181. * to stolen memory. Stolen memory is larger than the memory mapped
  182. * through gtt_entries, as it includes some reserved space for the BIOS
  183. * popup and for the GTT.
  184. */
  185. int gtt_entries; /* i830+ */
  186. int gtt_total_size;
  187. union {
  188. void __iomem *i9xx_flush_page;
  189. void *i8xx_flush_page;
  190. };
  191. struct page *i8xx_page;
  192. struct resource ifp_resource;
  193. int resource_valid;
  194. } intel_private;
  195. #ifdef USE_PCI_DMA_API
  196. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  197. {
  198. *ret = pci_map_page(intel_private.pcidev, page, 0,
  199. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  200. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  201. return -EINVAL;
  202. return 0;
  203. }
  204. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  205. {
  206. pci_unmap_page(intel_private.pcidev, dma,
  207. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  208. }
  209. static void intel_agp_free_sglist(struct agp_memory *mem)
  210. {
  211. struct sg_table st;
  212. st.sgl = mem->sg_list;
  213. st.orig_nents = st.nents = mem->page_count;
  214. sg_free_table(&st);
  215. mem->sg_list = NULL;
  216. mem->num_sg = 0;
  217. }
  218. static int intel_agp_map_memory(struct agp_memory *mem)
  219. {
  220. struct sg_table st;
  221. struct scatterlist *sg;
  222. int i;
  223. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  224. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  225. return -ENOMEM;
  226. mem->sg_list = sg = st.sgl;
  227. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  228. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  229. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  230. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  231. if (unlikely(!mem->num_sg)) {
  232. intel_agp_free_sglist(mem);
  233. return -ENOMEM;
  234. }
  235. return 0;
  236. }
  237. static void intel_agp_unmap_memory(struct agp_memory *mem)
  238. {
  239. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  240. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  241. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  242. intel_agp_free_sglist(mem);
  243. }
  244. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  245. off_t pg_start, int mask_type)
  246. {
  247. struct scatterlist *sg;
  248. int i, j;
  249. j = pg_start;
  250. WARN_ON(!mem->num_sg);
  251. if (mem->num_sg == mem->page_count) {
  252. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  253. writel(agp_bridge->driver->mask_memory(agp_bridge,
  254. sg_dma_address(sg), mask_type),
  255. intel_private.gtt+j);
  256. j++;
  257. }
  258. } else {
  259. /* sg may merge pages, but we have to seperate
  260. * per-page addr for GTT */
  261. unsigned int len, m;
  262. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  263. len = sg_dma_len(sg) / PAGE_SIZE;
  264. for (m = 0; m < len; m++) {
  265. writel(agp_bridge->driver->mask_memory(agp_bridge,
  266. sg_dma_address(sg) + m * PAGE_SIZE,
  267. mask_type),
  268. intel_private.gtt+j);
  269. j++;
  270. }
  271. }
  272. }
  273. readl(intel_private.gtt+j-1);
  274. }
  275. #else
  276. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  277. off_t pg_start, int mask_type)
  278. {
  279. int i, j;
  280. u32 cache_bits = 0;
  281. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
  282. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB)
  283. {
  284. cache_bits = I830_PTE_SYSTEM_CACHED;
  285. }
  286. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  287. writel(agp_bridge->driver->mask_memory(agp_bridge,
  288. page_to_phys(mem->pages[i]), mask_type),
  289. intel_private.gtt+j);
  290. }
  291. readl(intel_private.gtt+j-1);
  292. }
  293. #endif
  294. static int intel_i810_fetch_size(void)
  295. {
  296. u32 smram_miscc;
  297. struct aper_size_info_fixed *values;
  298. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  299. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  300. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  301. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  302. return 0;
  303. }
  304. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  305. agp_bridge->previous_size =
  306. agp_bridge->current_size = (void *) (values + 1);
  307. agp_bridge->aperture_size_idx = 1;
  308. return values[1].size;
  309. } else {
  310. agp_bridge->previous_size =
  311. agp_bridge->current_size = (void *) (values);
  312. agp_bridge->aperture_size_idx = 0;
  313. return values[0].size;
  314. }
  315. return 0;
  316. }
  317. static int intel_i810_configure(void)
  318. {
  319. struct aper_size_info_fixed *current_size;
  320. u32 temp;
  321. int i;
  322. current_size = A_SIZE_FIX(agp_bridge->current_size);
  323. if (!intel_private.registers) {
  324. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  325. temp &= 0xfff80000;
  326. intel_private.registers = ioremap(temp, 128 * 4096);
  327. if (!intel_private.registers) {
  328. dev_err(&intel_private.pcidev->dev,
  329. "can't remap memory\n");
  330. return -ENOMEM;
  331. }
  332. }
  333. if ((readl(intel_private.registers+I810_DRAM_CTL)
  334. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  335. /* This will need to be dynamically assigned */
  336. dev_info(&intel_private.pcidev->dev,
  337. "detected 4MB dedicated video ram\n");
  338. intel_private.num_dcache_entries = 1024;
  339. }
  340. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  341. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  342. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  343. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  344. if (agp_bridge->driver->needs_scratch_page) {
  345. for (i = 0; i < current_size->num_entries; i++) {
  346. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  347. }
  348. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  349. }
  350. global_cache_flush();
  351. return 0;
  352. }
  353. static void intel_i810_cleanup(void)
  354. {
  355. writel(0, intel_private.registers+I810_PGETBL_CTL);
  356. readl(intel_private.registers); /* PCI Posting. */
  357. iounmap(intel_private.registers);
  358. }
  359. static void intel_i810_tlbflush(struct agp_memory *mem)
  360. {
  361. return;
  362. }
  363. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  364. {
  365. return;
  366. }
  367. /* Exists to support ARGB cursors */
  368. static struct page *i8xx_alloc_pages(void)
  369. {
  370. struct page *page;
  371. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  372. if (page == NULL)
  373. return NULL;
  374. if (set_pages_uc(page, 4) < 0) {
  375. set_pages_wb(page, 4);
  376. __free_pages(page, 2);
  377. return NULL;
  378. }
  379. get_page(page);
  380. atomic_inc(&agp_bridge->current_memory_agp);
  381. return page;
  382. }
  383. static void i8xx_destroy_pages(struct page *page)
  384. {
  385. if (page == NULL)
  386. return;
  387. set_pages_wb(page, 4);
  388. put_page(page);
  389. __free_pages(page, 2);
  390. atomic_dec(&agp_bridge->current_memory_agp);
  391. }
  392. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  393. int type)
  394. {
  395. if (type < AGP_USER_TYPES)
  396. return type;
  397. else if (type == AGP_USER_CACHED_MEMORY)
  398. return INTEL_AGP_CACHED_MEMORY;
  399. else
  400. return 0;
  401. }
  402. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  403. int type)
  404. {
  405. int i, j, num_entries;
  406. void *temp;
  407. int ret = -EINVAL;
  408. int mask_type;
  409. if (mem->page_count == 0)
  410. goto out;
  411. temp = agp_bridge->current_size;
  412. num_entries = A_SIZE_FIX(temp)->num_entries;
  413. if ((pg_start + mem->page_count) > num_entries)
  414. goto out_err;
  415. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  416. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  417. ret = -EBUSY;
  418. goto out_err;
  419. }
  420. }
  421. if (type != mem->type)
  422. goto out_err;
  423. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  424. switch (mask_type) {
  425. case AGP_DCACHE_MEMORY:
  426. if (!mem->is_flushed)
  427. global_cache_flush();
  428. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  429. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  430. intel_private.registers+I810_PTE_BASE+(i*4));
  431. }
  432. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  433. break;
  434. case AGP_PHYS_MEMORY:
  435. case AGP_NORMAL_MEMORY:
  436. if (!mem->is_flushed)
  437. global_cache_flush();
  438. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  439. writel(agp_bridge->driver->mask_memory(agp_bridge,
  440. page_to_phys(mem->pages[i]), mask_type),
  441. intel_private.registers+I810_PTE_BASE+(j*4));
  442. }
  443. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  444. break;
  445. default:
  446. goto out_err;
  447. }
  448. agp_bridge->driver->tlb_flush(mem);
  449. out:
  450. ret = 0;
  451. out_err:
  452. mem->is_flushed = true;
  453. return ret;
  454. }
  455. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  456. int type)
  457. {
  458. int i;
  459. if (mem->page_count == 0)
  460. return 0;
  461. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  462. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  463. }
  464. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  465. agp_bridge->driver->tlb_flush(mem);
  466. return 0;
  467. }
  468. /*
  469. * The i810/i830 requires a physical address to program its mouse
  470. * pointer into hardware.
  471. * However the Xserver still writes to it through the agp aperture.
  472. */
  473. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  474. {
  475. struct agp_memory *new;
  476. struct page *page;
  477. switch (pg_count) {
  478. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  479. break;
  480. case 4:
  481. /* kludge to get 4 physical pages for ARGB cursor */
  482. page = i8xx_alloc_pages();
  483. break;
  484. default:
  485. return NULL;
  486. }
  487. if (page == NULL)
  488. return NULL;
  489. new = agp_create_memory(pg_count);
  490. if (new == NULL)
  491. return NULL;
  492. new->pages[0] = page;
  493. if (pg_count == 4) {
  494. /* kludge to get 4 physical pages for ARGB cursor */
  495. new->pages[1] = new->pages[0] + 1;
  496. new->pages[2] = new->pages[1] + 1;
  497. new->pages[3] = new->pages[2] + 1;
  498. }
  499. new->page_count = pg_count;
  500. new->num_scratch_pages = pg_count;
  501. new->type = AGP_PHYS_MEMORY;
  502. new->physical = page_to_phys(new->pages[0]);
  503. return new;
  504. }
  505. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  506. {
  507. struct agp_memory *new;
  508. if (type == AGP_DCACHE_MEMORY) {
  509. if (pg_count != intel_private.num_dcache_entries)
  510. return NULL;
  511. new = agp_create_memory(1);
  512. if (new == NULL)
  513. return NULL;
  514. new->type = AGP_DCACHE_MEMORY;
  515. new->page_count = pg_count;
  516. new->num_scratch_pages = 0;
  517. agp_free_page_array(new);
  518. return new;
  519. }
  520. if (type == AGP_PHYS_MEMORY)
  521. return alloc_agpphysmem_i8xx(pg_count, type);
  522. return NULL;
  523. }
  524. static void intel_i810_free_by_type(struct agp_memory *curr)
  525. {
  526. agp_free_key(curr->key);
  527. if (curr->type == AGP_PHYS_MEMORY) {
  528. if (curr->page_count == 4)
  529. i8xx_destroy_pages(curr->pages[0]);
  530. else {
  531. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  532. AGP_PAGE_DESTROY_UNMAP);
  533. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  534. AGP_PAGE_DESTROY_FREE);
  535. }
  536. agp_free_page_array(curr);
  537. }
  538. kfree(curr);
  539. }
  540. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  541. dma_addr_t addr, int type)
  542. {
  543. /* Type checking must be done elsewhere */
  544. return addr | bridge->driver->masks[type].mask;
  545. }
  546. static struct aper_size_info_fixed intel_i830_sizes[] =
  547. {
  548. {128, 32768, 5},
  549. /* The 64M mode still requires a 128k gatt */
  550. {64, 16384, 5},
  551. {256, 65536, 6},
  552. {512, 131072, 7},
  553. };
  554. static void intel_i830_init_gtt_entries(void)
  555. {
  556. u16 gmch_ctrl;
  557. int gtt_entries = 0;
  558. u8 rdct;
  559. int local = 0;
  560. static const int ddt[4] = { 0, 16, 32, 64 };
  561. int size; /* reserved space (in kb) at the top of stolen memory */
  562. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  563. if (IS_I965) {
  564. u32 pgetbl_ctl;
  565. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  566. /* The 965 has a field telling us the size of the GTT,
  567. * which may be larger than what is necessary to map the
  568. * aperture.
  569. */
  570. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  571. case I965_PGETBL_SIZE_128KB:
  572. size = 128;
  573. break;
  574. case I965_PGETBL_SIZE_256KB:
  575. size = 256;
  576. break;
  577. case I965_PGETBL_SIZE_512KB:
  578. size = 512;
  579. break;
  580. case I965_PGETBL_SIZE_1MB:
  581. size = 1024;
  582. break;
  583. case I965_PGETBL_SIZE_2MB:
  584. size = 2048;
  585. break;
  586. case I965_PGETBL_SIZE_1_5MB:
  587. size = 1024 + 512;
  588. break;
  589. default:
  590. dev_info(&intel_private.pcidev->dev,
  591. "unknown page table size, assuming 512KB\n");
  592. size = 512;
  593. }
  594. size += 4; /* add in BIOS popup space */
  595. } else if (IS_G33 && !IS_PINEVIEW) {
  596. /* G33's GTT size defined in gmch_ctrl */
  597. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  598. case G33_PGETBL_SIZE_1M:
  599. size = 1024;
  600. break;
  601. case G33_PGETBL_SIZE_2M:
  602. size = 2048;
  603. break;
  604. default:
  605. dev_info(&agp_bridge->dev->dev,
  606. "unknown page table size 0x%x, assuming 512KB\n",
  607. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  608. size = 512;
  609. }
  610. size += 4;
  611. } else if (IS_G4X || IS_PINEVIEW) {
  612. /* On 4 series hardware, GTT stolen is separate from graphics
  613. * stolen, ignore it in stolen gtt entries counting. However,
  614. * 4KB of the stolen memory doesn't get mapped to the GTT.
  615. */
  616. size = 4;
  617. } else {
  618. /* On previous hardware, the GTT size was just what was
  619. * required to map the aperture.
  620. */
  621. size = agp_bridge->driver->fetch_size() + 4;
  622. }
  623. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  624. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  625. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  626. case I830_GMCH_GMS_STOLEN_512:
  627. gtt_entries = KB(512) - KB(size);
  628. break;
  629. case I830_GMCH_GMS_STOLEN_1024:
  630. gtt_entries = MB(1) - KB(size);
  631. break;
  632. case I830_GMCH_GMS_STOLEN_8192:
  633. gtt_entries = MB(8) - KB(size);
  634. break;
  635. case I830_GMCH_GMS_LOCAL:
  636. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  637. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  638. MB(ddt[I830_RDRAM_DDT(rdct)]);
  639. local = 1;
  640. break;
  641. default:
  642. gtt_entries = 0;
  643. break;
  644. }
  645. } else if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
  646. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB) {
  647. /*
  648. * SandyBridge has new memory control reg at 0x50.w
  649. */
  650. u16 snb_gmch_ctl;
  651. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  652. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  653. case SNB_GMCH_GMS_STOLEN_32M:
  654. gtt_entries = MB(32) - KB(size);
  655. break;
  656. case SNB_GMCH_GMS_STOLEN_64M:
  657. gtt_entries = MB(64) - KB(size);
  658. break;
  659. case SNB_GMCH_GMS_STOLEN_96M:
  660. gtt_entries = MB(96) - KB(size);
  661. break;
  662. case SNB_GMCH_GMS_STOLEN_128M:
  663. gtt_entries = MB(128) - KB(size);
  664. break;
  665. case SNB_GMCH_GMS_STOLEN_160M:
  666. gtt_entries = MB(160) - KB(size);
  667. break;
  668. case SNB_GMCH_GMS_STOLEN_192M:
  669. gtt_entries = MB(192) - KB(size);
  670. break;
  671. case SNB_GMCH_GMS_STOLEN_224M:
  672. gtt_entries = MB(224) - KB(size);
  673. break;
  674. case SNB_GMCH_GMS_STOLEN_256M:
  675. gtt_entries = MB(256) - KB(size);
  676. break;
  677. case SNB_GMCH_GMS_STOLEN_288M:
  678. gtt_entries = MB(288) - KB(size);
  679. break;
  680. case SNB_GMCH_GMS_STOLEN_320M:
  681. gtt_entries = MB(320) - KB(size);
  682. break;
  683. case SNB_GMCH_GMS_STOLEN_352M:
  684. gtt_entries = MB(352) - KB(size);
  685. break;
  686. case SNB_GMCH_GMS_STOLEN_384M:
  687. gtt_entries = MB(384) - KB(size);
  688. break;
  689. case SNB_GMCH_GMS_STOLEN_416M:
  690. gtt_entries = MB(416) - KB(size);
  691. break;
  692. case SNB_GMCH_GMS_STOLEN_448M:
  693. gtt_entries = MB(448) - KB(size);
  694. break;
  695. case SNB_GMCH_GMS_STOLEN_480M:
  696. gtt_entries = MB(480) - KB(size);
  697. break;
  698. case SNB_GMCH_GMS_STOLEN_512M:
  699. gtt_entries = MB(512) - KB(size);
  700. break;
  701. }
  702. } else {
  703. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  704. case I855_GMCH_GMS_STOLEN_1M:
  705. gtt_entries = MB(1) - KB(size);
  706. break;
  707. case I855_GMCH_GMS_STOLEN_4M:
  708. gtt_entries = MB(4) - KB(size);
  709. break;
  710. case I855_GMCH_GMS_STOLEN_8M:
  711. gtt_entries = MB(8) - KB(size);
  712. break;
  713. case I855_GMCH_GMS_STOLEN_16M:
  714. gtt_entries = MB(16) - KB(size);
  715. break;
  716. case I855_GMCH_GMS_STOLEN_32M:
  717. gtt_entries = MB(32) - KB(size);
  718. break;
  719. case I915_GMCH_GMS_STOLEN_48M:
  720. /* Check it's really I915G */
  721. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  722. gtt_entries = MB(48) - KB(size);
  723. else
  724. gtt_entries = 0;
  725. break;
  726. case I915_GMCH_GMS_STOLEN_64M:
  727. /* Check it's really I915G */
  728. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  729. gtt_entries = MB(64) - KB(size);
  730. else
  731. gtt_entries = 0;
  732. break;
  733. case G33_GMCH_GMS_STOLEN_128M:
  734. if (IS_G33 || IS_I965 || IS_G4X)
  735. gtt_entries = MB(128) - KB(size);
  736. else
  737. gtt_entries = 0;
  738. break;
  739. case G33_GMCH_GMS_STOLEN_256M:
  740. if (IS_G33 || IS_I965 || IS_G4X)
  741. gtt_entries = MB(256) - KB(size);
  742. else
  743. gtt_entries = 0;
  744. break;
  745. case INTEL_GMCH_GMS_STOLEN_96M:
  746. if (IS_I965 || IS_G4X)
  747. gtt_entries = MB(96) - KB(size);
  748. else
  749. gtt_entries = 0;
  750. break;
  751. case INTEL_GMCH_GMS_STOLEN_160M:
  752. if (IS_I965 || IS_G4X)
  753. gtt_entries = MB(160) - KB(size);
  754. else
  755. gtt_entries = 0;
  756. break;
  757. case INTEL_GMCH_GMS_STOLEN_224M:
  758. if (IS_I965 || IS_G4X)
  759. gtt_entries = MB(224) - KB(size);
  760. else
  761. gtt_entries = 0;
  762. break;
  763. case INTEL_GMCH_GMS_STOLEN_352M:
  764. if (IS_I965 || IS_G4X)
  765. gtt_entries = MB(352) - KB(size);
  766. else
  767. gtt_entries = 0;
  768. break;
  769. default:
  770. gtt_entries = 0;
  771. break;
  772. }
  773. }
  774. if (gtt_entries > 0) {
  775. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  776. gtt_entries / KB(1), local ? "local" : "stolen");
  777. gtt_entries /= KB(4);
  778. } else {
  779. dev_info(&agp_bridge->dev->dev,
  780. "no pre-allocated video memory detected\n");
  781. gtt_entries = 0;
  782. }
  783. intel_private.gtt_entries = gtt_entries;
  784. }
  785. static void intel_i830_fini_flush(void)
  786. {
  787. kunmap(intel_private.i8xx_page);
  788. intel_private.i8xx_flush_page = NULL;
  789. unmap_page_from_agp(intel_private.i8xx_page);
  790. __free_page(intel_private.i8xx_page);
  791. intel_private.i8xx_page = NULL;
  792. }
  793. static void intel_i830_setup_flush(void)
  794. {
  795. /* return if we've already set the flush mechanism up */
  796. if (intel_private.i8xx_page)
  797. return;
  798. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  799. if (!intel_private.i8xx_page)
  800. return;
  801. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  802. if (!intel_private.i8xx_flush_page)
  803. intel_i830_fini_flush();
  804. }
  805. /* The chipset_flush interface needs to get data that has already been
  806. * flushed out of the CPU all the way out to main memory, because the GPU
  807. * doesn't snoop those buffers.
  808. *
  809. * The 8xx series doesn't have the same lovely interface for flushing the
  810. * chipset write buffers that the later chips do. According to the 865
  811. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  812. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  813. * that it'll push whatever was in there out. It appears to work.
  814. */
  815. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  816. {
  817. unsigned int *pg = intel_private.i8xx_flush_page;
  818. memset(pg, 0, 1024);
  819. if (cpu_has_clflush)
  820. clflush_cache_range(pg, 1024);
  821. else if (wbinvd_on_all_cpus() != 0)
  822. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  823. }
  824. /* The intel i830 automatically initializes the agp aperture during POST.
  825. * Use the memory already set aside for in the GTT.
  826. */
  827. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  828. {
  829. int page_order;
  830. struct aper_size_info_fixed *size;
  831. int num_entries;
  832. u32 temp;
  833. size = agp_bridge->current_size;
  834. page_order = size->page_order;
  835. num_entries = size->num_entries;
  836. agp_bridge->gatt_table_real = NULL;
  837. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  838. temp &= 0xfff80000;
  839. intel_private.registers = ioremap(temp, 128 * 4096);
  840. if (!intel_private.registers)
  841. return -ENOMEM;
  842. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  843. global_cache_flush(); /* FIXME: ?? */
  844. /* we have to call this as early as possible after the MMIO base address is known */
  845. intel_i830_init_gtt_entries();
  846. agp_bridge->gatt_table = NULL;
  847. agp_bridge->gatt_bus_addr = temp;
  848. return 0;
  849. }
  850. /* Return the gatt table to a sane state. Use the top of stolen
  851. * memory for the GTT.
  852. */
  853. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  854. {
  855. return 0;
  856. }
  857. static int intel_i830_fetch_size(void)
  858. {
  859. u16 gmch_ctrl;
  860. struct aper_size_info_fixed *values;
  861. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  862. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  863. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  864. /* 855GM/852GM/865G has 128MB aperture size */
  865. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  866. agp_bridge->aperture_size_idx = 0;
  867. return values[0].size;
  868. }
  869. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  870. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  871. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  872. agp_bridge->aperture_size_idx = 0;
  873. return values[0].size;
  874. } else {
  875. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  876. agp_bridge->aperture_size_idx = 1;
  877. return values[1].size;
  878. }
  879. return 0;
  880. }
  881. static int intel_i830_configure(void)
  882. {
  883. struct aper_size_info_fixed *current_size;
  884. u32 temp;
  885. u16 gmch_ctrl;
  886. int i;
  887. current_size = A_SIZE_FIX(agp_bridge->current_size);
  888. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  889. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  890. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  891. gmch_ctrl |= I830_GMCH_ENABLED;
  892. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  893. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  894. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  895. if (agp_bridge->driver->needs_scratch_page) {
  896. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  897. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  898. }
  899. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  900. }
  901. global_cache_flush();
  902. intel_i830_setup_flush();
  903. return 0;
  904. }
  905. static void intel_i830_cleanup(void)
  906. {
  907. iounmap(intel_private.registers);
  908. }
  909. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  910. int type)
  911. {
  912. int i, j, num_entries;
  913. void *temp;
  914. int ret = -EINVAL;
  915. int mask_type;
  916. if (mem->page_count == 0)
  917. goto out;
  918. temp = agp_bridge->current_size;
  919. num_entries = A_SIZE_FIX(temp)->num_entries;
  920. if (pg_start < intel_private.gtt_entries) {
  921. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  922. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  923. pg_start, intel_private.gtt_entries);
  924. dev_info(&intel_private.pcidev->dev,
  925. "trying to insert into local/stolen memory\n");
  926. goto out_err;
  927. }
  928. if ((pg_start + mem->page_count) > num_entries)
  929. goto out_err;
  930. /* The i830 can't check the GTT for entries since its read only,
  931. * depend on the caller to make the correct offset decisions.
  932. */
  933. if (type != mem->type)
  934. goto out_err;
  935. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  936. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  937. mask_type != INTEL_AGP_CACHED_MEMORY)
  938. goto out_err;
  939. if (!mem->is_flushed)
  940. global_cache_flush();
  941. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  942. writel(agp_bridge->driver->mask_memory(agp_bridge,
  943. page_to_phys(mem->pages[i]), mask_type),
  944. intel_private.registers+I810_PTE_BASE+(j*4));
  945. }
  946. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  947. agp_bridge->driver->tlb_flush(mem);
  948. out:
  949. ret = 0;
  950. out_err:
  951. mem->is_flushed = true;
  952. return ret;
  953. }
  954. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  955. int type)
  956. {
  957. int i;
  958. if (mem->page_count == 0)
  959. return 0;
  960. if (pg_start < intel_private.gtt_entries) {
  961. dev_info(&intel_private.pcidev->dev,
  962. "trying to disable local/stolen memory\n");
  963. return -EINVAL;
  964. }
  965. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  966. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  967. }
  968. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  969. agp_bridge->driver->tlb_flush(mem);
  970. return 0;
  971. }
  972. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  973. {
  974. if (type == AGP_PHYS_MEMORY)
  975. return alloc_agpphysmem_i8xx(pg_count, type);
  976. /* always return NULL for other allocation types for now */
  977. return NULL;
  978. }
  979. static int intel_alloc_chipset_flush_resource(void)
  980. {
  981. int ret;
  982. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  983. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  984. pcibios_align_resource, agp_bridge->dev);
  985. return ret;
  986. }
  987. static void intel_i915_setup_chipset_flush(void)
  988. {
  989. int ret;
  990. u32 temp;
  991. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  992. if (!(temp & 0x1)) {
  993. intel_alloc_chipset_flush_resource();
  994. intel_private.resource_valid = 1;
  995. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  996. } else {
  997. temp &= ~1;
  998. intel_private.resource_valid = 1;
  999. intel_private.ifp_resource.start = temp;
  1000. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  1001. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  1002. /* some BIOSes reserve this area in a pnp some don't */
  1003. if (ret)
  1004. intel_private.resource_valid = 0;
  1005. }
  1006. }
  1007. static void intel_i965_g33_setup_chipset_flush(void)
  1008. {
  1009. u32 temp_hi, temp_lo;
  1010. int ret;
  1011. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  1012. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  1013. if (!(temp_lo & 0x1)) {
  1014. intel_alloc_chipset_flush_resource();
  1015. intel_private.resource_valid = 1;
  1016. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  1017. upper_32_bits(intel_private.ifp_resource.start));
  1018. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  1019. } else {
  1020. u64 l64;
  1021. temp_lo &= ~0x1;
  1022. l64 = ((u64)temp_hi << 32) | temp_lo;
  1023. intel_private.resource_valid = 1;
  1024. intel_private.ifp_resource.start = l64;
  1025. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  1026. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  1027. /* some BIOSes reserve this area in a pnp some don't */
  1028. if (ret)
  1029. intel_private.resource_valid = 0;
  1030. }
  1031. }
  1032. static void intel_i9xx_setup_flush(void)
  1033. {
  1034. /* return if already configured */
  1035. if (intel_private.ifp_resource.start)
  1036. return;
  1037. /* setup a resource for this object */
  1038. intel_private.ifp_resource.name = "Intel Flush Page";
  1039. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  1040. /* Setup chipset flush for 915 */
  1041. if (IS_I965 || IS_G33 || IS_G4X) {
  1042. intel_i965_g33_setup_chipset_flush();
  1043. } else {
  1044. intel_i915_setup_chipset_flush();
  1045. }
  1046. if (intel_private.ifp_resource.start) {
  1047. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  1048. if (!intel_private.i9xx_flush_page)
  1049. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  1050. }
  1051. }
  1052. static int intel_i915_configure(void)
  1053. {
  1054. struct aper_size_info_fixed *current_size;
  1055. u32 temp;
  1056. u16 gmch_ctrl;
  1057. int i;
  1058. current_size = A_SIZE_FIX(agp_bridge->current_size);
  1059. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  1060. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1061. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  1062. gmch_ctrl |= I830_GMCH_ENABLED;
  1063. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  1064. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  1065. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  1066. if (agp_bridge->driver->needs_scratch_page) {
  1067. for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) {
  1068. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1069. }
  1070. readl(intel_private.gtt+i-1); /* PCI Posting. */
  1071. }
  1072. global_cache_flush();
  1073. intel_i9xx_setup_flush();
  1074. return 0;
  1075. }
  1076. static void intel_i915_cleanup(void)
  1077. {
  1078. if (intel_private.i9xx_flush_page)
  1079. iounmap(intel_private.i9xx_flush_page);
  1080. if (intel_private.resource_valid)
  1081. release_resource(&intel_private.ifp_resource);
  1082. intel_private.ifp_resource.start = 0;
  1083. intel_private.resource_valid = 0;
  1084. iounmap(intel_private.gtt);
  1085. iounmap(intel_private.registers);
  1086. }
  1087. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1088. {
  1089. if (intel_private.i9xx_flush_page)
  1090. writel(1, intel_private.i9xx_flush_page);
  1091. }
  1092. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1093. int type)
  1094. {
  1095. int num_entries;
  1096. void *temp;
  1097. int ret = -EINVAL;
  1098. int mask_type;
  1099. if (mem->page_count == 0)
  1100. goto out;
  1101. temp = agp_bridge->current_size;
  1102. num_entries = A_SIZE_FIX(temp)->num_entries;
  1103. if (pg_start < intel_private.gtt_entries) {
  1104. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1105. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1106. pg_start, intel_private.gtt_entries);
  1107. dev_info(&intel_private.pcidev->dev,
  1108. "trying to insert into local/stolen memory\n");
  1109. goto out_err;
  1110. }
  1111. if ((pg_start + mem->page_count) > num_entries)
  1112. goto out_err;
  1113. /* The i915 can't check the GTT for entries since it's read only;
  1114. * depend on the caller to make the correct offset decisions.
  1115. */
  1116. if (type != mem->type)
  1117. goto out_err;
  1118. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1119. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1120. mask_type != INTEL_AGP_CACHED_MEMORY)
  1121. goto out_err;
  1122. if (!mem->is_flushed)
  1123. global_cache_flush();
  1124. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1125. agp_bridge->driver->tlb_flush(mem);
  1126. out:
  1127. ret = 0;
  1128. out_err:
  1129. mem->is_flushed = true;
  1130. return ret;
  1131. }
  1132. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1133. int type)
  1134. {
  1135. int i;
  1136. if (mem->page_count == 0)
  1137. return 0;
  1138. if (pg_start < intel_private.gtt_entries) {
  1139. dev_info(&intel_private.pcidev->dev,
  1140. "trying to disable local/stolen memory\n");
  1141. return -EINVAL;
  1142. }
  1143. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1144. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1145. readl(intel_private.gtt+i-1);
  1146. agp_bridge->driver->tlb_flush(mem);
  1147. return 0;
  1148. }
  1149. /* Return the aperture size by just checking the resource length. The effect
  1150. * described in the spec of the MSAC registers is just changing of the
  1151. * resource size.
  1152. */
  1153. static int intel_i9xx_fetch_size(void)
  1154. {
  1155. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1156. int aper_size; /* size in megabytes */
  1157. int i;
  1158. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1159. for (i = 0; i < num_sizes; i++) {
  1160. if (aper_size == intel_i830_sizes[i].size) {
  1161. agp_bridge->current_size = intel_i830_sizes + i;
  1162. agp_bridge->previous_size = agp_bridge->current_size;
  1163. return aper_size;
  1164. }
  1165. }
  1166. return 0;
  1167. }
  1168. /* The intel i915 automatically initializes the agp aperture during POST.
  1169. * Use the memory already set aside for in the GTT.
  1170. */
  1171. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1172. {
  1173. int page_order;
  1174. struct aper_size_info_fixed *size;
  1175. int num_entries;
  1176. u32 temp, temp2;
  1177. int gtt_map_size = 256 * 1024;
  1178. size = agp_bridge->current_size;
  1179. page_order = size->page_order;
  1180. num_entries = size->num_entries;
  1181. agp_bridge->gatt_table_real = NULL;
  1182. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1183. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1184. if (IS_G33)
  1185. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1186. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1187. if (!intel_private.gtt)
  1188. return -ENOMEM;
  1189. intel_private.gtt_total_size = gtt_map_size / 4;
  1190. temp &= 0xfff80000;
  1191. intel_private.registers = ioremap(temp, 128 * 4096);
  1192. if (!intel_private.registers) {
  1193. iounmap(intel_private.gtt);
  1194. return -ENOMEM;
  1195. }
  1196. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1197. global_cache_flush(); /* FIXME: ? */
  1198. /* we have to call this as early as possible after the MMIO base address is known */
  1199. intel_i830_init_gtt_entries();
  1200. agp_bridge->gatt_table = NULL;
  1201. agp_bridge->gatt_bus_addr = temp;
  1202. return 0;
  1203. }
  1204. /*
  1205. * The i965 supports 36-bit physical addresses, but to keep
  1206. * the format of the GTT the same, the bits that don't fit
  1207. * in a 32-bit word are shifted down to bits 4..7.
  1208. *
  1209. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1210. * is always zero on 32-bit architectures, so no need to make
  1211. * this conditional.
  1212. */
  1213. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1214. dma_addr_t addr, int type)
  1215. {
  1216. /* Shift high bits down */
  1217. addr |= (addr >> 28) & 0xf0;
  1218. /* Type checking must be done elsewhere */
  1219. return addr | bridge->driver->masks[type].mask;
  1220. }
  1221. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1222. {
  1223. switch (agp_bridge->dev->device) {
  1224. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1225. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1226. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1227. case PCI_DEVICE_ID_INTEL_G45_HB:
  1228. case PCI_DEVICE_ID_INTEL_G41_HB:
  1229. case PCI_DEVICE_ID_INTEL_B43_HB:
  1230. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1231. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1232. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1233. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1234. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
  1235. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB:
  1236. *gtt_offset = *gtt_size = MB(2);
  1237. break;
  1238. default:
  1239. *gtt_offset = *gtt_size = KB(512);
  1240. }
  1241. }
  1242. /* The intel i965 automatically initializes the agp aperture during POST.
  1243. * Use the memory already set aside for in the GTT.
  1244. */
  1245. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1246. {
  1247. int page_order;
  1248. struct aper_size_info_fixed *size;
  1249. int num_entries;
  1250. u32 temp;
  1251. int gtt_offset, gtt_size;
  1252. size = agp_bridge->current_size;
  1253. page_order = size->page_order;
  1254. num_entries = size->num_entries;
  1255. agp_bridge->gatt_table_real = NULL;
  1256. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1257. temp &= 0xfff00000;
  1258. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1259. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1260. if (!intel_private.gtt)
  1261. return -ENOMEM;
  1262. intel_private.gtt_total_size = gtt_size / 4;
  1263. intel_private.registers = ioremap(temp, 128 * 4096);
  1264. if (!intel_private.registers) {
  1265. iounmap(intel_private.gtt);
  1266. return -ENOMEM;
  1267. }
  1268. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1269. global_cache_flush(); /* FIXME: ? */
  1270. /* we have to call this as early as possible after the MMIO base address is known */
  1271. intel_i830_init_gtt_entries();
  1272. agp_bridge->gatt_table = NULL;
  1273. agp_bridge->gatt_bus_addr = temp;
  1274. return 0;
  1275. }
  1276. static int intel_fetch_size(void)
  1277. {
  1278. int i;
  1279. u16 temp;
  1280. struct aper_size_info_16 *values;
  1281. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1282. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1283. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1284. if (temp == values[i].size_value) {
  1285. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1286. agp_bridge->aperture_size_idx = i;
  1287. return values[i].size;
  1288. }
  1289. }
  1290. return 0;
  1291. }
  1292. static int __intel_8xx_fetch_size(u8 temp)
  1293. {
  1294. int i;
  1295. struct aper_size_info_8 *values;
  1296. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1297. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1298. if (temp == values[i].size_value) {
  1299. agp_bridge->previous_size =
  1300. agp_bridge->current_size = (void *) (values + i);
  1301. agp_bridge->aperture_size_idx = i;
  1302. return values[i].size;
  1303. }
  1304. }
  1305. return 0;
  1306. }
  1307. static int intel_8xx_fetch_size(void)
  1308. {
  1309. u8 temp;
  1310. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1311. return __intel_8xx_fetch_size(temp);
  1312. }
  1313. static int intel_815_fetch_size(void)
  1314. {
  1315. u8 temp;
  1316. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1317. * one non-reserved bit, so mask the others out ... */
  1318. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1319. temp &= (1 << 3);
  1320. return __intel_8xx_fetch_size(temp);
  1321. }
  1322. static void intel_tlbflush(struct agp_memory *mem)
  1323. {
  1324. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1325. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1326. }
  1327. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1328. {
  1329. u32 temp;
  1330. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1331. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1332. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1333. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1334. }
  1335. static void intel_cleanup(void)
  1336. {
  1337. u16 temp;
  1338. struct aper_size_info_16 *previous_size;
  1339. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1340. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1341. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1342. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1343. }
  1344. static void intel_8xx_cleanup(void)
  1345. {
  1346. u16 temp;
  1347. struct aper_size_info_8 *previous_size;
  1348. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1349. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1350. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1351. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1352. }
  1353. static int intel_configure(void)
  1354. {
  1355. u32 temp;
  1356. u16 temp2;
  1357. struct aper_size_info_16 *current_size;
  1358. current_size = A_SIZE_16(agp_bridge->current_size);
  1359. /* aperture size */
  1360. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1361. /* address to map to */
  1362. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1363. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1364. /* attbase - aperture base */
  1365. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1366. /* agpctrl */
  1367. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1368. /* paccfg/nbxcfg */
  1369. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1370. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1371. (temp2 & ~(1 << 10)) | (1 << 9));
  1372. /* clear any possible error conditions */
  1373. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1374. return 0;
  1375. }
  1376. static int intel_815_configure(void)
  1377. {
  1378. u32 temp, addr;
  1379. u8 temp2;
  1380. struct aper_size_info_8 *current_size;
  1381. /* attbase - aperture base */
  1382. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1383. * ATTBASE register are reserved -> try not to write them */
  1384. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1385. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1386. return -EINVAL;
  1387. }
  1388. current_size = A_SIZE_8(agp_bridge->current_size);
  1389. /* aperture size */
  1390. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1391. current_size->size_value);
  1392. /* address to map to */
  1393. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1394. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1395. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1396. addr &= INTEL_815_ATTBASE_MASK;
  1397. addr |= agp_bridge->gatt_bus_addr;
  1398. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1399. /* agpctrl */
  1400. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1401. /* apcont */
  1402. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1403. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1404. /* clear any possible error conditions */
  1405. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1406. return 0;
  1407. }
  1408. static void intel_820_tlbflush(struct agp_memory *mem)
  1409. {
  1410. return;
  1411. }
  1412. static void intel_820_cleanup(void)
  1413. {
  1414. u8 temp;
  1415. struct aper_size_info_8 *previous_size;
  1416. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1417. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1418. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1419. temp & ~(1 << 1));
  1420. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1421. previous_size->size_value);
  1422. }
  1423. static int intel_820_configure(void)
  1424. {
  1425. u32 temp;
  1426. u8 temp2;
  1427. struct aper_size_info_8 *current_size;
  1428. current_size = A_SIZE_8(agp_bridge->current_size);
  1429. /* aperture size */
  1430. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1431. /* address to map to */
  1432. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1433. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1434. /* attbase - aperture base */
  1435. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1436. /* agpctrl */
  1437. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1438. /* global enable aperture access */
  1439. /* This flag is not accessed through MCHCFG register as in */
  1440. /* i850 chipset. */
  1441. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1442. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1443. /* clear any possible AGP-related error conditions */
  1444. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1445. return 0;
  1446. }
  1447. static int intel_840_configure(void)
  1448. {
  1449. u32 temp;
  1450. u16 temp2;
  1451. struct aper_size_info_8 *current_size;
  1452. current_size = A_SIZE_8(agp_bridge->current_size);
  1453. /* aperture size */
  1454. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1455. /* address to map to */
  1456. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1457. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1458. /* attbase - aperture base */
  1459. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1460. /* agpctrl */
  1461. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1462. /* mcgcfg */
  1463. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1464. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1465. /* clear any possible error conditions */
  1466. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1467. return 0;
  1468. }
  1469. static int intel_845_configure(void)
  1470. {
  1471. u32 temp;
  1472. u8 temp2;
  1473. struct aper_size_info_8 *current_size;
  1474. current_size = A_SIZE_8(agp_bridge->current_size);
  1475. /* aperture size */
  1476. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1477. if (agp_bridge->apbase_config != 0) {
  1478. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1479. agp_bridge->apbase_config);
  1480. } else {
  1481. /* address to map to */
  1482. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1483. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1484. agp_bridge->apbase_config = temp;
  1485. }
  1486. /* attbase - aperture base */
  1487. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1488. /* agpctrl */
  1489. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1490. /* agpm */
  1491. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1492. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1493. /* clear any possible error conditions */
  1494. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1495. intel_i830_setup_flush();
  1496. return 0;
  1497. }
  1498. static int intel_850_configure(void)
  1499. {
  1500. u32 temp;
  1501. u16 temp2;
  1502. struct aper_size_info_8 *current_size;
  1503. current_size = A_SIZE_8(agp_bridge->current_size);
  1504. /* aperture size */
  1505. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1506. /* address to map to */
  1507. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1508. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1509. /* attbase - aperture base */
  1510. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1511. /* agpctrl */
  1512. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1513. /* mcgcfg */
  1514. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1515. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1516. /* clear any possible AGP-related error conditions */
  1517. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1518. return 0;
  1519. }
  1520. static int intel_860_configure(void)
  1521. {
  1522. u32 temp;
  1523. u16 temp2;
  1524. struct aper_size_info_8 *current_size;
  1525. current_size = A_SIZE_8(agp_bridge->current_size);
  1526. /* aperture size */
  1527. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1528. /* address to map to */
  1529. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1530. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1531. /* attbase - aperture base */
  1532. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1533. /* agpctrl */
  1534. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1535. /* mcgcfg */
  1536. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1537. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1538. /* clear any possible AGP-related error conditions */
  1539. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1540. return 0;
  1541. }
  1542. static int intel_830mp_configure(void)
  1543. {
  1544. u32 temp;
  1545. u16 temp2;
  1546. struct aper_size_info_8 *current_size;
  1547. current_size = A_SIZE_8(agp_bridge->current_size);
  1548. /* aperture size */
  1549. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1550. /* address to map to */
  1551. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1552. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1553. /* attbase - aperture base */
  1554. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1555. /* agpctrl */
  1556. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1557. /* gmch */
  1558. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1559. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1560. /* clear any possible AGP-related error conditions */
  1561. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1562. return 0;
  1563. }
  1564. static int intel_7505_configure(void)
  1565. {
  1566. u32 temp;
  1567. u16 temp2;
  1568. struct aper_size_info_8 *current_size;
  1569. current_size = A_SIZE_8(agp_bridge->current_size);
  1570. /* aperture size */
  1571. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1572. /* address to map to */
  1573. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1574. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1575. /* attbase - aperture base */
  1576. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1577. /* agpctrl */
  1578. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1579. /* mchcfg */
  1580. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1581. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1582. return 0;
  1583. }
  1584. /* Setup function */
  1585. static const struct gatt_mask intel_generic_masks[] =
  1586. {
  1587. {.mask = 0x00000017, .type = 0}
  1588. };
  1589. static const struct aper_size_info_8 intel_815_sizes[2] =
  1590. {
  1591. {64, 16384, 4, 0},
  1592. {32, 8192, 3, 8},
  1593. };
  1594. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1595. {
  1596. {256, 65536, 6, 0},
  1597. {128, 32768, 5, 32},
  1598. {64, 16384, 4, 48},
  1599. {32, 8192, 3, 56},
  1600. {16, 4096, 2, 60},
  1601. {8, 2048, 1, 62},
  1602. {4, 1024, 0, 63}
  1603. };
  1604. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1605. {
  1606. {256, 65536, 6, 0},
  1607. {128, 32768, 5, 32},
  1608. {64, 16384, 4, 48},
  1609. {32, 8192, 3, 56},
  1610. {16, 4096, 2, 60},
  1611. {8, 2048, 1, 62},
  1612. {4, 1024, 0, 63}
  1613. };
  1614. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1615. {
  1616. {256, 65536, 6, 0},
  1617. {128, 32768, 5, 32},
  1618. {64, 16384, 4, 48},
  1619. {32, 8192, 3, 56}
  1620. };
  1621. static const struct agp_bridge_driver intel_generic_driver = {
  1622. .owner = THIS_MODULE,
  1623. .aperture_sizes = intel_generic_sizes,
  1624. .size_type = U16_APER_SIZE,
  1625. .num_aperture_sizes = 7,
  1626. .configure = intel_configure,
  1627. .fetch_size = intel_fetch_size,
  1628. .cleanup = intel_cleanup,
  1629. .tlb_flush = intel_tlbflush,
  1630. .mask_memory = agp_generic_mask_memory,
  1631. .masks = intel_generic_masks,
  1632. .agp_enable = agp_generic_enable,
  1633. .cache_flush = global_cache_flush,
  1634. .create_gatt_table = agp_generic_create_gatt_table,
  1635. .free_gatt_table = agp_generic_free_gatt_table,
  1636. .insert_memory = agp_generic_insert_memory,
  1637. .remove_memory = agp_generic_remove_memory,
  1638. .alloc_by_type = agp_generic_alloc_by_type,
  1639. .free_by_type = agp_generic_free_by_type,
  1640. .agp_alloc_page = agp_generic_alloc_page,
  1641. .agp_alloc_pages = agp_generic_alloc_pages,
  1642. .agp_destroy_page = agp_generic_destroy_page,
  1643. .agp_destroy_pages = agp_generic_destroy_pages,
  1644. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1645. };
  1646. static const struct agp_bridge_driver intel_810_driver = {
  1647. .owner = THIS_MODULE,
  1648. .aperture_sizes = intel_i810_sizes,
  1649. .size_type = FIXED_APER_SIZE,
  1650. .num_aperture_sizes = 2,
  1651. .needs_scratch_page = true,
  1652. .configure = intel_i810_configure,
  1653. .fetch_size = intel_i810_fetch_size,
  1654. .cleanup = intel_i810_cleanup,
  1655. .tlb_flush = intel_i810_tlbflush,
  1656. .mask_memory = intel_i810_mask_memory,
  1657. .masks = intel_i810_masks,
  1658. .agp_enable = intel_i810_agp_enable,
  1659. .cache_flush = global_cache_flush,
  1660. .create_gatt_table = agp_generic_create_gatt_table,
  1661. .free_gatt_table = agp_generic_free_gatt_table,
  1662. .insert_memory = intel_i810_insert_entries,
  1663. .remove_memory = intel_i810_remove_entries,
  1664. .alloc_by_type = intel_i810_alloc_by_type,
  1665. .free_by_type = intel_i810_free_by_type,
  1666. .agp_alloc_page = agp_generic_alloc_page,
  1667. .agp_alloc_pages = agp_generic_alloc_pages,
  1668. .agp_destroy_page = agp_generic_destroy_page,
  1669. .agp_destroy_pages = agp_generic_destroy_pages,
  1670. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1671. };
  1672. static const struct agp_bridge_driver intel_815_driver = {
  1673. .owner = THIS_MODULE,
  1674. .aperture_sizes = intel_815_sizes,
  1675. .size_type = U8_APER_SIZE,
  1676. .num_aperture_sizes = 2,
  1677. .configure = intel_815_configure,
  1678. .fetch_size = intel_815_fetch_size,
  1679. .cleanup = intel_8xx_cleanup,
  1680. .tlb_flush = intel_8xx_tlbflush,
  1681. .mask_memory = agp_generic_mask_memory,
  1682. .masks = intel_generic_masks,
  1683. .agp_enable = agp_generic_enable,
  1684. .cache_flush = global_cache_flush,
  1685. .create_gatt_table = agp_generic_create_gatt_table,
  1686. .free_gatt_table = agp_generic_free_gatt_table,
  1687. .insert_memory = agp_generic_insert_memory,
  1688. .remove_memory = agp_generic_remove_memory,
  1689. .alloc_by_type = agp_generic_alloc_by_type,
  1690. .free_by_type = agp_generic_free_by_type,
  1691. .agp_alloc_page = agp_generic_alloc_page,
  1692. .agp_alloc_pages = agp_generic_alloc_pages,
  1693. .agp_destroy_page = agp_generic_destroy_page,
  1694. .agp_destroy_pages = agp_generic_destroy_pages,
  1695. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1696. };
  1697. static const struct agp_bridge_driver intel_830_driver = {
  1698. .owner = THIS_MODULE,
  1699. .aperture_sizes = intel_i830_sizes,
  1700. .size_type = FIXED_APER_SIZE,
  1701. .num_aperture_sizes = 4,
  1702. .needs_scratch_page = true,
  1703. .configure = intel_i830_configure,
  1704. .fetch_size = intel_i830_fetch_size,
  1705. .cleanup = intel_i830_cleanup,
  1706. .tlb_flush = intel_i810_tlbflush,
  1707. .mask_memory = intel_i810_mask_memory,
  1708. .masks = intel_i810_masks,
  1709. .agp_enable = intel_i810_agp_enable,
  1710. .cache_flush = global_cache_flush,
  1711. .create_gatt_table = intel_i830_create_gatt_table,
  1712. .free_gatt_table = intel_i830_free_gatt_table,
  1713. .insert_memory = intel_i830_insert_entries,
  1714. .remove_memory = intel_i830_remove_entries,
  1715. .alloc_by_type = intel_i830_alloc_by_type,
  1716. .free_by_type = intel_i810_free_by_type,
  1717. .agp_alloc_page = agp_generic_alloc_page,
  1718. .agp_alloc_pages = agp_generic_alloc_pages,
  1719. .agp_destroy_page = agp_generic_destroy_page,
  1720. .agp_destroy_pages = agp_generic_destroy_pages,
  1721. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1722. .chipset_flush = intel_i830_chipset_flush,
  1723. };
  1724. static const struct agp_bridge_driver intel_820_driver = {
  1725. .owner = THIS_MODULE,
  1726. .aperture_sizes = intel_8xx_sizes,
  1727. .size_type = U8_APER_SIZE,
  1728. .num_aperture_sizes = 7,
  1729. .configure = intel_820_configure,
  1730. .fetch_size = intel_8xx_fetch_size,
  1731. .cleanup = intel_820_cleanup,
  1732. .tlb_flush = intel_820_tlbflush,
  1733. .mask_memory = agp_generic_mask_memory,
  1734. .masks = intel_generic_masks,
  1735. .agp_enable = agp_generic_enable,
  1736. .cache_flush = global_cache_flush,
  1737. .create_gatt_table = agp_generic_create_gatt_table,
  1738. .free_gatt_table = agp_generic_free_gatt_table,
  1739. .insert_memory = agp_generic_insert_memory,
  1740. .remove_memory = agp_generic_remove_memory,
  1741. .alloc_by_type = agp_generic_alloc_by_type,
  1742. .free_by_type = agp_generic_free_by_type,
  1743. .agp_alloc_page = agp_generic_alloc_page,
  1744. .agp_alloc_pages = agp_generic_alloc_pages,
  1745. .agp_destroy_page = agp_generic_destroy_page,
  1746. .agp_destroy_pages = agp_generic_destroy_pages,
  1747. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1748. };
  1749. static const struct agp_bridge_driver intel_830mp_driver = {
  1750. .owner = THIS_MODULE,
  1751. .aperture_sizes = intel_830mp_sizes,
  1752. .size_type = U8_APER_SIZE,
  1753. .num_aperture_sizes = 4,
  1754. .configure = intel_830mp_configure,
  1755. .fetch_size = intel_8xx_fetch_size,
  1756. .cleanup = intel_8xx_cleanup,
  1757. .tlb_flush = intel_8xx_tlbflush,
  1758. .mask_memory = agp_generic_mask_memory,
  1759. .masks = intel_generic_masks,
  1760. .agp_enable = agp_generic_enable,
  1761. .cache_flush = global_cache_flush,
  1762. .create_gatt_table = agp_generic_create_gatt_table,
  1763. .free_gatt_table = agp_generic_free_gatt_table,
  1764. .insert_memory = agp_generic_insert_memory,
  1765. .remove_memory = agp_generic_remove_memory,
  1766. .alloc_by_type = agp_generic_alloc_by_type,
  1767. .free_by_type = agp_generic_free_by_type,
  1768. .agp_alloc_page = agp_generic_alloc_page,
  1769. .agp_alloc_pages = agp_generic_alloc_pages,
  1770. .agp_destroy_page = agp_generic_destroy_page,
  1771. .agp_destroy_pages = agp_generic_destroy_pages,
  1772. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1773. };
  1774. static const struct agp_bridge_driver intel_840_driver = {
  1775. .owner = THIS_MODULE,
  1776. .aperture_sizes = intel_8xx_sizes,
  1777. .size_type = U8_APER_SIZE,
  1778. .num_aperture_sizes = 7,
  1779. .configure = intel_840_configure,
  1780. .fetch_size = intel_8xx_fetch_size,
  1781. .cleanup = intel_8xx_cleanup,
  1782. .tlb_flush = intel_8xx_tlbflush,
  1783. .mask_memory = agp_generic_mask_memory,
  1784. .masks = intel_generic_masks,
  1785. .agp_enable = agp_generic_enable,
  1786. .cache_flush = global_cache_flush,
  1787. .create_gatt_table = agp_generic_create_gatt_table,
  1788. .free_gatt_table = agp_generic_free_gatt_table,
  1789. .insert_memory = agp_generic_insert_memory,
  1790. .remove_memory = agp_generic_remove_memory,
  1791. .alloc_by_type = agp_generic_alloc_by_type,
  1792. .free_by_type = agp_generic_free_by_type,
  1793. .agp_alloc_page = agp_generic_alloc_page,
  1794. .agp_alloc_pages = agp_generic_alloc_pages,
  1795. .agp_destroy_page = agp_generic_destroy_page,
  1796. .agp_destroy_pages = agp_generic_destroy_pages,
  1797. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1798. };
  1799. static const struct agp_bridge_driver intel_845_driver = {
  1800. .owner = THIS_MODULE,
  1801. .aperture_sizes = intel_8xx_sizes,
  1802. .size_type = U8_APER_SIZE,
  1803. .num_aperture_sizes = 7,
  1804. .configure = intel_845_configure,
  1805. .fetch_size = intel_8xx_fetch_size,
  1806. .cleanup = intel_8xx_cleanup,
  1807. .tlb_flush = intel_8xx_tlbflush,
  1808. .mask_memory = agp_generic_mask_memory,
  1809. .masks = intel_generic_masks,
  1810. .agp_enable = agp_generic_enable,
  1811. .cache_flush = global_cache_flush,
  1812. .create_gatt_table = agp_generic_create_gatt_table,
  1813. .free_gatt_table = agp_generic_free_gatt_table,
  1814. .insert_memory = agp_generic_insert_memory,
  1815. .remove_memory = agp_generic_remove_memory,
  1816. .alloc_by_type = agp_generic_alloc_by_type,
  1817. .free_by_type = agp_generic_free_by_type,
  1818. .agp_alloc_page = agp_generic_alloc_page,
  1819. .agp_alloc_pages = agp_generic_alloc_pages,
  1820. .agp_destroy_page = agp_generic_destroy_page,
  1821. .agp_destroy_pages = agp_generic_destroy_pages,
  1822. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1823. .chipset_flush = intel_i830_chipset_flush,
  1824. };
  1825. static const struct agp_bridge_driver intel_850_driver = {
  1826. .owner = THIS_MODULE,
  1827. .aperture_sizes = intel_8xx_sizes,
  1828. .size_type = U8_APER_SIZE,
  1829. .num_aperture_sizes = 7,
  1830. .configure = intel_850_configure,
  1831. .fetch_size = intel_8xx_fetch_size,
  1832. .cleanup = intel_8xx_cleanup,
  1833. .tlb_flush = intel_8xx_tlbflush,
  1834. .mask_memory = agp_generic_mask_memory,
  1835. .masks = intel_generic_masks,
  1836. .agp_enable = agp_generic_enable,
  1837. .cache_flush = global_cache_flush,
  1838. .create_gatt_table = agp_generic_create_gatt_table,
  1839. .free_gatt_table = agp_generic_free_gatt_table,
  1840. .insert_memory = agp_generic_insert_memory,
  1841. .remove_memory = agp_generic_remove_memory,
  1842. .alloc_by_type = agp_generic_alloc_by_type,
  1843. .free_by_type = agp_generic_free_by_type,
  1844. .agp_alloc_page = agp_generic_alloc_page,
  1845. .agp_alloc_pages = agp_generic_alloc_pages,
  1846. .agp_destroy_page = agp_generic_destroy_page,
  1847. .agp_destroy_pages = agp_generic_destroy_pages,
  1848. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1849. };
  1850. static const struct agp_bridge_driver intel_860_driver = {
  1851. .owner = THIS_MODULE,
  1852. .aperture_sizes = intel_8xx_sizes,
  1853. .size_type = U8_APER_SIZE,
  1854. .num_aperture_sizes = 7,
  1855. .configure = intel_860_configure,
  1856. .fetch_size = intel_8xx_fetch_size,
  1857. .cleanup = intel_8xx_cleanup,
  1858. .tlb_flush = intel_8xx_tlbflush,
  1859. .mask_memory = agp_generic_mask_memory,
  1860. .masks = intel_generic_masks,
  1861. .agp_enable = agp_generic_enable,
  1862. .cache_flush = global_cache_flush,
  1863. .create_gatt_table = agp_generic_create_gatt_table,
  1864. .free_gatt_table = agp_generic_free_gatt_table,
  1865. .insert_memory = agp_generic_insert_memory,
  1866. .remove_memory = agp_generic_remove_memory,
  1867. .alloc_by_type = agp_generic_alloc_by_type,
  1868. .free_by_type = agp_generic_free_by_type,
  1869. .agp_alloc_page = agp_generic_alloc_page,
  1870. .agp_alloc_pages = agp_generic_alloc_pages,
  1871. .agp_destroy_page = agp_generic_destroy_page,
  1872. .agp_destroy_pages = agp_generic_destroy_pages,
  1873. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1874. };
  1875. static const struct agp_bridge_driver intel_915_driver = {
  1876. .owner = THIS_MODULE,
  1877. .aperture_sizes = intel_i830_sizes,
  1878. .size_type = FIXED_APER_SIZE,
  1879. .num_aperture_sizes = 4,
  1880. .needs_scratch_page = true,
  1881. .configure = intel_i915_configure,
  1882. .fetch_size = intel_i9xx_fetch_size,
  1883. .cleanup = intel_i915_cleanup,
  1884. .tlb_flush = intel_i810_tlbflush,
  1885. .mask_memory = intel_i810_mask_memory,
  1886. .masks = intel_i810_masks,
  1887. .agp_enable = intel_i810_agp_enable,
  1888. .cache_flush = global_cache_flush,
  1889. .create_gatt_table = intel_i915_create_gatt_table,
  1890. .free_gatt_table = intel_i830_free_gatt_table,
  1891. .insert_memory = intel_i915_insert_entries,
  1892. .remove_memory = intel_i915_remove_entries,
  1893. .alloc_by_type = intel_i830_alloc_by_type,
  1894. .free_by_type = intel_i810_free_by_type,
  1895. .agp_alloc_page = agp_generic_alloc_page,
  1896. .agp_alloc_pages = agp_generic_alloc_pages,
  1897. .agp_destroy_page = agp_generic_destroy_page,
  1898. .agp_destroy_pages = agp_generic_destroy_pages,
  1899. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1900. .chipset_flush = intel_i915_chipset_flush,
  1901. #ifdef USE_PCI_DMA_API
  1902. .agp_map_page = intel_agp_map_page,
  1903. .agp_unmap_page = intel_agp_unmap_page,
  1904. .agp_map_memory = intel_agp_map_memory,
  1905. .agp_unmap_memory = intel_agp_unmap_memory,
  1906. #endif
  1907. };
  1908. static const struct agp_bridge_driver intel_i965_driver = {
  1909. .owner = THIS_MODULE,
  1910. .aperture_sizes = intel_i830_sizes,
  1911. .size_type = FIXED_APER_SIZE,
  1912. .num_aperture_sizes = 4,
  1913. .needs_scratch_page = true,
  1914. .configure = intel_i915_configure,
  1915. .fetch_size = intel_i9xx_fetch_size,
  1916. .cleanup = intel_i915_cleanup,
  1917. .tlb_flush = intel_i810_tlbflush,
  1918. .mask_memory = intel_i965_mask_memory,
  1919. .masks = intel_i810_masks,
  1920. .agp_enable = intel_i810_agp_enable,
  1921. .cache_flush = global_cache_flush,
  1922. .create_gatt_table = intel_i965_create_gatt_table,
  1923. .free_gatt_table = intel_i830_free_gatt_table,
  1924. .insert_memory = intel_i915_insert_entries,
  1925. .remove_memory = intel_i915_remove_entries,
  1926. .alloc_by_type = intel_i830_alloc_by_type,
  1927. .free_by_type = intel_i810_free_by_type,
  1928. .agp_alloc_page = agp_generic_alloc_page,
  1929. .agp_alloc_pages = agp_generic_alloc_pages,
  1930. .agp_destroy_page = agp_generic_destroy_page,
  1931. .agp_destroy_pages = agp_generic_destroy_pages,
  1932. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1933. .chipset_flush = intel_i915_chipset_flush,
  1934. #ifdef USE_PCI_DMA_API
  1935. .agp_map_page = intel_agp_map_page,
  1936. .agp_unmap_page = intel_agp_unmap_page,
  1937. .agp_map_memory = intel_agp_map_memory,
  1938. .agp_unmap_memory = intel_agp_unmap_memory,
  1939. #endif
  1940. };
  1941. static const struct agp_bridge_driver intel_7505_driver = {
  1942. .owner = THIS_MODULE,
  1943. .aperture_sizes = intel_8xx_sizes,
  1944. .size_type = U8_APER_SIZE,
  1945. .num_aperture_sizes = 7,
  1946. .configure = intel_7505_configure,
  1947. .fetch_size = intel_8xx_fetch_size,
  1948. .cleanup = intel_8xx_cleanup,
  1949. .tlb_flush = intel_8xx_tlbflush,
  1950. .mask_memory = agp_generic_mask_memory,
  1951. .masks = intel_generic_masks,
  1952. .agp_enable = agp_generic_enable,
  1953. .cache_flush = global_cache_flush,
  1954. .create_gatt_table = agp_generic_create_gatt_table,
  1955. .free_gatt_table = agp_generic_free_gatt_table,
  1956. .insert_memory = agp_generic_insert_memory,
  1957. .remove_memory = agp_generic_remove_memory,
  1958. .alloc_by_type = agp_generic_alloc_by_type,
  1959. .free_by_type = agp_generic_free_by_type,
  1960. .agp_alloc_page = agp_generic_alloc_page,
  1961. .agp_alloc_pages = agp_generic_alloc_pages,
  1962. .agp_destroy_page = agp_generic_destroy_page,
  1963. .agp_destroy_pages = agp_generic_destroy_pages,
  1964. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1965. };
  1966. static const struct agp_bridge_driver intel_g33_driver = {
  1967. .owner = THIS_MODULE,
  1968. .aperture_sizes = intel_i830_sizes,
  1969. .size_type = FIXED_APER_SIZE,
  1970. .num_aperture_sizes = 4,
  1971. .needs_scratch_page = true,
  1972. .configure = intel_i915_configure,
  1973. .fetch_size = intel_i9xx_fetch_size,
  1974. .cleanup = intel_i915_cleanup,
  1975. .tlb_flush = intel_i810_tlbflush,
  1976. .mask_memory = intel_i965_mask_memory,
  1977. .masks = intel_i810_masks,
  1978. .agp_enable = intel_i810_agp_enable,
  1979. .cache_flush = global_cache_flush,
  1980. .create_gatt_table = intel_i915_create_gatt_table,
  1981. .free_gatt_table = intel_i830_free_gatt_table,
  1982. .insert_memory = intel_i915_insert_entries,
  1983. .remove_memory = intel_i915_remove_entries,
  1984. .alloc_by_type = intel_i830_alloc_by_type,
  1985. .free_by_type = intel_i810_free_by_type,
  1986. .agp_alloc_page = agp_generic_alloc_page,
  1987. .agp_alloc_pages = agp_generic_alloc_pages,
  1988. .agp_destroy_page = agp_generic_destroy_page,
  1989. .agp_destroy_pages = agp_generic_destroy_pages,
  1990. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1991. .chipset_flush = intel_i915_chipset_flush,
  1992. #ifdef USE_PCI_DMA_API
  1993. .agp_map_page = intel_agp_map_page,
  1994. .agp_unmap_page = intel_agp_unmap_page,
  1995. .agp_map_memory = intel_agp_map_memory,
  1996. .agp_unmap_memory = intel_agp_unmap_memory,
  1997. #endif
  1998. };
  1999. static int find_gmch(u16 device)
  2000. {
  2001. struct pci_dev *gmch_device;
  2002. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  2003. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  2004. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  2005. device, gmch_device);
  2006. }
  2007. if (!gmch_device)
  2008. return 0;
  2009. intel_private.pcidev = gmch_device;
  2010. return 1;
  2011. }
  2012. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  2013. * driver and gmch_driver must be non-null, and find_gmch will determine
  2014. * which one should be used if a gmch_chip_id is present.
  2015. */
  2016. static const struct intel_driver_description {
  2017. unsigned int chip_id;
  2018. unsigned int gmch_chip_id;
  2019. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  2020. char *name;
  2021. const struct agp_bridge_driver *driver;
  2022. const struct agp_bridge_driver *gmch_driver;
  2023. } intel_agp_chipsets[] = {
  2024. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  2025. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  2026. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  2027. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  2028. NULL, &intel_810_driver },
  2029. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  2030. NULL, &intel_810_driver },
  2031. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  2032. NULL, &intel_810_driver },
  2033. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  2034. &intel_815_driver, &intel_810_driver },
  2035. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  2036. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  2037. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  2038. &intel_830mp_driver, &intel_830_driver },
  2039. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  2040. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  2041. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  2042. &intel_845_driver, &intel_830_driver },
  2043. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  2044. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  2045. &intel_845_driver, &intel_830_driver },
  2046. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  2047. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  2048. &intel_845_driver, &intel_830_driver },
  2049. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  2050. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  2051. &intel_845_driver, &intel_830_driver },
  2052. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  2053. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  2054. NULL, &intel_915_driver },
  2055. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  2056. NULL, &intel_915_driver },
  2057. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  2058. NULL, &intel_915_driver },
  2059. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  2060. NULL, &intel_915_driver },
  2061. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  2062. NULL, &intel_915_driver },
  2063. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  2064. NULL, &intel_915_driver },
  2065. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  2066. NULL, &intel_i965_driver },
  2067. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  2068. NULL, &intel_i965_driver },
  2069. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  2070. NULL, &intel_i965_driver },
  2071. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  2072. NULL, &intel_i965_driver },
  2073. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  2074. NULL, &intel_i965_driver },
  2075. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  2076. NULL, &intel_i965_driver },
  2077. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  2078. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  2079. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  2080. NULL, &intel_g33_driver },
  2081. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  2082. NULL, &intel_g33_driver },
  2083. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  2084. NULL, &intel_g33_driver },
  2085. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, 0, "GMA3150",
  2086. NULL, &intel_g33_driver },
  2087. { PCI_DEVICE_ID_INTEL_PINEVIEW_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_IG, 0, "GMA3150",
  2088. NULL, &intel_g33_driver },
  2089. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  2090. "GM45", NULL, &intel_i965_driver },
  2091. { PCI_DEVICE_ID_INTEL_EAGLELAKE_HB, PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, 0,
  2092. "Eaglelake", NULL, &intel_i965_driver },
  2093. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  2094. "Q45/Q43", NULL, &intel_i965_driver },
  2095. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  2096. "G45/G43", NULL, &intel_i965_driver },
  2097. { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
  2098. "B43", NULL, &intel_i965_driver },
  2099. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  2100. "G41", NULL, &intel_i965_driver },
  2101. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG, 0,
  2102. "HD Graphics", NULL, &intel_i965_driver },
  2103. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2104. "HD Graphics", NULL, &intel_i965_driver },
  2105. { PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2106. "HD Graphics", NULL, &intel_i965_driver },
  2107. { PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2108. "HD Graphics", NULL, &intel_i965_driver },
  2109. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG, 0,
  2110. "Sandybridge", NULL, &intel_i965_driver },
  2111. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_IG, 0,
  2112. "Sandybridge", NULL, &intel_i965_driver },
  2113. { 0, 0, 0, NULL, NULL, NULL }
  2114. };
  2115. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  2116. const struct pci_device_id *ent)
  2117. {
  2118. struct agp_bridge_data *bridge;
  2119. u8 cap_ptr = 0;
  2120. struct resource *r;
  2121. int i, err;
  2122. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2123. bridge = agp_alloc_bridge();
  2124. if (!bridge)
  2125. return -ENOMEM;
  2126. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2127. /* In case that multiple models of gfx chip may
  2128. stand on same host bridge type, this can be
  2129. sure we detect the right IGD. */
  2130. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2131. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2132. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2133. bridge->driver =
  2134. intel_agp_chipsets[i].gmch_driver;
  2135. break;
  2136. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2137. continue;
  2138. } else {
  2139. bridge->driver = intel_agp_chipsets[i].driver;
  2140. break;
  2141. }
  2142. }
  2143. }
  2144. if (intel_agp_chipsets[i].name == NULL) {
  2145. if (cap_ptr)
  2146. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2147. pdev->vendor, pdev->device);
  2148. agp_put_bridge(bridge);
  2149. return -ENODEV;
  2150. }
  2151. if (bridge->driver == NULL) {
  2152. /* bridge has no AGP and no IGD detected */
  2153. if (cap_ptr)
  2154. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2155. intel_agp_chipsets[i].gmch_chip_id);
  2156. agp_put_bridge(bridge);
  2157. return -ENODEV;
  2158. }
  2159. bridge->dev = pdev;
  2160. bridge->capndx = cap_ptr;
  2161. bridge->dev_private_data = &intel_private;
  2162. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2163. /*
  2164. * The following fixes the case where the BIOS has "forgotten" to
  2165. * provide an address range for the GART.
  2166. * 20030610 - hamish@zot.org
  2167. */
  2168. r = &pdev->resource[0];
  2169. if (!r->start && r->end) {
  2170. if (pci_assign_resource(pdev, 0)) {
  2171. dev_err(&pdev->dev, "can't assign resource 0\n");
  2172. agp_put_bridge(bridge);
  2173. return -ENODEV;
  2174. }
  2175. }
  2176. /*
  2177. * If the device has not been properly setup, the following will catch
  2178. * the problem and should stop the system from crashing.
  2179. * 20030610 - hamish@zot.org
  2180. */
  2181. if (pci_enable_device(pdev)) {
  2182. dev_err(&pdev->dev, "can't enable PCI device\n");
  2183. agp_put_bridge(bridge);
  2184. return -ENODEV;
  2185. }
  2186. /* Fill in the mode register */
  2187. if (cap_ptr) {
  2188. pci_read_config_dword(pdev,
  2189. bridge->capndx+PCI_AGP_STATUS,
  2190. &bridge->mode);
  2191. }
  2192. if (bridge->driver->mask_memory == intel_i965_mask_memory) {
  2193. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
  2194. dev_err(&intel_private.pcidev->dev,
  2195. "set gfx device dma mask 36bit failed!\n");
  2196. else
  2197. pci_set_consistent_dma_mask(intel_private.pcidev,
  2198. DMA_BIT_MASK(36));
  2199. }
  2200. pci_set_drvdata(pdev, bridge);
  2201. err = agp_add_bridge(bridge);
  2202. if (!err)
  2203. intel_agp_enabled = 1;
  2204. return err;
  2205. }
  2206. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2207. {
  2208. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2209. agp_remove_bridge(bridge);
  2210. if (intel_private.pcidev)
  2211. pci_dev_put(intel_private.pcidev);
  2212. agp_put_bridge(bridge);
  2213. }
  2214. #ifdef CONFIG_PM
  2215. static int agp_intel_resume(struct pci_dev *pdev)
  2216. {
  2217. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2218. int ret_val;
  2219. if (bridge->driver == &intel_generic_driver)
  2220. intel_configure();
  2221. else if (bridge->driver == &intel_850_driver)
  2222. intel_850_configure();
  2223. else if (bridge->driver == &intel_845_driver)
  2224. intel_845_configure();
  2225. else if (bridge->driver == &intel_830mp_driver)
  2226. intel_830mp_configure();
  2227. else if (bridge->driver == &intel_915_driver)
  2228. intel_i915_configure();
  2229. else if (bridge->driver == &intel_830_driver)
  2230. intel_i830_configure();
  2231. else if (bridge->driver == &intel_810_driver)
  2232. intel_i810_configure();
  2233. else if (bridge->driver == &intel_i965_driver)
  2234. intel_i915_configure();
  2235. ret_val = agp_rebind_memory();
  2236. if (ret_val != 0)
  2237. return ret_val;
  2238. return 0;
  2239. }
  2240. #endif
  2241. static struct pci_device_id agp_intel_pci_table[] = {
  2242. #define ID(x) \
  2243. { \
  2244. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2245. .class_mask = ~0, \
  2246. .vendor = PCI_VENDOR_ID_INTEL, \
  2247. .device = x, \
  2248. .subvendor = PCI_ANY_ID, \
  2249. .subdevice = PCI_ANY_ID, \
  2250. }
  2251. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2252. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2253. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2254. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2255. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2256. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2257. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2258. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2259. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2260. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2261. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2262. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2263. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2264. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2265. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2266. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2267. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2268. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2269. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2270. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2271. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2272. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2273. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2274. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2275. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2276. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2277. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2278. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2279. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB),
  2280. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_HB),
  2281. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2282. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2283. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2284. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2285. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2286. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2287. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2288. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2289. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2290. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2291. ID(PCI_DEVICE_ID_INTEL_EAGLELAKE_HB),
  2292. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2293. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2294. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2295. ID(PCI_DEVICE_ID_INTEL_B43_HB),
  2296. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB),
  2297. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB),
  2298. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB),
  2299. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB),
  2300. ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB),
  2301. ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB),
  2302. { }
  2303. };
  2304. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2305. static struct pci_driver agp_intel_pci_driver = {
  2306. .name = "agpgart-intel",
  2307. .id_table = agp_intel_pci_table,
  2308. .probe = agp_intel_probe,
  2309. .remove = __devexit_p(agp_intel_remove),
  2310. #ifdef CONFIG_PM
  2311. .resume = agp_intel_resume,
  2312. #endif
  2313. };
  2314. static int __init agp_intel_init(void)
  2315. {
  2316. if (agp_off)
  2317. return -EINVAL;
  2318. return pci_register_driver(&agp_intel_pci_driver);
  2319. }
  2320. static void __exit agp_intel_cleanup(void)
  2321. {
  2322. pci_unregister_driver(&agp_intel_pci_driver);
  2323. }
  2324. module_init(agp_intel_init);
  2325. module_exit(agp_intel_cleanup);
  2326. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2327. MODULE_LICENSE("GPL and additional rights");