w5100.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808
  1. /*
  2. * Ethernet driver for the WIZnet W5100 chip.
  3. *
  4. * Copyright (C) 2006-2008 WIZnet Co.,Ltd.
  5. * Copyright (C) 2012 Mike Sinkovsky <msink@permonline.ru>
  6. *
  7. * Licensed under the GPL-2 or later.
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/kconfig.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/etherdevice.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/platform_data/wiznet.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/skbuff.h>
  18. #include <linux/types.h>
  19. #include <linux/errno.h>
  20. #include <linux/delay.h>
  21. #include <linux/slab.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/io.h>
  24. #include <linux/ioport.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/gpio.h>
  27. #define DRV_NAME "w5100"
  28. #define DRV_VERSION "2012-04-04"
  29. MODULE_DESCRIPTION("WIZnet W5100 Ethernet driver v"DRV_VERSION);
  30. MODULE_AUTHOR("Mike Sinkovsky <msink@permonline.ru>");
  31. MODULE_ALIAS("platform:"DRV_NAME);
  32. MODULE_LICENSE("GPL");
  33. /*
  34. * Registers
  35. */
  36. #define W5100_COMMON_REGS 0x0000
  37. #define W5100_MR 0x0000 /* Mode Register */
  38. #define MR_RST 0x80 /* S/W reset */
  39. #define MR_PB 0x10 /* Ping block */
  40. #define MR_AI 0x02 /* Address Auto-Increment */
  41. #define MR_IND 0x01 /* Indirect mode */
  42. #define W5100_SHAR 0x0009 /* Source MAC address */
  43. #define W5100_IR 0x0015 /* Interrupt Register */
  44. #define W5100_IMR 0x0016 /* Interrupt Mask Register */
  45. #define IR_S0 0x01 /* S0 interrupt */
  46. #define W5100_RTR 0x0017 /* Retry Time-value Register */
  47. #define RTR_DEFAULT 2000 /* =0x07d0 (2000) */
  48. #define W5100_RMSR 0x001a /* Receive Memory Size */
  49. #define W5100_TMSR 0x001b /* Transmit Memory Size */
  50. #define W5100_COMMON_REGS_LEN 0x0040
  51. #define W5100_S0_REGS 0x0400
  52. #define W5100_S0_MR 0x0400 /* S0 Mode Register */
  53. #define S0_MR_MACRAW 0x04 /* MAC RAW mode (promiscous) */
  54. #define S0_MR_MACRAW_MF 0x44 /* MAC RAW mode (filtered) */
  55. #define W5100_S0_CR 0x0401 /* S0 Command Register */
  56. #define S0_CR_OPEN 0x01 /* OPEN command */
  57. #define S0_CR_CLOSE 0x10 /* CLOSE command */
  58. #define S0_CR_SEND 0x20 /* SEND command */
  59. #define S0_CR_RECV 0x40 /* RECV command */
  60. #define W5100_S0_IR 0x0402 /* S0 Interrupt Register */
  61. #define S0_IR_SENDOK 0x10 /* complete sending */
  62. #define S0_IR_RECV 0x04 /* receiving data */
  63. #define W5100_S0_SR 0x0403 /* S0 Status Register */
  64. #define S0_SR_MACRAW 0x42 /* mac raw mode */
  65. #define W5100_S0_TX_FSR 0x0420 /* S0 Transmit free memory size */
  66. #define W5100_S0_TX_RD 0x0422 /* S0 Transmit memory read pointer */
  67. #define W5100_S0_TX_WR 0x0424 /* S0 Transmit memory write pointer */
  68. #define W5100_S0_RX_RSR 0x0426 /* S0 Receive free memory size */
  69. #define W5100_S0_RX_RD 0x0428 /* S0 Receive memory read pointer */
  70. #define W5100_S0_REGS_LEN 0x0040
  71. #define W5100_TX_MEM_START 0x4000
  72. #define W5100_TX_MEM_END 0x5fff
  73. #define W5100_TX_MEM_MASK 0x1fff
  74. #define W5100_RX_MEM_START 0x6000
  75. #define W5100_RX_MEM_END 0x7fff
  76. #define W5100_RX_MEM_MASK 0x1fff
  77. /*
  78. * Device driver private data structure
  79. */
  80. struct w5100_priv {
  81. void __iomem *base;
  82. spinlock_t reg_lock;
  83. bool indirect;
  84. u8 (*read)(struct w5100_priv *priv, u16 addr);
  85. void (*write)(struct w5100_priv *priv, u16 addr, u8 data);
  86. u16 (*read16)(struct w5100_priv *priv, u16 addr);
  87. void (*write16)(struct w5100_priv *priv, u16 addr, u16 data);
  88. void (*readbuf)(struct w5100_priv *priv, u16 addr, u8 *buf, int len);
  89. void (*writebuf)(struct w5100_priv *priv, u16 addr, u8 *buf, int len);
  90. int irq;
  91. int link_irq;
  92. int link_gpio;
  93. struct napi_struct napi;
  94. struct net_device *ndev;
  95. bool promisc;
  96. u32 msg_enable;
  97. };
  98. /************************************************************************
  99. *
  100. * Lowlevel I/O functions
  101. *
  102. ***********************************************************************/
  103. /*
  104. * In direct address mode host system can directly access W5100 registers
  105. * after mapping to Memory-Mapped I/O space.
  106. *
  107. * 0x8000 bytes are required for memory space.
  108. */
  109. static inline u8 w5100_read_direct(struct w5100_priv *priv, u16 addr)
  110. {
  111. return ioread8(priv->base + (addr << CONFIG_WIZNET_BUS_SHIFT));
  112. }
  113. static inline void w5100_write_direct(struct w5100_priv *priv,
  114. u16 addr, u8 data)
  115. {
  116. iowrite8(data, priv->base + (addr << CONFIG_WIZNET_BUS_SHIFT));
  117. }
  118. static u16 w5100_read16_direct(struct w5100_priv *priv, u16 addr)
  119. {
  120. u16 data;
  121. data = w5100_read_direct(priv, addr) << 8;
  122. data |= w5100_read_direct(priv, addr + 1);
  123. return data;
  124. }
  125. static void w5100_write16_direct(struct w5100_priv *priv, u16 addr, u16 data)
  126. {
  127. w5100_write_direct(priv, addr, data >> 8);
  128. w5100_write_direct(priv, addr + 1, data);
  129. }
  130. static void w5100_readbuf_direct(struct w5100_priv *priv,
  131. u16 offset, u8 *buf, int len)
  132. {
  133. u16 addr = W5100_RX_MEM_START + (offset & W5100_RX_MEM_MASK);
  134. int i;
  135. for (i = 0; i < len; i++, addr++) {
  136. if (unlikely(addr > W5100_RX_MEM_END))
  137. addr = W5100_RX_MEM_START;
  138. *buf++ = w5100_read_direct(priv, addr);
  139. }
  140. }
  141. static void w5100_writebuf_direct(struct w5100_priv *priv,
  142. u16 offset, u8 *buf, int len)
  143. {
  144. u16 addr = W5100_TX_MEM_START + (offset & W5100_TX_MEM_MASK);
  145. int i;
  146. for (i = 0; i < len; i++, addr++) {
  147. if (unlikely(addr > W5100_TX_MEM_END))
  148. addr = W5100_TX_MEM_START;
  149. w5100_write_direct(priv, addr, *buf++);
  150. }
  151. }
  152. /*
  153. * In indirect address mode host system indirectly accesses registers by
  154. * using Indirect Mode Address Register (IDM_AR) and Indirect Mode Data
  155. * Register (IDM_DR), which are directly mapped to Memory-Mapped I/O space.
  156. * Mode Register (MR) is directly accessible.
  157. *
  158. * Only 0x04 bytes are required for memory space.
  159. */
  160. #define W5100_IDM_AR 0x01 /* Indirect Mode Address Register */
  161. #define W5100_IDM_DR 0x03 /* Indirect Mode Data Register */
  162. static u8 w5100_read_indirect(struct w5100_priv *priv, u16 addr)
  163. {
  164. unsigned long flags;
  165. u8 data;
  166. spin_lock_irqsave(&priv->reg_lock, flags);
  167. w5100_write16_direct(priv, W5100_IDM_AR, addr);
  168. mmiowb();
  169. data = w5100_read_direct(priv, W5100_IDM_DR);
  170. spin_unlock_irqrestore(&priv->reg_lock, flags);
  171. return data;
  172. }
  173. static void w5100_write_indirect(struct w5100_priv *priv, u16 addr, u8 data)
  174. {
  175. unsigned long flags;
  176. spin_lock_irqsave(&priv->reg_lock, flags);
  177. w5100_write16_direct(priv, W5100_IDM_AR, addr);
  178. mmiowb();
  179. w5100_write_direct(priv, W5100_IDM_DR, data);
  180. mmiowb();
  181. spin_unlock_irqrestore(&priv->reg_lock, flags);
  182. }
  183. static u16 w5100_read16_indirect(struct w5100_priv *priv, u16 addr)
  184. {
  185. unsigned long flags;
  186. u16 data;
  187. spin_lock_irqsave(&priv->reg_lock, flags);
  188. w5100_write16_direct(priv, W5100_IDM_AR, addr);
  189. mmiowb();
  190. data = w5100_read_direct(priv, W5100_IDM_DR) << 8;
  191. data |= w5100_read_direct(priv, W5100_IDM_DR);
  192. spin_unlock_irqrestore(&priv->reg_lock, flags);
  193. return data;
  194. }
  195. static void w5100_write16_indirect(struct w5100_priv *priv, u16 addr, u16 data)
  196. {
  197. unsigned long flags;
  198. spin_lock_irqsave(&priv->reg_lock, flags);
  199. w5100_write16_direct(priv, W5100_IDM_AR, addr);
  200. mmiowb();
  201. w5100_write_direct(priv, W5100_IDM_DR, data >> 8);
  202. w5100_write_direct(priv, W5100_IDM_DR, data);
  203. mmiowb();
  204. spin_unlock_irqrestore(&priv->reg_lock, flags);
  205. }
  206. static void w5100_readbuf_indirect(struct w5100_priv *priv,
  207. u16 offset, u8 *buf, int len)
  208. {
  209. u16 addr = W5100_RX_MEM_START + (offset & W5100_RX_MEM_MASK);
  210. unsigned long flags;
  211. int i;
  212. spin_lock_irqsave(&priv->reg_lock, flags);
  213. w5100_write16_direct(priv, W5100_IDM_AR, addr);
  214. mmiowb();
  215. for (i = 0; i < len; i++, addr++) {
  216. if (unlikely(addr > W5100_RX_MEM_END)) {
  217. addr = W5100_RX_MEM_START;
  218. w5100_write16_direct(priv, W5100_IDM_AR, addr);
  219. mmiowb();
  220. }
  221. *buf++ = w5100_read_direct(priv, W5100_IDM_DR);
  222. }
  223. mmiowb();
  224. spin_unlock_irqrestore(&priv->reg_lock, flags);
  225. }
  226. static void w5100_writebuf_indirect(struct w5100_priv *priv,
  227. u16 offset, u8 *buf, int len)
  228. {
  229. u16 addr = W5100_TX_MEM_START + (offset & W5100_TX_MEM_MASK);
  230. unsigned long flags;
  231. int i;
  232. spin_lock_irqsave(&priv->reg_lock, flags);
  233. w5100_write16_direct(priv, W5100_IDM_AR, addr);
  234. mmiowb();
  235. for (i = 0; i < len; i++, addr++) {
  236. if (unlikely(addr > W5100_TX_MEM_END)) {
  237. addr = W5100_TX_MEM_START;
  238. w5100_write16_direct(priv, W5100_IDM_AR, addr);
  239. mmiowb();
  240. }
  241. w5100_write_direct(priv, W5100_IDM_DR, *buf++);
  242. }
  243. mmiowb();
  244. spin_unlock_irqrestore(&priv->reg_lock, flags);
  245. }
  246. #if defined(CONFIG_WIZNET_BUS_DIRECT)
  247. #define w5100_read w5100_read_direct
  248. #define w5100_write w5100_write_direct
  249. #define w5100_read16 w5100_read16_direct
  250. #define w5100_write16 w5100_write16_direct
  251. #define w5100_readbuf w5100_readbuf_direct
  252. #define w5100_writebuf w5100_writebuf_direct
  253. #elif defined(CONFIG_WIZNET_BUS_INDIRECT)
  254. #define w5100_read w5100_read_indirect
  255. #define w5100_write w5100_write_indirect
  256. #define w5100_read16 w5100_read16_indirect
  257. #define w5100_write16 w5100_write16_indirect
  258. #define w5100_readbuf w5100_readbuf_indirect
  259. #define w5100_writebuf w5100_writebuf_indirect
  260. #else /* CONFIG_WIZNET_BUS_ANY */
  261. #define w5100_read priv->read
  262. #define w5100_write priv->write
  263. #define w5100_read16 priv->read16
  264. #define w5100_write16 priv->write16
  265. #define w5100_readbuf priv->readbuf
  266. #define w5100_writebuf priv->writebuf
  267. #endif
  268. static int w5100_command(struct w5100_priv *priv, u16 cmd)
  269. {
  270. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  271. w5100_write(priv, W5100_S0_CR, cmd);
  272. mmiowb();
  273. while (w5100_read(priv, W5100_S0_CR) != 0) {
  274. if (time_after(jiffies, timeout))
  275. return -EIO;
  276. cpu_relax();
  277. }
  278. return 0;
  279. }
  280. static void w5100_write_macaddr(struct w5100_priv *priv)
  281. {
  282. struct net_device *ndev = priv->ndev;
  283. int i;
  284. for (i = 0; i < ETH_ALEN; i++)
  285. w5100_write(priv, W5100_SHAR + i, ndev->dev_addr[i]);
  286. mmiowb();
  287. }
  288. static void w5100_hw_reset(struct w5100_priv *priv)
  289. {
  290. w5100_write_direct(priv, W5100_MR, MR_RST);
  291. mmiowb();
  292. mdelay(5);
  293. w5100_write_direct(priv, W5100_MR, priv->indirect ?
  294. MR_PB | MR_AI | MR_IND :
  295. MR_PB);
  296. mmiowb();
  297. w5100_write(priv, W5100_IMR, 0);
  298. w5100_write_macaddr(priv);
  299. /* Configure 16K of internal memory
  300. * as 8K RX buffer and 8K TX buffer
  301. */
  302. w5100_write(priv, W5100_RMSR, 0x03);
  303. w5100_write(priv, W5100_TMSR, 0x03);
  304. mmiowb();
  305. }
  306. static void w5100_hw_start(struct w5100_priv *priv)
  307. {
  308. w5100_write(priv, W5100_S0_MR, priv->promisc ?
  309. S0_MR_MACRAW : S0_MR_MACRAW_MF);
  310. mmiowb();
  311. w5100_command(priv, S0_CR_OPEN);
  312. w5100_write(priv, W5100_IMR, IR_S0);
  313. mmiowb();
  314. }
  315. static void w5100_hw_close(struct w5100_priv *priv)
  316. {
  317. w5100_write(priv, W5100_IMR, 0);
  318. mmiowb();
  319. w5100_command(priv, S0_CR_CLOSE);
  320. }
  321. /***********************************************************************
  322. *
  323. * Device driver functions / callbacks
  324. *
  325. ***********************************************************************/
  326. static void w5100_get_drvinfo(struct net_device *ndev,
  327. struct ethtool_drvinfo *info)
  328. {
  329. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  330. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  331. strlcpy(info->bus_info, dev_name(ndev->dev.parent),
  332. sizeof(info->bus_info));
  333. }
  334. static u32 w5100_get_link(struct net_device *ndev)
  335. {
  336. struct w5100_priv *priv = netdev_priv(ndev);
  337. if (gpio_is_valid(priv->link_gpio))
  338. return !!gpio_get_value(priv->link_gpio);
  339. return 1;
  340. }
  341. static u32 w5100_get_msglevel(struct net_device *ndev)
  342. {
  343. struct w5100_priv *priv = netdev_priv(ndev);
  344. return priv->msg_enable;
  345. }
  346. static void w5100_set_msglevel(struct net_device *ndev, u32 value)
  347. {
  348. struct w5100_priv *priv = netdev_priv(ndev);
  349. priv->msg_enable = value;
  350. }
  351. static int w5100_get_regs_len(struct net_device *ndev)
  352. {
  353. return W5100_COMMON_REGS_LEN + W5100_S0_REGS_LEN;
  354. }
  355. static void w5100_get_regs(struct net_device *ndev,
  356. struct ethtool_regs *regs, void *_buf)
  357. {
  358. struct w5100_priv *priv = netdev_priv(ndev);
  359. u8 *buf = _buf;
  360. u16 i;
  361. regs->version = 1;
  362. for (i = 0; i < W5100_COMMON_REGS_LEN; i++)
  363. *buf++ = w5100_read(priv, W5100_COMMON_REGS + i);
  364. for (i = 0; i < W5100_S0_REGS_LEN; i++)
  365. *buf++ = w5100_read(priv, W5100_S0_REGS + i);
  366. }
  367. static void w5100_tx_timeout(struct net_device *ndev)
  368. {
  369. struct w5100_priv *priv = netdev_priv(ndev);
  370. netif_stop_queue(ndev);
  371. w5100_hw_reset(priv);
  372. w5100_hw_start(priv);
  373. ndev->stats.tx_errors++;
  374. ndev->trans_start = jiffies;
  375. netif_wake_queue(ndev);
  376. }
  377. static int w5100_start_tx(struct sk_buff *skb, struct net_device *ndev)
  378. {
  379. struct w5100_priv *priv = netdev_priv(ndev);
  380. u16 offset;
  381. if (IS_ENABLED(CONFIG_WIZNET_TX_FLOW))
  382. netif_stop_queue(ndev);
  383. offset = w5100_read16(priv, W5100_S0_TX_WR);
  384. w5100_writebuf(priv, offset, skb->data, skb->len);
  385. w5100_write16(priv, W5100_S0_TX_WR, offset + skb->len);
  386. mmiowb();
  387. ndev->stats.tx_bytes += skb->len;
  388. ndev->stats.tx_packets++;
  389. dev_kfree_skb(skb);
  390. w5100_command(priv, S0_CR_SEND);
  391. return NETDEV_TX_OK;
  392. }
  393. static int w5100_napi_poll(struct napi_struct *napi, int budget)
  394. {
  395. struct w5100_priv *priv = container_of(napi, struct w5100_priv, napi);
  396. struct net_device *ndev = priv->ndev;
  397. struct sk_buff *skb;
  398. int rx_count;
  399. u16 rx_len;
  400. u16 offset;
  401. u8 header[2];
  402. for (rx_count = 0; rx_count < budget; rx_count++) {
  403. u16 rx_buf_len = w5100_read16(priv, W5100_S0_RX_RSR);
  404. if (rx_buf_len == 0)
  405. break;
  406. offset = w5100_read16(priv, W5100_S0_RX_RD);
  407. w5100_readbuf(priv, offset, header, 2);
  408. rx_len = get_unaligned_be16(header) - 2;
  409. skb = netdev_alloc_skb_ip_align(ndev, rx_len);
  410. if (unlikely(!skb)) {
  411. w5100_write16(priv, W5100_S0_RX_RD,
  412. offset + rx_buf_len);
  413. w5100_command(priv, S0_CR_RECV);
  414. ndev->stats.rx_dropped++;
  415. return -ENOMEM;
  416. }
  417. skb_put(skb, rx_len);
  418. w5100_readbuf(priv, offset + 2, skb->data, rx_len);
  419. w5100_write16(priv, W5100_S0_RX_RD, offset + 2 + rx_len);
  420. mmiowb();
  421. w5100_command(priv, S0_CR_RECV);
  422. skb->protocol = eth_type_trans(skb, ndev);
  423. netif_receive_skb(skb);
  424. ndev->stats.rx_packets++;
  425. ndev->stats.rx_bytes += rx_len;
  426. }
  427. if (rx_count < budget) {
  428. w5100_write(priv, W5100_IMR, IR_S0);
  429. mmiowb();
  430. napi_complete(napi);
  431. }
  432. return rx_count;
  433. }
  434. static irqreturn_t w5100_interrupt(int irq, void *ndev_instance)
  435. {
  436. struct net_device *ndev = ndev_instance;
  437. struct w5100_priv *priv = netdev_priv(ndev);
  438. int ir = w5100_read(priv, W5100_S0_IR);
  439. if (!ir)
  440. return IRQ_NONE;
  441. w5100_write(priv, W5100_S0_IR, ir);
  442. mmiowb();
  443. if (IS_ENABLED(CONFIG_WIZNET_TX_FLOW) && (ir & S0_IR_SENDOK)) {
  444. netif_dbg(priv, tx_done, ndev, "tx done\n");
  445. netif_wake_queue(ndev);
  446. }
  447. if (ir & S0_IR_RECV) {
  448. if (napi_schedule_prep(&priv->napi)) {
  449. w5100_write(priv, W5100_IMR, 0);
  450. mmiowb();
  451. __napi_schedule(&priv->napi);
  452. }
  453. }
  454. return IRQ_HANDLED;
  455. }
  456. static irqreturn_t w5100_detect_link(int irq, void *ndev_instance)
  457. {
  458. struct net_device *ndev = ndev_instance;
  459. struct w5100_priv *priv = netdev_priv(ndev);
  460. if (netif_running(ndev)) {
  461. if (gpio_get_value(priv->link_gpio) != 0) {
  462. netif_info(priv, link, ndev, "link is up\n");
  463. netif_carrier_on(ndev);
  464. } else {
  465. netif_info(priv, link, ndev, "link is down\n");
  466. netif_carrier_off(ndev);
  467. }
  468. }
  469. return IRQ_HANDLED;
  470. }
  471. static void w5100_set_rx_mode(struct net_device *ndev)
  472. {
  473. struct w5100_priv *priv = netdev_priv(ndev);
  474. bool set_promisc = (ndev->flags & IFF_PROMISC) != 0;
  475. if (priv->promisc != set_promisc) {
  476. priv->promisc = set_promisc;
  477. w5100_hw_start(priv);
  478. }
  479. }
  480. static int w5100_set_macaddr(struct net_device *ndev, void *addr)
  481. {
  482. struct w5100_priv *priv = netdev_priv(ndev);
  483. struct sockaddr *sock_addr = addr;
  484. if (!is_valid_ether_addr(sock_addr->sa_data))
  485. return -EADDRNOTAVAIL;
  486. memcpy(ndev->dev_addr, sock_addr->sa_data, ETH_ALEN);
  487. ndev->addr_assign_type &= ~NET_ADDR_RANDOM;
  488. w5100_write_macaddr(priv);
  489. return 0;
  490. }
  491. static int w5100_open(struct net_device *ndev)
  492. {
  493. struct w5100_priv *priv = netdev_priv(ndev);
  494. netif_info(priv, ifup, ndev, "enabling\n");
  495. if (!is_valid_ether_addr(ndev->dev_addr))
  496. return -EINVAL;
  497. w5100_hw_start(priv);
  498. napi_enable(&priv->napi);
  499. netif_start_queue(ndev);
  500. if (!gpio_is_valid(priv->link_gpio) ||
  501. gpio_get_value(priv->link_gpio) != 0)
  502. netif_carrier_on(ndev);
  503. return 0;
  504. }
  505. static int w5100_stop(struct net_device *ndev)
  506. {
  507. struct w5100_priv *priv = netdev_priv(ndev);
  508. netif_info(priv, ifdown, ndev, "shutting down\n");
  509. w5100_hw_close(priv);
  510. netif_carrier_off(ndev);
  511. netif_stop_queue(ndev);
  512. napi_disable(&priv->napi);
  513. return 0;
  514. }
  515. static const struct ethtool_ops w5100_ethtool_ops = {
  516. .get_drvinfo = w5100_get_drvinfo,
  517. .get_msglevel = w5100_get_msglevel,
  518. .set_msglevel = w5100_set_msglevel,
  519. .get_link = w5100_get_link,
  520. .get_regs_len = w5100_get_regs_len,
  521. .get_regs = w5100_get_regs,
  522. };
  523. static const struct net_device_ops w5100_netdev_ops = {
  524. .ndo_open = w5100_open,
  525. .ndo_stop = w5100_stop,
  526. .ndo_start_xmit = w5100_start_tx,
  527. .ndo_tx_timeout = w5100_tx_timeout,
  528. .ndo_set_rx_mode = w5100_set_rx_mode,
  529. .ndo_set_mac_address = w5100_set_macaddr,
  530. .ndo_validate_addr = eth_validate_addr,
  531. .ndo_change_mtu = eth_change_mtu,
  532. };
  533. static int __devinit w5100_hw_probe(struct platform_device *pdev)
  534. {
  535. struct wiznet_platform_data *data = pdev->dev.platform_data;
  536. struct net_device *ndev = platform_get_drvdata(pdev);
  537. struct w5100_priv *priv = netdev_priv(ndev);
  538. const char *name = netdev_name(ndev);
  539. struct resource *mem;
  540. int mem_size;
  541. int irq;
  542. int ret;
  543. if (data && is_valid_ether_addr(data->mac_addr)) {
  544. memcpy(ndev->dev_addr, data->mac_addr, ETH_ALEN);
  545. } else {
  546. random_ether_addr(ndev->dev_addr);
  547. ndev->addr_assign_type |= NET_ADDR_RANDOM;
  548. }
  549. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  550. if (!mem)
  551. return -ENXIO;
  552. mem_size = resource_size(mem);
  553. if (!devm_request_mem_region(&pdev->dev, mem->start, mem_size, name))
  554. return -EBUSY;
  555. priv->base = devm_ioremap(&pdev->dev, mem->start, mem_size);
  556. if (!priv->base)
  557. return -EBUSY;
  558. spin_lock_init(&priv->reg_lock);
  559. priv->indirect = mem_size < W5100_BUS_DIRECT_SIZE;
  560. if (priv->indirect) {
  561. priv->read = w5100_read_indirect;
  562. priv->write = w5100_write_indirect;
  563. priv->read16 = w5100_read16_indirect;
  564. priv->write16 = w5100_write16_indirect;
  565. priv->readbuf = w5100_readbuf_indirect;
  566. priv->writebuf = w5100_writebuf_indirect;
  567. } else {
  568. priv->read = w5100_read_direct;
  569. priv->write = w5100_write_direct;
  570. priv->read16 = w5100_read16_direct;
  571. priv->write16 = w5100_write16_direct;
  572. priv->readbuf = w5100_readbuf_direct;
  573. priv->writebuf = w5100_writebuf_direct;
  574. }
  575. w5100_hw_reset(priv);
  576. if (w5100_read16(priv, W5100_RTR) != RTR_DEFAULT)
  577. return -ENODEV;
  578. irq = platform_get_irq(pdev, 0);
  579. if (irq < 0)
  580. return irq;
  581. ret = request_irq(irq, w5100_interrupt,
  582. IRQ_TYPE_LEVEL_LOW, name, ndev);
  583. if (ret < 0)
  584. return ret;
  585. priv->irq = irq;
  586. priv->link_gpio = data->link_gpio;
  587. if (gpio_is_valid(priv->link_gpio)) {
  588. char *link_name = devm_kzalloc(&pdev->dev, 16, GFP_KERNEL);
  589. if (!link_name)
  590. return -ENOMEM;
  591. snprintf(link_name, 16, "%s-link", name);
  592. priv->link_irq = gpio_to_irq(priv->link_gpio);
  593. if (request_any_context_irq(priv->link_irq, w5100_detect_link,
  594. IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
  595. link_name, priv->ndev) < 0)
  596. priv->link_gpio = -EINVAL;
  597. }
  598. netdev_info(ndev, "at 0x%llx irq %d\n", (u64)mem->start, irq);
  599. return 0;
  600. }
  601. static int __devinit w5100_probe(struct platform_device *pdev)
  602. {
  603. struct w5100_priv *priv;
  604. struct net_device *ndev;
  605. int err;
  606. ndev = alloc_etherdev(sizeof(*priv));
  607. if (!ndev)
  608. return -ENOMEM;
  609. SET_NETDEV_DEV(ndev, &pdev->dev);
  610. platform_set_drvdata(pdev, ndev);
  611. priv = netdev_priv(ndev);
  612. priv->ndev = ndev;
  613. ether_setup(ndev);
  614. ndev->netdev_ops = &w5100_netdev_ops;
  615. ndev->ethtool_ops = &w5100_ethtool_ops;
  616. ndev->watchdog_timeo = HZ;
  617. netif_napi_add(ndev, &priv->napi, w5100_napi_poll, 16);
  618. /* This chip doesn't support VLAN packets with normal MTU,
  619. * so disable VLAN for this device.
  620. */
  621. ndev->features |= NETIF_F_VLAN_CHALLENGED;
  622. err = register_netdev(ndev);
  623. if (err < 0)
  624. goto err_register;
  625. err = w5100_hw_probe(pdev);
  626. if (err < 0)
  627. goto err_hw_probe;
  628. return 0;
  629. err_hw_probe:
  630. unregister_netdev(ndev);
  631. err_register:
  632. free_netdev(ndev);
  633. platform_set_drvdata(pdev, NULL);
  634. return err;
  635. }
  636. static int __devexit w5100_remove(struct platform_device *pdev)
  637. {
  638. struct net_device *ndev = platform_get_drvdata(pdev);
  639. struct w5100_priv *priv = netdev_priv(ndev);
  640. w5100_hw_reset(priv);
  641. free_irq(priv->irq, ndev);
  642. if (gpio_is_valid(priv->link_gpio))
  643. free_irq(priv->link_irq, ndev);
  644. unregister_netdev(ndev);
  645. free_netdev(ndev);
  646. platform_set_drvdata(pdev, NULL);
  647. return 0;
  648. }
  649. #ifdef CONFIG_PM
  650. static int w5100_suspend(struct device *dev)
  651. {
  652. struct platform_device *pdev = to_platform_device(dev);
  653. struct net_device *ndev = platform_get_drvdata(pdev);
  654. struct w5100_priv *priv = netdev_priv(ndev);
  655. if (netif_running(ndev)) {
  656. netif_carrier_off(ndev);
  657. netif_device_detach(ndev);
  658. w5100_hw_close(priv);
  659. }
  660. return 0;
  661. }
  662. static int w5100_resume(struct device *dev)
  663. {
  664. struct platform_device *pdev = to_platform_device(dev);
  665. struct net_device *ndev = platform_get_drvdata(pdev);
  666. struct w5100_priv *priv = netdev_priv(ndev);
  667. if (netif_running(ndev)) {
  668. w5100_hw_reset(priv);
  669. w5100_hw_start(priv);
  670. netif_device_attach(ndev);
  671. if (!gpio_is_valid(priv->link_gpio) ||
  672. gpio_get_value(priv->link_gpio) != 0)
  673. netif_carrier_on(ndev);
  674. }
  675. return 0;
  676. }
  677. #endif /* CONFIG_PM */
  678. static SIMPLE_DEV_PM_OPS(w5100_pm_ops, w5100_suspend, w5100_resume);
  679. static struct platform_driver w5100_driver = {
  680. .driver = {
  681. .name = DRV_NAME,
  682. .owner = THIS_MODULE,
  683. .pm = &w5100_pm_ops,
  684. },
  685. .probe = w5100_probe,
  686. .remove = __devexit_p(w5100_remove),
  687. };
  688. module_platform_driver(w5100_driver);