forcedeth.c 187 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey.
  7. *
  8. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  9. * trademarks of NVIDIA Corporation in the United States and other
  10. * countries.
  11. *
  12. * Copyright (C) 2003,4,5 Manfred Spraul
  13. * Copyright (C) 2004 Andrew de Quincey (wol support)
  14. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  15. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  16. * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. * Known bugs:
  33. * We suspect that on some hardware no TX done interrupts are generated.
  34. * This means recovery from netif_stop_queue only happens if the hw timer
  35. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  36. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  37. * If your hardware reliably generates tx done interrupts, then you can remove
  38. * DEV_NEED_TIMERIRQ from the driver_data flags.
  39. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  40. * superfluous timer interrupts from the nic.
  41. */
  42. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  43. #define FORCEDETH_VERSION "0.64"
  44. #define DRV_NAME "forcedeth"
  45. #include <linux/module.h>
  46. #include <linux/types.h>
  47. #include <linux/pci.h>
  48. #include <linux/interrupt.h>
  49. #include <linux/netdevice.h>
  50. #include <linux/etherdevice.h>
  51. #include <linux/delay.h>
  52. #include <linux/sched.h>
  53. #include <linux/spinlock.h>
  54. #include <linux/ethtool.h>
  55. #include <linux/timer.h>
  56. #include <linux/skbuff.h>
  57. #include <linux/mii.h>
  58. #include <linux/random.h>
  59. #include <linux/init.h>
  60. #include <linux/if_vlan.h>
  61. #include <linux/dma-mapping.h>
  62. #include <linux/slab.h>
  63. #include <linux/uaccess.h>
  64. #include <linux/prefetch.h>
  65. #include <linux/u64_stats_sync.h>
  66. #include <linux/io.h>
  67. #include <asm/irq.h>
  68. #include <asm/system.h>
  69. #define TX_WORK_PER_LOOP 64
  70. #define RX_WORK_PER_LOOP 64
  71. /*
  72. * Hardware access:
  73. */
  74. #define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
  75. #define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
  76. #define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
  77. #define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
  78. #define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
  79. #define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
  80. #define DEV_HAS_MSI 0x0000040 /* device supports MSI */
  81. #define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
  82. #define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
  83. #define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
  84. #define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
  85. #define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
  86. #define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
  87. #define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
  88. #define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
  89. #define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
  90. #define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
  91. #define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
  92. #define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
  93. #define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
  94. #define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
  95. #define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
  96. #define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
  97. #define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
  98. #define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
  99. #define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
  100. #define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
  101. enum {
  102. NvRegIrqStatus = 0x000,
  103. #define NVREG_IRQSTAT_MIIEVENT 0x040
  104. #define NVREG_IRQSTAT_MASK 0x83ff
  105. NvRegIrqMask = 0x004,
  106. #define NVREG_IRQ_RX_ERROR 0x0001
  107. #define NVREG_IRQ_RX 0x0002
  108. #define NVREG_IRQ_RX_NOBUF 0x0004
  109. #define NVREG_IRQ_TX_ERR 0x0008
  110. #define NVREG_IRQ_TX_OK 0x0010
  111. #define NVREG_IRQ_TIMER 0x0020
  112. #define NVREG_IRQ_LINK 0x0040
  113. #define NVREG_IRQ_RX_FORCED 0x0080
  114. #define NVREG_IRQ_TX_FORCED 0x0100
  115. #define NVREG_IRQ_RECOVER_ERROR 0x8200
  116. #define NVREG_IRQMASK_THROUGHPUT 0x00df
  117. #define NVREG_IRQMASK_CPU 0x0060
  118. #define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
  119. #define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
  120. #define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
  121. NvRegUnknownSetupReg6 = 0x008,
  122. #define NVREG_UNKSETUP6_VAL 3
  123. /*
  124. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  125. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  126. */
  127. NvRegPollingInterval = 0x00c,
  128. #define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
  129. #define NVREG_POLL_DEFAULT_CPU 13
  130. NvRegMSIMap0 = 0x020,
  131. NvRegMSIMap1 = 0x024,
  132. NvRegMSIIrqMask = 0x030,
  133. #define NVREG_MSI_VECTOR_0_ENABLED 0x01
  134. NvRegMisc1 = 0x080,
  135. #define NVREG_MISC1_PAUSE_TX 0x01
  136. #define NVREG_MISC1_HD 0x02
  137. #define NVREG_MISC1_FORCE 0x3b0f3c
  138. NvRegMacReset = 0x34,
  139. #define NVREG_MAC_RESET_ASSERT 0x0F3
  140. NvRegTransmitterControl = 0x084,
  141. #define NVREG_XMITCTL_START 0x01
  142. #define NVREG_XMITCTL_MGMT_ST 0x40000000
  143. #define NVREG_XMITCTL_SYNC_MASK 0x000f0000
  144. #define NVREG_XMITCTL_SYNC_NOT_READY 0x0
  145. #define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
  146. #define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
  147. #define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
  148. #define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
  149. #define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
  150. #define NVREG_XMITCTL_HOST_LOADED 0x00004000
  151. #define NVREG_XMITCTL_TX_PATH_EN 0x01000000
  152. #define NVREG_XMITCTL_DATA_START 0x00100000
  153. #define NVREG_XMITCTL_DATA_READY 0x00010000
  154. #define NVREG_XMITCTL_DATA_ERROR 0x00020000
  155. NvRegTransmitterStatus = 0x088,
  156. #define NVREG_XMITSTAT_BUSY 0x01
  157. NvRegPacketFilterFlags = 0x8c,
  158. #define NVREG_PFF_PAUSE_RX 0x08
  159. #define NVREG_PFF_ALWAYS 0x7F0000
  160. #define NVREG_PFF_PROMISC 0x80
  161. #define NVREG_PFF_MYADDR 0x20
  162. #define NVREG_PFF_LOOPBACK 0x10
  163. NvRegOffloadConfig = 0x90,
  164. #define NVREG_OFFLOAD_HOMEPHY 0x601
  165. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  166. NvRegReceiverControl = 0x094,
  167. #define NVREG_RCVCTL_START 0x01
  168. #define NVREG_RCVCTL_RX_PATH_EN 0x01000000
  169. NvRegReceiverStatus = 0x98,
  170. #define NVREG_RCVSTAT_BUSY 0x01
  171. NvRegSlotTime = 0x9c,
  172. #define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
  173. #define NVREG_SLOTTIME_10_100_FULL 0x00007f00
  174. #define NVREG_SLOTTIME_1000_FULL 0x0003ff00
  175. #define NVREG_SLOTTIME_HALF 0x0000ff00
  176. #define NVREG_SLOTTIME_DEFAULT 0x00007f00
  177. #define NVREG_SLOTTIME_MASK 0x000000ff
  178. NvRegTxDeferral = 0xA0,
  179. #define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
  180. #define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
  181. #define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
  182. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
  183. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
  184. #define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
  185. NvRegRxDeferral = 0xA4,
  186. #define NVREG_RX_DEFERRAL_DEFAULT 0x16
  187. NvRegMacAddrA = 0xA8,
  188. NvRegMacAddrB = 0xAC,
  189. NvRegMulticastAddrA = 0xB0,
  190. #define NVREG_MCASTADDRA_FORCE 0x01
  191. NvRegMulticastAddrB = 0xB4,
  192. NvRegMulticastMaskA = 0xB8,
  193. #define NVREG_MCASTMASKA_NONE 0xffffffff
  194. NvRegMulticastMaskB = 0xBC,
  195. #define NVREG_MCASTMASKB_NONE 0xffff
  196. NvRegPhyInterface = 0xC0,
  197. #define PHY_RGMII 0x10000000
  198. NvRegBackOffControl = 0xC4,
  199. #define NVREG_BKOFFCTRL_DEFAULT 0x70000000
  200. #define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
  201. #define NVREG_BKOFFCTRL_SELECT 24
  202. #define NVREG_BKOFFCTRL_GEAR 12
  203. NvRegTxRingPhysAddr = 0x100,
  204. NvRegRxRingPhysAddr = 0x104,
  205. NvRegRingSizes = 0x108,
  206. #define NVREG_RINGSZ_TXSHIFT 0
  207. #define NVREG_RINGSZ_RXSHIFT 16
  208. NvRegTransmitPoll = 0x10c,
  209. #define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
  210. NvRegLinkSpeed = 0x110,
  211. #define NVREG_LINKSPEED_FORCE 0x10000
  212. #define NVREG_LINKSPEED_10 1000
  213. #define NVREG_LINKSPEED_100 100
  214. #define NVREG_LINKSPEED_1000 50
  215. #define NVREG_LINKSPEED_MASK (0xFFF)
  216. NvRegUnknownSetupReg5 = 0x130,
  217. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  218. NvRegTxWatermark = 0x13c,
  219. #define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
  220. #define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
  221. #define NVREG_TX_WM_DESC2_3_1000 0xfe08000
  222. NvRegTxRxControl = 0x144,
  223. #define NVREG_TXRXCTL_KICK 0x0001
  224. #define NVREG_TXRXCTL_BIT1 0x0002
  225. #define NVREG_TXRXCTL_BIT2 0x0004
  226. #define NVREG_TXRXCTL_IDLE 0x0008
  227. #define NVREG_TXRXCTL_RESET 0x0010
  228. #define NVREG_TXRXCTL_RXCHECK 0x0400
  229. #define NVREG_TXRXCTL_DESC_1 0
  230. #define NVREG_TXRXCTL_DESC_2 0x002100
  231. #define NVREG_TXRXCTL_DESC_3 0xc02200
  232. #define NVREG_TXRXCTL_VLANSTRIP 0x00040
  233. #define NVREG_TXRXCTL_VLANINS 0x00080
  234. NvRegTxRingPhysAddrHigh = 0x148,
  235. NvRegRxRingPhysAddrHigh = 0x14C,
  236. NvRegTxPauseFrame = 0x170,
  237. #define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
  238. #define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
  239. #define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
  240. #define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
  241. NvRegTxPauseFrameLimit = 0x174,
  242. #define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
  243. NvRegMIIStatus = 0x180,
  244. #define NVREG_MIISTAT_ERROR 0x0001
  245. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  246. #define NVREG_MIISTAT_MASK_RW 0x0007
  247. #define NVREG_MIISTAT_MASK_ALL 0x000f
  248. NvRegMIIMask = 0x184,
  249. #define NVREG_MII_LINKCHANGE 0x0008
  250. NvRegAdapterControl = 0x188,
  251. #define NVREG_ADAPTCTL_START 0x02
  252. #define NVREG_ADAPTCTL_LINKUP 0x04
  253. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  254. #define NVREG_ADAPTCTL_RUNNING 0x100000
  255. #define NVREG_ADAPTCTL_PHYSHIFT 24
  256. NvRegMIISpeed = 0x18c,
  257. #define NVREG_MIISPEED_BIT8 (1<<8)
  258. #define NVREG_MIIDELAY 5
  259. NvRegMIIControl = 0x190,
  260. #define NVREG_MIICTL_INUSE 0x08000
  261. #define NVREG_MIICTL_WRITE 0x00400
  262. #define NVREG_MIICTL_ADDRSHIFT 5
  263. NvRegMIIData = 0x194,
  264. NvRegTxUnicast = 0x1a0,
  265. NvRegTxMulticast = 0x1a4,
  266. NvRegTxBroadcast = 0x1a8,
  267. NvRegWakeUpFlags = 0x200,
  268. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  269. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  270. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  271. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  272. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  273. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  274. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  275. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  276. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  277. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  278. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  279. NvRegMgmtUnitGetVersion = 0x204,
  280. #define NVREG_MGMTUNITGETVERSION 0x01
  281. NvRegMgmtUnitVersion = 0x208,
  282. #define NVREG_MGMTUNITVERSION 0x08
  283. NvRegPowerCap = 0x268,
  284. #define NVREG_POWERCAP_D3SUPP (1<<30)
  285. #define NVREG_POWERCAP_D2SUPP (1<<26)
  286. #define NVREG_POWERCAP_D1SUPP (1<<25)
  287. NvRegPowerState = 0x26c,
  288. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  289. #define NVREG_POWERSTATE_VALID 0x0100
  290. #define NVREG_POWERSTATE_MASK 0x0003
  291. #define NVREG_POWERSTATE_D0 0x0000
  292. #define NVREG_POWERSTATE_D1 0x0001
  293. #define NVREG_POWERSTATE_D2 0x0002
  294. #define NVREG_POWERSTATE_D3 0x0003
  295. NvRegMgmtUnitControl = 0x278,
  296. #define NVREG_MGMTUNITCONTROL_INUSE 0x20000
  297. NvRegTxCnt = 0x280,
  298. NvRegTxZeroReXmt = 0x284,
  299. NvRegTxOneReXmt = 0x288,
  300. NvRegTxManyReXmt = 0x28c,
  301. NvRegTxLateCol = 0x290,
  302. NvRegTxUnderflow = 0x294,
  303. NvRegTxLossCarrier = 0x298,
  304. NvRegTxExcessDef = 0x29c,
  305. NvRegTxRetryErr = 0x2a0,
  306. NvRegRxFrameErr = 0x2a4,
  307. NvRegRxExtraByte = 0x2a8,
  308. NvRegRxLateCol = 0x2ac,
  309. NvRegRxRunt = 0x2b0,
  310. NvRegRxFrameTooLong = 0x2b4,
  311. NvRegRxOverflow = 0x2b8,
  312. NvRegRxFCSErr = 0x2bc,
  313. NvRegRxFrameAlignErr = 0x2c0,
  314. NvRegRxLenErr = 0x2c4,
  315. NvRegRxUnicast = 0x2c8,
  316. NvRegRxMulticast = 0x2cc,
  317. NvRegRxBroadcast = 0x2d0,
  318. NvRegTxDef = 0x2d4,
  319. NvRegTxFrame = 0x2d8,
  320. NvRegRxCnt = 0x2dc,
  321. NvRegTxPause = 0x2e0,
  322. NvRegRxPause = 0x2e4,
  323. NvRegRxDropFrame = 0x2e8,
  324. NvRegVlanControl = 0x300,
  325. #define NVREG_VLANCONTROL_ENABLE 0x2000
  326. NvRegMSIXMap0 = 0x3e0,
  327. NvRegMSIXMap1 = 0x3e4,
  328. NvRegMSIXIrqStatus = 0x3f0,
  329. NvRegPowerState2 = 0x600,
  330. #define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
  331. #define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
  332. #define NVREG_POWERSTATE2_PHY_RESET 0x0004
  333. #define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
  334. };
  335. /* Big endian: should work, but is untested */
  336. struct ring_desc {
  337. __le32 buf;
  338. __le32 flaglen;
  339. };
  340. struct ring_desc_ex {
  341. __le32 bufhigh;
  342. __le32 buflow;
  343. __le32 txvlan;
  344. __le32 flaglen;
  345. };
  346. union ring_type {
  347. struct ring_desc *orig;
  348. struct ring_desc_ex *ex;
  349. };
  350. #define FLAG_MASK_V1 0xffff0000
  351. #define FLAG_MASK_V2 0xffffc000
  352. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  353. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  354. #define NV_TX_LASTPACKET (1<<16)
  355. #define NV_TX_RETRYERROR (1<<19)
  356. #define NV_TX_RETRYCOUNT_MASK (0xF<<20)
  357. #define NV_TX_FORCED_INTERRUPT (1<<24)
  358. #define NV_TX_DEFERRED (1<<26)
  359. #define NV_TX_CARRIERLOST (1<<27)
  360. #define NV_TX_LATECOLLISION (1<<28)
  361. #define NV_TX_UNDERFLOW (1<<29)
  362. #define NV_TX_ERROR (1<<30)
  363. #define NV_TX_VALID (1<<31)
  364. #define NV_TX2_LASTPACKET (1<<29)
  365. #define NV_TX2_RETRYERROR (1<<18)
  366. #define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
  367. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  368. #define NV_TX2_DEFERRED (1<<25)
  369. #define NV_TX2_CARRIERLOST (1<<26)
  370. #define NV_TX2_LATECOLLISION (1<<27)
  371. #define NV_TX2_UNDERFLOW (1<<28)
  372. /* error and valid are the same for both */
  373. #define NV_TX2_ERROR (1<<30)
  374. #define NV_TX2_VALID (1<<31)
  375. #define NV_TX2_TSO (1<<28)
  376. #define NV_TX2_TSO_SHIFT 14
  377. #define NV_TX2_TSO_MAX_SHIFT 14
  378. #define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
  379. #define NV_TX2_CHECKSUM_L3 (1<<27)
  380. #define NV_TX2_CHECKSUM_L4 (1<<26)
  381. #define NV_TX3_VLAN_TAG_PRESENT (1<<18)
  382. #define NV_RX_DESCRIPTORVALID (1<<16)
  383. #define NV_RX_MISSEDFRAME (1<<17)
  384. #define NV_RX_SUBSTRACT1 (1<<18)
  385. #define NV_RX_ERROR1 (1<<23)
  386. #define NV_RX_ERROR2 (1<<24)
  387. #define NV_RX_ERROR3 (1<<25)
  388. #define NV_RX_ERROR4 (1<<26)
  389. #define NV_RX_CRCERR (1<<27)
  390. #define NV_RX_OVERFLOW (1<<28)
  391. #define NV_RX_FRAMINGERR (1<<29)
  392. #define NV_RX_ERROR (1<<30)
  393. #define NV_RX_AVAIL (1<<31)
  394. #define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
  395. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  396. #define NV_RX2_CHECKSUM_IP (0x10000000)
  397. #define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
  398. #define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
  399. #define NV_RX2_DESCRIPTORVALID (1<<29)
  400. #define NV_RX2_SUBSTRACT1 (1<<25)
  401. #define NV_RX2_ERROR1 (1<<18)
  402. #define NV_RX2_ERROR2 (1<<19)
  403. #define NV_RX2_ERROR3 (1<<20)
  404. #define NV_RX2_ERROR4 (1<<21)
  405. #define NV_RX2_CRCERR (1<<22)
  406. #define NV_RX2_OVERFLOW (1<<23)
  407. #define NV_RX2_FRAMINGERR (1<<24)
  408. /* error and avail are the same for both */
  409. #define NV_RX2_ERROR (1<<30)
  410. #define NV_RX2_AVAIL (1<<31)
  411. #define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
  412. #define NV_RX3_VLAN_TAG_PRESENT (1<<16)
  413. #define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
  414. /* Miscellaneous hardware related defines: */
  415. #define NV_PCI_REGSZ_VER1 0x270
  416. #define NV_PCI_REGSZ_VER2 0x2d4
  417. #define NV_PCI_REGSZ_VER3 0x604
  418. #define NV_PCI_REGSZ_MAX 0x604
  419. /* various timeout delays: all in usec */
  420. #define NV_TXRX_RESET_DELAY 4
  421. #define NV_TXSTOP_DELAY1 10
  422. #define NV_TXSTOP_DELAY1MAX 500000
  423. #define NV_TXSTOP_DELAY2 100
  424. #define NV_RXSTOP_DELAY1 10
  425. #define NV_RXSTOP_DELAY1MAX 500000
  426. #define NV_RXSTOP_DELAY2 100
  427. #define NV_SETUP5_DELAY 5
  428. #define NV_SETUP5_DELAYMAX 50000
  429. #define NV_POWERUP_DELAY 5
  430. #define NV_POWERUP_DELAYMAX 5000
  431. #define NV_MIIBUSY_DELAY 50
  432. #define NV_MIIPHY_DELAY 10
  433. #define NV_MIIPHY_DELAYMAX 10000
  434. #define NV_MAC_RESET_DELAY 64
  435. #define NV_WAKEUPPATTERNS 5
  436. #define NV_WAKEUPMASKENTRIES 4
  437. /* General driver defaults */
  438. #define NV_WATCHDOG_TIMEO (5*HZ)
  439. #define RX_RING_DEFAULT 512
  440. #define TX_RING_DEFAULT 256
  441. #define RX_RING_MIN 128
  442. #define TX_RING_MIN 64
  443. #define RING_MAX_DESC_VER_1 1024
  444. #define RING_MAX_DESC_VER_2_3 16384
  445. /* rx/tx mac addr + type + vlan + align + slack*/
  446. #define NV_RX_HEADERS (64)
  447. /* even more slack. */
  448. #define NV_RX_ALLOC_PAD (64)
  449. /* maximum mtu size */
  450. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  451. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  452. #define OOM_REFILL (1+HZ/20)
  453. #define POLL_WAIT (1+HZ/100)
  454. #define LINK_TIMEOUT (3*HZ)
  455. #define STATS_INTERVAL (10*HZ)
  456. /*
  457. * desc_ver values:
  458. * The nic supports three different descriptor types:
  459. * - DESC_VER_1: Original
  460. * - DESC_VER_2: support for jumbo frames.
  461. * - DESC_VER_3: 64-bit format.
  462. */
  463. #define DESC_VER_1 1
  464. #define DESC_VER_2 2
  465. #define DESC_VER_3 3
  466. /* PHY defines */
  467. #define PHY_OUI_MARVELL 0x5043
  468. #define PHY_OUI_CICADA 0x03f1
  469. #define PHY_OUI_VITESSE 0x01c1
  470. #define PHY_OUI_REALTEK 0x0732
  471. #define PHY_OUI_REALTEK2 0x0020
  472. #define PHYID1_OUI_MASK 0x03ff
  473. #define PHYID1_OUI_SHFT 6
  474. #define PHYID2_OUI_MASK 0xfc00
  475. #define PHYID2_OUI_SHFT 10
  476. #define PHYID2_MODEL_MASK 0x03f0
  477. #define PHY_MODEL_REALTEK_8211 0x0110
  478. #define PHY_REV_MASK 0x0001
  479. #define PHY_REV_REALTEK_8211B 0x0000
  480. #define PHY_REV_REALTEK_8211C 0x0001
  481. #define PHY_MODEL_REALTEK_8201 0x0200
  482. #define PHY_MODEL_MARVELL_E3016 0x0220
  483. #define PHY_MARVELL_E3016_INITMASK 0x0300
  484. #define PHY_CICADA_INIT1 0x0f000
  485. #define PHY_CICADA_INIT2 0x0e00
  486. #define PHY_CICADA_INIT3 0x01000
  487. #define PHY_CICADA_INIT4 0x0200
  488. #define PHY_CICADA_INIT5 0x0004
  489. #define PHY_CICADA_INIT6 0x02000
  490. #define PHY_VITESSE_INIT_REG1 0x1f
  491. #define PHY_VITESSE_INIT_REG2 0x10
  492. #define PHY_VITESSE_INIT_REG3 0x11
  493. #define PHY_VITESSE_INIT_REG4 0x12
  494. #define PHY_VITESSE_INIT_MSK1 0xc
  495. #define PHY_VITESSE_INIT_MSK2 0x0180
  496. #define PHY_VITESSE_INIT1 0x52b5
  497. #define PHY_VITESSE_INIT2 0xaf8a
  498. #define PHY_VITESSE_INIT3 0x8
  499. #define PHY_VITESSE_INIT4 0x8f8a
  500. #define PHY_VITESSE_INIT5 0xaf86
  501. #define PHY_VITESSE_INIT6 0x8f86
  502. #define PHY_VITESSE_INIT7 0xaf82
  503. #define PHY_VITESSE_INIT8 0x0100
  504. #define PHY_VITESSE_INIT9 0x8f82
  505. #define PHY_VITESSE_INIT10 0x0
  506. #define PHY_REALTEK_INIT_REG1 0x1f
  507. #define PHY_REALTEK_INIT_REG2 0x19
  508. #define PHY_REALTEK_INIT_REG3 0x13
  509. #define PHY_REALTEK_INIT_REG4 0x14
  510. #define PHY_REALTEK_INIT_REG5 0x18
  511. #define PHY_REALTEK_INIT_REG6 0x11
  512. #define PHY_REALTEK_INIT_REG7 0x01
  513. #define PHY_REALTEK_INIT1 0x0000
  514. #define PHY_REALTEK_INIT2 0x8e00
  515. #define PHY_REALTEK_INIT3 0x0001
  516. #define PHY_REALTEK_INIT4 0xad17
  517. #define PHY_REALTEK_INIT5 0xfb54
  518. #define PHY_REALTEK_INIT6 0xf5c7
  519. #define PHY_REALTEK_INIT7 0x1000
  520. #define PHY_REALTEK_INIT8 0x0003
  521. #define PHY_REALTEK_INIT9 0x0008
  522. #define PHY_REALTEK_INIT10 0x0005
  523. #define PHY_REALTEK_INIT11 0x0200
  524. #define PHY_REALTEK_INIT_MSK1 0x0003
  525. #define PHY_GIGABIT 0x0100
  526. #define PHY_TIMEOUT 0x1
  527. #define PHY_ERROR 0x2
  528. #define PHY_100 0x1
  529. #define PHY_1000 0x2
  530. #define PHY_HALF 0x100
  531. #define NV_PAUSEFRAME_RX_CAPABLE 0x0001
  532. #define NV_PAUSEFRAME_TX_CAPABLE 0x0002
  533. #define NV_PAUSEFRAME_RX_ENABLE 0x0004
  534. #define NV_PAUSEFRAME_TX_ENABLE 0x0008
  535. #define NV_PAUSEFRAME_RX_REQ 0x0010
  536. #define NV_PAUSEFRAME_TX_REQ 0x0020
  537. #define NV_PAUSEFRAME_AUTONEG 0x0040
  538. /* MSI/MSI-X defines */
  539. #define NV_MSI_X_MAX_VECTORS 8
  540. #define NV_MSI_X_VECTORS_MASK 0x000f
  541. #define NV_MSI_CAPABLE 0x0010
  542. #define NV_MSI_X_CAPABLE 0x0020
  543. #define NV_MSI_ENABLED 0x0040
  544. #define NV_MSI_X_ENABLED 0x0080
  545. #define NV_MSI_X_VECTOR_ALL 0x0
  546. #define NV_MSI_X_VECTOR_RX 0x0
  547. #define NV_MSI_X_VECTOR_TX 0x1
  548. #define NV_MSI_X_VECTOR_OTHER 0x2
  549. #define NV_MSI_PRIV_OFFSET 0x68
  550. #define NV_MSI_PRIV_VALUE 0xffffffff
  551. #define NV_RESTART_TX 0x1
  552. #define NV_RESTART_RX 0x2
  553. #define NV_TX_LIMIT_COUNT 16
  554. #define NV_DYNAMIC_THRESHOLD 4
  555. #define NV_DYNAMIC_MAX_QUIET_COUNT 2048
  556. /* statistics */
  557. struct nv_ethtool_str {
  558. char name[ETH_GSTRING_LEN];
  559. };
  560. static const struct nv_ethtool_str nv_estats_str[] = {
  561. { "tx_bytes" }, /* includes Ethernet FCS CRC */
  562. { "tx_zero_rexmt" },
  563. { "tx_one_rexmt" },
  564. { "tx_many_rexmt" },
  565. { "tx_late_collision" },
  566. { "tx_fifo_errors" },
  567. { "tx_carrier_errors" },
  568. { "tx_excess_deferral" },
  569. { "tx_retry_error" },
  570. { "rx_frame_error" },
  571. { "rx_extra_byte" },
  572. { "rx_late_collision" },
  573. { "rx_runt" },
  574. { "rx_frame_too_long" },
  575. { "rx_over_errors" },
  576. { "rx_crc_errors" },
  577. { "rx_frame_align_error" },
  578. { "rx_length_error" },
  579. { "rx_unicast" },
  580. { "rx_multicast" },
  581. { "rx_broadcast" },
  582. { "rx_packets" },
  583. { "rx_errors_total" },
  584. { "tx_errors_total" },
  585. /* version 2 stats */
  586. { "tx_deferral" },
  587. { "tx_packets" },
  588. { "rx_bytes" }, /* includes Ethernet FCS CRC */
  589. { "tx_pause" },
  590. { "rx_pause" },
  591. { "rx_drop_frame" },
  592. /* version 3 stats */
  593. { "tx_unicast" },
  594. { "tx_multicast" },
  595. { "tx_broadcast" }
  596. };
  597. struct nv_ethtool_stats {
  598. u64 tx_bytes; /* should be ifconfig->tx_bytes + 4*tx_packets */
  599. u64 tx_zero_rexmt;
  600. u64 tx_one_rexmt;
  601. u64 tx_many_rexmt;
  602. u64 tx_late_collision;
  603. u64 tx_fifo_errors;
  604. u64 tx_carrier_errors;
  605. u64 tx_excess_deferral;
  606. u64 tx_retry_error;
  607. u64 rx_frame_error;
  608. u64 rx_extra_byte;
  609. u64 rx_late_collision;
  610. u64 rx_runt;
  611. u64 rx_frame_too_long;
  612. u64 rx_over_errors;
  613. u64 rx_crc_errors;
  614. u64 rx_frame_align_error;
  615. u64 rx_length_error;
  616. u64 rx_unicast;
  617. u64 rx_multicast;
  618. u64 rx_broadcast;
  619. u64 rx_packets; /* should be ifconfig->rx_packets */
  620. u64 rx_errors_total;
  621. u64 tx_errors_total;
  622. /* version 2 stats */
  623. u64 tx_deferral;
  624. u64 tx_packets; /* should be ifconfig->tx_packets */
  625. u64 rx_bytes; /* should be ifconfig->rx_bytes + 4*rx_packets */
  626. u64 tx_pause;
  627. u64 rx_pause;
  628. u64 rx_drop_frame;
  629. /* version 3 stats */
  630. u64 tx_unicast;
  631. u64 tx_multicast;
  632. u64 tx_broadcast;
  633. };
  634. #define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
  635. #define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
  636. #define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
  637. /* diagnostics */
  638. #define NV_TEST_COUNT_BASE 3
  639. #define NV_TEST_COUNT_EXTENDED 4
  640. static const struct nv_ethtool_str nv_etests_str[] = {
  641. { "link (online/offline)" },
  642. { "register (offline) " },
  643. { "interrupt (offline) " },
  644. { "loopback (offline) " }
  645. };
  646. struct register_test {
  647. __u32 reg;
  648. __u32 mask;
  649. };
  650. static const struct register_test nv_registers_test[] = {
  651. { NvRegUnknownSetupReg6, 0x01 },
  652. { NvRegMisc1, 0x03c },
  653. { NvRegOffloadConfig, 0x03ff },
  654. { NvRegMulticastAddrA, 0xffffffff },
  655. { NvRegTxWatermark, 0x0ff },
  656. { NvRegWakeUpFlags, 0x07777 },
  657. { 0, 0 }
  658. };
  659. struct nv_skb_map {
  660. struct sk_buff *skb;
  661. dma_addr_t dma;
  662. unsigned int dma_len:31;
  663. unsigned int dma_single:1;
  664. struct ring_desc_ex *first_tx_desc;
  665. struct nv_skb_map *next_tx_ctx;
  666. };
  667. /*
  668. * SMP locking:
  669. * All hardware access under netdev_priv(dev)->lock, except the performance
  670. * critical parts:
  671. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  672. * by the arch code for interrupts.
  673. * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
  674. * needs netdev_priv(dev)->lock :-(
  675. * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
  676. *
  677. * Hardware stats updates are protected by hwstats_lock:
  678. * - updated by nv_do_stats_poll (timer). This is meant to avoid
  679. * integer wraparound in the NIC stats registers, at low frequency
  680. * (0.1 Hz)
  681. * - updated by nv_get_ethtool_stats + nv_get_stats64
  682. *
  683. * Software stats are accessed only through 64b synchronization points
  684. * and are not subject to other synchronization techniques (single
  685. * update thread on the TX or RX paths).
  686. */
  687. /* in dev: base, irq */
  688. struct fe_priv {
  689. spinlock_t lock;
  690. struct net_device *dev;
  691. struct napi_struct napi;
  692. /* hardware stats are updated in syscall and timer */
  693. spinlock_t hwstats_lock;
  694. struct nv_ethtool_stats estats;
  695. int in_shutdown;
  696. u32 linkspeed;
  697. int duplex;
  698. int autoneg;
  699. int fixed_mode;
  700. int phyaddr;
  701. int wolenabled;
  702. unsigned int phy_oui;
  703. unsigned int phy_model;
  704. unsigned int phy_rev;
  705. u16 gigabit;
  706. int intr_test;
  707. int recover_error;
  708. int quiet_count;
  709. /* General data: RO fields */
  710. dma_addr_t ring_addr;
  711. struct pci_dev *pci_dev;
  712. u32 orig_mac[2];
  713. u32 events;
  714. u32 irqmask;
  715. u32 desc_ver;
  716. u32 txrxctl_bits;
  717. u32 vlanctl_bits;
  718. u32 driver_data;
  719. u32 device_id;
  720. u32 register_size;
  721. u32 mac_in_use;
  722. int mgmt_version;
  723. int mgmt_sema;
  724. void __iomem *base;
  725. /* rx specific fields.
  726. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  727. */
  728. union ring_type get_rx, put_rx, first_rx, last_rx;
  729. struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
  730. struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
  731. struct nv_skb_map *rx_skb;
  732. union ring_type rx_ring;
  733. unsigned int rx_buf_sz;
  734. unsigned int pkt_limit;
  735. struct timer_list oom_kick;
  736. struct timer_list nic_poll;
  737. struct timer_list stats_poll;
  738. u32 nic_poll_irq;
  739. int rx_ring_size;
  740. /* RX software stats */
  741. struct u64_stats_sync swstats_rx_syncp;
  742. u64 stat_rx_packets;
  743. u64 stat_rx_bytes; /* not always available in HW */
  744. u64 stat_rx_missed_errors;
  745. u64 stat_rx_dropped;
  746. /* media detection workaround.
  747. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  748. */
  749. int need_linktimer;
  750. unsigned long link_timeout;
  751. /*
  752. * tx specific fields.
  753. */
  754. union ring_type get_tx, put_tx, first_tx, last_tx;
  755. struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
  756. struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
  757. struct nv_skb_map *tx_skb;
  758. union ring_type tx_ring;
  759. u32 tx_flags;
  760. int tx_ring_size;
  761. int tx_limit;
  762. u32 tx_pkts_in_progress;
  763. struct nv_skb_map *tx_change_owner;
  764. struct nv_skb_map *tx_end_flip;
  765. int tx_stop;
  766. /* TX software stats */
  767. struct u64_stats_sync swstats_tx_syncp;
  768. u64 stat_tx_packets; /* not always available in HW */
  769. u64 stat_tx_bytes;
  770. u64 stat_tx_dropped;
  771. /* msi/msi-x fields */
  772. u32 msi_flags;
  773. struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
  774. /* flow control */
  775. u32 pause_flags;
  776. /* power saved state */
  777. u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
  778. /* for different msi-x irq type */
  779. char name_rx[IFNAMSIZ + 3]; /* -rx */
  780. char name_tx[IFNAMSIZ + 3]; /* -tx */
  781. char name_other[IFNAMSIZ + 6]; /* -other */
  782. };
  783. /*
  784. * Maximum number of loops until we assume that a bit in the irq mask
  785. * is stuck. Overridable with module param.
  786. */
  787. static int max_interrupt_work = 4;
  788. /*
  789. * Optimization can be either throuput mode or cpu mode
  790. *
  791. * Throughput Mode: Every tx and rx packet will generate an interrupt.
  792. * CPU Mode: Interrupts are controlled by a timer.
  793. */
  794. enum {
  795. NV_OPTIMIZATION_MODE_THROUGHPUT,
  796. NV_OPTIMIZATION_MODE_CPU,
  797. NV_OPTIMIZATION_MODE_DYNAMIC
  798. };
  799. static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
  800. /*
  801. * Poll interval for timer irq
  802. *
  803. * This interval determines how frequent an interrupt is generated.
  804. * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
  805. * Min = 0, and Max = 65535
  806. */
  807. static int poll_interval = -1;
  808. /*
  809. * MSI interrupts
  810. */
  811. enum {
  812. NV_MSI_INT_DISABLED,
  813. NV_MSI_INT_ENABLED
  814. };
  815. static int msi = NV_MSI_INT_ENABLED;
  816. /*
  817. * MSIX interrupts
  818. */
  819. enum {
  820. NV_MSIX_INT_DISABLED,
  821. NV_MSIX_INT_ENABLED
  822. };
  823. static int msix = NV_MSIX_INT_ENABLED;
  824. /*
  825. * DMA 64bit
  826. */
  827. enum {
  828. NV_DMA_64BIT_DISABLED,
  829. NV_DMA_64BIT_ENABLED
  830. };
  831. static int dma_64bit = NV_DMA_64BIT_ENABLED;
  832. /*
  833. * Debug output control for tx_timeout
  834. */
  835. static bool debug_tx_timeout = false;
  836. /*
  837. * Crossover Detection
  838. * Realtek 8201 phy + some OEM boards do not work properly.
  839. */
  840. enum {
  841. NV_CROSSOVER_DETECTION_DISABLED,
  842. NV_CROSSOVER_DETECTION_ENABLED
  843. };
  844. static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
  845. /*
  846. * Power down phy when interface is down (persists through reboot;
  847. * older Linux and other OSes may not power it up again)
  848. */
  849. static int phy_power_down;
  850. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  851. {
  852. return netdev_priv(dev);
  853. }
  854. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  855. {
  856. return ((struct fe_priv *)netdev_priv(dev))->base;
  857. }
  858. static inline void pci_push(u8 __iomem *base)
  859. {
  860. /* force out pending posted writes */
  861. readl(base);
  862. }
  863. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  864. {
  865. return le32_to_cpu(prd->flaglen)
  866. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  867. }
  868. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  869. {
  870. return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
  871. }
  872. static bool nv_optimized(struct fe_priv *np)
  873. {
  874. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  875. return false;
  876. return true;
  877. }
  878. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  879. int delay, int delaymax)
  880. {
  881. u8 __iomem *base = get_hwbase(dev);
  882. pci_push(base);
  883. do {
  884. udelay(delay);
  885. delaymax -= delay;
  886. if (delaymax < 0)
  887. return 1;
  888. } while ((readl(base + offset) & mask) != target);
  889. return 0;
  890. }
  891. #define NV_SETUP_RX_RING 0x01
  892. #define NV_SETUP_TX_RING 0x02
  893. static inline u32 dma_low(dma_addr_t addr)
  894. {
  895. return addr;
  896. }
  897. static inline u32 dma_high(dma_addr_t addr)
  898. {
  899. return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
  900. }
  901. static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
  902. {
  903. struct fe_priv *np = get_nvpriv(dev);
  904. u8 __iomem *base = get_hwbase(dev);
  905. if (!nv_optimized(np)) {
  906. if (rxtx_flags & NV_SETUP_RX_RING)
  907. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  908. if (rxtx_flags & NV_SETUP_TX_RING)
  909. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  910. } else {
  911. if (rxtx_flags & NV_SETUP_RX_RING) {
  912. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  913. writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
  914. }
  915. if (rxtx_flags & NV_SETUP_TX_RING) {
  916. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  917. writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
  918. }
  919. }
  920. }
  921. static void free_rings(struct net_device *dev)
  922. {
  923. struct fe_priv *np = get_nvpriv(dev);
  924. if (!nv_optimized(np)) {
  925. if (np->rx_ring.orig)
  926. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  927. np->rx_ring.orig, np->ring_addr);
  928. } else {
  929. if (np->rx_ring.ex)
  930. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  931. np->rx_ring.ex, np->ring_addr);
  932. }
  933. kfree(np->rx_skb);
  934. kfree(np->tx_skb);
  935. }
  936. static int using_multi_irqs(struct net_device *dev)
  937. {
  938. struct fe_priv *np = get_nvpriv(dev);
  939. if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
  940. ((np->msi_flags & NV_MSI_X_ENABLED) &&
  941. ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
  942. return 0;
  943. else
  944. return 1;
  945. }
  946. static void nv_txrx_gate(struct net_device *dev, bool gate)
  947. {
  948. struct fe_priv *np = get_nvpriv(dev);
  949. u8 __iomem *base = get_hwbase(dev);
  950. u32 powerstate;
  951. if (!np->mac_in_use &&
  952. (np->driver_data & DEV_HAS_POWER_CNTRL)) {
  953. powerstate = readl(base + NvRegPowerState2);
  954. if (gate)
  955. powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
  956. else
  957. powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
  958. writel(powerstate, base + NvRegPowerState2);
  959. }
  960. }
  961. static void nv_enable_irq(struct net_device *dev)
  962. {
  963. struct fe_priv *np = get_nvpriv(dev);
  964. if (!using_multi_irqs(dev)) {
  965. if (np->msi_flags & NV_MSI_X_ENABLED)
  966. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  967. else
  968. enable_irq(np->pci_dev->irq);
  969. } else {
  970. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  971. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  972. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  973. }
  974. }
  975. static void nv_disable_irq(struct net_device *dev)
  976. {
  977. struct fe_priv *np = get_nvpriv(dev);
  978. if (!using_multi_irqs(dev)) {
  979. if (np->msi_flags & NV_MSI_X_ENABLED)
  980. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  981. else
  982. disable_irq(np->pci_dev->irq);
  983. } else {
  984. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  985. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  986. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  987. }
  988. }
  989. /* In MSIX mode, a write to irqmask behaves as XOR */
  990. static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
  991. {
  992. u8 __iomem *base = get_hwbase(dev);
  993. writel(mask, base + NvRegIrqMask);
  994. }
  995. static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
  996. {
  997. struct fe_priv *np = get_nvpriv(dev);
  998. u8 __iomem *base = get_hwbase(dev);
  999. if (np->msi_flags & NV_MSI_X_ENABLED) {
  1000. writel(mask, base + NvRegIrqMask);
  1001. } else {
  1002. if (np->msi_flags & NV_MSI_ENABLED)
  1003. writel(0, base + NvRegMSIIrqMask);
  1004. writel(0, base + NvRegIrqMask);
  1005. }
  1006. }
  1007. static void nv_napi_enable(struct net_device *dev)
  1008. {
  1009. struct fe_priv *np = get_nvpriv(dev);
  1010. napi_enable(&np->napi);
  1011. }
  1012. static void nv_napi_disable(struct net_device *dev)
  1013. {
  1014. struct fe_priv *np = get_nvpriv(dev);
  1015. napi_disable(&np->napi);
  1016. }
  1017. #define MII_READ (-1)
  1018. /* mii_rw: read/write a register on the PHY.
  1019. *
  1020. * Caller must guarantee serialization
  1021. */
  1022. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  1023. {
  1024. u8 __iomem *base = get_hwbase(dev);
  1025. u32 reg;
  1026. int retval;
  1027. writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
  1028. reg = readl(base + NvRegMIIControl);
  1029. if (reg & NVREG_MIICTL_INUSE) {
  1030. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  1031. udelay(NV_MIIBUSY_DELAY);
  1032. }
  1033. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  1034. if (value != MII_READ) {
  1035. writel(value, base + NvRegMIIData);
  1036. reg |= NVREG_MIICTL_WRITE;
  1037. }
  1038. writel(reg, base + NvRegMIIControl);
  1039. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  1040. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
  1041. retval = -1;
  1042. } else if (value != MII_READ) {
  1043. /* it was a write operation - fewer failures are detectable */
  1044. retval = 0;
  1045. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  1046. retval = -1;
  1047. } else {
  1048. retval = readl(base + NvRegMIIData);
  1049. }
  1050. return retval;
  1051. }
  1052. static int phy_reset(struct net_device *dev, u32 bmcr_setup)
  1053. {
  1054. struct fe_priv *np = netdev_priv(dev);
  1055. u32 miicontrol;
  1056. unsigned int tries = 0;
  1057. miicontrol = BMCR_RESET | bmcr_setup;
  1058. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
  1059. return -1;
  1060. /* wait for 500ms */
  1061. msleep(500);
  1062. /* must wait till reset is deasserted */
  1063. while (miicontrol & BMCR_RESET) {
  1064. usleep_range(10000, 20000);
  1065. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1066. /* FIXME: 100 tries seem excessive */
  1067. if (tries++ > 100)
  1068. return -1;
  1069. }
  1070. return 0;
  1071. }
  1072. static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
  1073. {
  1074. static const struct {
  1075. int reg;
  1076. int init;
  1077. } ri[] = {
  1078. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
  1079. { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
  1080. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
  1081. { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
  1082. { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
  1083. { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
  1084. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
  1085. };
  1086. int i;
  1087. for (i = 0; i < ARRAY_SIZE(ri); i++) {
  1088. if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
  1089. return PHY_ERROR;
  1090. }
  1091. return 0;
  1092. }
  1093. static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
  1094. {
  1095. u32 reg;
  1096. u8 __iomem *base = get_hwbase(dev);
  1097. u32 powerstate = readl(base + NvRegPowerState2);
  1098. /* need to perform hw phy reset */
  1099. powerstate |= NVREG_POWERSTATE2_PHY_RESET;
  1100. writel(powerstate, base + NvRegPowerState2);
  1101. msleep(25);
  1102. powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
  1103. writel(powerstate, base + NvRegPowerState2);
  1104. msleep(25);
  1105. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
  1106. reg |= PHY_REALTEK_INIT9;
  1107. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
  1108. return PHY_ERROR;
  1109. if (mii_rw(dev, np->phyaddr,
  1110. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
  1111. return PHY_ERROR;
  1112. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
  1113. if (!(reg & PHY_REALTEK_INIT11)) {
  1114. reg |= PHY_REALTEK_INIT11;
  1115. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
  1116. return PHY_ERROR;
  1117. }
  1118. if (mii_rw(dev, np->phyaddr,
  1119. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
  1120. return PHY_ERROR;
  1121. return 0;
  1122. }
  1123. static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
  1124. {
  1125. u32 phy_reserved;
  1126. if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
  1127. phy_reserved = mii_rw(dev, np->phyaddr,
  1128. PHY_REALTEK_INIT_REG6, MII_READ);
  1129. phy_reserved |= PHY_REALTEK_INIT7;
  1130. if (mii_rw(dev, np->phyaddr,
  1131. PHY_REALTEK_INIT_REG6, phy_reserved))
  1132. return PHY_ERROR;
  1133. }
  1134. return 0;
  1135. }
  1136. static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
  1137. {
  1138. u32 phy_reserved;
  1139. if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  1140. if (mii_rw(dev, np->phyaddr,
  1141. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
  1142. return PHY_ERROR;
  1143. phy_reserved = mii_rw(dev, np->phyaddr,
  1144. PHY_REALTEK_INIT_REG2, MII_READ);
  1145. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  1146. phy_reserved |= PHY_REALTEK_INIT3;
  1147. if (mii_rw(dev, np->phyaddr,
  1148. PHY_REALTEK_INIT_REG2, phy_reserved))
  1149. return PHY_ERROR;
  1150. if (mii_rw(dev, np->phyaddr,
  1151. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
  1152. return PHY_ERROR;
  1153. }
  1154. return 0;
  1155. }
  1156. static int init_cicada(struct net_device *dev, struct fe_priv *np,
  1157. u32 phyinterface)
  1158. {
  1159. u32 phy_reserved;
  1160. if (phyinterface & PHY_RGMII) {
  1161. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  1162. phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
  1163. phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
  1164. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
  1165. return PHY_ERROR;
  1166. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1167. phy_reserved |= PHY_CICADA_INIT5;
  1168. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
  1169. return PHY_ERROR;
  1170. }
  1171. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  1172. phy_reserved |= PHY_CICADA_INIT6;
  1173. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
  1174. return PHY_ERROR;
  1175. return 0;
  1176. }
  1177. static int init_vitesse(struct net_device *dev, struct fe_priv *np)
  1178. {
  1179. u32 phy_reserved;
  1180. if (mii_rw(dev, np->phyaddr,
  1181. PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
  1182. return PHY_ERROR;
  1183. if (mii_rw(dev, np->phyaddr,
  1184. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
  1185. return PHY_ERROR;
  1186. phy_reserved = mii_rw(dev, np->phyaddr,
  1187. PHY_VITESSE_INIT_REG4, MII_READ);
  1188. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1189. return PHY_ERROR;
  1190. phy_reserved = mii_rw(dev, np->phyaddr,
  1191. PHY_VITESSE_INIT_REG3, MII_READ);
  1192. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1193. phy_reserved |= PHY_VITESSE_INIT3;
  1194. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1195. return PHY_ERROR;
  1196. if (mii_rw(dev, np->phyaddr,
  1197. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
  1198. return PHY_ERROR;
  1199. if (mii_rw(dev, np->phyaddr,
  1200. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
  1201. return PHY_ERROR;
  1202. phy_reserved = mii_rw(dev, np->phyaddr,
  1203. PHY_VITESSE_INIT_REG4, MII_READ);
  1204. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1205. phy_reserved |= PHY_VITESSE_INIT3;
  1206. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1207. return PHY_ERROR;
  1208. phy_reserved = mii_rw(dev, np->phyaddr,
  1209. PHY_VITESSE_INIT_REG3, MII_READ);
  1210. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1211. return PHY_ERROR;
  1212. if (mii_rw(dev, np->phyaddr,
  1213. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
  1214. return PHY_ERROR;
  1215. if (mii_rw(dev, np->phyaddr,
  1216. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
  1217. return PHY_ERROR;
  1218. phy_reserved = mii_rw(dev, np->phyaddr,
  1219. PHY_VITESSE_INIT_REG4, MII_READ);
  1220. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1221. return PHY_ERROR;
  1222. phy_reserved = mii_rw(dev, np->phyaddr,
  1223. PHY_VITESSE_INIT_REG3, MII_READ);
  1224. phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
  1225. phy_reserved |= PHY_VITESSE_INIT8;
  1226. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1227. return PHY_ERROR;
  1228. if (mii_rw(dev, np->phyaddr,
  1229. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
  1230. return PHY_ERROR;
  1231. if (mii_rw(dev, np->phyaddr,
  1232. PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
  1233. return PHY_ERROR;
  1234. return 0;
  1235. }
  1236. static int phy_init(struct net_device *dev)
  1237. {
  1238. struct fe_priv *np = get_nvpriv(dev);
  1239. u8 __iomem *base = get_hwbase(dev);
  1240. u32 phyinterface;
  1241. u32 mii_status, mii_control, mii_control_1000, reg;
  1242. /* phy errata for E3016 phy */
  1243. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  1244. reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1245. reg &= ~PHY_MARVELL_E3016_INITMASK;
  1246. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
  1247. netdev_info(dev, "%s: phy write to errata reg failed\n",
  1248. pci_name(np->pci_dev));
  1249. return PHY_ERROR;
  1250. }
  1251. }
  1252. if (np->phy_oui == PHY_OUI_REALTEK) {
  1253. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1254. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1255. if (init_realtek_8211b(dev, np)) {
  1256. netdev_info(dev, "%s: phy init failed\n",
  1257. pci_name(np->pci_dev));
  1258. return PHY_ERROR;
  1259. }
  1260. } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1261. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1262. if (init_realtek_8211c(dev, np)) {
  1263. netdev_info(dev, "%s: phy init failed\n",
  1264. pci_name(np->pci_dev));
  1265. return PHY_ERROR;
  1266. }
  1267. } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1268. if (init_realtek_8201(dev, np)) {
  1269. netdev_info(dev, "%s: phy init failed\n",
  1270. pci_name(np->pci_dev));
  1271. return PHY_ERROR;
  1272. }
  1273. }
  1274. }
  1275. /* set advertise register */
  1276. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1277. reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1278. ADVERTISE_100HALF | ADVERTISE_100FULL |
  1279. ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
  1280. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  1281. netdev_info(dev, "%s: phy write to advertise failed\n",
  1282. pci_name(np->pci_dev));
  1283. return PHY_ERROR;
  1284. }
  1285. /* get phy interface type */
  1286. phyinterface = readl(base + NvRegPhyInterface);
  1287. /* see if gigabit phy */
  1288. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1289. if (mii_status & PHY_GIGABIT) {
  1290. np->gigabit = PHY_GIGABIT;
  1291. mii_control_1000 = mii_rw(dev, np->phyaddr,
  1292. MII_CTRL1000, MII_READ);
  1293. mii_control_1000 &= ~ADVERTISE_1000HALF;
  1294. if (phyinterface & PHY_RGMII)
  1295. mii_control_1000 |= ADVERTISE_1000FULL;
  1296. else
  1297. mii_control_1000 &= ~ADVERTISE_1000FULL;
  1298. if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
  1299. netdev_info(dev, "%s: phy init failed\n",
  1300. pci_name(np->pci_dev));
  1301. return PHY_ERROR;
  1302. }
  1303. } else
  1304. np->gigabit = 0;
  1305. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1306. mii_control |= BMCR_ANENABLE;
  1307. if (np->phy_oui == PHY_OUI_REALTEK &&
  1308. np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1309. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1310. /* start autoneg since we already performed hw reset above */
  1311. mii_control |= BMCR_ANRESTART;
  1312. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  1313. netdev_info(dev, "%s: phy init failed\n",
  1314. pci_name(np->pci_dev));
  1315. return PHY_ERROR;
  1316. }
  1317. } else {
  1318. /* reset the phy
  1319. * (certain phys need bmcr to be setup with reset)
  1320. */
  1321. if (phy_reset(dev, mii_control)) {
  1322. netdev_info(dev, "%s: phy reset failed\n",
  1323. pci_name(np->pci_dev));
  1324. return PHY_ERROR;
  1325. }
  1326. }
  1327. /* phy vendor specific configuration */
  1328. if ((np->phy_oui == PHY_OUI_CICADA)) {
  1329. if (init_cicada(dev, np, phyinterface)) {
  1330. netdev_info(dev, "%s: phy init failed\n",
  1331. pci_name(np->pci_dev));
  1332. return PHY_ERROR;
  1333. }
  1334. } else if (np->phy_oui == PHY_OUI_VITESSE) {
  1335. if (init_vitesse(dev, np)) {
  1336. netdev_info(dev, "%s: phy init failed\n",
  1337. pci_name(np->pci_dev));
  1338. return PHY_ERROR;
  1339. }
  1340. } else if (np->phy_oui == PHY_OUI_REALTEK) {
  1341. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1342. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1343. /* reset could have cleared these out, set them back */
  1344. if (init_realtek_8211b(dev, np)) {
  1345. netdev_info(dev, "%s: phy init failed\n",
  1346. pci_name(np->pci_dev));
  1347. return PHY_ERROR;
  1348. }
  1349. } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1350. if (init_realtek_8201(dev, np) ||
  1351. init_realtek_8201_cross(dev, np)) {
  1352. netdev_info(dev, "%s: phy init failed\n",
  1353. pci_name(np->pci_dev));
  1354. return PHY_ERROR;
  1355. }
  1356. }
  1357. }
  1358. /* some phys clear out pause advertisement on reset, set it back */
  1359. mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
  1360. /* restart auto negotiation, power down phy */
  1361. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1362. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  1363. if (phy_power_down)
  1364. mii_control |= BMCR_PDOWN;
  1365. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
  1366. return PHY_ERROR;
  1367. return 0;
  1368. }
  1369. static void nv_start_rx(struct net_device *dev)
  1370. {
  1371. struct fe_priv *np = netdev_priv(dev);
  1372. u8 __iomem *base = get_hwbase(dev);
  1373. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1374. /* Already running? Stop it. */
  1375. if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
  1376. rx_ctrl &= ~NVREG_RCVCTL_START;
  1377. writel(rx_ctrl, base + NvRegReceiverControl);
  1378. pci_push(base);
  1379. }
  1380. writel(np->linkspeed, base + NvRegLinkSpeed);
  1381. pci_push(base);
  1382. rx_ctrl |= NVREG_RCVCTL_START;
  1383. if (np->mac_in_use)
  1384. rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
  1385. writel(rx_ctrl, base + NvRegReceiverControl);
  1386. pci_push(base);
  1387. }
  1388. static void nv_stop_rx(struct net_device *dev)
  1389. {
  1390. struct fe_priv *np = netdev_priv(dev);
  1391. u8 __iomem *base = get_hwbase(dev);
  1392. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1393. if (!np->mac_in_use)
  1394. rx_ctrl &= ~NVREG_RCVCTL_START;
  1395. else
  1396. rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
  1397. writel(rx_ctrl, base + NvRegReceiverControl);
  1398. if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  1399. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
  1400. netdev_info(dev, "%s: ReceiverStatus remained busy\n",
  1401. __func__);
  1402. udelay(NV_RXSTOP_DELAY2);
  1403. if (!np->mac_in_use)
  1404. writel(0, base + NvRegLinkSpeed);
  1405. }
  1406. static void nv_start_tx(struct net_device *dev)
  1407. {
  1408. struct fe_priv *np = netdev_priv(dev);
  1409. u8 __iomem *base = get_hwbase(dev);
  1410. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1411. tx_ctrl |= NVREG_XMITCTL_START;
  1412. if (np->mac_in_use)
  1413. tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
  1414. writel(tx_ctrl, base + NvRegTransmitterControl);
  1415. pci_push(base);
  1416. }
  1417. static void nv_stop_tx(struct net_device *dev)
  1418. {
  1419. struct fe_priv *np = netdev_priv(dev);
  1420. u8 __iomem *base = get_hwbase(dev);
  1421. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1422. if (!np->mac_in_use)
  1423. tx_ctrl &= ~NVREG_XMITCTL_START;
  1424. else
  1425. tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
  1426. writel(tx_ctrl, base + NvRegTransmitterControl);
  1427. if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  1428. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
  1429. netdev_info(dev, "%s: TransmitterStatus remained busy\n",
  1430. __func__);
  1431. udelay(NV_TXSTOP_DELAY2);
  1432. if (!np->mac_in_use)
  1433. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  1434. base + NvRegTransmitPoll);
  1435. }
  1436. static void nv_start_rxtx(struct net_device *dev)
  1437. {
  1438. nv_start_rx(dev);
  1439. nv_start_tx(dev);
  1440. }
  1441. static void nv_stop_rxtx(struct net_device *dev)
  1442. {
  1443. nv_stop_rx(dev);
  1444. nv_stop_tx(dev);
  1445. }
  1446. static void nv_txrx_reset(struct net_device *dev)
  1447. {
  1448. struct fe_priv *np = netdev_priv(dev);
  1449. u8 __iomem *base = get_hwbase(dev);
  1450. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1451. pci_push(base);
  1452. udelay(NV_TXRX_RESET_DELAY);
  1453. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1454. pci_push(base);
  1455. }
  1456. static void nv_mac_reset(struct net_device *dev)
  1457. {
  1458. struct fe_priv *np = netdev_priv(dev);
  1459. u8 __iomem *base = get_hwbase(dev);
  1460. u32 temp1, temp2, temp3;
  1461. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1462. pci_push(base);
  1463. /* save registers since they will be cleared on reset */
  1464. temp1 = readl(base + NvRegMacAddrA);
  1465. temp2 = readl(base + NvRegMacAddrB);
  1466. temp3 = readl(base + NvRegTransmitPoll);
  1467. writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
  1468. pci_push(base);
  1469. udelay(NV_MAC_RESET_DELAY);
  1470. writel(0, base + NvRegMacReset);
  1471. pci_push(base);
  1472. udelay(NV_MAC_RESET_DELAY);
  1473. /* restore saved registers */
  1474. writel(temp1, base + NvRegMacAddrA);
  1475. writel(temp2, base + NvRegMacAddrB);
  1476. writel(temp3, base + NvRegTransmitPoll);
  1477. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1478. pci_push(base);
  1479. }
  1480. /* Caller must appropriately lock netdev_priv(dev)->hwstats_lock */
  1481. static void nv_update_stats(struct net_device *dev)
  1482. {
  1483. struct fe_priv *np = netdev_priv(dev);
  1484. u8 __iomem *base = get_hwbase(dev);
  1485. /* If it happens that this is run in top-half context, then
  1486. * replace the spin_lock of hwstats_lock with
  1487. * spin_lock_irqsave() in calling functions. */
  1488. WARN_ONCE(in_irq(), "forcedeth: estats spin_lock(_bh) from top-half");
  1489. assert_spin_locked(&np->hwstats_lock);
  1490. /* query hardware */
  1491. np->estats.tx_bytes += readl(base + NvRegTxCnt);
  1492. np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
  1493. np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
  1494. np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
  1495. np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
  1496. np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
  1497. np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
  1498. np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
  1499. np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
  1500. np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
  1501. np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
  1502. np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
  1503. np->estats.rx_runt += readl(base + NvRegRxRunt);
  1504. np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
  1505. np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
  1506. np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
  1507. np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
  1508. np->estats.rx_length_error += readl(base + NvRegRxLenErr);
  1509. np->estats.rx_unicast += readl(base + NvRegRxUnicast);
  1510. np->estats.rx_multicast += readl(base + NvRegRxMulticast);
  1511. np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
  1512. np->estats.rx_packets =
  1513. np->estats.rx_unicast +
  1514. np->estats.rx_multicast +
  1515. np->estats.rx_broadcast;
  1516. np->estats.rx_errors_total =
  1517. np->estats.rx_crc_errors +
  1518. np->estats.rx_over_errors +
  1519. np->estats.rx_frame_error +
  1520. (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
  1521. np->estats.rx_late_collision +
  1522. np->estats.rx_runt +
  1523. np->estats.rx_frame_too_long;
  1524. np->estats.tx_errors_total =
  1525. np->estats.tx_late_collision +
  1526. np->estats.tx_fifo_errors +
  1527. np->estats.tx_carrier_errors +
  1528. np->estats.tx_excess_deferral +
  1529. np->estats.tx_retry_error;
  1530. if (np->driver_data & DEV_HAS_STATISTICS_V2) {
  1531. np->estats.tx_deferral += readl(base + NvRegTxDef);
  1532. np->estats.tx_packets += readl(base + NvRegTxFrame);
  1533. np->estats.rx_bytes += readl(base + NvRegRxCnt);
  1534. np->estats.tx_pause += readl(base + NvRegTxPause);
  1535. np->estats.rx_pause += readl(base + NvRegRxPause);
  1536. np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
  1537. np->estats.rx_errors_total += np->estats.rx_drop_frame;
  1538. }
  1539. if (np->driver_data & DEV_HAS_STATISTICS_V3) {
  1540. np->estats.tx_unicast += readl(base + NvRegTxUnicast);
  1541. np->estats.tx_multicast += readl(base + NvRegTxMulticast);
  1542. np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
  1543. }
  1544. }
  1545. /*
  1546. * nv_get_stats64: dev->ndo_get_stats64 function
  1547. * Get latest stats value from the nic.
  1548. * Called with read_lock(&dev_base_lock) held for read -
  1549. * only synchronized against unregister_netdevice.
  1550. */
  1551. static struct rtnl_link_stats64*
  1552. nv_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *storage)
  1553. __acquires(&netdev_priv(dev)->hwstats_lock)
  1554. __releases(&netdev_priv(dev)->hwstats_lock)
  1555. {
  1556. struct fe_priv *np = netdev_priv(dev);
  1557. unsigned int syncp_start;
  1558. /*
  1559. * Note: because HW stats are not always available and for
  1560. * consistency reasons, the following ifconfig stats are
  1561. * managed by software: rx_bytes, tx_bytes, rx_packets and
  1562. * tx_packets. The related hardware stats reported by ethtool
  1563. * should be equivalent to these ifconfig stats, with 4
  1564. * additional bytes per packet (Ethernet FCS CRC), except for
  1565. * tx_packets when TSO kicks in.
  1566. */
  1567. /* software stats */
  1568. do {
  1569. syncp_start = u64_stats_fetch_begin_bh(&np->swstats_rx_syncp);
  1570. storage->rx_packets = np->stat_rx_packets;
  1571. storage->rx_bytes = np->stat_rx_bytes;
  1572. storage->rx_dropped = np->stat_rx_dropped;
  1573. storage->rx_missed_errors = np->stat_rx_missed_errors;
  1574. } while (u64_stats_fetch_retry_bh(&np->swstats_rx_syncp, syncp_start));
  1575. do {
  1576. syncp_start = u64_stats_fetch_begin_bh(&np->swstats_tx_syncp);
  1577. storage->tx_packets = np->stat_tx_packets;
  1578. storage->tx_bytes = np->stat_tx_bytes;
  1579. storage->tx_dropped = np->stat_tx_dropped;
  1580. } while (u64_stats_fetch_retry_bh(&np->swstats_tx_syncp, syncp_start));
  1581. /* If the nic supports hw counters then retrieve latest values */
  1582. if (np->driver_data & DEV_HAS_STATISTICS_V123) {
  1583. spin_lock_bh(&np->hwstats_lock);
  1584. nv_update_stats(dev);
  1585. /* generic stats */
  1586. storage->rx_errors = np->estats.rx_errors_total;
  1587. storage->tx_errors = np->estats.tx_errors_total;
  1588. /* meaningful only when NIC supports stats v3 */
  1589. storage->multicast = np->estats.rx_multicast;
  1590. /* detailed rx_errors */
  1591. storage->rx_length_errors = np->estats.rx_length_error;
  1592. storage->rx_over_errors = np->estats.rx_over_errors;
  1593. storage->rx_crc_errors = np->estats.rx_crc_errors;
  1594. storage->rx_frame_errors = np->estats.rx_frame_align_error;
  1595. storage->rx_fifo_errors = np->estats.rx_drop_frame;
  1596. /* detailed tx_errors */
  1597. storage->tx_carrier_errors = np->estats.tx_carrier_errors;
  1598. storage->tx_fifo_errors = np->estats.tx_fifo_errors;
  1599. spin_unlock_bh(&np->hwstats_lock);
  1600. }
  1601. return storage;
  1602. }
  1603. /*
  1604. * nv_alloc_rx: fill rx ring entries.
  1605. * Return 1 if the allocations for the skbs failed and the
  1606. * rx engine is without Available descriptors
  1607. */
  1608. static int nv_alloc_rx(struct net_device *dev)
  1609. {
  1610. struct fe_priv *np = netdev_priv(dev);
  1611. struct ring_desc *less_rx;
  1612. less_rx = np->get_rx.orig;
  1613. if (less_rx-- == np->first_rx.orig)
  1614. less_rx = np->last_rx.orig;
  1615. while (np->put_rx.orig != less_rx) {
  1616. struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1617. if (skb) {
  1618. np->put_rx_ctx->skb = skb;
  1619. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1620. skb->data,
  1621. skb_tailroom(skb),
  1622. PCI_DMA_FROMDEVICE);
  1623. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1624. np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
  1625. wmb();
  1626. np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  1627. if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
  1628. np->put_rx.orig = np->first_rx.orig;
  1629. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1630. np->put_rx_ctx = np->first_rx_ctx;
  1631. } else {
  1632. u64_stats_update_begin(&np->swstats_rx_syncp);
  1633. np->stat_rx_dropped++;
  1634. u64_stats_update_end(&np->swstats_rx_syncp);
  1635. return 1;
  1636. }
  1637. }
  1638. return 0;
  1639. }
  1640. static int nv_alloc_rx_optimized(struct net_device *dev)
  1641. {
  1642. struct fe_priv *np = netdev_priv(dev);
  1643. struct ring_desc_ex *less_rx;
  1644. less_rx = np->get_rx.ex;
  1645. if (less_rx-- == np->first_rx.ex)
  1646. less_rx = np->last_rx.ex;
  1647. while (np->put_rx.ex != less_rx) {
  1648. struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1649. if (skb) {
  1650. np->put_rx_ctx->skb = skb;
  1651. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1652. skb->data,
  1653. skb_tailroom(skb),
  1654. PCI_DMA_FROMDEVICE);
  1655. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1656. np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
  1657. np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
  1658. wmb();
  1659. np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  1660. if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
  1661. np->put_rx.ex = np->first_rx.ex;
  1662. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1663. np->put_rx_ctx = np->first_rx_ctx;
  1664. } else {
  1665. u64_stats_update_begin(&np->swstats_rx_syncp);
  1666. np->stat_rx_dropped++;
  1667. u64_stats_update_end(&np->swstats_rx_syncp);
  1668. return 1;
  1669. }
  1670. }
  1671. return 0;
  1672. }
  1673. /* If rx bufs are exhausted called after 50ms to attempt to refresh */
  1674. static void nv_do_rx_refill(unsigned long data)
  1675. {
  1676. struct net_device *dev = (struct net_device *) data;
  1677. struct fe_priv *np = netdev_priv(dev);
  1678. /* Just reschedule NAPI rx processing */
  1679. napi_schedule(&np->napi);
  1680. }
  1681. static void nv_init_rx(struct net_device *dev)
  1682. {
  1683. struct fe_priv *np = netdev_priv(dev);
  1684. int i;
  1685. np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
  1686. if (!nv_optimized(np))
  1687. np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
  1688. else
  1689. np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
  1690. np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
  1691. np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
  1692. for (i = 0; i < np->rx_ring_size; i++) {
  1693. if (!nv_optimized(np)) {
  1694. np->rx_ring.orig[i].flaglen = 0;
  1695. np->rx_ring.orig[i].buf = 0;
  1696. } else {
  1697. np->rx_ring.ex[i].flaglen = 0;
  1698. np->rx_ring.ex[i].txvlan = 0;
  1699. np->rx_ring.ex[i].bufhigh = 0;
  1700. np->rx_ring.ex[i].buflow = 0;
  1701. }
  1702. np->rx_skb[i].skb = NULL;
  1703. np->rx_skb[i].dma = 0;
  1704. }
  1705. }
  1706. static void nv_init_tx(struct net_device *dev)
  1707. {
  1708. struct fe_priv *np = netdev_priv(dev);
  1709. int i;
  1710. np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
  1711. if (!nv_optimized(np))
  1712. np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
  1713. else
  1714. np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
  1715. np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
  1716. np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
  1717. netdev_reset_queue(np->dev);
  1718. np->tx_pkts_in_progress = 0;
  1719. np->tx_change_owner = NULL;
  1720. np->tx_end_flip = NULL;
  1721. np->tx_stop = 0;
  1722. for (i = 0; i < np->tx_ring_size; i++) {
  1723. if (!nv_optimized(np)) {
  1724. np->tx_ring.orig[i].flaglen = 0;
  1725. np->tx_ring.orig[i].buf = 0;
  1726. } else {
  1727. np->tx_ring.ex[i].flaglen = 0;
  1728. np->tx_ring.ex[i].txvlan = 0;
  1729. np->tx_ring.ex[i].bufhigh = 0;
  1730. np->tx_ring.ex[i].buflow = 0;
  1731. }
  1732. np->tx_skb[i].skb = NULL;
  1733. np->tx_skb[i].dma = 0;
  1734. np->tx_skb[i].dma_len = 0;
  1735. np->tx_skb[i].dma_single = 0;
  1736. np->tx_skb[i].first_tx_desc = NULL;
  1737. np->tx_skb[i].next_tx_ctx = NULL;
  1738. }
  1739. }
  1740. static int nv_init_ring(struct net_device *dev)
  1741. {
  1742. struct fe_priv *np = netdev_priv(dev);
  1743. nv_init_tx(dev);
  1744. nv_init_rx(dev);
  1745. if (!nv_optimized(np))
  1746. return nv_alloc_rx(dev);
  1747. else
  1748. return nv_alloc_rx_optimized(dev);
  1749. }
  1750. static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1751. {
  1752. if (tx_skb->dma) {
  1753. if (tx_skb->dma_single)
  1754. pci_unmap_single(np->pci_dev, tx_skb->dma,
  1755. tx_skb->dma_len,
  1756. PCI_DMA_TODEVICE);
  1757. else
  1758. pci_unmap_page(np->pci_dev, tx_skb->dma,
  1759. tx_skb->dma_len,
  1760. PCI_DMA_TODEVICE);
  1761. tx_skb->dma = 0;
  1762. }
  1763. }
  1764. static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1765. {
  1766. nv_unmap_txskb(np, tx_skb);
  1767. if (tx_skb->skb) {
  1768. dev_kfree_skb_any(tx_skb->skb);
  1769. tx_skb->skb = NULL;
  1770. return 1;
  1771. }
  1772. return 0;
  1773. }
  1774. static void nv_drain_tx(struct net_device *dev)
  1775. {
  1776. struct fe_priv *np = netdev_priv(dev);
  1777. unsigned int i;
  1778. for (i = 0; i < np->tx_ring_size; i++) {
  1779. if (!nv_optimized(np)) {
  1780. np->tx_ring.orig[i].flaglen = 0;
  1781. np->tx_ring.orig[i].buf = 0;
  1782. } else {
  1783. np->tx_ring.ex[i].flaglen = 0;
  1784. np->tx_ring.ex[i].txvlan = 0;
  1785. np->tx_ring.ex[i].bufhigh = 0;
  1786. np->tx_ring.ex[i].buflow = 0;
  1787. }
  1788. if (nv_release_txskb(np, &np->tx_skb[i])) {
  1789. u64_stats_update_begin(&np->swstats_tx_syncp);
  1790. np->stat_tx_dropped++;
  1791. u64_stats_update_end(&np->swstats_tx_syncp);
  1792. }
  1793. np->tx_skb[i].dma = 0;
  1794. np->tx_skb[i].dma_len = 0;
  1795. np->tx_skb[i].dma_single = 0;
  1796. np->tx_skb[i].first_tx_desc = NULL;
  1797. np->tx_skb[i].next_tx_ctx = NULL;
  1798. }
  1799. np->tx_pkts_in_progress = 0;
  1800. np->tx_change_owner = NULL;
  1801. np->tx_end_flip = NULL;
  1802. }
  1803. static void nv_drain_rx(struct net_device *dev)
  1804. {
  1805. struct fe_priv *np = netdev_priv(dev);
  1806. int i;
  1807. for (i = 0; i < np->rx_ring_size; i++) {
  1808. if (!nv_optimized(np)) {
  1809. np->rx_ring.orig[i].flaglen = 0;
  1810. np->rx_ring.orig[i].buf = 0;
  1811. } else {
  1812. np->rx_ring.ex[i].flaglen = 0;
  1813. np->rx_ring.ex[i].txvlan = 0;
  1814. np->rx_ring.ex[i].bufhigh = 0;
  1815. np->rx_ring.ex[i].buflow = 0;
  1816. }
  1817. wmb();
  1818. if (np->rx_skb[i].skb) {
  1819. pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
  1820. (skb_end_pointer(np->rx_skb[i].skb) -
  1821. np->rx_skb[i].skb->data),
  1822. PCI_DMA_FROMDEVICE);
  1823. dev_kfree_skb(np->rx_skb[i].skb);
  1824. np->rx_skb[i].skb = NULL;
  1825. }
  1826. }
  1827. }
  1828. static void nv_drain_rxtx(struct net_device *dev)
  1829. {
  1830. nv_drain_tx(dev);
  1831. nv_drain_rx(dev);
  1832. }
  1833. static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
  1834. {
  1835. return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
  1836. }
  1837. static void nv_legacybackoff_reseed(struct net_device *dev)
  1838. {
  1839. u8 __iomem *base = get_hwbase(dev);
  1840. u32 reg;
  1841. u32 low;
  1842. int tx_status = 0;
  1843. reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
  1844. get_random_bytes(&low, sizeof(low));
  1845. reg |= low & NVREG_SLOTTIME_MASK;
  1846. /* Need to stop tx before change takes effect.
  1847. * Caller has already gained np->lock.
  1848. */
  1849. tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
  1850. if (tx_status)
  1851. nv_stop_tx(dev);
  1852. nv_stop_rx(dev);
  1853. writel(reg, base + NvRegSlotTime);
  1854. if (tx_status)
  1855. nv_start_tx(dev);
  1856. nv_start_rx(dev);
  1857. }
  1858. /* Gear Backoff Seeds */
  1859. #define BACKOFF_SEEDSET_ROWS 8
  1860. #define BACKOFF_SEEDSET_LFSRS 15
  1861. /* Known Good seed sets */
  1862. static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1863. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1864. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
  1865. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1866. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
  1867. {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
  1868. {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
  1869. {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
  1870. {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
  1871. static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1872. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1873. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1874. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
  1875. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1876. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1877. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1878. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1879. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
  1880. static void nv_gear_backoff_reseed(struct net_device *dev)
  1881. {
  1882. u8 __iomem *base = get_hwbase(dev);
  1883. u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
  1884. u32 temp, seedset, combinedSeed;
  1885. int i;
  1886. /* Setup seed for free running LFSR */
  1887. /* We are going to read the time stamp counter 3 times
  1888. and swizzle bits around to increase randomness */
  1889. get_random_bytes(&miniseed1, sizeof(miniseed1));
  1890. miniseed1 &= 0x0fff;
  1891. if (miniseed1 == 0)
  1892. miniseed1 = 0xabc;
  1893. get_random_bytes(&miniseed2, sizeof(miniseed2));
  1894. miniseed2 &= 0x0fff;
  1895. if (miniseed2 == 0)
  1896. miniseed2 = 0xabc;
  1897. miniseed2_reversed =
  1898. ((miniseed2 & 0xF00) >> 8) |
  1899. (miniseed2 & 0x0F0) |
  1900. ((miniseed2 & 0x00F) << 8);
  1901. get_random_bytes(&miniseed3, sizeof(miniseed3));
  1902. miniseed3 &= 0x0fff;
  1903. if (miniseed3 == 0)
  1904. miniseed3 = 0xabc;
  1905. miniseed3_reversed =
  1906. ((miniseed3 & 0xF00) >> 8) |
  1907. (miniseed3 & 0x0F0) |
  1908. ((miniseed3 & 0x00F) << 8);
  1909. combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
  1910. (miniseed2 ^ miniseed3_reversed);
  1911. /* Seeds can not be zero */
  1912. if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
  1913. combinedSeed |= 0x08;
  1914. if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
  1915. combinedSeed |= 0x8000;
  1916. /* No need to disable tx here */
  1917. temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
  1918. temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
  1919. temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
  1920. writel(temp, base + NvRegBackOffControl);
  1921. /* Setup seeds for all gear LFSRs. */
  1922. get_random_bytes(&seedset, sizeof(seedset));
  1923. seedset = seedset % BACKOFF_SEEDSET_ROWS;
  1924. for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
  1925. temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
  1926. temp |= main_seedset[seedset][i-1] & 0x3ff;
  1927. temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
  1928. writel(temp, base + NvRegBackOffControl);
  1929. }
  1930. }
  1931. /*
  1932. * nv_start_xmit: dev->hard_start_xmit function
  1933. * Called with netif_tx_lock held.
  1934. */
  1935. static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1936. {
  1937. struct fe_priv *np = netdev_priv(dev);
  1938. u32 tx_flags = 0;
  1939. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  1940. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  1941. unsigned int i;
  1942. u32 offset = 0;
  1943. u32 bcnt;
  1944. u32 size = skb_headlen(skb);
  1945. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1946. u32 empty_slots;
  1947. struct ring_desc *put_tx;
  1948. struct ring_desc *start_tx;
  1949. struct ring_desc *prev_tx;
  1950. struct nv_skb_map *prev_tx_ctx;
  1951. unsigned long flags;
  1952. /* add fragments to entries count */
  1953. for (i = 0; i < fragments; i++) {
  1954. u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  1955. entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
  1956. ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1957. }
  1958. spin_lock_irqsave(&np->lock, flags);
  1959. empty_slots = nv_get_empty_tx_slots(np);
  1960. if (unlikely(empty_slots <= entries)) {
  1961. netif_stop_queue(dev);
  1962. np->tx_stop = 1;
  1963. spin_unlock_irqrestore(&np->lock, flags);
  1964. return NETDEV_TX_BUSY;
  1965. }
  1966. spin_unlock_irqrestore(&np->lock, flags);
  1967. start_tx = put_tx = np->put_tx.orig;
  1968. /* setup the header buffer */
  1969. do {
  1970. prev_tx = put_tx;
  1971. prev_tx_ctx = np->put_tx_ctx;
  1972. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1973. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  1974. PCI_DMA_TODEVICE);
  1975. np->put_tx_ctx->dma_len = bcnt;
  1976. np->put_tx_ctx->dma_single = 1;
  1977. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  1978. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1979. tx_flags = np->tx_flags;
  1980. offset += bcnt;
  1981. size -= bcnt;
  1982. if (unlikely(put_tx++ == np->last_tx.orig))
  1983. put_tx = np->first_tx.orig;
  1984. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  1985. np->put_tx_ctx = np->first_tx_ctx;
  1986. } while (size);
  1987. /* setup the fragments */
  1988. for (i = 0; i < fragments; i++) {
  1989. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1990. u32 frag_size = skb_frag_size(frag);
  1991. offset = 0;
  1992. do {
  1993. prev_tx = put_tx;
  1994. prev_tx_ctx = np->put_tx_ctx;
  1995. bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
  1996. np->put_tx_ctx->dma = skb_frag_dma_map(
  1997. &np->pci_dev->dev,
  1998. frag, offset,
  1999. bcnt,
  2000. DMA_TO_DEVICE);
  2001. np->put_tx_ctx->dma_len = bcnt;
  2002. np->put_tx_ctx->dma_single = 0;
  2003. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  2004. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2005. offset += bcnt;
  2006. frag_size -= bcnt;
  2007. if (unlikely(put_tx++ == np->last_tx.orig))
  2008. put_tx = np->first_tx.orig;
  2009. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2010. np->put_tx_ctx = np->first_tx_ctx;
  2011. } while (frag_size);
  2012. }
  2013. /* set last fragment flag */
  2014. prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
  2015. /* save skb in this slot's context area */
  2016. prev_tx_ctx->skb = skb;
  2017. if (skb_is_gso(skb))
  2018. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  2019. else
  2020. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  2021. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  2022. spin_lock_irqsave(&np->lock, flags);
  2023. /* set tx flags */
  2024. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  2025. netdev_sent_queue(np->dev, skb->len);
  2026. np->put_tx.orig = put_tx;
  2027. spin_unlock_irqrestore(&np->lock, flags);
  2028. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2029. return NETDEV_TX_OK;
  2030. }
  2031. static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
  2032. struct net_device *dev)
  2033. {
  2034. struct fe_priv *np = netdev_priv(dev);
  2035. u32 tx_flags = 0;
  2036. u32 tx_flags_extra;
  2037. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  2038. unsigned int i;
  2039. u32 offset = 0;
  2040. u32 bcnt;
  2041. u32 size = skb_headlen(skb);
  2042. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  2043. u32 empty_slots;
  2044. struct ring_desc_ex *put_tx;
  2045. struct ring_desc_ex *start_tx;
  2046. struct ring_desc_ex *prev_tx;
  2047. struct nv_skb_map *prev_tx_ctx;
  2048. struct nv_skb_map *start_tx_ctx;
  2049. unsigned long flags;
  2050. /* add fragments to entries count */
  2051. for (i = 0; i < fragments; i++) {
  2052. u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  2053. entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
  2054. ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  2055. }
  2056. spin_lock_irqsave(&np->lock, flags);
  2057. empty_slots = nv_get_empty_tx_slots(np);
  2058. if (unlikely(empty_slots <= entries)) {
  2059. netif_stop_queue(dev);
  2060. np->tx_stop = 1;
  2061. spin_unlock_irqrestore(&np->lock, flags);
  2062. return NETDEV_TX_BUSY;
  2063. }
  2064. spin_unlock_irqrestore(&np->lock, flags);
  2065. start_tx = put_tx = np->put_tx.ex;
  2066. start_tx_ctx = np->put_tx_ctx;
  2067. /* setup the header buffer */
  2068. do {
  2069. prev_tx = put_tx;
  2070. prev_tx_ctx = np->put_tx_ctx;
  2071. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  2072. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  2073. PCI_DMA_TODEVICE);
  2074. np->put_tx_ctx->dma_len = bcnt;
  2075. np->put_tx_ctx->dma_single = 1;
  2076. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2077. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2078. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2079. tx_flags = NV_TX2_VALID;
  2080. offset += bcnt;
  2081. size -= bcnt;
  2082. if (unlikely(put_tx++ == np->last_tx.ex))
  2083. put_tx = np->first_tx.ex;
  2084. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2085. np->put_tx_ctx = np->first_tx_ctx;
  2086. } while (size);
  2087. /* setup the fragments */
  2088. for (i = 0; i < fragments; i++) {
  2089. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2090. u32 frag_size = skb_frag_size(frag);
  2091. offset = 0;
  2092. do {
  2093. prev_tx = put_tx;
  2094. prev_tx_ctx = np->put_tx_ctx;
  2095. bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
  2096. np->put_tx_ctx->dma = skb_frag_dma_map(
  2097. &np->pci_dev->dev,
  2098. frag, offset,
  2099. bcnt,
  2100. DMA_TO_DEVICE);
  2101. np->put_tx_ctx->dma_len = bcnt;
  2102. np->put_tx_ctx->dma_single = 0;
  2103. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2104. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2105. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2106. offset += bcnt;
  2107. frag_size -= bcnt;
  2108. if (unlikely(put_tx++ == np->last_tx.ex))
  2109. put_tx = np->first_tx.ex;
  2110. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2111. np->put_tx_ctx = np->first_tx_ctx;
  2112. } while (frag_size);
  2113. }
  2114. /* set last fragment flag */
  2115. prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
  2116. /* save skb in this slot's context area */
  2117. prev_tx_ctx->skb = skb;
  2118. if (skb_is_gso(skb))
  2119. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  2120. else
  2121. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  2122. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  2123. /* vlan tag */
  2124. if (vlan_tx_tag_present(skb))
  2125. start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
  2126. vlan_tx_tag_get(skb));
  2127. else
  2128. start_tx->txvlan = 0;
  2129. spin_lock_irqsave(&np->lock, flags);
  2130. if (np->tx_limit) {
  2131. /* Limit the number of outstanding tx. Setup all fragments, but
  2132. * do not set the VALID bit on the first descriptor. Save a pointer
  2133. * to that descriptor and also for next skb_map element.
  2134. */
  2135. if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
  2136. if (!np->tx_change_owner)
  2137. np->tx_change_owner = start_tx_ctx;
  2138. /* remove VALID bit */
  2139. tx_flags &= ~NV_TX2_VALID;
  2140. start_tx_ctx->first_tx_desc = start_tx;
  2141. start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
  2142. np->tx_end_flip = np->put_tx_ctx;
  2143. } else {
  2144. np->tx_pkts_in_progress++;
  2145. }
  2146. }
  2147. /* set tx flags */
  2148. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  2149. netdev_sent_queue(np->dev, skb->len);
  2150. np->put_tx.ex = put_tx;
  2151. spin_unlock_irqrestore(&np->lock, flags);
  2152. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2153. return NETDEV_TX_OK;
  2154. }
  2155. static inline void nv_tx_flip_ownership(struct net_device *dev)
  2156. {
  2157. struct fe_priv *np = netdev_priv(dev);
  2158. np->tx_pkts_in_progress--;
  2159. if (np->tx_change_owner) {
  2160. np->tx_change_owner->first_tx_desc->flaglen |=
  2161. cpu_to_le32(NV_TX2_VALID);
  2162. np->tx_pkts_in_progress++;
  2163. np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
  2164. if (np->tx_change_owner == np->tx_end_flip)
  2165. np->tx_change_owner = NULL;
  2166. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2167. }
  2168. }
  2169. /*
  2170. * nv_tx_done: check for completed packets, release the skbs.
  2171. *
  2172. * Caller must own np->lock.
  2173. */
  2174. static int nv_tx_done(struct net_device *dev, int limit)
  2175. {
  2176. struct fe_priv *np = netdev_priv(dev);
  2177. u32 flags;
  2178. int tx_work = 0;
  2179. struct ring_desc *orig_get_tx = np->get_tx.orig;
  2180. unsigned int bytes_compl = 0;
  2181. while ((np->get_tx.orig != np->put_tx.orig) &&
  2182. !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
  2183. (tx_work < limit)) {
  2184. nv_unmap_txskb(np, np->get_tx_ctx);
  2185. if (np->desc_ver == DESC_VER_1) {
  2186. if (flags & NV_TX_LASTPACKET) {
  2187. if (flags & NV_TX_ERROR) {
  2188. if ((flags & NV_TX_RETRYERROR)
  2189. && !(flags & NV_TX_RETRYCOUNT_MASK))
  2190. nv_legacybackoff_reseed(dev);
  2191. } else {
  2192. u64_stats_update_begin(&np->swstats_tx_syncp);
  2193. np->stat_tx_packets++;
  2194. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2195. u64_stats_update_end(&np->swstats_tx_syncp);
  2196. }
  2197. bytes_compl += np->get_tx_ctx->skb->len;
  2198. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2199. np->get_tx_ctx->skb = NULL;
  2200. tx_work++;
  2201. }
  2202. } else {
  2203. if (flags & NV_TX2_LASTPACKET) {
  2204. if (flags & NV_TX2_ERROR) {
  2205. if ((flags & NV_TX2_RETRYERROR)
  2206. && !(flags & NV_TX2_RETRYCOUNT_MASK))
  2207. nv_legacybackoff_reseed(dev);
  2208. } else {
  2209. u64_stats_update_begin(&np->swstats_tx_syncp);
  2210. np->stat_tx_packets++;
  2211. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2212. u64_stats_update_end(&np->swstats_tx_syncp);
  2213. }
  2214. bytes_compl += np->get_tx_ctx->skb->len;
  2215. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2216. np->get_tx_ctx->skb = NULL;
  2217. tx_work++;
  2218. }
  2219. }
  2220. if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
  2221. np->get_tx.orig = np->first_tx.orig;
  2222. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2223. np->get_tx_ctx = np->first_tx_ctx;
  2224. }
  2225. netdev_completed_queue(np->dev, tx_work, bytes_compl);
  2226. if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
  2227. np->tx_stop = 0;
  2228. netif_wake_queue(dev);
  2229. }
  2230. return tx_work;
  2231. }
  2232. static int nv_tx_done_optimized(struct net_device *dev, int limit)
  2233. {
  2234. struct fe_priv *np = netdev_priv(dev);
  2235. u32 flags;
  2236. int tx_work = 0;
  2237. struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
  2238. unsigned long bytes_cleaned = 0;
  2239. while ((np->get_tx.ex != np->put_tx.ex) &&
  2240. !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
  2241. (tx_work < limit)) {
  2242. nv_unmap_txskb(np, np->get_tx_ctx);
  2243. if (flags & NV_TX2_LASTPACKET) {
  2244. if (flags & NV_TX2_ERROR) {
  2245. if ((flags & NV_TX2_RETRYERROR)
  2246. && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
  2247. if (np->driver_data & DEV_HAS_GEAR_MODE)
  2248. nv_gear_backoff_reseed(dev);
  2249. else
  2250. nv_legacybackoff_reseed(dev);
  2251. }
  2252. } else {
  2253. u64_stats_update_begin(&np->swstats_tx_syncp);
  2254. np->stat_tx_packets++;
  2255. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2256. u64_stats_update_end(&np->swstats_tx_syncp);
  2257. }
  2258. bytes_cleaned += np->get_tx_ctx->skb->len;
  2259. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2260. np->get_tx_ctx->skb = NULL;
  2261. tx_work++;
  2262. if (np->tx_limit)
  2263. nv_tx_flip_ownership(dev);
  2264. }
  2265. if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
  2266. np->get_tx.ex = np->first_tx.ex;
  2267. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2268. np->get_tx_ctx = np->first_tx_ctx;
  2269. }
  2270. netdev_completed_queue(np->dev, tx_work, bytes_cleaned);
  2271. if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
  2272. np->tx_stop = 0;
  2273. netif_wake_queue(dev);
  2274. }
  2275. return tx_work;
  2276. }
  2277. /*
  2278. * nv_tx_timeout: dev->tx_timeout function
  2279. * Called with netif_tx_lock held.
  2280. */
  2281. static void nv_tx_timeout(struct net_device *dev)
  2282. {
  2283. struct fe_priv *np = netdev_priv(dev);
  2284. u8 __iomem *base = get_hwbase(dev);
  2285. u32 status;
  2286. union ring_type put_tx;
  2287. int saved_tx_limit;
  2288. if (np->msi_flags & NV_MSI_X_ENABLED)
  2289. status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  2290. else
  2291. status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  2292. netdev_warn(dev, "Got tx_timeout. irq status: %08x\n", status);
  2293. if (unlikely(debug_tx_timeout)) {
  2294. int i;
  2295. netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
  2296. netdev_info(dev, "Dumping tx registers\n");
  2297. for (i = 0; i <= np->register_size; i += 32) {
  2298. netdev_info(dev,
  2299. "%3x: %08x %08x %08x %08x "
  2300. "%08x %08x %08x %08x\n",
  2301. i,
  2302. readl(base + i + 0), readl(base + i + 4),
  2303. readl(base + i + 8), readl(base + i + 12),
  2304. readl(base + i + 16), readl(base + i + 20),
  2305. readl(base + i + 24), readl(base + i + 28));
  2306. }
  2307. netdev_info(dev, "Dumping tx ring\n");
  2308. for (i = 0; i < np->tx_ring_size; i += 4) {
  2309. if (!nv_optimized(np)) {
  2310. netdev_info(dev,
  2311. "%03x: %08x %08x // %08x %08x "
  2312. "// %08x %08x // %08x %08x\n",
  2313. i,
  2314. le32_to_cpu(np->tx_ring.orig[i].buf),
  2315. le32_to_cpu(np->tx_ring.orig[i].flaglen),
  2316. le32_to_cpu(np->tx_ring.orig[i+1].buf),
  2317. le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
  2318. le32_to_cpu(np->tx_ring.orig[i+2].buf),
  2319. le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
  2320. le32_to_cpu(np->tx_ring.orig[i+3].buf),
  2321. le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
  2322. } else {
  2323. netdev_info(dev,
  2324. "%03x: %08x %08x %08x "
  2325. "// %08x %08x %08x "
  2326. "// %08x %08x %08x "
  2327. "// %08x %08x %08x\n",
  2328. i,
  2329. le32_to_cpu(np->tx_ring.ex[i].bufhigh),
  2330. le32_to_cpu(np->tx_ring.ex[i].buflow),
  2331. le32_to_cpu(np->tx_ring.ex[i].flaglen),
  2332. le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
  2333. le32_to_cpu(np->tx_ring.ex[i+1].buflow),
  2334. le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
  2335. le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
  2336. le32_to_cpu(np->tx_ring.ex[i+2].buflow),
  2337. le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
  2338. le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
  2339. le32_to_cpu(np->tx_ring.ex[i+3].buflow),
  2340. le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
  2341. }
  2342. }
  2343. }
  2344. spin_lock_irq(&np->lock);
  2345. /* 1) stop tx engine */
  2346. nv_stop_tx(dev);
  2347. /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
  2348. saved_tx_limit = np->tx_limit;
  2349. np->tx_limit = 0; /* prevent giving HW any limited pkts */
  2350. np->tx_stop = 0; /* prevent waking tx queue */
  2351. if (!nv_optimized(np))
  2352. nv_tx_done(dev, np->tx_ring_size);
  2353. else
  2354. nv_tx_done_optimized(dev, np->tx_ring_size);
  2355. /* save current HW position */
  2356. if (np->tx_change_owner)
  2357. put_tx.ex = np->tx_change_owner->first_tx_desc;
  2358. else
  2359. put_tx = np->put_tx;
  2360. /* 3) clear all tx state */
  2361. nv_drain_tx(dev);
  2362. nv_init_tx(dev);
  2363. /* 4) restore state to current HW position */
  2364. np->get_tx = np->put_tx = put_tx;
  2365. np->tx_limit = saved_tx_limit;
  2366. /* 5) restart tx engine */
  2367. nv_start_tx(dev);
  2368. netif_wake_queue(dev);
  2369. spin_unlock_irq(&np->lock);
  2370. }
  2371. /*
  2372. * Called when the nic notices a mismatch between the actual data len on the
  2373. * wire and the len indicated in the 802 header
  2374. */
  2375. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  2376. {
  2377. int hdrlen; /* length of the 802 header */
  2378. int protolen; /* length as stored in the proto field */
  2379. /* 1) calculate len according to header */
  2380. if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
  2381. protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
  2382. hdrlen = VLAN_HLEN;
  2383. } else {
  2384. protolen = ntohs(((struct ethhdr *)packet)->h_proto);
  2385. hdrlen = ETH_HLEN;
  2386. }
  2387. if (protolen > ETH_DATA_LEN)
  2388. return datalen; /* Value in proto field not a len, no checks possible */
  2389. protolen += hdrlen;
  2390. /* consistency checks: */
  2391. if (datalen > ETH_ZLEN) {
  2392. if (datalen >= protolen) {
  2393. /* more data on wire than in 802 header, trim of
  2394. * additional data.
  2395. */
  2396. return protolen;
  2397. } else {
  2398. /* less data on wire than mentioned in header.
  2399. * Discard the packet.
  2400. */
  2401. return -1;
  2402. }
  2403. } else {
  2404. /* short packet. Accept only if 802 values are also short */
  2405. if (protolen > ETH_ZLEN) {
  2406. return -1;
  2407. }
  2408. return datalen;
  2409. }
  2410. }
  2411. static int nv_rx_process(struct net_device *dev, int limit)
  2412. {
  2413. struct fe_priv *np = netdev_priv(dev);
  2414. u32 flags;
  2415. int rx_work = 0;
  2416. struct sk_buff *skb;
  2417. int len;
  2418. while ((np->get_rx.orig != np->put_rx.orig) &&
  2419. !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
  2420. (rx_work < limit)) {
  2421. /*
  2422. * the packet is for us - immediately tear down the pci mapping.
  2423. * TODO: check if a prefetch of the first cacheline improves
  2424. * the performance.
  2425. */
  2426. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2427. np->get_rx_ctx->dma_len,
  2428. PCI_DMA_FROMDEVICE);
  2429. skb = np->get_rx_ctx->skb;
  2430. np->get_rx_ctx->skb = NULL;
  2431. /* look at what we actually got: */
  2432. if (np->desc_ver == DESC_VER_1) {
  2433. if (likely(flags & NV_RX_DESCRIPTORVALID)) {
  2434. len = flags & LEN_MASK_V1;
  2435. if (unlikely(flags & NV_RX_ERROR)) {
  2436. if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
  2437. len = nv_getlen(dev, skb->data, len);
  2438. if (len < 0) {
  2439. dev_kfree_skb(skb);
  2440. goto next_pkt;
  2441. }
  2442. }
  2443. /* framing errors are soft errors */
  2444. else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
  2445. if (flags & NV_RX_SUBSTRACT1)
  2446. len--;
  2447. }
  2448. /* the rest are hard errors */
  2449. else {
  2450. if (flags & NV_RX_MISSEDFRAME) {
  2451. u64_stats_update_begin(&np->swstats_rx_syncp);
  2452. np->stat_rx_missed_errors++;
  2453. u64_stats_update_end(&np->swstats_rx_syncp);
  2454. }
  2455. dev_kfree_skb(skb);
  2456. goto next_pkt;
  2457. }
  2458. }
  2459. } else {
  2460. dev_kfree_skb(skb);
  2461. goto next_pkt;
  2462. }
  2463. } else {
  2464. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2465. len = flags & LEN_MASK_V2;
  2466. if (unlikely(flags & NV_RX2_ERROR)) {
  2467. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2468. len = nv_getlen(dev, skb->data, len);
  2469. if (len < 0) {
  2470. dev_kfree_skb(skb);
  2471. goto next_pkt;
  2472. }
  2473. }
  2474. /* framing errors are soft errors */
  2475. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2476. if (flags & NV_RX2_SUBSTRACT1)
  2477. len--;
  2478. }
  2479. /* the rest are hard errors */
  2480. else {
  2481. dev_kfree_skb(skb);
  2482. goto next_pkt;
  2483. }
  2484. }
  2485. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2486. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2487. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2488. } else {
  2489. dev_kfree_skb(skb);
  2490. goto next_pkt;
  2491. }
  2492. }
  2493. /* got a valid packet - forward it to the network core */
  2494. skb_put(skb, len);
  2495. skb->protocol = eth_type_trans(skb, dev);
  2496. napi_gro_receive(&np->napi, skb);
  2497. u64_stats_update_begin(&np->swstats_rx_syncp);
  2498. np->stat_rx_packets++;
  2499. np->stat_rx_bytes += len;
  2500. u64_stats_update_end(&np->swstats_rx_syncp);
  2501. next_pkt:
  2502. if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
  2503. np->get_rx.orig = np->first_rx.orig;
  2504. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2505. np->get_rx_ctx = np->first_rx_ctx;
  2506. rx_work++;
  2507. }
  2508. return rx_work;
  2509. }
  2510. static int nv_rx_process_optimized(struct net_device *dev, int limit)
  2511. {
  2512. struct fe_priv *np = netdev_priv(dev);
  2513. u32 flags;
  2514. u32 vlanflags = 0;
  2515. int rx_work = 0;
  2516. struct sk_buff *skb;
  2517. int len;
  2518. while ((np->get_rx.ex != np->put_rx.ex) &&
  2519. !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
  2520. (rx_work < limit)) {
  2521. /*
  2522. * the packet is for us - immediately tear down the pci mapping.
  2523. * TODO: check if a prefetch of the first cacheline improves
  2524. * the performance.
  2525. */
  2526. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2527. np->get_rx_ctx->dma_len,
  2528. PCI_DMA_FROMDEVICE);
  2529. skb = np->get_rx_ctx->skb;
  2530. np->get_rx_ctx->skb = NULL;
  2531. /* look at what we actually got: */
  2532. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2533. len = flags & LEN_MASK_V2;
  2534. if (unlikely(flags & NV_RX2_ERROR)) {
  2535. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2536. len = nv_getlen(dev, skb->data, len);
  2537. if (len < 0) {
  2538. dev_kfree_skb(skb);
  2539. goto next_pkt;
  2540. }
  2541. }
  2542. /* framing errors are soft errors */
  2543. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2544. if (flags & NV_RX2_SUBSTRACT1)
  2545. len--;
  2546. }
  2547. /* the rest are hard errors */
  2548. else {
  2549. dev_kfree_skb(skb);
  2550. goto next_pkt;
  2551. }
  2552. }
  2553. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2554. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2555. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2556. /* got a valid packet - forward it to the network core */
  2557. skb_put(skb, len);
  2558. skb->protocol = eth_type_trans(skb, dev);
  2559. prefetch(skb->data);
  2560. vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
  2561. /*
  2562. * There's need to check for NETIF_F_HW_VLAN_RX here.
  2563. * Even if vlan rx accel is disabled,
  2564. * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
  2565. */
  2566. if (dev->features & NETIF_F_HW_VLAN_RX &&
  2567. vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
  2568. u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;
  2569. __vlan_hwaccel_put_tag(skb, vid);
  2570. }
  2571. napi_gro_receive(&np->napi, skb);
  2572. u64_stats_update_begin(&np->swstats_rx_syncp);
  2573. np->stat_rx_packets++;
  2574. np->stat_rx_bytes += len;
  2575. u64_stats_update_end(&np->swstats_rx_syncp);
  2576. } else {
  2577. dev_kfree_skb(skb);
  2578. }
  2579. next_pkt:
  2580. if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
  2581. np->get_rx.ex = np->first_rx.ex;
  2582. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2583. np->get_rx_ctx = np->first_rx_ctx;
  2584. rx_work++;
  2585. }
  2586. return rx_work;
  2587. }
  2588. static void set_bufsize(struct net_device *dev)
  2589. {
  2590. struct fe_priv *np = netdev_priv(dev);
  2591. if (dev->mtu <= ETH_DATA_LEN)
  2592. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  2593. else
  2594. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  2595. }
  2596. /*
  2597. * nv_change_mtu: dev->change_mtu function
  2598. * Called with dev_base_lock held for read.
  2599. */
  2600. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  2601. {
  2602. struct fe_priv *np = netdev_priv(dev);
  2603. int old_mtu;
  2604. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  2605. return -EINVAL;
  2606. old_mtu = dev->mtu;
  2607. dev->mtu = new_mtu;
  2608. /* return early if the buffer sizes will not change */
  2609. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  2610. return 0;
  2611. if (old_mtu == new_mtu)
  2612. return 0;
  2613. /* synchronized against open : rtnl_lock() held by caller */
  2614. if (netif_running(dev)) {
  2615. u8 __iomem *base = get_hwbase(dev);
  2616. /*
  2617. * It seems that the nic preloads valid ring entries into an
  2618. * internal buffer. The procedure for flushing everything is
  2619. * guessed, there is probably a simpler approach.
  2620. * Changing the MTU is a rare event, it shouldn't matter.
  2621. */
  2622. nv_disable_irq(dev);
  2623. nv_napi_disable(dev);
  2624. netif_tx_lock_bh(dev);
  2625. netif_addr_lock(dev);
  2626. spin_lock(&np->lock);
  2627. /* stop engines */
  2628. nv_stop_rxtx(dev);
  2629. nv_txrx_reset(dev);
  2630. /* drain rx queue */
  2631. nv_drain_rxtx(dev);
  2632. /* reinit driver view of the rx queue */
  2633. set_bufsize(dev);
  2634. if (nv_init_ring(dev)) {
  2635. if (!np->in_shutdown)
  2636. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2637. }
  2638. /* reinit nic view of the rx queue */
  2639. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  2640. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  2641. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  2642. base + NvRegRingSizes);
  2643. pci_push(base);
  2644. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2645. pci_push(base);
  2646. /* restart rx engine */
  2647. nv_start_rxtx(dev);
  2648. spin_unlock(&np->lock);
  2649. netif_addr_unlock(dev);
  2650. netif_tx_unlock_bh(dev);
  2651. nv_napi_enable(dev);
  2652. nv_enable_irq(dev);
  2653. }
  2654. return 0;
  2655. }
  2656. static void nv_copy_mac_to_hw(struct net_device *dev)
  2657. {
  2658. u8 __iomem *base = get_hwbase(dev);
  2659. u32 mac[2];
  2660. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  2661. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  2662. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  2663. writel(mac[0], base + NvRegMacAddrA);
  2664. writel(mac[1], base + NvRegMacAddrB);
  2665. }
  2666. /*
  2667. * nv_set_mac_address: dev->set_mac_address function
  2668. * Called with rtnl_lock() held.
  2669. */
  2670. static int nv_set_mac_address(struct net_device *dev, void *addr)
  2671. {
  2672. struct fe_priv *np = netdev_priv(dev);
  2673. struct sockaddr *macaddr = (struct sockaddr *)addr;
  2674. if (!is_valid_ether_addr(macaddr->sa_data))
  2675. return -EADDRNOTAVAIL;
  2676. /* synchronized against open : rtnl_lock() held by caller */
  2677. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  2678. dev->addr_assign_type &= ~NET_ADDR_RANDOM;
  2679. if (netif_running(dev)) {
  2680. netif_tx_lock_bh(dev);
  2681. netif_addr_lock(dev);
  2682. spin_lock_irq(&np->lock);
  2683. /* stop rx engine */
  2684. nv_stop_rx(dev);
  2685. /* set mac address */
  2686. nv_copy_mac_to_hw(dev);
  2687. /* restart rx engine */
  2688. nv_start_rx(dev);
  2689. spin_unlock_irq(&np->lock);
  2690. netif_addr_unlock(dev);
  2691. netif_tx_unlock_bh(dev);
  2692. } else {
  2693. nv_copy_mac_to_hw(dev);
  2694. }
  2695. return 0;
  2696. }
  2697. /*
  2698. * nv_set_multicast: dev->set_multicast function
  2699. * Called with netif_tx_lock held.
  2700. */
  2701. static void nv_set_multicast(struct net_device *dev)
  2702. {
  2703. struct fe_priv *np = netdev_priv(dev);
  2704. u8 __iomem *base = get_hwbase(dev);
  2705. u32 addr[2];
  2706. u32 mask[2];
  2707. u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
  2708. memset(addr, 0, sizeof(addr));
  2709. memset(mask, 0, sizeof(mask));
  2710. if (dev->flags & IFF_PROMISC) {
  2711. pff |= NVREG_PFF_PROMISC;
  2712. } else {
  2713. pff |= NVREG_PFF_MYADDR;
  2714. if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
  2715. u32 alwaysOff[2];
  2716. u32 alwaysOn[2];
  2717. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  2718. if (dev->flags & IFF_ALLMULTI) {
  2719. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  2720. } else {
  2721. struct netdev_hw_addr *ha;
  2722. netdev_for_each_mc_addr(ha, dev) {
  2723. unsigned char *hw_addr = ha->addr;
  2724. u32 a, b;
  2725. a = le32_to_cpu(*(__le32 *) hw_addr);
  2726. b = le16_to_cpu(*(__le16 *) (&hw_addr[4]));
  2727. alwaysOn[0] &= a;
  2728. alwaysOff[0] &= ~a;
  2729. alwaysOn[1] &= b;
  2730. alwaysOff[1] &= ~b;
  2731. }
  2732. }
  2733. addr[0] = alwaysOn[0];
  2734. addr[1] = alwaysOn[1];
  2735. mask[0] = alwaysOn[0] | alwaysOff[0];
  2736. mask[1] = alwaysOn[1] | alwaysOff[1];
  2737. } else {
  2738. mask[0] = NVREG_MCASTMASKA_NONE;
  2739. mask[1] = NVREG_MCASTMASKB_NONE;
  2740. }
  2741. }
  2742. addr[0] |= NVREG_MCASTADDRA_FORCE;
  2743. pff |= NVREG_PFF_ALWAYS;
  2744. spin_lock_irq(&np->lock);
  2745. nv_stop_rx(dev);
  2746. writel(addr[0], base + NvRegMulticastAddrA);
  2747. writel(addr[1], base + NvRegMulticastAddrB);
  2748. writel(mask[0], base + NvRegMulticastMaskA);
  2749. writel(mask[1], base + NvRegMulticastMaskB);
  2750. writel(pff, base + NvRegPacketFilterFlags);
  2751. nv_start_rx(dev);
  2752. spin_unlock_irq(&np->lock);
  2753. }
  2754. static void nv_update_pause(struct net_device *dev, u32 pause_flags)
  2755. {
  2756. struct fe_priv *np = netdev_priv(dev);
  2757. u8 __iomem *base = get_hwbase(dev);
  2758. np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
  2759. if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
  2760. u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
  2761. if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
  2762. writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
  2763. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2764. } else {
  2765. writel(pff, base + NvRegPacketFilterFlags);
  2766. }
  2767. }
  2768. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
  2769. u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
  2770. if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
  2771. u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
  2772. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
  2773. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
  2774. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
  2775. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
  2776. /* limit the number of tx pause frames to a default of 8 */
  2777. writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
  2778. }
  2779. writel(pause_enable, base + NvRegTxPauseFrame);
  2780. writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
  2781. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2782. } else {
  2783. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  2784. writel(regmisc, base + NvRegMisc1);
  2785. }
  2786. }
  2787. }
  2788. static void nv_force_linkspeed(struct net_device *dev, int speed, int duplex)
  2789. {
  2790. struct fe_priv *np = netdev_priv(dev);
  2791. u8 __iomem *base = get_hwbase(dev);
  2792. u32 phyreg, txreg;
  2793. int mii_status;
  2794. np->linkspeed = NVREG_LINKSPEED_FORCE|speed;
  2795. np->duplex = duplex;
  2796. /* see if gigabit phy */
  2797. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2798. if (mii_status & PHY_GIGABIT) {
  2799. np->gigabit = PHY_GIGABIT;
  2800. phyreg = readl(base + NvRegSlotTime);
  2801. phyreg &= ~(0x3FF00);
  2802. if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
  2803. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2804. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
  2805. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2806. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  2807. phyreg |= NVREG_SLOTTIME_1000_FULL;
  2808. writel(phyreg, base + NvRegSlotTime);
  2809. }
  2810. phyreg = readl(base + NvRegPhyInterface);
  2811. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  2812. if (np->duplex == 0)
  2813. phyreg |= PHY_HALF;
  2814. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  2815. phyreg |= PHY_100;
  2816. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2817. NVREG_LINKSPEED_1000)
  2818. phyreg |= PHY_1000;
  2819. writel(phyreg, base + NvRegPhyInterface);
  2820. if (phyreg & PHY_RGMII) {
  2821. if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2822. NVREG_LINKSPEED_1000)
  2823. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  2824. else
  2825. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  2826. } else {
  2827. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  2828. }
  2829. writel(txreg, base + NvRegTxDeferral);
  2830. if (np->desc_ver == DESC_VER_1) {
  2831. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  2832. } else {
  2833. if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2834. NVREG_LINKSPEED_1000)
  2835. txreg = NVREG_TX_WM_DESC2_3_1000;
  2836. else
  2837. txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
  2838. }
  2839. writel(txreg, base + NvRegTxWatermark);
  2840. writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
  2841. base + NvRegMisc1);
  2842. pci_push(base);
  2843. writel(np->linkspeed, base + NvRegLinkSpeed);
  2844. pci_push(base);
  2845. return;
  2846. }
  2847. /**
  2848. * nv_update_linkspeed: Setup the MAC according to the link partner
  2849. * @dev: Network device to be configured
  2850. *
  2851. * The function queries the PHY and checks if there is a link partner.
  2852. * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
  2853. * set to 10 MBit HD.
  2854. *
  2855. * The function returns 0 if there is no link partner and 1 if there is
  2856. * a good link partner.
  2857. */
  2858. static int nv_update_linkspeed(struct net_device *dev)
  2859. {
  2860. struct fe_priv *np = netdev_priv(dev);
  2861. u8 __iomem *base = get_hwbase(dev);
  2862. int adv = 0;
  2863. int lpa = 0;
  2864. int adv_lpa, adv_pause, lpa_pause;
  2865. int newls = np->linkspeed;
  2866. int newdup = np->duplex;
  2867. int mii_status;
  2868. u32 bmcr;
  2869. int retval = 0;
  2870. u32 control_1000, status_1000, phyreg, pause_flags, txreg;
  2871. u32 txrxFlags = 0;
  2872. u32 phy_exp;
  2873. /* If device loopback is enabled, set carrier on and enable max link
  2874. * speed.
  2875. */
  2876. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  2877. if (bmcr & BMCR_LOOPBACK) {
  2878. if (netif_running(dev)) {
  2879. nv_force_linkspeed(dev, NVREG_LINKSPEED_1000, 1);
  2880. if (!netif_carrier_ok(dev))
  2881. netif_carrier_on(dev);
  2882. }
  2883. return 1;
  2884. }
  2885. /* BMSR_LSTATUS is latched, read it twice:
  2886. * we want the current value.
  2887. */
  2888. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2889. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2890. if (!(mii_status & BMSR_LSTATUS)) {
  2891. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2892. newdup = 0;
  2893. retval = 0;
  2894. goto set_speed;
  2895. }
  2896. if (np->autoneg == 0) {
  2897. if (np->fixed_mode & LPA_100FULL) {
  2898. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2899. newdup = 1;
  2900. } else if (np->fixed_mode & LPA_100HALF) {
  2901. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2902. newdup = 0;
  2903. } else if (np->fixed_mode & LPA_10FULL) {
  2904. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2905. newdup = 1;
  2906. } else {
  2907. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2908. newdup = 0;
  2909. }
  2910. retval = 1;
  2911. goto set_speed;
  2912. }
  2913. /* check auto negotiation is complete */
  2914. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  2915. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  2916. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2917. newdup = 0;
  2918. retval = 0;
  2919. goto set_speed;
  2920. }
  2921. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  2922. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  2923. retval = 1;
  2924. if (np->gigabit == PHY_GIGABIT) {
  2925. control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  2926. status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
  2927. if ((control_1000 & ADVERTISE_1000FULL) &&
  2928. (status_1000 & LPA_1000FULL)) {
  2929. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  2930. newdup = 1;
  2931. goto set_speed;
  2932. }
  2933. }
  2934. /* FIXME: handle parallel detection properly */
  2935. adv_lpa = lpa & adv;
  2936. if (adv_lpa & LPA_100FULL) {
  2937. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2938. newdup = 1;
  2939. } else if (adv_lpa & LPA_100HALF) {
  2940. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2941. newdup = 0;
  2942. } else if (adv_lpa & LPA_10FULL) {
  2943. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2944. newdup = 1;
  2945. } else if (adv_lpa & LPA_10HALF) {
  2946. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2947. newdup = 0;
  2948. } else {
  2949. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2950. newdup = 0;
  2951. }
  2952. set_speed:
  2953. if (np->duplex == newdup && np->linkspeed == newls)
  2954. return retval;
  2955. np->duplex = newdup;
  2956. np->linkspeed = newls;
  2957. /* The transmitter and receiver must be restarted for safe update */
  2958. if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
  2959. txrxFlags |= NV_RESTART_TX;
  2960. nv_stop_tx(dev);
  2961. }
  2962. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  2963. txrxFlags |= NV_RESTART_RX;
  2964. nv_stop_rx(dev);
  2965. }
  2966. if (np->gigabit == PHY_GIGABIT) {
  2967. phyreg = readl(base + NvRegSlotTime);
  2968. phyreg &= ~(0x3FF00);
  2969. if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
  2970. ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
  2971. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2972. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  2973. phyreg |= NVREG_SLOTTIME_1000_FULL;
  2974. writel(phyreg, base + NvRegSlotTime);
  2975. }
  2976. phyreg = readl(base + NvRegPhyInterface);
  2977. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  2978. if (np->duplex == 0)
  2979. phyreg |= PHY_HALF;
  2980. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  2981. phyreg |= PHY_100;
  2982. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  2983. phyreg |= PHY_1000;
  2984. writel(phyreg, base + NvRegPhyInterface);
  2985. phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
  2986. if (phyreg & PHY_RGMII) {
  2987. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
  2988. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  2989. } else {
  2990. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
  2991. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
  2992. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
  2993. else
  2994. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
  2995. } else {
  2996. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  2997. }
  2998. }
  2999. } else {
  3000. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
  3001. txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
  3002. else
  3003. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  3004. }
  3005. writel(txreg, base + NvRegTxDeferral);
  3006. if (np->desc_ver == DESC_VER_1) {
  3007. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  3008. } else {
  3009. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  3010. txreg = NVREG_TX_WM_DESC2_3_1000;
  3011. else
  3012. txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
  3013. }
  3014. writel(txreg, base + NvRegTxWatermark);
  3015. writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
  3016. base + NvRegMisc1);
  3017. pci_push(base);
  3018. writel(np->linkspeed, base + NvRegLinkSpeed);
  3019. pci_push(base);
  3020. pause_flags = 0;
  3021. /* setup pause frame */
  3022. if (np->duplex != 0) {
  3023. if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
  3024. adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3025. lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  3026. switch (adv_pause) {
  3027. case ADVERTISE_PAUSE_CAP:
  3028. if (lpa_pause & LPA_PAUSE_CAP) {
  3029. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3030. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3031. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3032. }
  3033. break;
  3034. case ADVERTISE_PAUSE_ASYM:
  3035. if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
  3036. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3037. break;
  3038. case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
  3039. if (lpa_pause & LPA_PAUSE_CAP) {
  3040. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3041. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3042. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3043. }
  3044. if (lpa_pause == LPA_PAUSE_ASYM)
  3045. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3046. break;
  3047. }
  3048. } else {
  3049. pause_flags = np->pause_flags;
  3050. }
  3051. }
  3052. nv_update_pause(dev, pause_flags);
  3053. if (txrxFlags & NV_RESTART_TX)
  3054. nv_start_tx(dev);
  3055. if (txrxFlags & NV_RESTART_RX)
  3056. nv_start_rx(dev);
  3057. return retval;
  3058. }
  3059. static void nv_linkchange(struct net_device *dev)
  3060. {
  3061. if (nv_update_linkspeed(dev)) {
  3062. if (!netif_carrier_ok(dev)) {
  3063. netif_carrier_on(dev);
  3064. netdev_info(dev, "link up\n");
  3065. nv_txrx_gate(dev, false);
  3066. nv_start_rx(dev);
  3067. }
  3068. } else {
  3069. if (netif_carrier_ok(dev)) {
  3070. netif_carrier_off(dev);
  3071. netdev_info(dev, "link down\n");
  3072. nv_txrx_gate(dev, true);
  3073. nv_stop_rx(dev);
  3074. }
  3075. }
  3076. }
  3077. static void nv_link_irq(struct net_device *dev)
  3078. {
  3079. u8 __iomem *base = get_hwbase(dev);
  3080. u32 miistat;
  3081. miistat = readl(base + NvRegMIIStatus);
  3082. writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
  3083. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  3084. nv_linkchange(dev);
  3085. }
  3086. static void nv_msi_workaround(struct fe_priv *np)
  3087. {
  3088. /* Need to toggle the msi irq mask within the ethernet device,
  3089. * otherwise, future interrupts will not be detected.
  3090. */
  3091. if (np->msi_flags & NV_MSI_ENABLED) {
  3092. u8 __iomem *base = np->base;
  3093. writel(0, base + NvRegMSIIrqMask);
  3094. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3095. }
  3096. }
  3097. static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
  3098. {
  3099. struct fe_priv *np = netdev_priv(dev);
  3100. if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
  3101. if (total_work > NV_DYNAMIC_THRESHOLD) {
  3102. /* transition to poll based interrupts */
  3103. np->quiet_count = 0;
  3104. if (np->irqmask != NVREG_IRQMASK_CPU) {
  3105. np->irqmask = NVREG_IRQMASK_CPU;
  3106. return 1;
  3107. }
  3108. } else {
  3109. if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
  3110. np->quiet_count++;
  3111. } else {
  3112. /* reached a period of low activity, switch
  3113. to per tx/rx packet interrupts */
  3114. if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
  3115. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  3116. return 1;
  3117. }
  3118. }
  3119. }
  3120. }
  3121. return 0;
  3122. }
  3123. static irqreturn_t nv_nic_irq(int foo, void *data)
  3124. {
  3125. struct net_device *dev = (struct net_device *) data;
  3126. struct fe_priv *np = netdev_priv(dev);
  3127. u8 __iomem *base = get_hwbase(dev);
  3128. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3129. np->events = readl(base + NvRegIrqStatus);
  3130. writel(np->events, base + NvRegIrqStatus);
  3131. } else {
  3132. np->events = readl(base + NvRegMSIXIrqStatus);
  3133. writel(np->events, base + NvRegMSIXIrqStatus);
  3134. }
  3135. if (!(np->events & np->irqmask))
  3136. return IRQ_NONE;
  3137. nv_msi_workaround(np);
  3138. if (napi_schedule_prep(&np->napi)) {
  3139. /*
  3140. * Disable further irq's (msix not enabled with napi)
  3141. */
  3142. writel(0, base + NvRegIrqMask);
  3143. __napi_schedule(&np->napi);
  3144. }
  3145. return IRQ_HANDLED;
  3146. }
  3147. /**
  3148. * All _optimized functions are used to help increase performance
  3149. * (reduce CPU and increase throughput). They use descripter version 3,
  3150. * compiler directives, and reduce memory accesses.
  3151. */
  3152. static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
  3153. {
  3154. struct net_device *dev = (struct net_device *) data;
  3155. struct fe_priv *np = netdev_priv(dev);
  3156. u8 __iomem *base = get_hwbase(dev);
  3157. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3158. np->events = readl(base + NvRegIrqStatus);
  3159. writel(np->events, base + NvRegIrqStatus);
  3160. } else {
  3161. np->events = readl(base + NvRegMSIXIrqStatus);
  3162. writel(np->events, base + NvRegMSIXIrqStatus);
  3163. }
  3164. if (!(np->events & np->irqmask))
  3165. return IRQ_NONE;
  3166. nv_msi_workaround(np);
  3167. if (napi_schedule_prep(&np->napi)) {
  3168. /*
  3169. * Disable further irq's (msix not enabled with napi)
  3170. */
  3171. writel(0, base + NvRegIrqMask);
  3172. __napi_schedule(&np->napi);
  3173. }
  3174. return IRQ_HANDLED;
  3175. }
  3176. static irqreturn_t nv_nic_irq_tx(int foo, void *data)
  3177. {
  3178. struct net_device *dev = (struct net_device *) data;
  3179. struct fe_priv *np = netdev_priv(dev);
  3180. u8 __iomem *base = get_hwbase(dev);
  3181. u32 events;
  3182. int i;
  3183. unsigned long flags;
  3184. for (i = 0;; i++) {
  3185. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
  3186. writel(events, base + NvRegMSIXIrqStatus);
  3187. netdev_dbg(dev, "tx irq events: %08x\n", events);
  3188. if (!(events & np->irqmask))
  3189. break;
  3190. spin_lock_irqsave(&np->lock, flags);
  3191. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3192. spin_unlock_irqrestore(&np->lock, flags);
  3193. if (unlikely(i > max_interrupt_work)) {
  3194. spin_lock_irqsave(&np->lock, flags);
  3195. /* disable interrupts on the nic */
  3196. writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
  3197. pci_push(base);
  3198. if (!np->in_shutdown) {
  3199. np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
  3200. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3201. }
  3202. spin_unlock_irqrestore(&np->lock, flags);
  3203. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3204. __func__, i);
  3205. break;
  3206. }
  3207. }
  3208. return IRQ_RETVAL(i);
  3209. }
  3210. static int nv_napi_poll(struct napi_struct *napi, int budget)
  3211. {
  3212. struct fe_priv *np = container_of(napi, struct fe_priv, napi);
  3213. struct net_device *dev = np->dev;
  3214. u8 __iomem *base = get_hwbase(dev);
  3215. unsigned long flags;
  3216. int retcode;
  3217. int rx_count, tx_work = 0, rx_work = 0;
  3218. do {
  3219. if (!nv_optimized(np)) {
  3220. spin_lock_irqsave(&np->lock, flags);
  3221. tx_work += nv_tx_done(dev, np->tx_ring_size);
  3222. spin_unlock_irqrestore(&np->lock, flags);
  3223. rx_count = nv_rx_process(dev, budget - rx_work);
  3224. retcode = nv_alloc_rx(dev);
  3225. } else {
  3226. spin_lock_irqsave(&np->lock, flags);
  3227. tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
  3228. spin_unlock_irqrestore(&np->lock, flags);
  3229. rx_count = nv_rx_process_optimized(dev,
  3230. budget - rx_work);
  3231. retcode = nv_alloc_rx_optimized(dev);
  3232. }
  3233. } while (retcode == 0 &&
  3234. rx_count > 0 && (rx_work += rx_count) < budget);
  3235. if (retcode) {
  3236. spin_lock_irqsave(&np->lock, flags);
  3237. if (!np->in_shutdown)
  3238. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3239. spin_unlock_irqrestore(&np->lock, flags);
  3240. }
  3241. nv_change_interrupt_mode(dev, tx_work + rx_work);
  3242. if (unlikely(np->events & NVREG_IRQ_LINK)) {
  3243. spin_lock_irqsave(&np->lock, flags);
  3244. nv_link_irq(dev);
  3245. spin_unlock_irqrestore(&np->lock, flags);
  3246. }
  3247. if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
  3248. spin_lock_irqsave(&np->lock, flags);
  3249. nv_linkchange(dev);
  3250. spin_unlock_irqrestore(&np->lock, flags);
  3251. np->link_timeout = jiffies + LINK_TIMEOUT;
  3252. }
  3253. if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
  3254. spin_lock_irqsave(&np->lock, flags);
  3255. if (!np->in_shutdown) {
  3256. np->nic_poll_irq = np->irqmask;
  3257. np->recover_error = 1;
  3258. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3259. }
  3260. spin_unlock_irqrestore(&np->lock, flags);
  3261. napi_complete(napi);
  3262. return rx_work;
  3263. }
  3264. if (rx_work < budget) {
  3265. /* re-enable interrupts
  3266. (msix not enabled in napi) */
  3267. napi_complete(napi);
  3268. writel(np->irqmask, base + NvRegIrqMask);
  3269. }
  3270. return rx_work;
  3271. }
  3272. static irqreturn_t nv_nic_irq_rx(int foo, void *data)
  3273. {
  3274. struct net_device *dev = (struct net_device *) data;
  3275. struct fe_priv *np = netdev_priv(dev);
  3276. u8 __iomem *base = get_hwbase(dev);
  3277. u32 events;
  3278. int i;
  3279. unsigned long flags;
  3280. for (i = 0;; i++) {
  3281. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
  3282. writel(events, base + NvRegMSIXIrqStatus);
  3283. netdev_dbg(dev, "rx irq events: %08x\n", events);
  3284. if (!(events & np->irqmask))
  3285. break;
  3286. if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
  3287. if (unlikely(nv_alloc_rx_optimized(dev))) {
  3288. spin_lock_irqsave(&np->lock, flags);
  3289. if (!np->in_shutdown)
  3290. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3291. spin_unlock_irqrestore(&np->lock, flags);
  3292. }
  3293. }
  3294. if (unlikely(i > max_interrupt_work)) {
  3295. spin_lock_irqsave(&np->lock, flags);
  3296. /* disable interrupts on the nic */
  3297. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  3298. pci_push(base);
  3299. if (!np->in_shutdown) {
  3300. np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
  3301. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3302. }
  3303. spin_unlock_irqrestore(&np->lock, flags);
  3304. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3305. __func__, i);
  3306. break;
  3307. }
  3308. }
  3309. return IRQ_RETVAL(i);
  3310. }
  3311. static irqreturn_t nv_nic_irq_other(int foo, void *data)
  3312. {
  3313. struct net_device *dev = (struct net_device *) data;
  3314. struct fe_priv *np = netdev_priv(dev);
  3315. u8 __iomem *base = get_hwbase(dev);
  3316. u32 events;
  3317. int i;
  3318. unsigned long flags;
  3319. for (i = 0;; i++) {
  3320. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
  3321. writel(events, base + NvRegMSIXIrqStatus);
  3322. netdev_dbg(dev, "irq events: %08x\n", events);
  3323. if (!(events & np->irqmask))
  3324. break;
  3325. /* check tx in case we reached max loop limit in tx isr */
  3326. spin_lock_irqsave(&np->lock, flags);
  3327. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3328. spin_unlock_irqrestore(&np->lock, flags);
  3329. if (events & NVREG_IRQ_LINK) {
  3330. spin_lock_irqsave(&np->lock, flags);
  3331. nv_link_irq(dev);
  3332. spin_unlock_irqrestore(&np->lock, flags);
  3333. }
  3334. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  3335. spin_lock_irqsave(&np->lock, flags);
  3336. nv_linkchange(dev);
  3337. spin_unlock_irqrestore(&np->lock, flags);
  3338. np->link_timeout = jiffies + LINK_TIMEOUT;
  3339. }
  3340. if (events & NVREG_IRQ_RECOVER_ERROR) {
  3341. spin_lock_irq(&np->lock);
  3342. /* disable interrupts on the nic */
  3343. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3344. pci_push(base);
  3345. if (!np->in_shutdown) {
  3346. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3347. np->recover_error = 1;
  3348. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3349. }
  3350. spin_unlock_irq(&np->lock);
  3351. break;
  3352. }
  3353. if (unlikely(i > max_interrupt_work)) {
  3354. spin_lock_irqsave(&np->lock, flags);
  3355. /* disable interrupts on the nic */
  3356. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3357. pci_push(base);
  3358. if (!np->in_shutdown) {
  3359. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3360. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3361. }
  3362. spin_unlock_irqrestore(&np->lock, flags);
  3363. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3364. __func__, i);
  3365. break;
  3366. }
  3367. }
  3368. return IRQ_RETVAL(i);
  3369. }
  3370. static irqreturn_t nv_nic_irq_test(int foo, void *data)
  3371. {
  3372. struct net_device *dev = (struct net_device *) data;
  3373. struct fe_priv *np = netdev_priv(dev);
  3374. u8 __iomem *base = get_hwbase(dev);
  3375. u32 events;
  3376. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3377. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  3378. writel(events & NVREG_IRQ_TIMER, base + NvRegIrqStatus);
  3379. } else {
  3380. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  3381. writel(events & NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
  3382. }
  3383. pci_push(base);
  3384. if (!(events & NVREG_IRQ_TIMER))
  3385. return IRQ_RETVAL(0);
  3386. nv_msi_workaround(np);
  3387. spin_lock(&np->lock);
  3388. np->intr_test = 1;
  3389. spin_unlock(&np->lock);
  3390. return IRQ_RETVAL(1);
  3391. }
  3392. static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
  3393. {
  3394. u8 __iomem *base = get_hwbase(dev);
  3395. int i;
  3396. u32 msixmap = 0;
  3397. /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
  3398. * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
  3399. * the remaining 8 interrupts.
  3400. */
  3401. for (i = 0; i < 8; i++) {
  3402. if ((irqmask >> i) & 0x1)
  3403. msixmap |= vector << (i << 2);
  3404. }
  3405. writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
  3406. msixmap = 0;
  3407. for (i = 0; i < 8; i++) {
  3408. if ((irqmask >> (i + 8)) & 0x1)
  3409. msixmap |= vector << (i << 2);
  3410. }
  3411. writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
  3412. }
  3413. static int nv_request_irq(struct net_device *dev, int intr_test)
  3414. {
  3415. struct fe_priv *np = get_nvpriv(dev);
  3416. u8 __iomem *base = get_hwbase(dev);
  3417. int ret = 1;
  3418. int i;
  3419. irqreturn_t (*handler)(int foo, void *data);
  3420. if (intr_test) {
  3421. handler = nv_nic_irq_test;
  3422. } else {
  3423. if (nv_optimized(np))
  3424. handler = nv_nic_irq_optimized;
  3425. else
  3426. handler = nv_nic_irq;
  3427. }
  3428. if (np->msi_flags & NV_MSI_X_CAPABLE) {
  3429. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
  3430. np->msi_x_entry[i].entry = i;
  3431. ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
  3432. if (ret == 0) {
  3433. np->msi_flags |= NV_MSI_X_ENABLED;
  3434. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
  3435. /* Request irq for rx handling */
  3436. sprintf(np->name_rx, "%s-rx", dev->name);
  3437. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
  3438. nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
  3439. netdev_info(dev,
  3440. "request_irq failed for rx %d\n",
  3441. ret);
  3442. pci_disable_msix(np->pci_dev);
  3443. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3444. goto out_err;
  3445. }
  3446. /* Request irq for tx handling */
  3447. sprintf(np->name_tx, "%s-tx", dev->name);
  3448. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
  3449. nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
  3450. netdev_info(dev,
  3451. "request_irq failed for tx %d\n",
  3452. ret);
  3453. pci_disable_msix(np->pci_dev);
  3454. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3455. goto out_free_rx;
  3456. }
  3457. /* Request irq for link and timer handling */
  3458. sprintf(np->name_other, "%s-other", dev->name);
  3459. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
  3460. nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
  3461. netdev_info(dev,
  3462. "request_irq failed for link %d\n",
  3463. ret);
  3464. pci_disable_msix(np->pci_dev);
  3465. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3466. goto out_free_tx;
  3467. }
  3468. /* map interrupts to their respective vector */
  3469. writel(0, base + NvRegMSIXMap0);
  3470. writel(0, base + NvRegMSIXMap1);
  3471. set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
  3472. set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
  3473. set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
  3474. } else {
  3475. /* Request irq for all interrupts */
  3476. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3477. netdev_info(dev,
  3478. "request_irq failed %d\n",
  3479. ret);
  3480. pci_disable_msix(np->pci_dev);
  3481. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3482. goto out_err;
  3483. }
  3484. /* map interrupts to vector 0 */
  3485. writel(0, base + NvRegMSIXMap0);
  3486. writel(0, base + NvRegMSIXMap1);
  3487. }
  3488. netdev_info(dev, "MSI-X enabled\n");
  3489. }
  3490. }
  3491. if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
  3492. ret = pci_enable_msi(np->pci_dev);
  3493. if (ret == 0) {
  3494. np->msi_flags |= NV_MSI_ENABLED;
  3495. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3496. netdev_info(dev, "request_irq failed %d\n",
  3497. ret);
  3498. pci_disable_msi(np->pci_dev);
  3499. np->msi_flags &= ~NV_MSI_ENABLED;
  3500. goto out_err;
  3501. }
  3502. /* map interrupts to vector 0 */
  3503. writel(0, base + NvRegMSIMap0);
  3504. writel(0, base + NvRegMSIMap1);
  3505. /* enable msi vector 0 */
  3506. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3507. netdev_info(dev, "MSI enabled\n");
  3508. }
  3509. }
  3510. if (ret != 0) {
  3511. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
  3512. goto out_err;
  3513. }
  3514. return 0;
  3515. out_free_tx:
  3516. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
  3517. out_free_rx:
  3518. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
  3519. out_err:
  3520. return 1;
  3521. }
  3522. static void nv_free_irq(struct net_device *dev)
  3523. {
  3524. struct fe_priv *np = get_nvpriv(dev);
  3525. int i;
  3526. if (np->msi_flags & NV_MSI_X_ENABLED) {
  3527. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
  3528. free_irq(np->msi_x_entry[i].vector, dev);
  3529. pci_disable_msix(np->pci_dev);
  3530. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3531. } else {
  3532. free_irq(np->pci_dev->irq, dev);
  3533. if (np->msi_flags & NV_MSI_ENABLED) {
  3534. pci_disable_msi(np->pci_dev);
  3535. np->msi_flags &= ~NV_MSI_ENABLED;
  3536. }
  3537. }
  3538. }
  3539. static void nv_do_nic_poll(unsigned long data)
  3540. {
  3541. struct net_device *dev = (struct net_device *) data;
  3542. struct fe_priv *np = netdev_priv(dev);
  3543. u8 __iomem *base = get_hwbase(dev);
  3544. u32 mask = 0;
  3545. /*
  3546. * First disable irq(s) and then
  3547. * reenable interrupts on the nic, we have to do this before calling
  3548. * nv_nic_irq because that may decide to do otherwise
  3549. */
  3550. if (!using_multi_irqs(dev)) {
  3551. if (np->msi_flags & NV_MSI_X_ENABLED)
  3552. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3553. else
  3554. disable_irq_lockdep(np->pci_dev->irq);
  3555. mask = np->irqmask;
  3556. } else {
  3557. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3558. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3559. mask |= NVREG_IRQ_RX_ALL;
  3560. }
  3561. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3562. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3563. mask |= NVREG_IRQ_TX_ALL;
  3564. }
  3565. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3566. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3567. mask |= NVREG_IRQ_OTHER;
  3568. }
  3569. }
  3570. /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
  3571. if (np->recover_error) {
  3572. np->recover_error = 0;
  3573. netdev_info(dev, "MAC in recoverable error state\n");
  3574. if (netif_running(dev)) {
  3575. netif_tx_lock_bh(dev);
  3576. netif_addr_lock(dev);
  3577. spin_lock(&np->lock);
  3578. /* stop engines */
  3579. nv_stop_rxtx(dev);
  3580. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  3581. nv_mac_reset(dev);
  3582. nv_txrx_reset(dev);
  3583. /* drain rx queue */
  3584. nv_drain_rxtx(dev);
  3585. /* reinit driver view of the rx queue */
  3586. set_bufsize(dev);
  3587. if (nv_init_ring(dev)) {
  3588. if (!np->in_shutdown)
  3589. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3590. }
  3591. /* reinit nic view of the rx queue */
  3592. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  3593. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  3594. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  3595. base + NvRegRingSizes);
  3596. pci_push(base);
  3597. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  3598. pci_push(base);
  3599. /* clear interrupts */
  3600. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  3601. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  3602. else
  3603. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  3604. /* restart rx engine */
  3605. nv_start_rxtx(dev);
  3606. spin_unlock(&np->lock);
  3607. netif_addr_unlock(dev);
  3608. netif_tx_unlock_bh(dev);
  3609. }
  3610. }
  3611. writel(mask, base + NvRegIrqMask);
  3612. pci_push(base);
  3613. if (!using_multi_irqs(dev)) {
  3614. np->nic_poll_irq = 0;
  3615. if (nv_optimized(np))
  3616. nv_nic_irq_optimized(0, dev);
  3617. else
  3618. nv_nic_irq(0, dev);
  3619. if (np->msi_flags & NV_MSI_X_ENABLED)
  3620. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3621. else
  3622. enable_irq_lockdep(np->pci_dev->irq);
  3623. } else {
  3624. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3625. np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
  3626. nv_nic_irq_rx(0, dev);
  3627. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3628. }
  3629. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3630. np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
  3631. nv_nic_irq_tx(0, dev);
  3632. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3633. }
  3634. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3635. np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
  3636. nv_nic_irq_other(0, dev);
  3637. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3638. }
  3639. }
  3640. }
  3641. #ifdef CONFIG_NET_POLL_CONTROLLER
  3642. static void nv_poll_controller(struct net_device *dev)
  3643. {
  3644. nv_do_nic_poll((unsigned long) dev);
  3645. }
  3646. #endif
  3647. static void nv_do_stats_poll(unsigned long data)
  3648. __acquires(&netdev_priv(dev)->hwstats_lock)
  3649. __releases(&netdev_priv(dev)->hwstats_lock)
  3650. {
  3651. struct net_device *dev = (struct net_device *) data;
  3652. struct fe_priv *np = netdev_priv(dev);
  3653. /* If lock is currently taken, the stats are being refreshed
  3654. * and hence fresh enough */
  3655. if (spin_trylock(&np->hwstats_lock)) {
  3656. nv_update_stats(dev);
  3657. spin_unlock(&np->hwstats_lock);
  3658. }
  3659. if (!np->in_shutdown)
  3660. mod_timer(&np->stats_poll,
  3661. round_jiffies(jiffies + STATS_INTERVAL));
  3662. }
  3663. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  3664. {
  3665. struct fe_priv *np = netdev_priv(dev);
  3666. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  3667. strlcpy(info->version, FORCEDETH_VERSION, sizeof(info->version));
  3668. strlcpy(info->bus_info, pci_name(np->pci_dev), sizeof(info->bus_info));
  3669. }
  3670. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3671. {
  3672. struct fe_priv *np = netdev_priv(dev);
  3673. wolinfo->supported = WAKE_MAGIC;
  3674. spin_lock_irq(&np->lock);
  3675. if (np->wolenabled)
  3676. wolinfo->wolopts = WAKE_MAGIC;
  3677. spin_unlock_irq(&np->lock);
  3678. }
  3679. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3680. {
  3681. struct fe_priv *np = netdev_priv(dev);
  3682. u8 __iomem *base = get_hwbase(dev);
  3683. u32 flags = 0;
  3684. if (wolinfo->wolopts == 0) {
  3685. np->wolenabled = 0;
  3686. } else if (wolinfo->wolopts & WAKE_MAGIC) {
  3687. np->wolenabled = 1;
  3688. flags = NVREG_WAKEUPFLAGS_ENABLE;
  3689. }
  3690. if (netif_running(dev)) {
  3691. spin_lock_irq(&np->lock);
  3692. writel(flags, base + NvRegWakeUpFlags);
  3693. spin_unlock_irq(&np->lock);
  3694. }
  3695. device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
  3696. return 0;
  3697. }
  3698. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3699. {
  3700. struct fe_priv *np = netdev_priv(dev);
  3701. u32 speed;
  3702. int adv;
  3703. spin_lock_irq(&np->lock);
  3704. ecmd->port = PORT_MII;
  3705. if (!netif_running(dev)) {
  3706. /* We do not track link speed / duplex setting if the
  3707. * interface is disabled. Force a link check */
  3708. if (nv_update_linkspeed(dev)) {
  3709. if (!netif_carrier_ok(dev))
  3710. netif_carrier_on(dev);
  3711. } else {
  3712. if (netif_carrier_ok(dev))
  3713. netif_carrier_off(dev);
  3714. }
  3715. }
  3716. if (netif_carrier_ok(dev)) {
  3717. switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  3718. case NVREG_LINKSPEED_10:
  3719. speed = SPEED_10;
  3720. break;
  3721. case NVREG_LINKSPEED_100:
  3722. speed = SPEED_100;
  3723. break;
  3724. case NVREG_LINKSPEED_1000:
  3725. speed = SPEED_1000;
  3726. break;
  3727. default:
  3728. speed = -1;
  3729. break;
  3730. }
  3731. ecmd->duplex = DUPLEX_HALF;
  3732. if (np->duplex)
  3733. ecmd->duplex = DUPLEX_FULL;
  3734. } else {
  3735. speed = -1;
  3736. ecmd->duplex = -1;
  3737. }
  3738. ethtool_cmd_speed_set(ecmd, speed);
  3739. ecmd->autoneg = np->autoneg;
  3740. ecmd->advertising = ADVERTISED_MII;
  3741. if (np->autoneg) {
  3742. ecmd->advertising |= ADVERTISED_Autoneg;
  3743. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3744. if (adv & ADVERTISE_10HALF)
  3745. ecmd->advertising |= ADVERTISED_10baseT_Half;
  3746. if (adv & ADVERTISE_10FULL)
  3747. ecmd->advertising |= ADVERTISED_10baseT_Full;
  3748. if (adv & ADVERTISE_100HALF)
  3749. ecmd->advertising |= ADVERTISED_100baseT_Half;
  3750. if (adv & ADVERTISE_100FULL)
  3751. ecmd->advertising |= ADVERTISED_100baseT_Full;
  3752. if (np->gigabit == PHY_GIGABIT) {
  3753. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3754. if (adv & ADVERTISE_1000FULL)
  3755. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  3756. }
  3757. }
  3758. ecmd->supported = (SUPPORTED_Autoneg |
  3759. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  3760. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  3761. SUPPORTED_MII);
  3762. if (np->gigabit == PHY_GIGABIT)
  3763. ecmd->supported |= SUPPORTED_1000baseT_Full;
  3764. ecmd->phy_address = np->phyaddr;
  3765. ecmd->transceiver = XCVR_EXTERNAL;
  3766. /* ignore maxtxpkt, maxrxpkt for now */
  3767. spin_unlock_irq(&np->lock);
  3768. return 0;
  3769. }
  3770. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3771. {
  3772. struct fe_priv *np = netdev_priv(dev);
  3773. u32 speed = ethtool_cmd_speed(ecmd);
  3774. if (ecmd->port != PORT_MII)
  3775. return -EINVAL;
  3776. if (ecmd->transceiver != XCVR_EXTERNAL)
  3777. return -EINVAL;
  3778. if (ecmd->phy_address != np->phyaddr) {
  3779. /* TODO: support switching between multiple phys. Should be
  3780. * trivial, but not enabled due to lack of test hardware. */
  3781. return -EINVAL;
  3782. }
  3783. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3784. u32 mask;
  3785. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  3786. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  3787. if (np->gigabit == PHY_GIGABIT)
  3788. mask |= ADVERTISED_1000baseT_Full;
  3789. if ((ecmd->advertising & mask) == 0)
  3790. return -EINVAL;
  3791. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  3792. /* Note: autonegotiation disable, speed 1000 intentionally
  3793. * forbidden - no one should need that. */
  3794. if (speed != SPEED_10 && speed != SPEED_100)
  3795. return -EINVAL;
  3796. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  3797. return -EINVAL;
  3798. } else {
  3799. return -EINVAL;
  3800. }
  3801. netif_carrier_off(dev);
  3802. if (netif_running(dev)) {
  3803. unsigned long flags;
  3804. nv_disable_irq(dev);
  3805. netif_tx_lock_bh(dev);
  3806. netif_addr_lock(dev);
  3807. /* with plain spinlock lockdep complains */
  3808. spin_lock_irqsave(&np->lock, flags);
  3809. /* stop engines */
  3810. /* FIXME:
  3811. * this can take some time, and interrupts are disabled
  3812. * due to spin_lock_irqsave, but let's hope no daemon
  3813. * is going to change the settings very often...
  3814. * Worst case:
  3815. * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
  3816. * + some minor delays, which is up to a second approximately
  3817. */
  3818. nv_stop_rxtx(dev);
  3819. spin_unlock_irqrestore(&np->lock, flags);
  3820. netif_addr_unlock(dev);
  3821. netif_tx_unlock_bh(dev);
  3822. }
  3823. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3824. int adv, bmcr;
  3825. np->autoneg = 1;
  3826. /* advertise only what has been requested */
  3827. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3828. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3829. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  3830. adv |= ADVERTISE_10HALF;
  3831. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  3832. adv |= ADVERTISE_10FULL;
  3833. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  3834. adv |= ADVERTISE_100HALF;
  3835. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  3836. adv |= ADVERTISE_100FULL;
  3837. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
  3838. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3839. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3840. adv |= ADVERTISE_PAUSE_ASYM;
  3841. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3842. if (np->gigabit == PHY_GIGABIT) {
  3843. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3844. adv &= ~ADVERTISE_1000FULL;
  3845. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  3846. adv |= ADVERTISE_1000FULL;
  3847. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3848. }
  3849. if (netif_running(dev))
  3850. netdev_info(dev, "link down\n");
  3851. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3852. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3853. bmcr |= BMCR_ANENABLE;
  3854. /* reset the phy in order for settings to stick,
  3855. * and cause autoneg to start */
  3856. if (phy_reset(dev, bmcr)) {
  3857. netdev_info(dev, "phy reset failed\n");
  3858. return -EINVAL;
  3859. }
  3860. } else {
  3861. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3862. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3863. }
  3864. } else {
  3865. int adv, bmcr;
  3866. np->autoneg = 0;
  3867. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3868. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3869. if (speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  3870. adv |= ADVERTISE_10HALF;
  3871. if (speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  3872. adv |= ADVERTISE_10FULL;
  3873. if (speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  3874. adv |= ADVERTISE_100HALF;
  3875. if (speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  3876. adv |= ADVERTISE_100FULL;
  3877. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  3878. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
  3879. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3880. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3881. }
  3882. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
  3883. adv |= ADVERTISE_PAUSE_ASYM;
  3884. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3885. }
  3886. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3887. np->fixed_mode = adv;
  3888. if (np->gigabit == PHY_GIGABIT) {
  3889. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3890. adv &= ~ADVERTISE_1000FULL;
  3891. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3892. }
  3893. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3894. bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
  3895. if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  3896. bmcr |= BMCR_FULLDPLX;
  3897. if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  3898. bmcr |= BMCR_SPEED100;
  3899. if (np->phy_oui == PHY_OUI_MARVELL) {
  3900. /* reset the phy in order for forced mode settings to stick */
  3901. if (phy_reset(dev, bmcr)) {
  3902. netdev_info(dev, "phy reset failed\n");
  3903. return -EINVAL;
  3904. }
  3905. } else {
  3906. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3907. if (netif_running(dev)) {
  3908. /* Wait a bit and then reconfigure the nic. */
  3909. udelay(10);
  3910. nv_linkchange(dev);
  3911. }
  3912. }
  3913. }
  3914. if (netif_running(dev)) {
  3915. nv_start_rxtx(dev);
  3916. nv_enable_irq(dev);
  3917. }
  3918. return 0;
  3919. }
  3920. #define FORCEDETH_REGS_VER 1
  3921. static int nv_get_regs_len(struct net_device *dev)
  3922. {
  3923. struct fe_priv *np = netdev_priv(dev);
  3924. return np->register_size;
  3925. }
  3926. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  3927. {
  3928. struct fe_priv *np = netdev_priv(dev);
  3929. u8 __iomem *base = get_hwbase(dev);
  3930. u32 *rbuf = buf;
  3931. int i;
  3932. regs->version = FORCEDETH_REGS_VER;
  3933. spin_lock_irq(&np->lock);
  3934. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  3935. rbuf[i] = readl(base + i*sizeof(u32));
  3936. spin_unlock_irq(&np->lock);
  3937. }
  3938. static int nv_nway_reset(struct net_device *dev)
  3939. {
  3940. struct fe_priv *np = netdev_priv(dev);
  3941. int ret;
  3942. if (np->autoneg) {
  3943. int bmcr;
  3944. netif_carrier_off(dev);
  3945. if (netif_running(dev)) {
  3946. nv_disable_irq(dev);
  3947. netif_tx_lock_bh(dev);
  3948. netif_addr_lock(dev);
  3949. spin_lock(&np->lock);
  3950. /* stop engines */
  3951. nv_stop_rxtx(dev);
  3952. spin_unlock(&np->lock);
  3953. netif_addr_unlock(dev);
  3954. netif_tx_unlock_bh(dev);
  3955. netdev_info(dev, "link down\n");
  3956. }
  3957. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3958. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3959. bmcr |= BMCR_ANENABLE;
  3960. /* reset the phy in order for settings to stick*/
  3961. if (phy_reset(dev, bmcr)) {
  3962. netdev_info(dev, "phy reset failed\n");
  3963. return -EINVAL;
  3964. }
  3965. } else {
  3966. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3967. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3968. }
  3969. if (netif_running(dev)) {
  3970. nv_start_rxtx(dev);
  3971. nv_enable_irq(dev);
  3972. }
  3973. ret = 0;
  3974. } else {
  3975. ret = -EINVAL;
  3976. }
  3977. return ret;
  3978. }
  3979. static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  3980. {
  3981. struct fe_priv *np = netdev_priv(dev);
  3982. ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  3983. ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  3984. ring->rx_pending = np->rx_ring_size;
  3985. ring->tx_pending = np->tx_ring_size;
  3986. }
  3987. static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  3988. {
  3989. struct fe_priv *np = netdev_priv(dev);
  3990. u8 __iomem *base = get_hwbase(dev);
  3991. u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
  3992. dma_addr_t ring_addr;
  3993. if (ring->rx_pending < RX_RING_MIN ||
  3994. ring->tx_pending < TX_RING_MIN ||
  3995. ring->rx_mini_pending != 0 ||
  3996. ring->rx_jumbo_pending != 0 ||
  3997. (np->desc_ver == DESC_VER_1 &&
  3998. (ring->rx_pending > RING_MAX_DESC_VER_1 ||
  3999. ring->tx_pending > RING_MAX_DESC_VER_1)) ||
  4000. (np->desc_ver != DESC_VER_1 &&
  4001. (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
  4002. ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
  4003. return -EINVAL;
  4004. }
  4005. /* allocate new rings */
  4006. if (!nv_optimized(np)) {
  4007. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  4008. sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  4009. &ring_addr);
  4010. } else {
  4011. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  4012. sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  4013. &ring_addr);
  4014. }
  4015. rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
  4016. tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
  4017. if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
  4018. /* fall back to old rings */
  4019. if (!nv_optimized(np)) {
  4020. if (rxtx_ring)
  4021. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  4022. rxtx_ring, ring_addr);
  4023. } else {
  4024. if (rxtx_ring)
  4025. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  4026. rxtx_ring, ring_addr);
  4027. }
  4028. kfree(rx_skbuff);
  4029. kfree(tx_skbuff);
  4030. goto exit;
  4031. }
  4032. if (netif_running(dev)) {
  4033. nv_disable_irq(dev);
  4034. nv_napi_disable(dev);
  4035. netif_tx_lock_bh(dev);
  4036. netif_addr_lock(dev);
  4037. spin_lock(&np->lock);
  4038. /* stop engines */
  4039. nv_stop_rxtx(dev);
  4040. nv_txrx_reset(dev);
  4041. /* drain queues */
  4042. nv_drain_rxtx(dev);
  4043. /* delete queues */
  4044. free_rings(dev);
  4045. }
  4046. /* set new values */
  4047. np->rx_ring_size = ring->rx_pending;
  4048. np->tx_ring_size = ring->tx_pending;
  4049. if (!nv_optimized(np)) {
  4050. np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
  4051. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  4052. } else {
  4053. np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
  4054. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  4055. }
  4056. np->rx_skb = (struct nv_skb_map *)rx_skbuff;
  4057. np->tx_skb = (struct nv_skb_map *)tx_skbuff;
  4058. np->ring_addr = ring_addr;
  4059. memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
  4060. memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
  4061. if (netif_running(dev)) {
  4062. /* reinit driver view of the queues */
  4063. set_bufsize(dev);
  4064. if (nv_init_ring(dev)) {
  4065. if (!np->in_shutdown)
  4066. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4067. }
  4068. /* reinit nic view of the queues */
  4069. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4070. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4071. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4072. base + NvRegRingSizes);
  4073. pci_push(base);
  4074. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4075. pci_push(base);
  4076. /* restart engines */
  4077. nv_start_rxtx(dev);
  4078. spin_unlock(&np->lock);
  4079. netif_addr_unlock(dev);
  4080. netif_tx_unlock_bh(dev);
  4081. nv_napi_enable(dev);
  4082. nv_enable_irq(dev);
  4083. }
  4084. return 0;
  4085. exit:
  4086. return -ENOMEM;
  4087. }
  4088. static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  4089. {
  4090. struct fe_priv *np = netdev_priv(dev);
  4091. pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
  4092. pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
  4093. pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
  4094. }
  4095. static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  4096. {
  4097. struct fe_priv *np = netdev_priv(dev);
  4098. int adv, bmcr;
  4099. if ((!np->autoneg && np->duplex == 0) ||
  4100. (np->autoneg && !pause->autoneg && np->duplex == 0)) {
  4101. netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
  4102. return -EINVAL;
  4103. }
  4104. if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
  4105. netdev_info(dev, "hardware does not support tx pause frames\n");
  4106. return -EINVAL;
  4107. }
  4108. netif_carrier_off(dev);
  4109. if (netif_running(dev)) {
  4110. nv_disable_irq(dev);
  4111. netif_tx_lock_bh(dev);
  4112. netif_addr_lock(dev);
  4113. spin_lock(&np->lock);
  4114. /* stop engines */
  4115. nv_stop_rxtx(dev);
  4116. spin_unlock(&np->lock);
  4117. netif_addr_unlock(dev);
  4118. netif_tx_unlock_bh(dev);
  4119. }
  4120. np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
  4121. if (pause->rx_pause)
  4122. np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
  4123. if (pause->tx_pause)
  4124. np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
  4125. if (np->autoneg && pause->autoneg) {
  4126. np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
  4127. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  4128. adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  4129. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
  4130. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  4131. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  4132. adv |= ADVERTISE_PAUSE_ASYM;
  4133. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  4134. if (netif_running(dev))
  4135. netdev_info(dev, "link down\n");
  4136. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4137. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  4138. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  4139. } else {
  4140. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  4141. if (pause->rx_pause)
  4142. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  4143. if (pause->tx_pause)
  4144. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  4145. if (!netif_running(dev))
  4146. nv_update_linkspeed(dev);
  4147. else
  4148. nv_update_pause(dev, np->pause_flags);
  4149. }
  4150. if (netif_running(dev)) {
  4151. nv_start_rxtx(dev);
  4152. nv_enable_irq(dev);
  4153. }
  4154. return 0;
  4155. }
  4156. static int nv_set_loopback(struct net_device *dev, netdev_features_t features)
  4157. {
  4158. struct fe_priv *np = netdev_priv(dev);
  4159. unsigned long flags;
  4160. u32 miicontrol;
  4161. int err, retval = 0;
  4162. spin_lock_irqsave(&np->lock, flags);
  4163. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4164. if (features & NETIF_F_LOOPBACK) {
  4165. if (miicontrol & BMCR_LOOPBACK) {
  4166. spin_unlock_irqrestore(&np->lock, flags);
  4167. netdev_info(dev, "Loopback already enabled\n");
  4168. return 0;
  4169. }
  4170. nv_disable_irq(dev);
  4171. /* Turn on loopback mode */
  4172. miicontrol |= BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  4173. err = mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol);
  4174. if (err) {
  4175. retval = PHY_ERROR;
  4176. spin_unlock_irqrestore(&np->lock, flags);
  4177. phy_init(dev);
  4178. } else {
  4179. if (netif_running(dev)) {
  4180. /* Force 1000 Mbps full-duplex */
  4181. nv_force_linkspeed(dev, NVREG_LINKSPEED_1000,
  4182. 1);
  4183. /* Force link up */
  4184. netif_carrier_on(dev);
  4185. }
  4186. spin_unlock_irqrestore(&np->lock, flags);
  4187. netdev_info(dev,
  4188. "Internal PHY loopback mode enabled.\n");
  4189. }
  4190. } else {
  4191. if (!(miicontrol & BMCR_LOOPBACK)) {
  4192. spin_unlock_irqrestore(&np->lock, flags);
  4193. netdev_info(dev, "Loopback already disabled\n");
  4194. return 0;
  4195. }
  4196. nv_disable_irq(dev);
  4197. /* Turn off loopback */
  4198. spin_unlock_irqrestore(&np->lock, flags);
  4199. netdev_info(dev, "Internal PHY loopback mode disabled.\n");
  4200. phy_init(dev);
  4201. }
  4202. msleep(500);
  4203. spin_lock_irqsave(&np->lock, flags);
  4204. nv_enable_irq(dev);
  4205. spin_unlock_irqrestore(&np->lock, flags);
  4206. return retval;
  4207. }
  4208. static netdev_features_t nv_fix_features(struct net_device *dev,
  4209. netdev_features_t features)
  4210. {
  4211. /* vlan is dependent on rx checksum offload */
  4212. if (features & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
  4213. features |= NETIF_F_RXCSUM;
  4214. return features;
  4215. }
  4216. static void nv_vlan_mode(struct net_device *dev, netdev_features_t features)
  4217. {
  4218. struct fe_priv *np = get_nvpriv(dev);
  4219. spin_lock_irq(&np->lock);
  4220. if (features & NETIF_F_HW_VLAN_RX)
  4221. np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
  4222. else
  4223. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
  4224. if (features & NETIF_F_HW_VLAN_TX)
  4225. np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
  4226. else
  4227. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
  4228. writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4229. spin_unlock_irq(&np->lock);
  4230. }
  4231. static int nv_set_features(struct net_device *dev, netdev_features_t features)
  4232. {
  4233. struct fe_priv *np = netdev_priv(dev);
  4234. u8 __iomem *base = get_hwbase(dev);
  4235. netdev_features_t changed = dev->features ^ features;
  4236. int retval;
  4237. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev)) {
  4238. retval = nv_set_loopback(dev, features);
  4239. if (retval != 0)
  4240. return retval;
  4241. }
  4242. if (changed & NETIF_F_RXCSUM) {
  4243. spin_lock_irq(&np->lock);
  4244. if (features & NETIF_F_RXCSUM)
  4245. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4246. else
  4247. np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
  4248. if (netif_running(dev))
  4249. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4250. spin_unlock_irq(&np->lock);
  4251. }
  4252. if (changed & (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX))
  4253. nv_vlan_mode(dev, features);
  4254. return 0;
  4255. }
  4256. static int nv_get_sset_count(struct net_device *dev, int sset)
  4257. {
  4258. struct fe_priv *np = netdev_priv(dev);
  4259. switch (sset) {
  4260. case ETH_SS_TEST:
  4261. if (np->driver_data & DEV_HAS_TEST_EXTENDED)
  4262. return NV_TEST_COUNT_EXTENDED;
  4263. else
  4264. return NV_TEST_COUNT_BASE;
  4265. case ETH_SS_STATS:
  4266. if (np->driver_data & DEV_HAS_STATISTICS_V3)
  4267. return NV_DEV_STATISTICS_V3_COUNT;
  4268. else if (np->driver_data & DEV_HAS_STATISTICS_V2)
  4269. return NV_DEV_STATISTICS_V2_COUNT;
  4270. else if (np->driver_data & DEV_HAS_STATISTICS_V1)
  4271. return NV_DEV_STATISTICS_V1_COUNT;
  4272. else
  4273. return 0;
  4274. default:
  4275. return -EOPNOTSUPP;
  4276. }
  4277. }
  4278. static void nv_get_ethtool_stats(struct net_device *dev,
  4279. struct ethtool_stats *estats, u64 *buffer)
  4280. __acquires(&netdev_priv(dev)->hwstats_lock)
  4281. __releases(&netdev_priv(dev)->hwstats_lock)
  4282. {
  4283. struct fe_priv *np = netdev_priv(dev);
  4284. spin_lock_bh(&np->hwstats_lock);
  4285. nv_update_stats(dev);
  4286. memcpy(buffer, &np->estats,
  4287. nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
  4288. spin_unlock_bh(&np->hwstats_lock);
  4289. }
  4290. static int nv_link_test(struct net_device *dev)
  4291. {
  4292. struct fe_priv *np = netdev_priv(dev);
  4293. int mii_status;
  4294. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4295. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4296. /* check phy link status */
  4297. if (!(mii_status & BMSR_LSTATUS))
  4298. return 0;
  4299. else
  4300. return 1;
  4301. }
  4302. static int nv_register_test(struct net_device *dev)
  4303. {
  4304. u8 __iomem *base = get_hwbase(dev);
  4305. int i = 0;
  4306. u32 orig_read, new_read;
  4307. do {
  4308. orig_read = readl(base + nv_registers_test[i].reg);
  4309. /* xor with mask to toggle bits */
  4310. orig_read ^= nv_registers_test[i].mask;
  4311. writel(orig_read, base + nv_registers_test[i].reg);
  4312. new_read = readl(base + nv_registers_test[i].reg);
  4313. if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
  4314. return 0;
  4315. /* restore original value */
  4316. orig_read ^= nv_registers_test[i].mask;
  4317. writel(orig_read, base + nv_registers_test[i].reg);
  4318. } while (nv_registers_test[++i].reg != 0);
  4319. return 1;
  4320. }
  4321. static int nv_interrupt_test(struct net_device *dev)
  4322. {
  4323. struct fe_priv *np = netdev_priv(dev);
  4324. u8 __iomem *base = get_hwbase(dev);
  4325. int ret = 1;
  4326. int testcnt;
  4327. u32 save_msi_flags, save_poll_interval = 0;
  4328. if (netif_running(dev)) {
  4329. /* free current irq */
  4330. nv_free_irq(dev);
  4331. save_poll_interval = readl(base+NvRegPollingInterval);
  4332. }
  4333. /* flag to test interrupt handler */
  4334. np->intr_test = 0;
  4335. /* setup test irq */
  4336. save_msi_flags = np->msi_flags;
  4337. np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
  4338. np->msi_flags |= 0x001; /* setup 1 vector */
  4339. if (nv_request_irq(dev, 1))
  4340. return 0;
  4341. /* setup timer interrupt */
  4342. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4343. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4344. nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4345. /* wait for at least one interrupt */
  4346. msleep(100);
  4347. spin_lock_irq(&np->lock);
  4348. /* flag should be set within ISR */
  4349. testcnt = np->intr_test;
  4350. if (!testcnt)
  4351. ret = 2;
  4352. nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4353. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4354. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4355. else
  4356. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4357. spin_unlock_irq(&np->lock);
  4358. nv_free_irq(dev);
  4359. np->msi_flags = save_msi_flags;
  4360. if (netif_running(dev)) {
  4361. writel(save_poll_interval, base + NvRegPollingInterval);
  4362. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4363. /* restore original irq */
  4364. if (nv_request_irq(dev, 0))
  4365. return 0;
  4366. }
  4367. return ret;
  4368. }
  4369. static int nv_loopback_test(struct net_device *dev)
  4370. {
  4371. struct fe_priv *np = netdev_priv(dev);
  4372. u8 __iomem *base = get_hwbase(dev);
  4373. struct sk_buff *tx_skb, *rx_skb;
  4374. dma_addr_t test_dma_addr;
  4375. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  4376. u32 flags;
  4377. int len, i, pkt_len;
  4378. u8 *pkt_data;
  4379. u32 filter_flags = 0;
  4380. u32 misc1_flags = 0;
  4381. int ret = 1;
  4382. if (netif_running(dev)) {
  4383. nv_disable_irq(dev);
  4384. filter_flags = readl(base + NvRegPacketFilterFlags);
  4385. misc1_flags = readl(base + NvRegMisc1);
  4386. } else {
  4387. nv_txrx_reset(dev);
  4388. }
  4389. /* reinit driver view of the rx queue */
  4390. set_bufsize(dev);
  4391. nv_init_ring(dev);
  4392. /* setup hardware for loopback */
  4393. writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
  4394. writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
  4395. /* reinit nic view of the rx queue */
  4396. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4397. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4398. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4399. base + NvRegRingSizes);
  4400. pci_push(base);
  4401. /* restart rx engine */
  4402. nv_start_rxtx(dev);
  4403. /* setup packet for tx */
  4404. pkt_len = ETH_DATA_LEN;
  4405. tx_skb = netdev_alloc_skb(dev, pkt_len);
  4406. if (!tx_skb) {
  4407. netdev_err(dev, "netdev_alloc_skb() failed during loopback test\n");
  4408. ret = 0;
  4409. goto out;
  4410. }
  4411. test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
  4412. skb_tailroom(tx_skb),
  4413. PCI_DMA_FROMDEVICE);
  4414. pkt_data = skb_put(tx_skb, pkt_len);
  4415. for (i = 0; i < pkt_len; i++)
  4416. pkt_data[i] = (u8)(i & 0xff);
  4417. if (!nv_optimized(np)) {
  4418. np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
  4419. np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4420. } else {
  4421. np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
  4422. np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
  4423. np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4424. }
  4425. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4426. pci_push(get_hwbase(dev));
  4427. msleep(500);
  4428. /* check for rx of the packet */
  4429. if (!nv_optimized(np)) {
  4430. flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
  4431. len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
  4432. } else {
  4433. flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
  4434. len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
  4435. }
  4436. if (flags & NV_RX_AVAIL) {
  4437. ret = 0;
  4438. } else if (np->desc_ver == DESC_VER_1) {
  4439. if (flags & NV_RX_ERROR)
  4440. ret = 0;
  4441. } else {
  4442. if (flags & NV_RX2_ERROR)
  4443. ret = 0;
  4444. }
  4445. if (ret) {
  4446. if (len != pkt_len) {
  4447. ret = 0;
  4448. } else {
  4449. rx_skb = np->rx_skb[0].skb;
  4450. for (i = 0; i < pkt_len; i++) {
  4451. if (rx_skb->data[i] != (u8)(i & 0xff)) {
  4452. ret = 0;
  4453. break;
  4454. }
  4455. }
  4456. }
  4457. }
  4458. pci_unmap_single(np->pci_dev, test_dma_addr,
  4459. (skb_end_pointer(tx_skb) - tx_skb->data),
  4460. PCI_DMA_TODEVICE);
  4461. dev_kfree_skb_any(tx_skb);
  4462. out:
  4463. /* stop engines */
  4464. nv_stop_rxtx(dev);
  4465. nv_txrx_reset(dev);
  4466. /* drain rx queue */
  4467. nv_drain_rxtx(dev);
  4468. if (netif_running(dev)) {
  4469. writel(misc1_flags, base + NvRegMisc1);
  4470. writel(filter_flags, base + NvRegPacketFilterFlags);
  4471. nv_enable_irq(dev);
  4472. }
  4473. return ret;
  4474. }
  4475. static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
  4476. {
  4477. struct fe_priv *np = netdev_priv(dev);
  4478. u8 __iomem *base = get_hwbase(dev);
  4479. int result;
  4480. memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
  4481. if (!nv_link_test(dev)) {
  4482. test->flags |= ETH_TEST_FL_FAILED;
  4483. buffer[0] = 1;
  4484. }
  4485. if (test->flags & ETH_TEST_FL_OFFLINE) {
  4486. if (netif_running(dev)) {
  4487. netif_stop_queue(dev);
  4488. nv_napi_disable(dev);
  4489. netif_tx_lock_bh(dev);
  4490. netif_addr_lock(dev);
  4491. spin_lock_irq(&np->lock);
  4492. nv_disable_hw_interrupts(dev, np->irqmask);
  4493. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4494. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4495. else
  4496. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4497. /* stop engines */
  4498. nv_stop_rxtx(dev);
  4499. nv_txrx_reset(dev);
  4500. /* drain rx queue */
  4501. nv_drain_rxtx(dev);
  4502. spin_unlock_irq(&np->lock);
  4503. netif_addr_unlock(dev);
  4504. netif_tx_unlock_bh(dev);
  4505. }
  4506. if (!nv_register_test(dev)) {
  4507. test->flags |= ETH_TEST_FL_FAILED;
  4508. buffer[1] = 1;
  4509. }
  4510. result = nv_interrupt_test(dev);
  4511. if (result != 1) {
  4512. test->flags |= ETH_TEST_FL_FAILED;
  4513. buffer[2] = 1;
  4514. }
  4515. if (result == 0) {
  4516. /* bail out */
  4517. return;
  4518. }
  4519. if (!nv_loopback_test(dev)) {
  4520. test->flags |= ETH_TEST_FL_FAILED;
  4521. buffer[3] = 1;
  4522. }
  4523. if (netif_running(dev)) {
  4524. /* reinit driver view of the rx queue */
  4525. set_bufsize(dev);
  4526. if (nv_init_ring(dev)) {
  4527. if (!np->in_shutdown)
  4528. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4529. }
  4530. /* reinit nic view of the rx queue */
  4531. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4532. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4533. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4534. base + NvRegRingSizes);
  4535. pci_push(base);
  4536. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4537. pci_push(base);
  4538. /* restart rx engine */
  4539. nv_start_rxtx(dev);
  4540. netif_start_queue(dev);
  4541. nv_napi_enable(dev);
  4542. nv_enable_hw_interrupts(dev, np->irqmask);
  4543. }
  4544. }
  4545. }
  4546. static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
  4547. {
  4548. switch (stringset) {
  4549. case ETH_SS_STATS:
  4550. memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
  4551. break;
  4552. case ETH_SS_TEST:
  4553. memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
  4554. break;
  4555. }
  4556. }
  4557. static const struct ethtool_ops ops = {
  4558. .get_drvinfo = nv_get_drvinfo,
  4559. .get_link = ethtool_op_get_link,
  4560. .get_wol = nv_get_wol,
  4561. .set_wol = nv_set_wol,
  4562. .get_settings = nv_get_settings,
  4563. .set_settings = nv_set_settings,
  4564. .get_regs_len = nv_get_regs_len,
  4565. .get_regs = nv_get_regs,
  4566. .nway_reset = nv_nway_reset,
  4567. .get_ringparam = nv_get_ringparam,
  4568. .set_ringparam = nv_set_ringparam,
  4569. .get_pauseparam = nv_get_pauseparam,
  4570. .set_pauseparam = nv_set_pauseparam,
  4571. .get_strings = nv_get_strings,
  4572. .get_ethtool_stats = nv_get_ethtool_stats,
  4573. .get_sset_count = nv_get_sset_count,
  4574. .self_test = nv_self_test,
  4575. };
  4576. /* The mgmt unit and driver use a semaphore to access the phy during init */
  4577. static int nv_mgmt_acquire_sema(struct net_device *dev)
  4578. {
  4579. struct fe_priv *np = netdev_priv(dev);
  4580. u8 __iomem *base = get_hwbase(dev);
  4581. int i;
  4582. u32 tx_ctrl, mgmt_sema;
  4583. for (i = 0; i < 10; i++) {
  4584. mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
  4585. if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
  4586. break;
  4587. msleep(500);
  4588. }
  4589. if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
  4590. return 0;
  4591. for (i = 0; i < 2; i++) {
  4592. tx_ctrl = readl(base + NvRegTransmitterControl);
  4593. tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
  4594. writel(tx_ctrl, base + NvRegTransmitterControl);
  4595. /* verify that semaphore was acquired */
  4596. tx_ctrl = readl(base + NvRegTransmitterControl);
  4597. if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
  4598. ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
  4599. np->mgmt_sema = 1;
  4600. return 1;
  4601. } else
  4602. udelay(50);
  4603. }
  4604. return 0;
  4605. }
  4606. static void nv_mgmt_release_sema(struct net_device *dev)
  4607. {
  4608. struct fe_priv *np = netdev_priv(dev);
  4609. u8 __iomem *base = get_hwbase(dev);
  4610. u32 tx_ctrl;
  4611. if (np->driver_data & DEV_HAS_MGMT_UNIT) {
  4612. if (np->mgmt_sema) {
  4613. tx_ctrl = readl(base + NvRegTransmitterControl);
  4614. tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
  4615. writel(tx_ctrl, base + NvRegTransmitterControl);
  4616. }
  4617. }
  4618. }
  4619. static int nv_mgmt_get_version(struct net_device *dev)
  4620. {
  4621. struct fe_priv *np = netdev_priv(dev);
  4622. u8 __iomem *base = get_hwbase(dev);
  4623. u32 data_ready = readl(base + NvRegTransmitterControl);
  4624. u32 data_ready2 = 0;
  4625. unsigned long start;
  4626. int ready = 0;
  4627. writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
  4628. writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
  4629. start = jiffies;
  4630. while (time_before(jiffies, start + 5*HZ)) {
  4631. data_ready2 = readl(base + NvRegTransmitterControl);
  4632. if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
  4633. ready = 1;
  4634. break;
  4635. }
  4636. schedule_timeout_uninterruptible(1);
  4637. }
  4638. if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
  4639. return 0;
  4640. np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
  4641. return 1;
  4642. }
  4643. static int nv_open(struct net_device *dev)
  4644. {
  4645. struct fe_priv *np = netdev_priv(dev);
  4646. u8 __iomem *base = get_hwbase(dev);
  4647. int ret = 1;
  4648. int oom, i;
  4649. u32 low;
  4650. /* power up phy */
  4651. mii_rw(dev, np->phyaddr, MII_BMCR,
  4652. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
  4653. nv_txrx_gate(dev, false);
  4654. /* erase previous misconfiguration */
  4655. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  4656. nv_mac_reset(dev);
  4657. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4658. writel(0, base + NvRegMulticastAddrB);
  4659. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4660. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4661. writel(0, base + NvRegPacketFilterFlags);
  4662. writel(0, base + NvRegTransmitterControl);
  4663. writel(0, base + NvRegReceiverControl);
  4664. writel(0, base + NvRegAdapterControl);
  4665. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
  4666. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  4667. /* initialize descriptor rings */
  4668. set_bufsize(dev);
  4669. oom = nv_init_ring(dev);
  4670. writel(0, base + NvRegLinkSpeed);
  4671. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  4672. nv_txrx_reset(dev);
  4673. writel(0, base + NvRegUnknownSetupReg6);
  4674. np->in_shutdown = 0;
  4675. /* give hw rings */
  4676. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4677. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4678. base + NvRegRingSizes);
  4679. writel(np->linkspeed, base + NvRegLinkSpeed);
  4680. if (np->desc_ver == DESC_VER_1)
  4681. writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
  4682. else
  4683. writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
  4684. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4685. writel(np->vlanctl_bits, base + NvRegVlanControl);
  4686. pci_push(base);
  4687. writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
  4688. if (reg_delay(dev, NvRegUnknownSetupReg5,
  4689. NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  4690. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
  4691. netdev_info(dev,
  4692. "%s: SetupReg5, Bit 31 remained off\n", __func__);
  4693. writel(0, base + NvRegMIIMask);
  4694. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4695. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4696. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  4697. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  4698. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  4699. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4700. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  4701. get_random_bytes(&low, sizeof(low));
  4702. low &= NVREG_SLOTTIME_MASK;
  4703. if (np->desc_ver == DESC_VER_1) {
  4704. writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
  4705. } else {
  4706. if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
  4707. /* setup legacy backoff */
  4708. writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
  4709. } else {
  4710. writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
  4711. nv_gear_backoff_reseed(dev);
  4712. }
  4713. }
  4714. writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
  4715. writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
  4716. if (poll_interval == -1) {
  4717. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
  4718. writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
  4719. else
  4720. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4721. } else
  4722. writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
  4723. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4724. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  4725. base + NvRegAdapterControl);
  4726. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  4727. writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
  4728. if (np->wolenabled)
  4729. writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
  4730. i = readl(base + NvRegPowerState);
  4731. if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
  4732. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  4733. pci_push(base);
  4734. udelay(10);
  4735. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  4736. nv_disable_hw_interrupts(dev, np->irqmask);
  4737. pci_push(base);
  4738. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4739. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4740. pci_push(base);
  4741. if (nv_request_irq(dev, 0))
  4742. goto out_drain;
  4743. /* ask for interrupts */
  4744. nv_enable_hw_interrupts(dev, np->irqmask);
  4745. spin_lock_irq(&np->lock);
  4746. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4747. writel(0, base + NvRegMulticastAddrB);
  4748. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4749. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4750. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4751. /* One manual link speed update: Interrupts are enabled, future link
  4752. * speed changes cause interrupts and are handled by nv_link_irq().
  4753. */
  4754. {
  4755. u32 miistat;
  4756. miistat = readl(base + NvRegMIIStatus);
  4757. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4758. }
  4759. /* set linkspeed to invalid value, thus force nv_update_linkspeed
  4760. * to init hw */
  4761. np->linkspeed = 0;
  4762. ret = nv_update_linkspeed(dev);
  4763. nv_start_rxtx(dev);
  4764. netif_start_queue(dev);
  4765. nv_napi_enable(dev);
  4766. if (ret) {
  4767. netif_carrier_on(dev);
  4768. } else {
  4769. netdev_info(dev, "no link during initialization\n");
  4770. netif_carrier_off(dev);
  4771. }
  4772. if (oom)
  4773. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4774. /* start statistics timer */
  4775. if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4776. mod_timer(&np->stats_poll,
  4777. round_jiffies(jiffies + STATS_INTERVAL));
  4778. spin_unlock_irq(&np->lock);
  4779. /* If the loopback feature was set while the device was down, make sure
  4780. * that it's set correctly now.
  4781. */
  4782. if (dev->features & NETIF_F_LOOPBACK)
  4783. nv_set_loopback(dev, dev->features);
  4784. return 0;
  4785. out_drain:
  4786. nv_drain_rxtx(dev);
  4787. return ret;
  4788. }
  4789. static int nv_close(struct net_device *dev)
  4790. {
  4791. struct fe_priv *np = netdev_priv(dev);
  4792. u8 __iomem *base;
  4793. spin_lock_irq(&np->lock);
  4794. np->in_shutdown = 1;
  4795. spin_unlock_irq(&np->lock);
  4796. nv_napi_disable(dev);
  4797. synchronize_irq(np->pci_dev->irq);
  4798. del_timer_sync(&np->oom_kick);
  4799. del_timer_sync(&np->nic_poll);
  4800. del_timer_sync(&np->stats_poll);
  4801. netif_stop_queue(dev);
  4802. spin_lock_irq(&np->lock);
  4803. nv_stop_rxtx(dev);
  4804. nv_txrx_reset(dev);
  4805. /* disable interrupts on the nic or we will lock up */
  4806. base = get_hwbase(dev);
  4807. nv_disable_hw_interrupts(dev, np->irqmask);
  4808. pci_push(base);
  4809. spin_unlock_irq(&np->lock);
  4810. nv_free_irq(dev);
  4811. nv_drain_rxtx(dev);
  4812. if (np->wolenabled || !phy_power_down) {
  4813. nv_txrx_gate(dev, false);
  4814. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4815. nv_start_rx(dev);
  4816. } else {
  4817. /* power down phy */
  4818. mii_rw(dev, np->phyaddr, MII_BMCR,
  4819. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
  4820. nv_txrx_gate(dev, true);
  4821. }
  4822. /* FIXME: power down nic */
  4823. return 0;
  4824. }
  4825. static const struct net_device_ops nv_netdev_ops = {
  4826. .ndo_open = nv_open,
  4827. .ndo_stop = nv_close,
  4828. .ndo_get_stats64 = nv_get_stats64,
  4829. .ndo_start_xmit = nv_start_xmit,
  4830. .ndo_tx_timeout = nv_tx_timeout,
  4831. .ndo_change_mtu = nv_change_mtu,
  4832. .ndo_fix_features = nv_fix_features,
  4833. .ndo_set_features = nv_set_features,
  4834. .ndo_validate_addr = eth_validate_addr,
  4835. .ndo_set_mac_address = nv_set_mac_address,
  4836. .ndo_set_rx_mode = nv_set_multicast,
  4837. #ifdef CONFIG_NET_POLL_CONTROLLER
  4838. .ndo_poll_controller = nv_poll_controller,
  4839. #endif
  4840. };
  4841. static const struct net_device_ops nv_netdev_ops_optimized = {
  4842. .ndo_open = nv_open,
  4843. .ndo_stop = nv_close,
  4844. .ndo_get_stats64 = nv_get_stats64,
  4845. .ndo_start_xmit = nv_start_xmit_optimized,
  4846. .ndo_tx_timeout = nv_tx_timeout,
  4847. .ndo_change_mtu = nv_change_mtu,
  4848. .ndo_fix_features = nv_fix_features,
  4849. .ndo_set_features = nv_set_features,
  4850. .ndo_validate_addr = eth_validate_addr,
  4851. .ndo_set_mac_address = nv_set_mac_address,
  4852. .ndo_set_rx_mode = nv_set_multicast,
  4853. #ifdef CONFIG_NET_POLL_CONTROLLER
  4854. .ndo_poll_controller = nv_poll_controller,
  4855. #endif
  4856. };
  4857. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  4858. {
  4859. struct net_device *dev;
  4860. struct fe_priv *np;
  4861. unsigned long addr;
  4862. u8 __iomem *base;
  4863. int err, i;
  4864. u32 powerstate, txreg;
  4865. u32 phystate_orig = 0, phystate;
  4866. int phyinitialized = 0;
  4867. static int printed_version;
  4868. if (!printed_version++)
  4869. pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
  4870. FORCEDETH_VERSION);
  4871. dev = alloc_etherdev(sizeof(struct fe_priv));
  4872. err = -ENOMEM;
  4873. if (!dev)
  4874. goto out;
  4875. np = netdev_priv(dev);
  4876. np->dev = dev;
  4877. np->pci_dev = pci_dev;
  4878. spin_lock_init(&np->lock);
  4879. spin_lock_init(&np->hwstats_lock);
  4880. SET_NETDEV_DEV(dev, &pci_dev->dev);
  4881. init_timer(&np->oom_kick);
  4882. np->oom_kick.data = (unsigned long) dev;
  4883. np->oom_kick.function = nv_do_rx_refill; /* timer handler */
  4884. init_timer(&np->nic_poll);
  4885. np->nic_poll.data = (unsigned long) dev;
  4886. np->nic_poll.function = nv_do_nic_poll; /* timer handler */
  4887. init_timer_deferrable(&np->stats_poll);
  4888. np->stats_poll.data = (unsigned long) dev;
  4889. np->stats_poll.function = nv_do_stats_poll; /* timer handler */
  4890. err = pci_enable_device(pci_dev);
  4891. if (err)
  4892. goto out_free;
  4893. pci_set_master(pci_dev);
  4894. err = pci_request_regions(pci_dev, DRV_NAME);
  4895. if (err < 0)
  4896. goto out_disable;
  4897. if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4898. np->register_size = NV_PCI_REGSZ_VER3;
  4899. else if (id->driver_data & DEV_HAS_STATISTICS_V1)
  4900. np->register_size = NV_PCI_REGSZ_VER2;
  4901. else
  4902. np->register_size = NV_PCI_REGSZ_VER1;
  4903. err = -EINVAL;
  4904. addr = 0;
  4905. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  4906. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  4907. pci_resource_len(pci_dev, i) >= np->register_size) {
  4908. addr = pci_resource_start(pci_dev, i);
  4909. break;
  4910. }
  4911. }
  4912. if (i == DEVICE_COUNT_RESOURCE) {
  4913. dev_info(&pci_dev->dev, "Couldn't find register window\n");
  4914. goto out_relreg;
  4915. }
  4916. /* copy of driver data */
  4917. np->driver_data = id->driver_data;
  4918. /* copy of device id */
  4919. np->device_id = id->device;
  4920. /* handle different descriptor versions */
  4921. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  4922. /* packet format 3: supports 40-bit addressing */
  4923. np->desc_ver = DESC_VER_3;
  4924. np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
  4925. if (dma_64bit) {
  4926. if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
  4927. dev_info(&pci_dev->dev,
  4928. "64-bit DMA failed, using 32-bit addressing\n");
  4929. else
  4930. dev->features |= NETIF_F_HIGHDMA;
  4931. if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
  4932. dev_info(&pci_dev->dev,
  4933. "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
  4934. }
  4935. }
  4936. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  4937. /* packet format 2: supports jumbo frames */
  4938. np->desc_ver = DESC_VER_2;
  4939. np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
  4940. } else {
  4941. /* original packet format */
  4942. np->desc_ver = DESC_VER_1;
  4943. np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
  4944. }
  4945. np->pkt_limit = NV_PKTLIMIT_1;
  4946. if (id->driver_data & DEV_HAS_LARGEDESC)
  4947. np->pkt_limit = NV_PKTLIMIT_2;
  4948. if (id->driver_data & DEV_HAS_CHECKSUM) {
  4949. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4950. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
  4951. NETIF_F_TSO | NETIF_F_RXCSUM;
  4952. }
  4953. np->vlanctl_bits = 0;
  4954. if (id->driver_data & DEV_HAS_VLAN) {
  4955. np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
  4956. dev->hw_features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
  4957. }
  4958. dev->features |= dev->hw_features;
  4959. /* Add loopback capability to the device. */
  4960. dev->hw_features |= NETIF_F_LOOPBACK;
  4961. np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
  4962. if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
  4963. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
  4964. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
  4965. np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
  4966. }
  4967. err = -ENOMEM;
  4968. np->base = ioremap(addr, np->register_size);
  4969. if (!np->base)
  4970. goto out_relreg;
  4971. np->rx_ring_size = RX_RING_DEFAULT;
  4972. np->tx_ring_size = TX_RING_DEFAULT;
  4973. if (!nv_optimized(np)) {
  4974. np->rx_ring.orig = pci_alloc_consistent(pci_dev,
  4975. sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  4976. &np->ring_addr);
  4977. if (!np->rx_ring.orig)
  4978. goto out_unmap;
  4979. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  4980. } else {
  4981. np->rx_ring.ex = pci_alloc_consistent(pci_dev,
  4982. sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  4983. &np->ring_addr);
  4984. if (!np->rx_ring.ex)
  4985. goto out_unmap;
  4986. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  4987. }
  4988. np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  4989. np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  4990. if (!np->rx_skb || !np->tx_skb)
  4991. goto out_freering;
  4992. if (!nv_optimized(np))
  4993. dev->netdev_ops = &nv_netdev_ops;
  4994. else
  4995. dev->netdev_ops = &nv_netdev_ops_optimized;
  4996. netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
  4997. SET_ETHTOOL_OPS(dev, &ops);
  4998. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  4999. pci_set_drvdata(pci_dev, dev);
  5000. /* read the mac address */
  5001. base = get_hwbase(dev);
  5002. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  5003. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  5004. /* check the workaround bit for correct mac address order */
  5005. txreg = readl(base + NvRegTransmitPoll);
  5006. if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
  5007. /* mac address is already in correct order */
  5008. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  5009. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  5010. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  5011. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  5012. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  5013. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  5014. } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
  5015. /* mac address is already in correct order */
  5016. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  5017. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  5018. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  5019. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  5020. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  5021. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  5022. /*
  5023. * Set orig mac address back to the reversed version.
  5024. * This flag will be cleared during low power transition.
  5025. * Therefore, we should always put back the reversed address.
  5026. */
  5027. np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
  5028. (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
  5029. np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
  5030. } else {
  5031. /* need to reverse mac address to correct order */
  5032. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  5033. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  5034. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  5035. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  5036. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  5037. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  5038. writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  5039. dev_dbg(&pci_dev->dev,
  5040. "%s: set workaround bit for reversed mac addr\n",
  5041. __func__);
  5042. }
  5043. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  5044. if (!is_valid_ether_addr(dev->perm_addr)) {
  5045. /*
  5046. * Bad mac address. At least one bios sets the mac address
  5047. * to 01:23:45:67:89:ab
  5048. */
  5049. dev_err(&pci_dev->dev,
  5050. "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
  5051. dev->dev_addr);
  5052. eth_hw_addr_random(dev);
  5053. dev_err(&pci_dev->dev,
  5054. "Using random MAC address: %pM\n", dev->dev_addr);
  5055. }
  5056. /* set mac address */
  5057. nv_copy_mac_to_hw(dev);
  5058. /* disable WOL */
  5059. writel(0, base + NvRegWakeUpFlags);
  5060. np->wolenabled = 0;
  5061. device_set_wakeup_enable(&pci_dev->dev, false);
  5062. if (id->driver_data & DEV_HAS_POWER_CNTRL) {
  5063. /* take phy and nic out of low power mode */
  5064. powerstate = readl(base + NvRegPowerState2);
  5065. powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
  5066. if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
  5067. pci_dev->revision >= 0xA3)
  5068. powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
  5069. writel(powerstate, base + NvRegPowerState2);
  5070. }
  5071. if (np->desc_ver == DESC_VER_1)
  5072. np->tx_flags = NV_TX_VALID;
  5073. else
  5074. np->tx_flags = NV_TX2_VALID;
  5075. np->msi_flags = 0;
  5076. if ((id->driver_data & DEV_HAS_MSI) && msi)
  5077. np->msi_flags |= NV_MSI_CAPABLE;
  5078. if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
  5079. /* msix has had reported issues when modifying irqmask
  5080. as in the case of napi, therefore, disable for now
  5081. */
  5082. #if 0
  5083. np->msi_flags |= NV_MSI_X_CAPABLE;
  5084. #endif
  5085. }
  5086. if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
  5087. np->irqmask = NVREG_IRQMASK_CPU;
  5088. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  5089. np->msi_flags |= 0x0001;
  5090. } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
  5091. !(id->driver_data & DEV_NEED_TIMERIRQ)) {
  5092. /* start off in throughput mode */
  5093. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  5094. /* remove support for msix mode */
  5095. np->msi_flags &= ~NV_MSI_X_CAPABLE;
  5096. } else {
  5097. optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
  5098. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  5099. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  5100. np->msi_flags |= 0x0003;
  5101. }
  5102. if (id->driver_data & DEV_NEED_TIMERIRQ)
  5103. np->irqmask |= NVREG_IRQ_TIMER;
  5104. if (id->driver_data & DEV_NEED_LINKTIMER) {
  5105. np->need_linktimer = 1;
  5106. np->link_timeout = jiffies + LINK_TIMEOUT;
  5107. } else {
  5108. np->need_linktimer = 0;
  5109. }
  5110. /* Limit the number of tx's outstanding for hw bug */
  5111. if (id->driver_data & DEV_NEED_TX_LIMIT) {
  5112. np->tx_limit = 1;
  5113. if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
  5114. pci_dev->revision >= 0xA2)
  5115. np->tx_limit = 0;
  5116. }
  5117. /* clear phy state and temporarily halt phy interrupts */
  5118. writel(0, base + NvRegMIIMask);
  5119. phystate = readl(base + NvRegAdapterControl);
  5120. if (phystate & NVREG_ADAPTCTL_RUNNING) {
  5121. phystate_orig = 1;
  5122. phystate &= ~NVREG_ADAPTCTL_RUNNING;
  5123. writel(phystate, base + NvRegAdapterControl);
  5124. }
  5125. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  5126. if (id->driver_data & DEV_HAS_MGMT_UNIT) {
  5127. /* management unit running on the mac? */
  5128. if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
  5129. (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
  5130. nv_mgmt_acquire_sema(dev) &&
  5131. nv_mgmt_get_version(dev)) {
  5132. np->mac_in_use = 1;
  5133. if (np->mgmt_version > 0)
  5134. np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
  5135. /* management unit setup the phy already? */
  5136. if (np->mac_in_use &&
  5137. ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
  5138. NVREG_XMITCTL_SYNC_PHY_INIT)) {
  5139. /* phy is inited by mgmt unit */
  5140. phyinitialized = 1;
  5141. } else {
  5142. /* we need to init the phy */
  5143. }
  5144. }
  5145. }
  5146. /* find a suitable phy */
  5147. for (i = 1; i <= 32; i++) {
  5148. int id1, id2;
  5149. int phyaddr = i & 0x1F;
  5150. spin_lock_irq(&np->lock);
  5151. id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
  5152. spin_unlock_irq(&np->lock);
  5153. if (id1 < 0 || id1 == 0xffff)
  5154. continue;
  5155. spin_lock_irq(&np->lock);
  5156. id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
  5157. spin_unlock_irq(&np->lock);
  5158. if (id2 < 0 || id2 == 0xffff)
  5159. continue;
  5160. np->phy_model = id2 & PHYID2_MODEL_MASK;
  5161. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  5162. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  5163. np->phyaddr = phyaddr;
  5164. np->phy_oui = id1 | id2;
  5165. /* Realtek hardcoded phy id1 to all zero's on certain phys */
  5166. if (np->phy_oui == PHY_OUI_REALTEK2)
  5167. np->phy_oui = PHY_OUI_REALTEK;
  5168. /* Setup phy revision for Realtek */
  5169. if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
  5170. np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
  5171. break;
  5172. }
  5173. if (i == 33) {
  5174. dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
  5175. goto out_error;
  5176. }
  5177. if (!phyinitialized) {
  5178. /* reset it */
  5179. phy_init(dev);
  5180. } else {
  5181. /* see if it is a gigabit phy */
  5182. u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  5183. if (mii_status & PHY_GIGABIT)
  5184. np->gigabit = PHY_GIGABIT;
  5185. }
  5186. /* set default link speed settings */
  5187. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  5188. np->duplex = 0;
  5189. np->autoneg = 1;
  5190. err = register_netdev(dev);
  5191. if (err) {
  5192. dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
  5193. goto out_error;
  5194. }
  5195. if (id->driver_data & DEV_HAS_VLAN)
  5196. nv_vlan_mode(dev, dev->features);
  5197. netif_carrier_off(dev);
  5198. dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
  5199. dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
  5200. dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
  5201. dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
  5202. dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
  5203. "csum " : "",
  5204. dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
  5205. "vlan " : "",
  5206. dev->features & (NETIF_F_LOOPBACK) ?
  5207. "loopback " : "",
  5208. id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
  5209. id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
  5210. id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
  5211. np->gigabit == PHY_GIGABIT ? "gbit " : "",
  5212. np->need_linktimer ? "lnktim " : "",
  5213. np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
  5214. np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
  5215. np->desc_ver);
  5216. return 0;
  5217. out_error:
  5218. if (phystate_orig)
  5219. writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
  5220. pci_set_drvdata(pci_dev, NULL);
  5221. out_freering:
  5222. free_rings(dev);
  5223. out_unmap:
  5224. iounmap(get_hwbase(dev));
  5225. out_relreg:
  5226. pci_release_regions(pci_dev);
  5227. out_disable:
  5228. pci_disable_device(pci_dev);
  5229. out_free:
  5230. free_netdev(dev);
  5231. out:
  5232. return err;
  5233. }
  5234. static void nv_restore_phy(struct net_device *dev)
  5235. {
  5236. struct fe_priv *np = netdev_priv(dev);
  5237. u16 phy_reserved, mii_control;
  5238. if (np->phy_oui == PHY_OUI_REALTEK &&
  5239. np->phy_model == PHY_MODEL_REALTEK_8201 &&
  5240. phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  5241. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
  5242. phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
  5243. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  5244. phy_reserved |= PHY_REALTEK_INIT8;
  5245. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
  5246. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
  5247. /* restart auto negotiation */
  5248. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  5249. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  5250. mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
  5251. }
  5252. }
  5253. static void nv_restore_mac_addr(struct pci_dev *pci_dev)
  5254. {
  5255. struct net_device *dev = pci_get_drvdata(pci_dev);
  5256. struct fe_priv *np = netdev_priv(dev);
  5257. u8 __iomem *base = get_hwbase(dev);
  5258. /* special op: write back the misordered MAC address - otherwise
  5259. * the next nv_probe would see a wrong address.
  5260. */
  5261. writel(np->orig_mac[0], base + NvRegMacAddrA);
  5262. writel(np->orig_mac[1], base + NvRegMacAddrB);
  5263. writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  5264. base + NvRegTransmitPoll);
  5265. }
  5266. static void __devexit nv_remove(struct pci_dev *pci_dev)
  5267. {
  5268. struct net_device *dev = pci_get_drvdata(pci_dev);
  5269. unregister_netdev(dev);
  5270. nv_restore_mac_addr(pci_dev);
  5271. /* restore any phy related changes */
  5272. nv_restore_phy(dev);
  5273. nv_mgmt_release_sema(dev);
  5274. /* free all structures */
  5275. free_rings(dev);
  5276. iounmap(get_hwbase(dev));
  5277. pci_release_regions(pci_dev);
  5278. pci_disable_device(pci_dev);
  5279. free_netdev(dev);
  5280. pci_set_drvdata(pci_dev, NULL);
  5281. }
  5282. #ifdef CONFIG_PM_SLEEP
  5283. static int nv_suspend(struct device *device)
  5284. {
  5285. struct pci_dev *pdev = to_pci_dev(device);
  5286. struct net_device *dev = pci_get_drvdata(pdev);
  5287. struct fe_priv *np = netdev_priv(dev);
  5288. u8 __iomem *base = get_hwbase(dev);
  5289. int i;
  5290. if (netif_running(dev)) {
  5291. /* Gross. */
  5292. nv_close(dev);
  5293. }
  5294. netif_device_detach(dev);
  5295. /* save non-pci configuration space */
  5296. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  5297. np->saved_config_space[i] = readl(base + i*sizeof(u32));
  5298. return 0;
  5299. }
  5300. static int nv_resume(struct device *device)
  5301. {
  5302. struct pci_dev *pdev = to_pci_dev(device);
  5303. struct net_device *dev = pci_get_drvdata(pdev);
  5304. struct fe_priv *np = netdev_priv(dev);
  5305. u8 __iomem *base = get_hwbase(dev);
  5306. int i, rc = 0;
  5307. /* restore non-pci configuration space */
  5308. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  5309. writel(np->saved_config_space[i], base+i*sizeof(u32));
  5310. if (np->driver_data & DEV_NEED_MSI_FIX)
  5311. pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
  5312. /* restore phy state, including autoneg */
  5313. phy_init(dev);
  5314. netif_device_attach(dev);
  5315. if (netif_running(dev)) {
  5316. rc = nv_open(dev);
  5317. nv_set_multicast(dev);
  5318. }
  5319. return rc;
  5320. }
  5321. static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
  5322. #define NV_PM_OPS (&nv_pm_ops)
  5323. #else
  5324. #define NV_PM_OPS NULL
  5325. #endif /* CONFIG_PM_SLEEP */
  5326. #ifdef CONFIG_PM
  5327. static void nv_shutdown(struct pci_dev *pdev)
  5328. {
  5329. struct net_device *dev = pci_get_drvdata(pdev);
  5330. struct fe_priv *np = netdev_priv(dev);
  5331. if (netif_running(dev))
  5332. nv_close(dev);
  5333. /*
  5334. * Restore the MAC so a kernel started by kexec won't get confused.
  5335. * If we really go for poweroff, we must not restore the MAC,
  5336. * otherwise the MAC for WOL will be reversed at least on some boards.
  5337. */
  5338. if (system_state != SYSTEM_POWER_OFF)
  5339. nv_restore_mac_addr(pdev);
  5340. pci_disable_device(pdev);
  5341. /*
  5342. * Apparently it is not possible to reinitialise from D3 hot,
  5343. * only put the device into D3 if we really go for poweroff.
  5344. */
  5345. if (system_state == SYSTEM_POWER_OFF) {
  5346. pci_wake_from_d3(pdev, np->wolenabled);
  5347. pci_set_power_state(pdev, PCI_D3hot);
  5348. }
  5349. }
  5350. #else
  5351. #define nv_shutdown NULL
  5352. #endif /* CONFIG_PM */
  5353. static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
  5354. { /* nForce Ethernet Controller */
  5355. PCI_DEVICE(0x10DE, 0x01C3),
  5356. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5357. },
  5358. { /* nForce2 Ethernet Controller */
  5359. PCI_DEVICE(0x10DE, 0x0066),
  5360. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5361. },
  5362. { /* nForce3 Ethernet Controller */
  5363. PCI_DEVICE(0x10DE, 0x00D6),
  5364. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5365. },
  5366. { /* nForce3 Ethernet Controller */
  5367. PCI_DEVICE(0x10DE, 0x0086),
  5368. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5369. },
  5370. { /* nForce3 Ethernet Controller */
  5371. PCI_DEVICE(0x10DE, 0x008C),
  5372. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5373. },
  5374. { /* nForce3 Ethernet Controller */
  5375. PCI_DEVICE(0x10DE, 0x00E6),
  5376. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5377. },
  5378. { /* nForce3 Ethernet Controller */
  5379. PCI_DEVICE(0x10DE, 0x00DF),
  5380. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5381. },
  5382. { /* CK804 Ethernet Controller */
  5383. PCI_DEVICE(0x10DE, 0x0056),
  5384. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5385. },
  5386. { /* CK804 Ethernet Controller */
  5387. PCI_DEVICE(0x10DE, 0x0057),
  5388. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5389. },
  5390. { /* MCP04 Ethernet Controller */
  5391. PCI_DEVICE(0x10DE, 0x0037),
  5392. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5393. },
  5394. { /* MCP04 Ethernet Controller */
  5395. PCI_DEVICE(0x10DE, 0x0038),
  5396. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5397. },
  5398. { /* MCP51 Ethernet Controller */
  5399. PCI_DEVICE(0x10DE, 0x0268),
  5400. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5401. },
  5402. { /* MCP51 Ethernet Controller */
  5403. PCI_DEVICE(0x10DE, 0x0269),
  5404. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5405. },
  5406. { /* MCP55 Ethernet Controller */
  5407. PCI_DEVICE(0x10DE, 0x0372),
  5408. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5409. },
  5410. { /* MCP55 Ethernet Controller */
  5411. PCI_DEVICE(0x10DE, 0x0373),
  5412. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5413. },
  5414. { /* MCP61 Ethernet Controller */
  5415. PCI_DEVICE(0x10DE, 0x03E5),
  5416. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5417. },
  5418. { /* MCP61 Ethernet Controller */
  5419. PCI_DEVICE(0x10DE, 0x03E6),
  5420. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5421. },
  5422. { /* MCP61 Ethernet Controller */
  5423. PCI_DEVICE(0x10DE, 0x03EE),
  5424. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5425. },
  5426. { /* MCP61 Ethernet Controller */
  5427. PCI_DEVICE(0x10DE, 0x03EF),
  5428. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5429. },
  5430. { /* MCP65 Ethernet Controller */
  5431. PCI_DEVICE(0x10DE, 0x0450),
  5432. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5433. },
  5434. { /* MCP65 Ethernet Controller */
  5435. PCI_DEVICE(0x10DE, 0x0451),
  5436. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5437. },
  5438. { /* MCP65 Ethernet Controller */
  5439. PCI_DEVICE(0x10DE, 0x0452),
  5440. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5441. },
  5442. { /* MCP65 Ethernet Controller */
  5443. PCI_DEVICE(0x10DE, 0x0453),
  5444. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5445. },
  5446. { /* MCP67 Ethernet Controller */
  5447. PCI_DEVICE(0x10DE, 0x054C),
  5448. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5449. },
  5450. { /* MCP67 Ethernet Controller */
  5451. PCI_DEVICE(0x10DE, 0x054D),
  5452. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5453. },
  5454. { /* MCP67 Ethernet Controller */
  5455. PCI_DEVICE(0x10DE, 0x054E),
  5456. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5457. },
  5458. { /* MCP67 Ethernet Controller */
  5459. PCI_DEVICE(0x10DE, 0x054F),
  5460. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5461. },
  5462. { /* MCP73 Ethernet Controller */
  5463. PCI_DEVICE(0x10DE, 0x07DC),
  5464. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5465. },
  5466. { /* MCP73 Ethernet Controller */
  5467. PCI_DEVICE(0x10DE, 0x07DD),
  5468. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5469. },
  5470. { /* MCP73 Ethernet Controller */
  5471. PCI_DEVICE(0x10DE, 0x07DE),
  5472. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5473. },
  5474. { /* MCP73 Ethernet Controller */
  5475. PCI_DEVICE(0x10DE, 0x07DF),
  5476. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5477. },
  5478. { /* MCP77 Ethernet Controller */
  5479. PCI_DEVICE(0x10DE, 0x0760),
  5480. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5481. },
  5482. { /* MCP77 Ethernet Controller */
  5483. PCI_DEVICE(0x10DE, 0x0761),
  5484. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5485. },
  5486. { /* MCP77 Ethernet Controller */
  5487. PCI_DEVICE(0x10DE, 0x0762),
  5488. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5489. },
  5490. { /* MCP77 Ethernet Controller */
  5491. PCI_DEVICE(0x10DE, 0x0763),
  5492. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5493. },
  5494. { /* MCP79 Ethernet Controller */
  5495. PCI_DEVICE(0x10DE, 0x0AB0),
  5496. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5497. },
  5498. { /* MCP79 Ethernet Controller */
  5499. PCI_DEVICE(0x10DE, 0x0AB1),
  5500. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5501. },
  5502. { /* MCP79 Ethernet Controller */
  5503. PCI_DEVICE(0x10DE, 0x0AB2),
  5504. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5505. },
  5506. { /* MCP79 Ethernet Controller */
  5507. PCI_DEVICE(0x10DE, 0x0AB3),
  5508. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5509. },
  5510. { /* MCP89 Ethernet Controller */
  5511. PCI_DEVICE(0x10DE, 0x0D7D),
  5512. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
  5513. },
  5514. {0,},
  5515. };
  5516. static struct pci_driver driver = {
  5517. .name = DRV_NAME,
  5518. .id_table = pci_tbl,
  5519. .probe = nv_probe,
  5520. .remove = __devexit_p(nv_remove),
  5521. .shutdown = nv_shutdown,
  5522. .driver.pm = NV_PM_OPS,
  5523. };
  5524. static int __init init_nic(void)
  5525. {
  5526. return pci_register_driver(&driver);
  5527. }
  5528. static void __exit exit_nic(void)
  5529. {
  5530. pci_unregister_driver(&driver);
  5531. }
  5532. module_param(max_interrupt_work, int, 0);
  5533. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  5534. module_param(optimization_mode, int, 0);
  5535. MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
  5536. module_param(poll_interval, int, 0);
  5537. MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
  5538. module_param(msi, int, 0);
  5539. MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5540. module_param(msix, int, 0);
  5541. MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5542. module_param(dma_64bit, int, 0);
  5543. MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
  5544. module_param(phy_cross, int, 0);
  5545. MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
  5546. module_param(phy_power_down, int, 0);
  5547. MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
  5548. module_param(debug_tx_timeout, bool, 0);
  5549. MODULE_PARM_DESC(debug_tx_timeout,
  5550. "Dump tx related registers and ring when tx_timeout happens");
  5551. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  5552. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  5553. MODULE_LICENSE("GPL");
  5554. MODULE_DEVICE_TABLE(pci, pci_tbl);
  5555. module_init(init_nic);
  5556. module_exit(exit_nic);