pm-domain.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. /*
  2. * linux/arch/arm/mach-omap2/pm-domain.c
  3. *
  4. * Power domain functions for OMAP2
  5. *
  6. * Copyright (C) 2006 Nokia Corporation
  7. * Tony Lindgren <tony@atomide.com>
  8. *
  9. * Some code based on earlier OMAP2 sample PM code
  10. * Copyright (C) 2005 Texas Instruments, Inc.
  11. * Richard Woodruff <r-woodruff2@ti.com>
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/init.h>
  19. #include <linux/clk.h>
  20. #include <asm/io.h>
  21. #include "prcm-regs.h"
  22. /* Power domain offsets */
  23. #define PM_MPU_OFFSET 0x100
  24. #define PM_CORE_OFFSET 0x200
  25. #define PM_GFX_OFFSET 0x300
  26. #define PM_WKUP_OFFSET 0x400 /* Autoidle only */
  27. #define PM_PLL_OFFSET 0x500 /* Autoidle only */
  28. #define PM_DSP_OFFSET 0x800
  29. #define PM_MDM_OFFSET 0xc00
  30. /* Power domain wake-up dependency control register */
  31. #define PM_WKDEP_OFFSET 0xc8
  32. #define EN_MDM (1 << 5)
  33. #define EN_WKUP (1 << 4)
  34. #define EN_GFX (1 << 3)
  35. #define EN_DSP (1 << 2)
  36. #define EN_MPU (1 << 1)
  37. #define EN_CORE (1 << 0)
  38. /* Core power domain state transition control register */
  39. #define PM_PWSTCTRL_OFFSET 0xe0
  40. #define FORCESTATE (1 << 18) /* Only for DSP & GFX */
  41. #define MEM4RETSTATE (1 << 6)
  42. #define MEM3RETSTATE (1 << 5)
  43. #define MEM2RETSTATE (1 << 4)
  44. #define MEM1RETSTATE (1 << 3)
  45. #define LOGICRETSTATE (1 << 2) /* Logic is retained */
  46. #define POWERSTATE_OFF 0x3
  47. #define POWERSTATE_RETENTION 0x1
  48. #define POWERSTATE_ON 0x0
  49. /* Power domain state register */
  50. #define PM_PWSTST_OFFSET 0xe4
  51. /* Hardware supervised state transition control register */
  52. #define CM_CLKSTCTRL_OFFSET 0x48
  53. #define AUTOSTAT_MPU (1 << 0) /* MPU */
  54. #define AUTOSTAT_DSS (1 << 2) /* Core */
  55. #define AUTOSTAT_L4 (1 << 1) /* Core */
  56. #define AUTOSTAT_L3 (1 << 0) /* Core */
  57. #define AUTOSTAT_GFX (1 << 0) /* GFX */
  58. #define AUTOSTAT_IVA (1 << 8) /* 2420 IVA in DSP domain */
  59. #define AUTOSTAT_DSP (1 << 0) /* DSP */
  60. #define AUTOSTAT_MDM (1 << 0) /* MDM */
  61. /* Automatic control of interface clock idling */
  62. #define CM_AUTOIDLE1_OFFSET 0x30
  63. #define CM_AUTOIDLE2_OFFSET 0x34 /* Core only */
  64. #define CM_AUTOIDLE3_OFFSET 0x38 /* Core only */
  65. #define CM_AUTOIDLE4_OFFSET 0x3c /* Core only */
  66. #define AUTO_54M(x) (((x) & 0x3) << 6)
  67. #define AUTO_96M(x) (((x) & 0x3) << 2)
  68. #define AUTO_DPLL(x) (((x) & 0x3) << 0)
  69. #define AUTO_STOPPED 0x3
  70. #define AUTO_BYPASS_FAST 0x2 /* DPLL only */
  71. #define AUTO_BYPASS_LOW_POWER 0x1 /* DPLL only */
  72. #define AUTO_DISABLED 0x0
  73. /* Voltage control PRCM_VOLTCTRL bits */
  74. #define AUTO_EXTVOLT (1 << 15)
  75. #define FORCE_EXTVOLT (1 << 14)
  76. #define SETOFF_LEVEL(x) (((x) & 0x3) << 12)
  77. #define MEMRETCTRL (1 << 8)
  78. #define SETRET_LEVEL(x) (((x) & 0x3) << 6)
  79. #define VOLT_LEVEL(x) (((x) & 0x3) << 0)
  80. #define OMAP24XX_PRCM_VBASE IO_ADDRESS(OMAP24XX_PRCM_BASE)
  81. #define prcm_readl(r) __raw_readl(OMAP24XX_PRCM_VBASE + (r))
  82. #define prcm_writel(v, r) __raw_writel((v), OMAP24XX_PRCM_VBASE + (r))
  83. static u32 pmdomain_get_wakeup_dependencies(int domain_offset)
  84. {
  85. return prcm_readl(domain_offset + PM_WKDEP_OFFSET);
  86. }
  87. static void pmdomain_set_wakeup_dependencies(u32 state, int domain_offset)
  88. {
  89. prcm_writel(state, domain_offset + PM_WKDEP_OFFSET);
  90. }
  91. static u32 pmdomain_get_powerstate(int domain_offset)
  92. {
  93. return prcm_readl(domain_offset + PM_PWSTCTRL_OFFSET);
  94. }
  95. static void pmdomain_set_powerstate(u32 state, int domain_offset)
  96. {
  97. prcm_writel(state, domain_offset + PM_PWSTCTRL_OFFSET);
  98. }
  99. static u32 pmdomain_get_clock_autocontrol(int domain_offset)
  100. {
  101. return prcm_readl(domain_offset + CM_CLKSTCTRL_OFFSET);
  102. }
  103. static void pmdomain_set_clock_autocontrol(u32 state, int domain_offset)
  104. {
  105. prcm_writel(state, domain_offset + CM_CLKSTCTRL_OFFSET);
  106. }
  107. static u32 pmdomain_get_clock_autoidle1(int domain_offset)
  108. {
  109. return prcm_readl(domain_offset + CM_AUTOIDLE1_OFFSET);
  110. }
  111. /* Core domain only */
  112. static u32 pmdomain_get_clock_autoidle2(int domain_offset)
  113. {
  114. return prcm_readl(domain_offset + CM_AUTOIDLE2_OFFSET);
  115. }
  116. /* Core domain only */
  117. static u32 pmdomain_get_clock_autoidle3(int domain_offset)
  118. {
  119. return prcm_readl(domain_offset + CM_AUTOIDLE3_OFFSET);
  120. }
  121. /* Core domain only */
  122. static u32 pmdomain_get_clock_autoidle4(int domain_offset)
  123. {
  124. return prcm_readl(domain_offset + CM_AUTOIDLE4_OFFSET);
  125. }
  126. static void pmdomain_set_clock_autoidle1(u32 state, int domain_offset)
  127. {
  128. prcm_writel(state, CM_AUTOIDLE1_OFFSET + domain_offset);
  129. }
  130. /* Core domain only */
  131. static void pmdomain_set_clock_autoidle2(u32 state, int domain_offset)
  132. {
  133. prcm_writel(state, CM_AUTOIDLE2_OFFSET + domain_offset);
  134. }
  135. /* Core domain only */
  136. static void pmdomain_set_clock_autoidle3(u32 state, int domain_offset)
  137. {
  138. prcm_writel(state, CM_AUTOIDLE3_OFFSET + domain_offset);
  139. }
  140. /* Core domain only */
  141. static void pmdomain_set_clock_autoidle4(u32 state, int domain_offset)
  142. {
  143. prcm_writel(state, CM_AUTOIDLE4_OFFSET + domain_offset);
  144. }
  145. /*
  146. * Configures power management domains to idle clocks automatically.
  147. */
  148. void pmdomain_set_autoidle(void)
  149. {
  150. u32 val;
  151. /* Set PLL auto stop for 54M, 96M & DPLL */
  152. pmdomain_set_clock_autoidle1(AUTO_54M(AUTO_STOPPED) |
  153. AUTO_96M(AUTO_STOPPED) |
  154. AUTO_DPLL(AUTO_STOPPED), PM_PLL_OFFSET);
  155. /* External clock input control
  156. * REVISIT: Should this be in clock framework?
  157. */
  158. PRCM_CLKSRC_CTRL |= (0x3 << 3);
  159. /* Configure number of 32KHz clock cycles for sys_clk */
  160. PRCM_CLKSSETUP = 0x00ff;
  161. /* Configure automatic voltage transition */
  162. PRCM_VOLTSETUP = 0;
  163. val = PRCM_VOLTCTRL;
  164. val &= ~(SETOFF_LEVEL(0x3) | VOLT_LEVEL(0x3));
  165. val |= SETOFF_LEVEL(1) | VOLT_LEVEL(1) | AUTO_EXTVOLT;
  166. PRCM_VOLTCTRL = val;
  167. /* Disable emulation tools functional clock */
  168. PRCM_CLKEMUL_CTRL = 0x0;
  169. /* Set core memory retention state */
  170. val = pmdomain_get_powerstate(PM_CORE_OFFSET);
  171. if (cpu_is_omap2420()) {
  172. val &= ~(0x7 << 3);
  173. val |= (MEM3RETSTATE | MEM2RETSTATE | MEM1RETSTATE);
  174. } else {
  175. val &= ~(0xf << 3);
  176. val |= (MEM4RETSTATE | MEM3RETSTATE | MEM2RETSTATE |
  177. MEM1RETSTATE);
  178. }
  179. pmdomain_set_powerstate(val, PM_CORE_OFFSET);
  180. /* OCP interface smart idle. REVISIT: Enable autoidle bit0 ? */
  181. val = SMS_SYSCONFIG;
  182. val &= ~(0x3 << 3);
  183. val |= (0x2 << 3) | (1 << 0);
  184. SMS_SYSCONFIG |= val;
  185. val = SDRC_SYSCONFIG;
  186. val &= ~(0x3 << 3);
  187. val |= (0x2 << 3);
  188. SDRC_SYSCONFIG = val;
  189. /* Configure L3 interface for smart idle.
  190. * REVISIT: Enable autoidle bit0 ?
  191. */
  192. val = GPMC_SYSCONFIG;
  193. val &= ~(0x3 << 3);
  194. val |= (0x2 << 3) | (1 << 0);
  195. GPMC_SYSCONFIG = val;
  196. pmdomain_set_powerstate(LOGICRETSTATE | POWERSTATE_RETENTION,
  197. PM_MPU_OFFSET);
  198. pmdomain_set_powerstate(POWERSTATE_RETENTION, PM_CORE_OFFSET);
  199. if (!cpu_is_omap2420())
  200. pmdomain_set_powerstate(POWERSTATE_RETENTION, PM_MDM_OFFSET);
  201. /* Assume suspend function has saved the state for DSP and GFX */
  202. pmdomain_set_powerstate(FORCESTATE | POWERSTATE_OFF, PM_DSP_OFFSET);
  203. pmdomain_set_powerstate(FORCESTATE | POWERSTATE_OFF, PM_GFX_OFFSET);
  204. #if 0
  205. /* REVISIT: Internal USB needs special handling */
  206. force_standby_usb();
  207. if (cpu_is_omap2430())
  208. force_hsmmc();
  209. sdram_self_refresh_on_idle_req(1);
  210. #endif
  211. /* Enable clock auto control for all domains.
  212. * Note that CORE domain includes also DSS, L4 & L3.
  213. */
  214. pmdomain_set_clock_autocontrol(AUTOSTAT_MPU, PM_MPU_OFFSET);
  215. pmdomain_set_clock_autocontrol(AUTOSTAT_GFX, PM_GFX_OFFSET);
  216. pmdomain_set_clock_autocontrol(AUTOSTAT_DSS | AUTOSTAT_L4 | AUTOSTAT_L3,
  217. PM_CORE_OFFSET);
  218. if (cpu_is_omap2420())
  219. pmdomain_set_clock_autocontrol(AUTOSTAT_IVA | AUTOSTAT_DSP,
  220. PM_DSP_OFFSET);
  221. else {
  222. pmdomain_set_clock_autocontrol(AUTOSTAT_DSP, PM_DSP_OFFSET);
  223. pmdomain_set_clock_autocontrol(AUTOSTAT_MDM, PM_MDM_OFFSET);
  224. }
  225. /* Enable clock autoidle for all domains */
  226. pmdomain_set_clock_autoidle1(0x2, PM_DSP_OFFSET);
  227. if (cpu_is_omap2420()) {
  228. pmdomain_set_clock_autoidle1(0xfffffff9, PM_CORE_OFFSET);
  229. pmdomain_set_clock_autoidle2(0x7, PM_CORE_OFFSET);
  230. pmdomain_set_clock_autoidle1(0x3f, PM_WKUP_OFFSET);
  231. } else {
  232. pmdomain_set_clock_autoidle1(0xeafffff1, PM_CORE_OFFSET);
  233. pmdomain_set_clock_autoidle2(0xfff, PM_CORE_OFFSET);
  234. pmdomain_set_clock_autoidle1(0x7f, PM_WKUP_OFFSET);
  235. pmdomain_set_clock_autoidle1(0x3, PM_MDM_OFFSET);
  236. }
  237. pmdomain_set_clock_autoidle3(0x7, PM_CORE_OFFSET);
  238. pmdomain_set_clock_autoidle4(0x1f, PM_CORE_OFFSET);
  239. }
  240. /*
  241. * Initializes power domains by removing wake-up dependencies and powering
  242. * down DSP and GFX. Gets called from PM init. Note that DSP and IVA code
  243. * must re-enable DSP and GFX when used.
  244. */
  245. void __init pmdomain_init(void)
  246. {
  247. /* Remove all domain wakeup dependencies */
  248. pmdomain_set_wakeup_dependencies(EN_WKUP | EN_CORE, PM_MPU_OFFSET);
  249. pmdomain_set_wakeup_dependencies(0, PM_DSP_OFFSET);
  250. pmdomain_set_wakeup_dependencies(0, PM_GFX_OFFSET);
  251. pmdomain_set_wakeup_dependencies(EN_WKUP | EN_MPU, PM_CORE_OFFSET);
  252. if (cpu_is_omap2430())
  253. pmdomain_set_wakeup_dependencies(0, PM_MDM_OFFSET);
  254. /* Power down DSP and GFX */
  255. pmdomain_set_powerstate(POWERSTATE_OFF | FORCESTATE, PM_DSP_OFFSET);
  256. pmdomain_set_powerstate(POWERSTATE_OFF | FORCESTATE, PM_GFX_OFFSET);
  257. }