blackfin.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584
  1. /*
  2. * MUSB OTG controller driver for Blackfin Processors
  3. *
  4. * Copyright 2006-2008 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/sched.h>
  13. #include <linux/init.h>
  14. #include <linux/list.h>
  15. #include <linux/gpio.h>
  16. #include <linux/io.h>
  17. #include <linux/err.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/dma-mapping.h>
  20. #include <linux/prefetch.h>
  21. #include <asm/cacheflush.h>
  22. #include "musb_core.h"
  23. #include "musbhsdma.h"
  24. #include "blackfin.h"
  25. struct bfin_glue {
  26. struct device *dev;
  27. struct platform_device *musb;
  28. };
  29. #define glue_to_musb(g) platform_get_drvdata(g->musb)
  30. /*
  31. * Load an endpoint's FIFO
  32. */
  33. void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *src)
  34. {
  35. struct musb *musb = hw_ep->musb;
  36. void __iomem *fifo = hw_ep->fifo;
  37. void __iomem *epio = hw_ep->regs;
  38. u8 epnum = hw_ep->epnum;
  39. prefetch((u8 *)src);
  40. musb_writew(epio, MUSB_TXCOUNT, len);
  41. dev_dbg(musb->controller, "TX ep%d fifo %p count %d buf %p, epio %p\n",
  42. hw_ep->epnum, fifo, len, src, epio);
  43. dump_fifo_data(src, len);
  44. if (!ANOMALY_05000380 && epnum != 0) {
  45. u16 dma_reg;
  46. flush_dcache_range((unsigned long)src,
  47. (unsigned long)(src + len));
  48. /* Setup DMA address register */
  49. dma_reg = (u32)src;
  50. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_LOW), dma_reg);
  51. SSYNC();
  52. dma_reg = (u32)src >> 16;
  53. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_HIGH), dma_reg);
  54. SSYNC();
  55. /* Setup DMA count register */
  56. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_LOW), len);
  57. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_HIGH), 0);
  58. SSYNC();
  59. /* Enable the DMA */
  60. dma_reg = (epnum << 4) | DMA_ENA | INT_ENA | DIRECTION;
  61. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), dma_reg);
  62. SSYNC();
  63. /* Wait for compelete */
  64. while (!(bfin_read_USB_DMA_INTERRUPT() & (1 << epnum)))
  65. cpu_relax();
  66. /* acknowledge dma interrupt */
  67. bfin_write_USB_DMA_INTERRUPT(1 << epnum);
  68. SSYNC();
  69. /* Reset DMA */
  70. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), 0);
  71. SSYNC();
  72. } else {
  73. SSYNC();
  74. if (unlikely((unsigned long)src & 0x01))
  75. outsw_8((unsigned long)fifo, src, (len + 1) >> 1);
  76. else
  77. outsw((unsigned long)fifo, src, (len + 1) >> 1);
  78. }
  79. }
  80. /*
  81. * Unload an endpoint's FIFO
  82. */
  83. void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
  84. {
  85. struct musb *musb = hw_ep->musb;
  86. void __iomem *fifo = hw_ep->fifo;
  87. u8 epnum = hw_ep->epnum;
  88. if (ANOMALY_05000467 && epnum != 0) {
  89. u16 dma_reg;
  90. invalidate_dcache_range((unsigned long)dst,
  91. (unsigned long)(dst + len));
  92. /* Setup DMA address register */
  93. dma_reg = (u32)dst;
  94. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_LOW), dma_reg);
  95. SSYNC();
  96. dma_reg = (u32)dst >> 16;
  97. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_HIGH), dma_reg);
  98. SSYNC();
  99. /* Setup DMA count register */
  100. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_LOW), len);
  101. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_HIGH), 0);
  102. SSYNC();
  103. /* Enable the DMA */
  104. dma_reg = (epnum << 4) | DMA_ENA | INT_ENA;
  105. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), dma_reg);
  106. SSYNC();
  107. /* Wait for compelete */
  108. while (!(bfin_read_USB_DMA_INTERRUPT() & (1 << epnum)))
  109. cpu_relax();
  110. /* acknowledge dma interrupt */
  111. bfin_write_USB_DMA_INTERRUPT(1 << epnum);
  112. SSYNC();
  113. /* Reset DMA */
  114. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), 0);
  115. SSYNC();
  116. } else {
  117. SSYNC();
  118. /* Read the last byte of packet with odd size from address fifo + 4
  119. * to trigger 1 byte access to EP0 FIFO.
  120. */
  121. if (len == 1)
  122. *dst = (u8)inw((unsigned long)fifo + 4);
  123. else {
  124. if (unlikely((unsigned long)dst & 0x01))
  125. insw_8((unsigned long)fifo, dst, len >> 1);
  126. else
  127. insw((unsigned long)fifo, dst, len >> 1);
  128. if (len & 0x01)
  129. *(dst + len - 1) = (u8)inw((unsigned long)fifo + 4);
  130. }
  131. }
  132. dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
  133. 'R', hw_ep->epnum, fifo, len, dst);
  134. dump_fifo_data(dst, len);
  135. }
  136. static irqreturn_t blackfin_interrupt(int irq, void *__hci)
  137. {
  138. unsigned long flags;
  139. irqreturn_t retval = IRQ_NONE;
  140. struct musb *musb = __hci;
  141. spin_lock_irqsave(&musb->lock, flags);
  142. musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
  143. musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
  144. musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);
  145. if (musb->int_usb || musb->int_tx || musb->int_rx) {
  146. musb_writeb(musb->mregs, MUSB_INTRUSB, musb->int_usb);
  147. musb_writew(musb->mregs, MUSB_INTRTX, musb->int_tx);
  148. musb_writew(musb->mregs, MUSB_INTRRX, musb->int_rx);
  149. retval = musb_interrupt(musb);
  150. }
  151. /* Start sampling ID pin, when plug is removed from MUSB */
  152. if ((musb->xceiv->state == OTG_STATE_B_IDLE
  153. || musb->xceiv->state == OTG_STATE_A_WAIT_BCON) ||
  154. (musb->int_usb & MUSB_INTR_DISCONNECT && is_host_active(musb))) {
  155. mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
  156. musb->a_wait_bcon = TIMER_DELAY;
  157. }
  158. spin_unlock_irqrestore(&musb->lock, flags);
  159. return retval;
  160. }
  161. static void musb_conn_timer_handler(unsigned long _musb)
  162. {
  163. struct musb *musb = (void *)_musb;
  164. unsigned long flags;
  165. u16 val;
  166. static u8 toggle;
  167. spin_lock_irqsave(&musb->lock, flags);
  168. switch (musb->xceiv->state) {
  169. case OTG_STATE_A_IDLE:
  170. case OTG_STATE_A_WAIT_BCON:
  171. /* Start a new session */
  172. val = musb_readw(musb->mregs, MUSB_DEVCTL);
  173. val &= ~MUSB_DEVCTL_SESSION;
  174. musb_writew(musb->mregs, MUSB_DEVCTL, val);
  175. val |= MUSB_DEVCTL_SESSION;
  176. musb_writew(musb->mregs, MUSB_DEVCTL, val);
  177. /* Check if musb is host or peripheral. */
  178. val = musb_readw(musb->mregs, MUSB_DEVCTL);
  179. if (!(val & MUSB_DEVCTL_BDEVICE)) {
  180. gpio_set_value(musb->config->gpio_vrsel, 1);
  181. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  182. } else {
  183. gpio_set_value(musb->config->gpio_vrsel, 0);
  184. /* Ignore VBUSERROR and SUSPEND IRQ */
  185. val = musb_readb(musb->mregs, MUSB_INTRUSBE);
  186. val &= ~MUSB_INTR_VBUSERROR;
  187. musb_writeb(musb->mregs, MUSB_INTRUSBE, val);
  188. val = MUSB_INTR_SUSPEND | MUSB_INTR_VBUSERROR;
  189. musb_writeb(musb->mregs, MUSB_INTRUSB, val);
  190. musb->xceiv->state = OTG_STATE_B_IDLE;
  191. }
  192. mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
  193. break;
  194. case OTG_STATE_B_IDLE:
  195. /*
  196. * Start a new session. It seems that MUSB needs taking
  197. * some time to recognize the type of the plug inserted?
  198. */
  199. val = musb_readw(musb->mregs, MUSB_DEVCTL);
  200. val |= MUSB_DEVCTL_SESSION;
  201. musb_writew(musb->mregs, MUSB_DEVCTL, val);
  202. val = musb_readw(musb->mregs, MUSB_DEVCTL);
  203. if (!(val & MUSB_DEVCTL_BDEVICE)) {
  204. gpio_set_value(musb->config->gpio_vrsel, 1);
  205. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  206. } else {
  207. gpio_set_value(musb->config->gpio_vrsel, 0);
  208. /* Ignore VBUSERROR and SUSPEND IRQ */
  209. val = musb_readb(musb->mregs, MUSB_INTRUSBE);
  210. val &= ~MUSB_INTR_VBUSERROR;
  211. musb_writeb(musb->mregs, MUSB_INTRUSBE, val);
  212. val = MUSB_INTR_SUSPEND | MUSB_INTR_VBUSERROR;
  213. musb_writeb(musb->mregs, MUSB_INTRUSB, val);
  214. /* Toggle the Soft Conn bit, so that we can response to
  215. * the inserting of either A-plug or B-plug.
  216. */
  217. if (toggle) {
  218. val = musb_readb(musb->mregs, MUSB_POWER);
  219. val &= ~MUSB_POWER_SOFTCONN;
  220. musb_writeb(musb->mregs, MUSB_POWER, val);
  221. toggle = 0;
  222. } else {
  223. val = musb_readb(musb->mregs, MUSB_POWER);
  224. val |= MUSB_POWER_SOFTCONN;
  225. musb_writeb(musb->mregs, MUSB_POWER, val);
  226. toggle = 1;
  227. }
  228. /* The delay time is set to 1/4 second by default,
  229. * shortening it, if accelerating A-plug detection
  230. * is needed in OTG mode.
  231. */
  232. mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY / 4);
  233. }
  234. break;
  235. default:
  236. dev_dbg(musb->controller, "%s state not handled\n",
  237. otg_state_string(musb->xceiv->state));
  238. break;
  239. }
  240. spin_unlock_irqrestore(&musb->lock, flags);
  241. dev_dbg(musb->controller, "state is %s\n",
  242. otg_state_string(musb->xceiv->state));
  243. }
  244. static void bfin_musb_enable(struct musb *musb)
  245. {
  246. /* REVISIT is this really correct ? */
  247. }
  248. static void bfin_musb_disable(struct musb *musb)
  249. {
  250. }
  251. static void bfin_musb_set_vbus(struct musb *musb, int is_on)
  252. {
  253. int value = musb->config->gpio_vrsel_active;
  254. if (!is_on)
  255. value = !value;
  256. gpio_set_value(musb->config->gpio_vrsel, value);
  257. dev_dbg(musb->controller, "VBUS %s, devctl %02x "
  258. /* otg %3x conf %08x prcm %08x */ "\n",
  259. otg_state_string(musb->xceiv->state),
  260. musb_readb(musb->mregs, MUSB_DEVCTL));
  261. }
  262. static int bfin_musb_set_power(struct usb_phy *x, unsigned mA)
  263. {
  264. return 0;
  265. }
  266. static int bfin_musb_vbus_status(struct musb *musb)
  267. {
  268. return 0;
  269. }
  270. static int bfin_musb_set_mode(struct musb *musb, u8 musb_mode)
  271. {
  272. return -EIO;
  273. }
  274. static int bfin_musb_adjust_channel_params(struct dma_channel *channel,
  275. u16 packet_sz, u8 *mode,
  276. dma_addr_t *dma_addr, u32 *len)
  277. {
  278. struct musb_dma_channel *musb_channel = channel->private_data;
  279. /*
  280. * Anomaly 05000450 might cause data corruption when using DMA
  281. * MODE 1 transmits with short packet. So to work around this,
  282. * we truncate all MODE 1 transfers down to a multiple of the
  283. * max packet size, and then do the last short packet transfer
  284. * (if there is any) using MODE 0.
  285. */
  286. if (ANOMALY_05000450) {
  287. if (musb_channel->transmit && *mode == 1)
  288. *len = *len - (*len % packet_sz);
  289. }
  290. return 0;
  291. }
  292. static void bfin_musb_reg_init(struct musb *musb)
  293. {
  294. if (ANOMALY_05000346) {
  295. bfin_write_USB_APHY_CALIB(ANOMALY_05000346_value);
  296. SSYNC();
  297. }
  298. if (ANOMALY_05000347) {
  299. bfin_write_USB_APHY_CNTRL(0x0);
  300. SSYNC();
  301. }
  302. /* Configure PLL oscillator register */
  303. bfin_write_USB_PLLOSC_CTRL(0x3080 |
  304. ((480/musb->config->clkin) << 1));
  305. SSYNC();
  306. bfin_write_USB_SRP_CLKDIV((get_sclk()/1000) / 32 - 1);
  307. SSYNC();
  308. bfin_write_USB_EP_NI0_RXMAXP(64);
  309. SSYNC();
  310. bfin_write_USB_EP_NI0_TXMAXP(64);
  311. SSYNC();
  312. /* Route INTRUSB/INTR_RX/INTR_TX to USB_INT0*/
  313. bfin_write_USB_GLOBINTR(0x7);
  314. SSYNC();
  315. bfin_write_USB_GLOBAL_CTL(GLOBAL_ENA | EP1_TX_ENA | EP2_TX_ENA |
  316. EP3_TX_ENA | EP4_TX_ENA | EP5_TX_ENA |
  317. EP6_TX_ENA | EP7_TX_ENA | EP1_RX_ENA |
  318. EP2_RX_ENA | EP3_RX_ENA | EP4_RX_ENA |
  319. EP5_RX_ENA | EP6_RX_ENA | EP7_RX_ENA);
  320. SSYNC();
  321. }
  322. static int bfin_musb_init(struct musb *musb)
  323. {
  324. /*
  325. * Rev 1.0 BF549 EZ-KITs require PE7 to be high for both DEVICE
  326. * and OTG HOST modes, while rev 1.1 and greater require PE7 to
  327. * be low for DEVICE mode and high for HOST mode. We set it high
  328. * here because we are in host mode
  329. */
  330. if (gpio_request(musb->config->gpio_vrsel, "USB_VRSEL")) {
  331. printk(KERN_ERR "Failed ro request USB_VRSEL GPIO_%d\n",
  332. musb->config->gpio_vrsel);
  333. return -ENODEV;
  334. }
  335. gpio_direction_output(musb->config->gpio_vrsel, 0);
  336. usb_nop_xceiv_register();
  337. musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
  338. if (IS_ERR_OR_NULL(musb->xceiv)) {
  339. gpio_free(musb->config->gpio_vrsel);
  340. return -ENODEV;
  341. }
  342. bfin_musb_reg_init(musb);
  343. setup_timer(&musb_conn_timer, musb_conn_timer_handler,
  344. (unsigned long) musb);
  345. musb->xceiv->set_power = bfin_musb_set_power;
  346. musb->isr = blackfin_interrupt;
  347. musb->double_buffer_not_ok = true;
  348. return 0;
  349. }
  350. static int bfin_musb_exit(struct musb *musb)
  351. {
  352. gpio_free(musb->config->gpio_vrsel);
  353. usb_put_phy(musb->xceiv);
  354. usb_nop_xceiv_unregister();
  355. return 0;
  356. }
  357. static const struct musb_platform_ops bfin_ops = {
  358. .init = bfin_musb_init,
  359. .exit = bfin_musb_exit,
  360. .enable = bfin_musb_enable,
  361. .disable = bfin_musb_disable,
  362. .set_mode = bfin_musb_set_mode,
  363. .vbus_status = bfin_musb_vbus_status,
  364. .set_vbus = bfin_musb_set_vbus,
  365. .adjust_channel_params = bfin_musb_adjust_channel_params,
  366. };
  367. static u64 bfin_dmamask = DMA_BIT_MASK(32);
  368. static int __devinit bfin_probe(struct platform_device *pdev)
  369. {
  370. struct musb_hdrc_platform_data *pdata = pdev->dev.platform_data;
  371. struct platform_device *musb;
  372. struct bfin_glue *glue;
  373. int ret = -ENOMEM;
  374. glue = kzalloc(sizeof(*glue), GFP_KERNEL);
  375. if (!glue) {
  376. dev_err(&pdev->dev, "failed to allocate glue context\n");
  377. goto err0;
  378. }
  379. musb = platform_device_alloc("musb-hdrc", -1);
  380. if (!musb) {
  381. dev_err(&pdev->dev, "failed to allocate musb device\n");
  382. goto err1;
  383. }
  384. musb->dev.parent = &pdev->dev;
  385. musb->dev.dma_mask = &bfin_dmamask;
  386. musb->dev.coherent_dma_mask = bfin_dmamask;
  387. glue->dev = &pdev->dev;
  388. glue->musb = musb;
  389. pdata->platform_ops = &bfin_ops;
  390. platform_set_drvdata(pdev, glue);
  391. ret = platform_device_add_resources(musb, pdev->resource,
  392. pdev->num_resources);
  393. if (ret) {
  394. dev_err(&pdev->dev, "failed to add resources\n");
  395. goto err2;
  396. }
  397. ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
  398. if (ret) {
  399. dev_err(&pdev->dev, "failed to add platform_data\n");
  400. goto err2;
  401. }
  402. ret = platform_device_add(musb);
  403. if (ret) {
  404. dev_err(&pdev->dev, "failed to register musb device\n");
  405. goto err2;
  406. }
  407. return 0;
  408. err2:
  409. platform_device_put(musb);
  410. err1:
  411. kfree(glue);
  412. err0:
  413. return ret;
  414. }
  415. static int __devexit bfin_remove(struct platform_device *pdev)
  416. {
  417. struct bfin_glue *glue = platform_get_drvdata(pdev);
  418. platform_device_del(glue->musb);
  419. platform_device_put(glue->musb);
  420. kfree(glue);
  421. return 0;
  422. }
  423. #ifdef CONFIG_PM
  424. static int bfin_suspend(struct device *dev)
  425. {
  426. struct bfin_glue *glue = dev_get_drvdata(dev);
  427. struct musb *musb = glue_to_musb(glue);
  428. if (is_host_active(musb))
  429. /*
  430. * During hibernate gpio_vrsel will change from high to low
  431. * low which will generate wakeup event resume the system
  432. * immediately. Set it to 0 before hibernate to avoid this
  433. * wakeup event.
  434. */
  435. gpio_set_value(musb->config->gpio_vrsel, 0);
  436. return 0;
  437. }
  438. static int bfin_resume(struct device *dev)
  439. {
  440. struct bfin_glue *glue = dev_get_drvdata(dev);
  441. struct musb *musb = glue_to_musb(glue);
  442. bfin_musb_reg_init(musb);
  443. return 0;
  444. }
  445. static struct dev_pm_ops bfin_pm_ops = {
  446. .suspend = bfin_suspend,
  447. .resume = bfin_resume,
  448. };
  449. #define DEV_PM_OPS &bfin_pm_ops
  450. #else
  451. #define DEV_PM_OPS NULL
  452. #endif
  453. static struct platform_driver bfin_driver = {
  454. .probe = bfin_probe,
  455. .remove = __exit_p(bfin_remove),
  456. .driver = {
  457. .name = "musb-blackfin",
  458. .pm = DEV_PM_OPS,
  459. },
  460. };
  461. MODULE_DESCRIPTION("Blackfin MUSB Glue Layer");
  462. MODULE_AUTHOR("Bryan Wy <cooloney@kernel.org>");
  463. MODULE_LICENSE("GPL v2");
  464. static int __init bfin_init(void)
  465. {
  466. return platform_driver_register(&bfin_driver);
  467. }
  468. module_init(bfin_init);
  469. static void __exit bfin_exit(void)
  470. {
  471. platform_driver_unregister(&bfin_driver);
  472. }
  473. module_exit(bfin_exit);