clock44xx_data.c 94 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. *
  21. * XXX Some of the ES1 clocks have been removed/changed; once support
  22. * is added for discriminating clocks by ES level, these should be added back
  23. * in.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/clk.h>
  28. #include <plat/clkdev_omap.h>
  29. #include "clock.h"
  30. #include "clock44xx.h"
  31. #include "cm1_44xx.h"
  32. #include "cm2_44xx.h"
  33. #include "cm-regbits-44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "control.h"
  38. /* OMAP4 modulemode control */
  39. #define OMAP4430_MODULEMODE_HWCTRL 0
  40. #define OMAP4430_MODULEMODE_SWCTRL 1
  41. /* Root clocks */
  42. static struct clk extalt_clkin_ck = {
  43. .name = "extalt_clkin_ck",
  44. .rate = 59000000,
  45. .ops = &clkops_null,
  46. };
  47. static struct clk pad_clks_ck = {
  48. .name = "pad_clks_ck",
  49. .rate = 12000000,
  50. .ops = &clkops_omap2_dflt,
  51. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  52. .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
  53. };
  54. static struct clk pad_slimbus_core_clks_ck = {
  55. .name = "pad_slimbus_core_clks_ck",
  56. .rate = 12000000,
  57. .ops = &clkops_null,
  58. };
  59. static struct clk secure_32k_clk_src_ck = {
  60. .name = "secure_32k_clk_src_ck",
  61. .rate = 32768,
  62. .ops = &clkops_null,
  63. };
  64. static struct clk slimbus_clk = {
  65. .name = "slimbus_clk",
  66. .rate = 12000000,
  67. .ops = &clkops_omap2_dflt,
  68. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  69. .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  70. };
  71. static struct clk sys_32k_ck = {
  72. .name = "sys_32k_ck",
  73. .rate = 32768,
  74. .ops = &clkops_null,
  75. };
  76. static struct clk virt_12000000_ck = {
  77. .name = "virt_12000000_ck",
  78. .ops = &clkops_null,
  79. .rate = 12000000,
  80. };
  81. static struct clk virt_13000000_ck = {
  82. .name = "virt_13000000_ck",
  83. .ops = &clkops_null,
  84. .rate = 13000000,
  85. };
  86. static struct clk virt_16800000_ck = {
  87. .name = "virt_16800000_ck",
  88. .ops = &clkops_null,
  89. .rate = 16800000,
  90. };
  91. static struct clk virt_19200000_ck = {
  92. .name = "virt_19200000_ck",
  93. .ops = &clkops_null,
  94. .rate = 19200000,
  95. };
  96. static struct clk virt_26000000_ck = {
  97. .name = "virt_26000000_ck",
  98. .ops = &clkops_null,
  99. .rate = 26000000,
  100. };
  101. static struct clk virt_27000000_ck = {
  102. .name = "virt_27000000_ck",
  103. .ops = &clkops_null,
  104. .rate = 27000000,
  105. };
  106. static struct clk virt_38400000_ck = {
  107. .name = "virt_38400000_ck",
  108. .ops = &clkops_null,
  109. .rate = 38400000,
  110. };
  111. static const struct clksel_rate div_1_0_rates[] = {
  112. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  113. { .div = 0 },
  114. };
  115. static const struct clksel_rate div_1_1_rates[] = {
  116. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  117. { .div = 0 },
  118. };
  119. static const struct clksel_rate div_1_2_rates[] = {
  120. { .div = 1, .val = 2, .flags = RATE_IN_4430 },
  121. { .div = 0 },
  122. };
  123. static const struct clksel_rate div_1_3_rates[] = {
  124. { .div = 1, .val = 3, .flags = RATE_IN_4430 },
  125. { .div = 0 },
  126. };
  127. static const struct clksel_rate div_1_4_rates[] = {
  128. { .div = 1, .val = 4, .flags = RATE_IN_4430 },
  129. { .div = 0 },
  130. };
  131. static const struct clksel_rate div_1_5_rates[] = {
  132. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  133. { .div = 0 },
  134. };
  135. static const struct clksel_rate div_1_6_rates[] = {
  136. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  137. { .div = 0 },
  138. };
  139. static const struct clksel_rate div_1_7_rates[] = {
  140. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  141. { .div = 0 },
  142. };
  143. static const struct clksel sys_clkin_sel[] = {
  144. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  145. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  146. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  147. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  148. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  149. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  150. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  151. { .parent = NULL },
  152. };
  153. static struct clk sys_clkin_ck = {
  154. .name = "sys_clkin_ck",
  155. .rate = 38400000,
  156. .clksel = sys_clkin_sel,
  157. .init = &omap2_init_clksel_parent,
  158. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  159. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  160. .ops = &clkops_null,
  161. .recalc = &omap2_clksel_recalc,
  162. };
  163. static struct clk tie_low_clock_ck = {
  164. .name = "tie_low_clock_ck",
  165. .rate = 0,
  166. .ops = &clkops_null,
  167. };
  168. static struct clk utmi_phy_clkout_ck = {
  169. .name = "utmi_phy_clkout_ck",
  170. .rate = 60000000,
  171. .ops = &clkops_null,
  172. };
  173. static struct clk xclk60mhsp1_ck = {
  174. .name = "xclk60mhsp1_ck",
  175. .rate = 60000000,
  176. .ops = &clkops_null,
  177. };
  178. static struct clk xclk60mhsp2_ck = {
  179. .name = "xclk60mhsp2_ck",
  180. .rate = 60000000,
  181. .ops = &clkops_null,
  182. };
  183. static struct clk xclk60motg_ck = {
  184. .name = "xclk60motg_ck",
  185. .rate = 60000000,
  186. .ops = &clkops_null,
  187. };
  188. /* Module clocks and DPLL outputs */
  189. static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
  190. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  191. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  192. { .parent = NULL },
  193. };
  194. static struct clk abe_dpll_bypass_clk_mux_ck = {
  195. .name = "abe_dpll_bypass_clk_mux_ck",
  196. .parent = &sys_clkin_ck,
  197. .ops = &clkops_null,
  198. .recalc = &followparent_recalc,
  199. };
  200. static struct clk abe_dpll_refclk_mux_ck = {
  201. .name = "abe_dpll_refclk_mux_ck",
  202. .parent = &sys_clkin_ck,
  203. .clksel = abe_dpll_bypass_clk_mux_sel,
  204. .init = &omap2_init_clksel_parent,
  205. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  206. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  207. .ops = &clkops_null,
  208. .recalc = &omap2_clksel_recalc,
  209. };
  210. /* DPLL_ABE */
  211. static struct dpll_data dpll_abe_dd = {
  212. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  213. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  214. .clk_ref = &abe_dpll_refclk_mux_ck,
  215. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  216. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  217. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  218. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  219. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  220. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  221. .enable_mask = OMAP4430_DPLL_EN_MASK,
  222. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  223. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  224. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  225. .max_divider = OMAP4430_MAX_DPLL_DIV,
  226. .min_divider = 1,
  227. };
  228. static struct clk dpll_abe_ck = {
  229. .name = "dpll_abe_ck",
  230. .parent = &abe_dpll_refclk_mux_ck,
  231. .dpll_data = &dpll_abe_dd,
  232. .init = &omap2_init_dpll_parent,
  233. .ops = &clkops_omap3_noncore_dpll_ops,
  234. .recalc = &omap3_dpll_recalc,
  235. .round_rate = &omap2_dpll_round_rate,
  236. .set_rate = &omap3_noncore_dpll_set_rate,
  237. };
  238. static struct clk dpll_abe_x2_ck = {
  239. .name = "dpll_abe_x2_ck",
  240. .parent = &dpll_abe_ck,
  241. .ops = &clkops_null,
  242. .recalc = &omap3_clkoutx2_recalc,
  243. };
  244. static const struct clksel_rate div31_1to31_rates[] = {
  245. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  246. { .div = 2, .val = 2, .flags = RATE_IN_4430 },
  247. { .div = 3, .val = 3, .flags = RATE_IN_4430 },
  248. { .div = 4, .val = 4, .flags = RATE_IN_4430 },
  249. { .div = 5, .val = 5, .flags = RATE_IN_4430 },
  250. { .div = 6, .val = 6, .flags = RATE_IN_4430 },
  251. { .div = 7, .val = 7, .flags = RATE_IN_4430 },
  252. { .div = 8, .val = 8, .flags = RATE_IN_4430 },
  253. { .div = 9, .val = 9, .flags = RATE_IN_4430 },
  254. { .div = 10, .val = 10, .flags = RATE_IN_4430 },
  255. { .div = 11, .val = 11, .flags = RATE_IN_4430 },
  256. { .div = 12, .val = 12, .flags = RATE_IN_4430 },
  257. { .div = 13, .val = 13, .flags = RATE_IN_4430 },
  258. { .div = 14, .val = 14, .flags = RATE_IN_4430 },
  259. { .div = 15, .val = 15, .flags = RATE_IN_4430 },
  260. { .div = 16, .val = 16, .flags = RATE_IN_4430 },
  261. { .div = 17, .val = 17, .flags = RATE_IN_4430 },
  262. { .div = 18, .val = 18, .flags = RATE_IN_4430 },
  263. { .div = 19, .val = 19, .flags = RATE_IN_4430 },
  264. { .div = 20, .val = 20, .flags = RATE_IN_4430 },
  265. { .div = 21, .val = 21, .flags = RATE_IN_4430 },
  266. { .div = 22, .val = 22, .flags = RATE_IN_4430 },
  267. { .div = 23, .val = 23, .flags = RATE_IN_4430 },
  268. { .div = 24, .val = 24, .flags = RATE_IN_4430 },
  269. { .div = 25, .val = 25, .flags = RATE_IN_4430 },
  270. { .div = 26, .val = 26, .flags = RATE_IN_4430 },
  271. { .div = 27, .val = 27, .flags = RATE_IN_4430 },
  272. { .div = 28, .val = 28, .flags = RATE_IN_4430 },
  273. { .div = 29, .val = 29, .flags = RATE_IN_4430 },
  274. { .div = 30, .val = 30, .flags = RATE_IN_4430 },
  275. { .div = 31, .val = 31, .flags = RATE_IN_4430 },
  276. { .div = 0 },
  277. };
  278. static const struct clksel dpll_abe_m2x2_div[] = {
  279. { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
  280. { .parent = NULL },
  281. };
  282. static struct clk dpll_abe_m2x2_ck = {
  283. .name = "dpll_abe_m2x2_ck",
  284. .parent = &dpll_abe_x2_ck,
  285. .clksel = dpll_abe_m2x2_div,
  286. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  287. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  288. .ops = &clkops_null,
  289. .recalc = &omap2_clksel_recalc,
  290. .round_rate = &omap2_clksel_round_rate,
  291. .set_rate = &omap2_clksel_set_rate,
  292. };
  293. static struct clk abe_24m_fclk = {
  294. .name = "abe_24m_fclk",
  295. .parent = &dpll_abe_m2x2_ck,
  296. .ops = &clkops_null,
  297. .recalc = &followparent_recalc,
  298. };
  299. static const struct clksel_rate div3_1to4_rates[] = {
  300. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  301. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  302. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  303. { .div = 0 },
  304. };
  305. static const struct clksel abe_clk_div[] = {
  306. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  307. { .parent = NULL },
  308. };
  309. static struct clk abe_clk = {
  310. .name = "abe_clk",
  311. .parent = &dpll_abe_m2x2_ck,
  312. .clksel = abe_clk_div,
  313. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  314. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  315. .ops = &clkops_null,
  316. .recalc = &omap2_clksel_recalc,
  317. .round_rate = &omap2_clksel_round_rate,
  318. .set_rate = &omap2_clksel_set_rate,
  319. };
  320. static const struct clksel_rate div2_1to2_rates[] = {
  321. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  322. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  323. { .div = 0 },
  324. };
  325. static const struct clksel aess_fclk_div[] = {
  326. { .parent = &abe_clk, .rates = div2_1to2_rates },
  327. { .parent = NULL },
  328. };
  329. static struct clk aess_fclk = {
  330. .name = "aess_fclk",
  331. .parent = &abe_clk,
  332. .clksel = aess_fclk_div,
  333. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  334. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  335. .ops = &clkops_null,
  336. .recalc = &omap2_clksel_recalc,
  337. .round_rate = &omap2_clksel_round_rate,
  338. .set_rate = &omap2_clksel_set_rate,
  339. };
  340. static struct clk dpll_abe_m3x2_ck = {
  341. .name = "dpll_abe_m3x2_ck",
  342. .parent = &dpll_abe_x2_ck,
  343. .clksel = dpll_abe_m2x2_div,
  344. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  345. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  346. .ops = &clkops_null,
  347. .recalc = &omap2_clksel_recalc,
  348. .round_rate = &omap2_clksel_round_rate,
  349. .set_rate = &omap2_clksel_set_rate,
  350. };
  351. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  352. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  353. { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
  354. { .parent = NULL },
  355. };
  356. static struct clk core_hsd_byp_clk_mux_ck = {
  357. .name = "core_hsd_byp_clk_mux_ck",
  358. .parent = &sys_clkin_ck,
  359. .clksel = core_hsd_byp_clk_mux_sel,
  360. .init = &omap2_init_clksel_parent,
  361. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  362. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  363. .ops = &clkops_null,
  364. .recalc = &omap2_clksel_recalc,
  365. };
  366. /* DPLL_CORE */
  367. static struct dpll_data dpll_core_dd = {
  368. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  369. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  370. .clk_ref = &sys_clkin_ck,
  371. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  372. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  373. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  374. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  375. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  376. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  377. .enable_mask = OMAP4430_DPLL_EN_MASK,
  378. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  379. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  380. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  381. .max_divider = OMAP4430_MAX_DPLL_DIV,
  382. .min_divider = 1,
  383. };
  384. static struct clk dpll_core_ck = {
  385. .name = "dpll_core_ck",
  386. .parent = &sys_clkin_ck,
  387. .dpll_data = &dpll_core_dd,
  388. .init = &omap2_init_dpll_parent,
  389. .ops = &clkops_null,
  390. .recalc = &omap3_dpll_recalc,
  391. };
  392. static struct clk dpll_core_x2_ck = {
  393. .name = "dpll_core_x2_ck",
  394. .parent = &dpll_core_ck,
  395. .ops = &clkops_null,
  396. .recalc = &omap3_clkoutx2_recalc,
  397. };
  398. static const struct clksel dpll_core_m6x2_div[] = {
  399. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  400. { .parent = NULL },
  401. };
  402. static struct clk dpll_core_m6x2_ck = {
  403. .name = "dpll_core_m6x2_ck",
  404. .parent = &dpll_core_x2_ck,
  405. .clksel = dpll_core_m6x2_div,
  406. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  407. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  408. .ops = &clkops_null,
  409. .recalc = &omap2_clksel_recalc,
  410. .round_rate = &omap2_clksel_round_rate,
  411. .set_rate = &omap2_clksel_set_rate,
  412. };
  413. static const struct clksel dbgclk_mux_sel[] = {
  414. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  415. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  416. { .parent = NULL },
  417. };
  418. static struct clk dbgclk_mux_ck = {
  419. .name = "dbgclk_mux_ck",
  420. .parent = &sys_clkin_ck,
  421. .ops = &clkops_null,
  422. .recalc = &followparent_recalc,
  423. };
  424. static const struct clksel dpll_core_m2_div[] = {
  425. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  426. { .parent = NULL },
  427. };
  428. static struct clk dpll_core_m2_ck = {
  429. .name = "dpll_core_m2_ck",
  430. .parent = &dpll_core_ck,
  431. .clksel = dpll_core_m2_div,
  432. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  433. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  434. .ops = &clkops_null,
  435. .recalc = &omap2_clksel_recalc,
  436. .round_rate = &omap2_clksel_round_rate,
  437. .set_rate = &omap2_clksel_set_rate,
  438. };
  439. static struct clk ddrphy_ck = {
  440. .name = "ddrphy_ck",
  441. .parent = &dpll_core_m2_ck,
  442. .ops = &clkops_null,
  443. .recalc = &followparent_recalc,
  444. };
  445. static struct clk dpll_core_m5x2_ck = {
  446. .name = "dpll_core_m5x2_ck",
  447. .parent = &dpll_core_x2_ck,
  448. .clksel = dpll_core_m6x2_div,
  449. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  450. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  451. .ops = &clkops_null,
  452. .recalc = &omap2_clksel_recalc,
  453. .round_rate = &omap2_clksel_round_rate,
  454. .set_rate = &omap2_clksel_set_rate,
  455. };
  456. static const struct clksel div_core_div[] = {
  457. { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
  458. { .parent = NULL },
  459. };
  460. static struct clk div_core_ck = {
  461. .name = "div_core_ck",
  462. .parent = &dpll_core_m5x2_ck,
  463. .clksel = div_core_div,
  464. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  465. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  466. .ops = &clkops_null,
  467. .recalc = &omap2_clksel_recalc,
  468. .round_rate = &omap2_clksel_round_rate,
  469. .set_rate = &omap2_clksel_set_rate,
  470. };
  471. static const struct clksel_rate div4_1to8_rates[] = {
  472. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  473. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  474. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  475. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  476. { .div = 0 },
  477. };
  478. static const struct clksel div_iva_hs_clk_div[] = {
  479. { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
  480. { .parent = NULL },
  481. };
  482. static struct clk div_iva_hs_clk = {
  483. .name = "div_iva_hs_clk",
  484. .parent = &dpll_core_m5x2_ck,
  485. .clksel = div_iva_hs_clk_div,
  486. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  487. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  488. .ops = &clkops_null,
  489. .recalc = &omap2_clksel_recalc,
  490. .round_rate = &omap2_clksel_round_rate,
  491. .set_rate = &omap2_clksel_set_rate,
  492. };
  493. static struct clk div_mpu_hs_clk = {
  494. .name = "div_mpu_hs_clk",
  495. .parent = &dpll_core_m5x2_ck,
  496. .clksel = div_iva_hs_clk_div,
  497. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  498. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  499. .ops = &clkops_null,
  500. .recalc = &omap2_clksel_recalc,
  501. .round_rate = &omap2_clksel_round_rate,
  502. .set_rate = &omap2_clksel_set_rate,
  503. };
  504. static struct clk dpll_core_m4x2_ck = {
  505. .name = "dpll_core_m4x2_ck",
  506. .parent = &dpll_core_x2_ck,
  507. .clksel = dpll_core_m6x2_div,
  508. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  509. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  510. .ops = &clkops_null,
  511. .recalc = &omap2_clksel_recalc,
  512. .round_rate = &omap2_clksel_round_rate,
  513. .set_rate = &omap2_clksel_set_rate,
  514. };
  515. static struct clk dll_clk_div_ck = {
  516. .name = "dll_clk_div_ck",
  517. .parent = &dpll_core_m4x2_ck,
  518. .ops = &clkops_null,
  519. .recalc = &followparent_recalc,
  520. };
  521. static const struct clksel dpll_abe_m2_div[] = {
  522. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  523. { .parent = NULL },
  524. };
  525. static struct clk dpll_abe_m2_ck = {
  526. .name = "dpll_abe_m2_ck",
  527. .parent = &dpll_abe_ck,
  528. .clksel = dpll_abe_m2_div,
  529. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  530. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  531. .ops = &clkops_null,
  532. .recalc = &omap2_clksel_recalc,
  533. .round_rate = &omap2_clksel_round_rate,
  534. .set_rate = &omap2_clksel_set_rate,
  535. };
  536. static struct clk dpll_core_m3x2_ck = {
  537. .name = "dpll_core_m3x2_ck",
  538. .parent = &dpll_core_x2_ck,
  539. .clksel = dpll_core_m6x2_div,
  540. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  541. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  542. .ops = &clkops_null,
  543. .recalc = &omap2_clksel_recalc,
  544. .round_rate = &omap2_clksel_round_rate,
  545. .set_rate = &omap2_clksel_set_rate,
  546. };
  547. static struct clk dpll_core_m7x2_ck = {
  548. .name = "dpll_core_m7x2_ck",
  549. .parent = &dpll_core_x2_ck,
  550. .clksel = dpll_core_m6x2_div,
  551. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  552. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  553. .ops = &clkops_null,
  554. .recalc = &omap2_clksel_recalc,
  555. .round_rate = &omap2_clksel_round_rate,
  556. .set_rate = &omap2_clksel_set_rate,
  557. };
  558. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  559. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  560. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  561. { .parent = NULL },
  562. };
  563. static struct clk iva_hsd_byp_clk_mux_ck = {
  564. .name = "iva_hsd_byp_clk_mux_ck",
  565. .parent = &sys_clkin_ck,
  566. .ops = &clkops_null,
  567. .recalc = &followparent_recalc,
  568. };
  569. /* DPLL_IVA */
  570. static struct dpll_data dpll_iva_dd = {
  571. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  572. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  573. .clk_ref = &sys_clkin_ck,
  574. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  575. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  576. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  577. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  578. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  579. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  580. .enable_mask = OMAP4430_DPLL_EN_MASK,
  581. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  582. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  583. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  584. .max_divider = OMAP4430_MAX_DPLL_DIV,
  585. .min_divider = 1,
  586. };
  587. static struct clk dpll_iva_ck = {
  588. .name = "dpll_iva_ck",
  589. .parent = &sys_clkin_ck,
  590. .dpll_data = &dpll_iva_dd,
  591. .init = &omap2_init_dpll_parent,
  592. .ops = &clkops_omap3_noncore_dpll_ops,
  593. .recalc = &omap3_dpll_recalc,
  594. .round_rate = &omap2_dpll_round_rate,
  595. .set_rate = &omap3_noncore_dpll_set_rate,
  596. };
  597. static struct clk dpll_iva_x2_ck = {
  598. .name = "dpll_iva_x2_ck",
  599. .parent = &dpll_iva_ck,
  600. .ops = &clkops_null,
  601. .recalc = &omap3_clkoutx2_recalc,
  602. };
  603. static const struct clksel dpll_iva_m4x2_div[] = {
  604. { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
  605. { .parent = NULL },
  606. };
  607. static struct clk dpll_iva_m4x2_ck = {
  608. .name = "dpll_iva_m4x2_ck",
  609. .parent = &dpll_iva_x2_ck,
  610. .clksel = dpll_iva_m4x2_div,
  611. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  612. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  613. .ops = &clkops_null,
  614. .recalc = &omap2_clksel_recalc,
  615. .round_rate = &omap2_clksel_round_rate,
  616. .set_rate = &omap2_clksel_set_rate,
  617. };
  618. static struct clk dpll_iva_m5x2_ck = {
  619. .name = "dpll_iva_m5x2_ck",
  620. .parent = &dpll_iva_x2_ck,
  621. .clksel = dpll_iva_m4x2_div,
  622. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  623. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  624. .ops = &clkops_null,
  625. .recalc = &omap2_clksel_recalc,
  626. .round_rate = &omap2_clksel_round_rate,
  627. .set_rate = &omap2_clksel_set_rate,
  628. };
  629. /* DPLL_MPU */
  630. static struct dpll_data dpll_mpu_dd = {
  631. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  632. .clk_bypass = &div_mpu_hs_clk,
  633. .clk_ref = &sys_clkin_ck,
  634. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  635. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  636. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  637. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  638. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  639. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  640. .enable_mask = OMAP4430_DPLL_EN_MASK,
  641. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  642. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  643. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  644. .max_divider = OMAP4430_MAX_DPLL_DIV,
  645. .min_divider = 1,
  646. };
  647. static struct clk dpll_mpu_ck = {
  648. .name = "dpll_mpu_ck",
  649. .parent = &sys_clkin_ck,
  650. .dpll_data = &dpll_mpu_dd,
  651. .init = &omap2_init_dpll_parent,
  652. .ops = &clkops_omap3_noncore_dpll_ops,
  653. .recalc = &omap3_dpll_recalc,
  654. .round_rate = &omap2_dpll_round_rate,
  655. .set_rate = &omap3_noncore_dpll_set_rate,
  656. };
  657. static const struct clksel dpll_mpu_m2_div[] = {
  658. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  659. { .parent = NULL },
  660. };
  661. static struct clk dpll_mpu_m2_ck = {
  662. .name = "dpll_mpu_m2_ck",
  663. .parent = &dpll_mpu_ck,
  664. .clksel = dpll_mpu_m2_div,
  665. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  666. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  667. .ops = &clkops_null,
  668. .recalc = &omap2_clksel_recalc,
  669. .round_rate = &omap2_clksel_round_rate,
  670. .set_rate = &omap2_clksel_set_rate,
  671. };
  672. static struct clk per_hs_clk_div_ck = {
  673. .name = "per_hs_clk_div_ck",
  674. .parent = &dpll_abe_m3x2_ck,
  675. .ops = &clkops_null,
  676. .recalc = &followparent_recalc,
  677. };
  678. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  679. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  680. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  681. { .parent = NULL },
  682. };
  683. static struct clk per_hsd_byp_clk_mux_ck = {
  684. .name = "per_hsd_byp_clk_mux_ck",
  685. .parent = &sys_clkin_ck,
  686. .clksel = per_hsd_byp_clk_mux_sel,
  687. .init = &omap2_init_clksel_parent,
  688. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  689. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  690. .ops = &clkops_null,
  691. .recalc = &omap2_clksel_recalc,
  692. };
  693. /* DPLL_PER */
  694. static struct dpll_data dpll_per_dd = {
  695. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  696. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  697. .clk_ref = &sys_clkin_ck,
  698. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  699. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  700. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  701. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  702. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  703. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  704. .enable_mask = OMAP4430_DPLL_EN_MASK,
  705. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  706. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  707. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  708. .max_divider = OMAP4430_MAX_DPLL_DIV,
  709. .min_divider = 1,
  710. };
  711. static struct clk dpll_per_ck = {
  712. .name = "dpll_per_ck",
  713. .parent = &sys_clkin_ck,
  714. .dpll_data = &dpll_per_dd,
  715. .init = &omap2_init_dpll_parent,
  716. .ops = &clkops_omap3_noncore_dpll_ops,
  717. .recalc = &omap3_dpll_recalc,
  718. .round_rate = &omap2_dpll_round_rate,
  719. .set_rate = &omap3_noncore_dpll_set_rate,
  720. };
  721. static const struct clksel dpll_per_m2_div[] = {
  722. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  723. { .parent = NULL },
  724. };
  725. static struct clk dpll_per_m2_ck = {
  726. .name = "dpll_per_m2_ck",
  727. .parent = &dpll_per_ck,
  728. .clksel = dpll_per_m2_div,
  729. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  730. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  731. .ops = &clkops_null,
  732. .recalc = &omap2_clksel_recalc,
  733. .round_rate = &omap2_clksel_round_rate,
  734. .set_rate = &omap2_clksel_set_rate,
  735. };
  736. static struct clk dpll_per_x2_ck = {
  737. .name = "dpll_per_x2_ck",
  738. .parent = &dpll_per_ck,
  739. .ops = &clkops_null,
  740. .recalc = &omap3_clkoutx2_recalc,
  741. };
  742. static const struct clksel dpll_per_m2x2_div[] = {
  743. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  744. { .parent = NULL },
  745. };
  746. static struct clk dpll_per_m2x2_ck = {
  747. .name = "dpll_per_m2x2_ck",
  748. .parent = &dpll_per_x2_ck,
  749. .clksel = dpll_per_m2x2_div,
  750. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  751. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  752. .ops = &clkops_null,
  753. .recalc = &omap2_clksel_recalc,
  754. .round_rate = &omap2_clksel_round_rate,
  755. .set_rate = &omap2_clksel_set_rate,
  756. };
  757. static struct clk dpll_per_m3x2_ck = {
  758. .name = "dpll_per_m3x2_ck",
  759. .parent = &dpll_per_x2_ck,
  760. .clksel = dpll_per_m2x2_div,
  761. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  762. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  763. .ops = &clkops_null,
  764. .recalc = &omap2_clksel_recalc,
  765. .round_rate = &omap2_clksel_round_rate,
  766. .set_rate = &omap2_clksel_set_rate,
  767. };
  768. static struct clk dpll_per_m4x2_ck = {
  769. .name = "dpll_per_m4x2_ck",
  770. .parent = &dpll_per_x2_ck,
  771. .clksel = dpll_per_m2x2_div,
  772. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  773. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  774. .ops = &clkops_null,
  775. .recalc = &omap2_clksel_recalc,
  776. .round_rate = &omap2_clksel_round_rate,
  777. .set_rate = &omap2_clksel_set_rate,
  778. };
  779. static struct clk dpll_per_m5x2_ck = {
  780. .name = "dpll_per_m5x2_ck",
  781. .parent = &dpll_per_x2_ck,
  782. .clksel = dpll_per_m2x2_div,
  783. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  784. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  785. .ops = &clkops_null,
  786. .recalc = &omap2_clksel_recalc,
  787. .round_rate = &omap2_clksel_round_rate,
  788. .set_rate = &omap2_clksel_set_rate,
  789. };
  790. static struct clk dpll_per_m6x2_ck = {
  791. .name = "dpll_per_m6x2_ck",
  792. .parent = &dpll_per_x2_ck,
  793. .clksel = dpll_per_m2x2_div,
  794. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  795. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  796. .ops = &clkops_null,
  797. .recalc = &omap2_clksel_recalc,
  798. .round_rate = &omap2_clksel_round_rate,
  799. .set_rate = &omap2_clksel_set_rate,
  800. };
  801. static struct clk dpll_per_m7x2_ck = {
  802. .name = "dpll_per_m7x2_ck",
  803. .parent = &dpll_per_x2_ck,
  804. .clksel = dpll_per_m2x2_div,
  805. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  806. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  807. .ops = &clkops_null,
  808. .recalc = &omap2_clksel_recalc,
  809. .round_rate = &omap2_clksel_round_rate,
  810. .set_rate = &omap2_clksel_set_rate,
  811. };
  812. /* DPLL_UNIPRO */
  813. static struct dpll_data dpll_unipro_dd = {
  814. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_UNIPRO,
  815. .clk_bypass = &sys_clkin_ck,
  816. .clk_ref = &sys_clkin_ck,
  817. .control_reg = OMAP4430_CM_CLKMODE_DPLL_UNIPRO,
  818. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  819. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_UNIPRO,
  820. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_UNIPRO,
  821. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  822. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  823. .enable_mask = OMAP4430_DPLL_EN_MASK,
  824. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  825. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  826. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  827. .max_divider = OMAP4430_MAX_DPLL_DIV,
  828. .min_divider = 1,
  829. };
  830. static struct clk dpll_unipro_ck = {
  831. .name = "dpll_unipro_ck",
  832. .parent = &sys_clkin_ck,
  833. .dpll_data = &dpll_unipro_dd,
  834. .init = &omap2_init_dpll_parent,
  835. .ops = &clkops_omap3_noncore_dpll_ops,
  836. .recalc = &omap3_dpll_recalc,
  837. .round_rate = &omap2_dpll_round_rate,
  838. .set_rate = &omap3_noncore_dpll_set_rate,
  839. };
  840. static struct clk dpll_unipro_x2_ck = {
  841. .name = "dpll_unipro_x2_ck",
  842. .parent = &dpll_unipro_ck,
  843. .ops = &clkops_null,
  844. .recalc = &omap3_clkoutx2_recalc,
  845. };
  846. static const struct clksel dpll_unipro_m2x2_div[] = {
  847. { .parent = &dpll_unipro_x2_ck, .rates = div31_1to31_rates },
  848. { .parent = NULL },
  849. };
  850. static struct clk dpll_unipro_m2x2_ck = {
  851. .name = "dpll_unipro_m2x2_ck",
  852. .parent = &dpll_unipro_x2_ck,
  853. .clksel = dpll_unipro_m2x2_div,
  854. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_UNIPRO,
  855. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  856. .ops = &clkops_null,
  857. .recalc = &omap2_clksel_recalc,
  858. .round_rate = &omap2_clksel_round_rate,
  859. .set_rate = &omap2_clksel_set_rate,
  860. };
  861. static struct clk usb_hs_clk_div_ck = {
  862. .name = "usb_hs_clk_div_ck",
  863. .parent = &dpll_abe_m3x2_ck,
  864. .ops = &clkops_null,
  865. .recalc = &followparent_recalc,
  866. };
  867. /* DPLL_USB */
  868. static struct dpll_data dpll_usb_dd = {
  869. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  870. .clk_bypass = &usb_hs_clk_div_ck,
  871. .flags = DPLL_J_TYPE | DPLL_NO_DCO_SEL,
  872. .clk_ref = &sys_clkin_ck,
  873. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  874. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  875. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  876. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  877. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  878. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  879. .enable_mask = OMAP4430_DPLL_EN_MASK,
  880. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  881. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  882. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  883. .max_divider = OMAP4430_MAX_DPLL_DIV,
  884. .min_divider = 1,
  885. };
  886. static struct clk dpll_usb_ck = {
  887. .name = "dpll_usb_ck",
  888. .parent = &sys_clkin_ck,
  889. .dpll_data = &dpll_usb_dd,
  890. .init = &omap2_init_dpll_parent,
  891. .ops = &clkops_omap3_noncore_dpll_ops,
  892. .recalc = &omap3_dpll_recalc,
  893. .round_rate = &omap2_dpll_round_rate,
  894. .set_rate = &omap3_noncore_dpll_set_rate,
  895. };
  896. static struct clk dpll_usb_clkdcoldo_ck = {
  897. .name = "dpll_usb_clkdcoldo_ck",
  898. .parent = &dpll_usb_ck,
  899. .ops = &clkops_null,
  900. .recalc = &followparent_recalc,
  901. };
  902. static const struct clksel dpll_usb_m2_div[] = {
  903. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  904. { .parent = NULL },
  905. };
  906. static struct clk dpll_usb_m2_ck = {
  907. .name = "dpll_usb_m2_ck",
  908. .parent = &dpll_usb_ck,
  909. .clksel = dpll_usb_m2_div,
  910. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  911. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  912. .ops = &clkops_null,
  913. .recalc = &omap2_clksel_recalc,
  914. .round_rate = &omap2_clksel_round_rate,
  915. .set_rate = &omap2_clksel_set_rate,
  916. };
  917. static const struct clksel ducati_clk_mux_sel[] = {
  918. { .parent = &div_core_ck, .rates = div_1_0_rates },
  919. { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
  920. { .parent = NULL },
  921. };
  922. static struct clk ducati_clk_mux_ck = {
  923. .name = "ducati_clk_mux_ck",
  924. .parent = &div_core_ck,
  925. .clksel = ducati_clk_mux_sel,
  926. .init = &omap2_init_clksel_parent,
  927. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  928. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  929. .ops = &clkops_null,
  930. .recalc = &omap2_clksel_recalc,
  931. };
  932. static struct clk func_12m_fclk = {
  933. .name = "func_12m_fclk",
  934. .parent = &dpll_per_m2x2_ck,
  935. .ops = &clkops_null,
  936. .recalc = &followparent_recalc,
  937. };
  938. static struct clk func_24m_clk = {
  939. .name = "func_24m_clk",
  940. .parent = &dpll_per_m2_ck,
  941. .ops = &clkops_null,
  942. .recalc = &followparent_recalc,
  943. };
  944. static struct clk func_24mc_fclk = {
  945. .name = "func_24mc_fclk",
  946. .parent = &dpll_per_m2x2_ck,
  947. .ops = &clkops_null,
  948. .recalc = &followparent_recalc,
  949. };
  950. static const struct clksel_rate div2_4to8_rates[] = {
  951. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  952. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  953. { .div = 0 },
  954. };
  955. static const struct clksel func_48m_fclk_div[] = {
  956. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  957. { .parent = NULL },
  958. };
  959. static struct clk func_48m_fclk = {
  960. .name = "func_48m_fclk",
  961. .parent = &dpll_per_m2x2_ck,
  962. .clksel = func_48m_fclk_div,
  963. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  964. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  965. .ops = &clkops_null,
  966. .recalc = &omap2_clksel_recalc,
  967. .round_rate = &omap2_clksel_round_rate,
  968. .set_rate = &omap2_clksel_set_rate,
  969. };
  970. static struct clk func_48mc_fclk = {
  971. .name = "func_48mc_fclk",
  972. .parent = &dpll_per_m2x2_ck,
  973. .ops = &clkops_null,
  974. .recalc = &followparent_recalc,
  975. };
  976. static const struct clksel_rate div2_2to4_rates[] = {
  977. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  978. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  979. { .div = 0 },
  980. };
  981. static const struct clksel func_64m_fclk_div[] = {
  982. { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
  983. { .parent = NULL },
  984. };
  985. static struct clk func_64m_fclk = {
  986. .name = "func_64m_fclk",
  987. .parent = &dpll_per_m4x2_ck,
  988. .clksel = func_64m_fclk_div,
  989. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  990. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  991. .ops = &clkops_null,
  992. .recalc = &omap2_clksel_recalc,
  993. .round_rate = &omap2_clksel_round_rate,
  994. .set_rate = &omap2_clksel_set_rate,
  995. };
  996. static const struct clksel func_96m_fclk_div[] = {
  997. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  998. { .parent = NULL },
  999. };
  1000. static struct clk func_96m_fclk = {
  1001. .name = "func_96m_fclk",
  1002. .parent = &dpll_per_m2x2_ck,
  1003. .clksel = func_96m_fclk_div,
  1004. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1005. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1006. .ops = &clkops_null,
  1007. .recalc = &omap2_clksel_recalc,
  1008. .round_rate = &omap2_clksel_round_rate,
  1009. .set_rate = &omap2_clksel_set_rate,
  1010. };
  1011. static const struct clksel hsmmc6_fclk_sel[] = {
  1012. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  1013. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  1014. { .parent = NULL },
  1015. };
  1016. static struct clk hsmmc6_fclk = {
  1017. .name = "hsmmc6_fclk",
  1018. .parent = &func_64m_fclk,
  1019. .ops = &clkops_null,
  1020. .recalc = &followparent_recalc,
  1021. };
  1022. static const struct clksel_rate div2_1to8_rates[] = {
  1023. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  1024. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  1025. { .div = 0 },
  1026. };
  1027. static const struct clksel init_60m_fclk_div[] = {
  1028. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  1029. { .parent = NULL },
  1030. };
  1031. static struct clk init_60m_fclk = {
  1032. .name = "init_60m_fclk",
  1033. .parent = &dpll_usb_m2_ck,
  1034. .clksel = init_60m_fclk_div,
  1035. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  1036. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1037. .ops = &clkops_null,
  1038. .recalc = &omap2_clksel_recalc,
  1039. .round_rate = &omap2_clksel_round_rate,
  1040. .set_rate = &omap2_clksel_set_rate,
  1041. };
  1042. static const struct clksel l3_div_div[] = {
  1043. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  1044. { .parent = NULL },
  1045. };
  1046. static struct clk l3_div_ck = {
  1047. .name = "l3_div_ck",
  1048. .parent = &div_core_ck,
  1049. .clksel = l3_div_div,
  1050. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1051. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  1052. .ops = &clkops_null,
  1053. .recalc = &omap2_clksel_recalc,
  1054. .round_rate = &omap2_clksel_round_rate,
  1055. .set_rate = &omap2_clksel_set_rate,
  1056. };
  1057. static const struct clksel l4_div_div[] = {
  1058. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  1059. { .parent = NULL },
  1060. };
  1061. static struct clk l4_div_ck = {
  1062. .name = "l4_div_ck",
  1063. .parent = &l3_div_ck,
  1064. .clksel = l4_div_div,
  1065. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1066. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  1067. .ops = &clkops_null,
  1068. .recalc = &omap2_clksel_recalc,
  1069. .round_rate = &omap2_clksel_round_rate,
  1070. .set_rate = &omap2_clksel_set_rate,
  1071. };
  1072. static struct clk lp_clk_div_ck = {
  1073. .name = "lp_clk_div_ck",
  1074. .parent = &dpll_abe_m2x2_ck,
  1075. .ops = &clkops_null,
  1076. .recalc = &followparent_recalc,
  1077. };
  1078. static const struct clksel l4_wkup_clk_mux_sel[] = {
  1079. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1080. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  1081. { .parent = NULL },
  1082. };
  1083. static struct clk l4_wkup_clk_mux_ck = {
  1084. .name = "l4_wkup_clk_mux_ck",
  1085. .parent = &sys_clkin_ck,
  1086. .clksel = l4_wkup_clk_mux_sel,
  1087. .init = &omap2_init_clksel_parent,
  1088. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  1089. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1090. .ops = &clkops_null,
  1091. .recalc = &omap2_clksel_recalc,
  1092. };
  1093. static const struct clksel per_abe_nc_fclk_div[] = {
  1094. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1095. { .parent = NULL },
  1096. };
  1097. static struct clk per_abe_nc_fclk = {
  1098. .name = "per_abe_nc_fclk",
  1099. .parent = &dpll_abe_m2_ck,
  1100. .clksel = per_abe_nc_fclk_div,
  1101. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1102. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1103. .ops = &clkops_null,
  1104. .recalc = &omap2_clksel_recalc,
  1105. .round_rate = &omap2_clksel_round_rate,
  1106. .set_rate = &omap2_clksel_set_rate,
  1107. };
  1108. static const struct clksel mcasp2_fclk_sel[] = {
  1109. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1110. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1111. { .parent = NULL },
  1112. };
  1113. static struct clk mcasp2_fclk = {
  1114. .name = "mcasp2_fclk",
  1115. .parent = &func_96m_fclk,
  1116. .ops = &clkops_null,
  1117. .recalc = &followparent_recalc,
  1118. };
  1119. static struct clk mcasp3_fclk = {
  1120. .name = "mcasp3_fclk",
  1121. .parent = &func_96m_fclk,
  1122. .ops = &clkops_null,
  1123. .recalc = &followparent_recalc,
  1124. };
  1125. static struct clk ocp_abe_iclk = {
  1126. .name = "ocp_abe_iclk",
  1127. .parent = &aess_fclk,
  1128. .ops = &clkops_null,
  1129. .recalc = &followparent_recalc,
  1130. };
  1131. static struct clk per_abe_24m_fclk = {
  1132. .name = "per_abe_24m_fclk",
  1133. .parent = &dpll_abe_m2_ck,
  1134. .ops = &clkops_null,
  1135. .recalc = &followparent_recalc,
  1136. };
  1137. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1138. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1139. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  1140. { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
  1141. { .parent = NULL },
  1142. };
  1143. static struct clk pmd_stm_clock_mux_ck = {
  1144. .name = "pmd_stm_clock_mux_ck",
  1145. .parent = &sys_clkin_ck,
  1146. .ops = &clkops_null,
  1147. .recalc = &followparent_recalc,
  1148. };
  1149. static struct clk pmd_trace_clk_mux_ck = {
  1150. .name = "pmd_trace_clk_mux_ck",
  1151. .parent = &sys_clkin_ck,
  1152. .ops = &clkops_null,
  1153. .recalc = &followparent_recalc,
  1154. };
  1155. static const struct clksel syc_clk_div_div[] = {
  1156. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  1157. { .parent = NULL },
  1158. };
  1159. static struct clk syc_clk_div_ck = {
  1160. .name = "syc_clk_div_ck",
  1161. .parent = &sys_clkin_ck,
  1162. .clksel = syc_clk_div_div,
  1163. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1164. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1165. .ops = &clkops_null,
  1166. .recalc = &omap2_clksel_recalc,
  1167. .round_rate = &omap2_clksel_round_rate,
  1168. .set_rate = &omap2_clksel_set_rate,
  1169. };
  1170. /* Leaf clocks controlled by modules */
  1171. static struct clk aes1_fck = {
  1172. .name = "aes1_fck",
  1173. .ops = &clkops_omap2_dflt,
  1174. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1175. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1176. .clkdm_name = "l4_secure_clkdm",
  1177. .parent = &l3_div_ck,
  1178. .recalc = &followparent_recalc,
  1179. };
  1180. static struct clk aes2_fck = {
  1181. .name = "aes2_fck",
  1182. .ops = &clkops_omap2_dflt,
  1183. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1184. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1185. .clkdm_name = "l4_secure_clkdm",
  1186. .parent = &l3_div_ck,
  1187. .recalc = &followparent_recalc,
  1188. };
  1189. static struct clk aess_fck = {
  1190. .name = "aess_fck",
  1191. .ops = &clkops_omap2_dflt,
  1192. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1193. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1194. .clkdm_name = "abe_clkdm",
  1195. .parent = &aess_fclk,
  1196. .recalc = &followparent_recalc,
  1197. };
  1198. static struct clk bandgap_fclk = {
  1199. .name = "bandgap_fclk",
  1200. .ops = &clkops_omap2_dflt,
  1201. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1202. .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
  1203. .clkdm_name = "l4_wkup_clkdm",
  1204. .parent = &sys_32k_ck,
  1205. .recalc = &followparent_recalc,
  1206. };
  1207. static struct clk des3des_fck = {
  1208. .name = "des3des_fck",
  1209. .ops = &clkops_omap2_dflt,
  1210. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1211. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1212. .clkdm_name = "l4_secure_clkdm",
  1213. .parent = &l4_div_ck,
  1214. .recalc = &followparent_recalc,
  1215. };
  1216. static const struct clksel dmic_sync_mux_sel[] = {
  1217. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1218. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1219. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1220. { .parent = NULL },
  1221. };
  1222. static struct clk dmic_sync_mux_ck = {
  1223. .name = "dmic_sync_mux_ck",
  1224. .parent = &abe_24m_fclk,
  1225. .clksel = dmic_sync_mux_sel,
  1226. .init = &omap2_init_clksel_parent,
  1227. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1228. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1229. .ops = &clkops_null,
  1230. .recalc = &omap2_clksel_recalc,
  1231. };
  1232. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1233. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1234. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1235. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1236. { .parent = NULL },
  1237. };
  1238. /* Merged func_dmic_abe_gfclk into dmic */
  1239. static struct clk dmic_fck = {
  1240. .name = "dmic_fck",
  1241. .parent = &dmic_sync_mux_ck,
  1242. .clksel = func_dmic_abe_gfclk_sel,
  1243. .init = &omap2_init_clksel_parent,
  1244. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1245. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1246. .ops = &clkops_omap2_dflt,
  1247. .recalc = &omap2_clksel_recalc,
  1248. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1249. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1250. .clkdm_name = "abe_clkdm",
  1251. };
  1252. static struct clk dsp_fck = {
  1253. .name = "dsp_fck",
  1254. .ops = &clkops_omap2_dflt,
  1255. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  1256. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1257. .clkdm_name = "tesla_clkdm",
  1258. .parent = &dpll_iva_m4x2_ck,
  1259. .recalc = &followparent_recalc,
  1260. };
  1261. static struct clk dss_sys_clk = {
  1262. .name = "dss_sys_clk",
  1263. .ops = &clkops_omap2_dflt,
  1264. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1265. .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
  1266. .clkdm_name = "l3_dss_clkdm",
  1267. .parent = &syc_clk_div_ck,
  1268. .recalc = &followparent_recalc,
  1269. };
  1270. static struct clk dss_tv_clk = {
  1271. .name = "dss_tv_clk",
  1272. .ops = &clkops_omap2_dflt,
  1273. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1274. .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
  1275. .clkdm_name = "l3_dss_clkdm",
  1276. .parent = &extalt_clkin_ck,
  1277. .recalc = &followparent_recalc,
  1278. };
  1279. static struct clk dss_dss_clk = {
  1280. .name = "dss_dss_clk",
  1281. .ops = &clkops_omap2_dflt,
  1282. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1283. .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  1284. .clkdm_name = "l3_dss_clkdm",
  1285. .parent = &dpll_per_m5x2_ck,
  1286. .recalc = &followparent_recalc,
  1287. };
  1288. static struct clk dss_48mhz_clk = {
  1289. .name = "dss_48mhz_clk",
  1290. .ops = &clkops_omap2_dflt,
  1291. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1292. .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  1293. .clkdm_name = "l3_dss_clkdm",
  1294. .parent = &func_48mc_fclk,
  1295. .recalc = &followparent_recalc,
  1296. };
  1297. static struct clk dss_fck = {
  1298. .name = "dss_fck",
  1299. .ops = &clkops_omap2_dflt,
  1300. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1301. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1302. .clkdm_name = "l3_dss_clkdm",
  1303. .parent = &l3_div_ck,
  1304. .recalc = &followparent_recalc,
  1305. };
  1306. static struct clk efuse_ctrl_cust_fck = {
  1307. .name = "efuse_ctrl_cust_fck",
  1308. .ops = &clkops_omap2_dflt,
  1309. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1310. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1311. .clkdm_name = "l4_cefuse_clkdm",
  1312. .parent = &sys_clkin_ck,
  1313. .recalc = &followparent_recalc,
  1314. };
  1315. static struct clk emif1_fck = {
  1316. .name = "emif1_fck",
  1317. .ops = &clkops_omap2_dflt,
  1318. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1319. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1320. .flags = ENABLE_ON_INIT,
  1321. .clkdm_name = "l3_emif_clkdm",
  1322. .parent = &ddrphy_ck,
  1323. .recalc = &followparent_recalc,
  1324. };
  1325. static struct clk emif2_fck = {
  1326. .name = "emif2_fck",
  1327. .ops = &clkops_omap2_dflt,
  1328. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1329. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1330. .flags = ENABLE_ON_INIT,
  1331. .clkdm_name = "l3_emif_clkdm",
  1332. .parent = &ddrphy_ck,
  1333. .recalc = &followparent_recalc,
  1334. };
  1335. static const struct clksel fdif_fclk_div[] = {
  1336. { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
  1337. { .parent = NULL },
  1338. };
  1339. /* Merged fdif_fclk into fdif */
  1340. static struct clk fdif_fck = {
  1341. .name = "fdif_fck",
  1342. .parent = &dpll_per_m4x2_ck,
  1343. .clksel = fdif_fclk_div,
  1344. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1345. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1346. .ops = &clkops_omap2_dflt,
  1347. .recalc = &omap2_clksel_recalc,
  1348. .round_rate = &omap2_clksel_round_rate,
  1349. .set_rate = &omap2_clksel_set_rate,
  1350. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1351. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1352. .clkdm_name = "iss_clkdm",
  1353. };
  1354. static struct clk fpka_fck = {
  1355. .name = "fpka_fck",
  1356. .ops = &clkops_omap2_dflt,
  1357. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1358. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1359. .clkdm_name = "l4_secure_clkdm",
  1360. .parent = &l4_div_ck,
  1361. .recalc = &followparent_recalc,
  1362. };
  1363. static struct clk gpio1_dbclk = {
  1364. .name = "gpio1_dbclk",
  1365. .ops = &clkops_omap2_dflt,
  1366. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1367. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1368. .clkdm_name = "l4_wkup_clkdm",
  1369. .parent = &sys_32k_ck,
  1370. .recalc = &followparent_recalc,
  1371. };
  1372. static struct clk gpio1_ick = {
  1373. .name = "gpio1_ick",
  1374. .ops = &clkops_omap2_dflt,
  1375. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1376. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1377. .clkdm_name = "l4_wkup_clkdm",
  1378. .parent = &l4_wkup_clk_mux_ck,
  1379. .recalc = &followparent_recalc,
  1380. };
  1381. static struct clk gpio2_dbclk = {
  1382. .name = "gpio2_dbclk",
  1383. .ops = &clkops_omap2_dflt,
  1384. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1385. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1386. .clkdm_name = "l4_per_clkdm",
  1387. .parent = &sys_32k_ck,
  1388. .recalc = &followparent_recalc,
  1389. };
  1390. static struct clk gpio2_ick = {
  1391. .name = "gpio2_ick",
  1392. .ops = &clkops_omap2_dflt,
  1393. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1394. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1395. .clkdm_name = "l4_per_clkdm",
  1396. .parent = &l4_div_ck,
  1397. .recalc = &followparent_recalc,
  1398. };
  1399. static struct clk gpio3_dbclk = {
  1400. .name = "gpio3_dbclk",
  1401. .ops = &clkops_omap2_dflt,
  1402. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1403. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1404. .clkdm_name = "l4_per_clkdm",
  1405. .parent = &sys_32k_ck,
  1406. .recalc = &followparent_recalc,
  1407. };
  1408. static struct clk gpio3_ick = {
  1409. .name = "gpio3_ick",
  1410. .ops = &clkops_omap2_dflt,
  1411. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1412. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1413. .clkdm_name = "l4_per_clkdm",
  1414. .parent = &l4_div_ck,
  1415. .recalc = &followparent_recalc,
  1416. };
  1417. static struct clk gpio4_dbclk = {
  1418. .name = "gpio4_dbclk",
  1419. .ops = &clkops_omap2_dflt,
  1420. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1421. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1422. .clkdm_name = "l4_per_clkdm",
  1423. .parent = &sys_32k_ck,
  1424. .recalc = &followparent_recalc,
  1425. };
  1426. static struct clk gpio4_ick = {
  1427. .name = "gpio4_ick",
  1428. .ops = &clkops_omap2_dflt,
  1429. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1430. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1431. .clkdm_name = "l4_per_clkdm",
  1432. .parent = &l4_div_ck,
  1433. .recalc = &followparent_recalc,
  1434. };
  1435. static struct clk gpio5_dbclk = {
  1436. .name = "gpio5_dbclk",
  1437. .ops = &clkops_omap2_dflt,
  1438. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1439. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1440. .clkdm_name = "l4_per_clkdm",
  1441. .parent = &sys_32k_ck,
  1442. .recalc = &followparent_recalc,
  1443. };
  1444. static struct clk gpio5_ick = {
  1445. .name = "gpio5_ick",
  1446. .ops = &clkops_omap2_dflt,
  1447. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1448. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1449. .clkdm_name = "l4_per_clkdm",
  1450. .parent = &l4_div_ck,
  1451. .recalc = &followparent_recalc,
  1452. };
  1453. static struct clk gpio6_dbclk = {
  1454. .name = "gpio6_dbclk",
  1455. .ops = &clkops_omap2_dflt,
  1456. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1457. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1458. .clkdm_name = "l4_per_clkdm",
  1459. .parent = &sys_32k_ck,
  1460. .recalc = &followparent_recalc,
  1461. };
  1462. static struct clk gpio6_ick = {
  1463. .name = "gpio6_ick",
  1464. .ops = &clkops_omap2_dflt,
  1465. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1466. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1467. .clkdm_name = "l4_per_clkdm",
  1468. .parent = &l4_div_ck,
  1469. .recalc = &followparent_recalc,
  1470. };
  1471. static struct clk gpmc_ick = {
  1472. .name = "gpmc_ick",
  1473. .ops = &clkops_omap2_dflt,
  1474. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1475. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1476. .clkdm_name = "l3_2_clkdm",
  1477. .parent = &l3_div_ck,
  1478. .recalc = &followparent_recalc,
  1479. };
  1480. static const struct clksel sgx_clk_mux_sel[] = {
  1481. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  1482. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  1483. { .parent = NULL },
  1484. };
  1485. /* Merged sgx_clk_mux into gpu */
  1486. static struct clk gpu_fck = {
  1487. .name = "gpu_fck",
  1488. .parent = &dpll_core_m7x2_ck,
  1489. .clksel = sgx_clk_mux_sel,
  1490. .init = &omap2_init_clksel_parent,
  1491. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1492. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1493. .ops = &clkops_omap2_dflt,
  1494. .recalc = &omap2_clksel_recalc,
  1495. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1496. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1497. .clkdm_name = "l3_gfx_clkdm",
  1498. };
  1499. static struct clk hdq1w_fck = {
  1500. .name = "hdq1w_fck",
  1501. .ops = &clkops_omap2_dflt,
  1502. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1503. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1504. .clkdm_name = "l4_per_clkdm",
  1505. .parent = &func_12m_fclk,
  1506. .recalc = &followparent_recalc,
  1507. };
  1508. static const struct clksel hsi_fclk_div[] = {
  1509. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1510. { .parent = NULL },
  1511. };
  1512. /* Merged hsi_fclk into hsi */
  1513. static struct clk hsi_fck = {
  1514. .name = "hsi_fck",
  1515. .parent = &dpll_per_m2x2_ck,
  1516. .clksel = hsi_fclk_div,
  1517. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1518. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1519. .ops = &clkops_omap2_dflt,
  1520. .recalc = &omap2_clksel_recalc,
  1521. .round_rate = &omap2_clksel_round_rate,
  1522. .set_rate = &omap2_clksel_set_rate,
  1523. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1524. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1525. .clkdm_name = "l3_init_clkdm",
  1526. };
  1527. static struct clk i2c1_fck = {
  1528. .name = "i2c1_fck",
  1529. .ops = &clkops_omap2_dflt,
  1530. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1531. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1532. .clkdm_name = "l4_per_clkdm",
  1533. .parent = &func_96m_fclk,
  1534. .recalc = &followparent_recalc,
  1535. };
  1536. static struct clk i2c2_fck = {
  1537. .name = "i2c2_fck",
  1538. .ops = &clkops_omap2_dflt,
  1539. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1540. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1541. .clkdm_name = "l4_per_clkdm",
  1542. .parent = &func_96m_fclk,
  1543. .recalc = &followparent_recalc,
  1544. };
  1545. static struct clk i2c3_fck = {
  1546. .name = "i2c3_fck",
  1547. .ops = &clkops_omap2_dflt,
  1548. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1549. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1550. .clkdm_name = "l4_per_clkdm",
  1551. .parent = &func_96m_fclk,
  1552. .recalc = &followparent_recalc,
  1553. };
  1554. static struct clk i2c4_fck = {
  1555. .name = "i2c4_fck",
  1556. .ops = &clkops_omap2_dflt,
  1557. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1558. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1559. .clkdm_name = "l4_per_clkdm",
  1560. .parent = &func_96m_fclk,
  1561. .recalc = &followparent_recalc,
  1562. };
  1563. static struct clk ipu_fck = {
  1564. .name = "ipu_fck",
  1565. .ops = &clkops_omap2_dflt,
  1566. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1567. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1568. .clkdm_name = "ducati_clkdm",
  1569. .parent = &ducati_clk_mux_ck,
  1570. .recalc = &followparent_recalc,
  1571. };
  1572. static struct clk iss_ctrlclk = {
  1573. .name = "iss_ctrlclk",
  1574. .ops = &clkops_omap2_dflt,
  1575. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1576. .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  1577. .clkdm_name = "iss_clkdm",
  1578. .parent = &func_96m_fclk,
  1579. .recalc = &followparent_recalc,
  1580. };
  1581. static struct clk iss_fck = {
  1582. .name = "iss_fck",
  1583. .ops = &clkops_omap2_dflt,
  1584. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1585. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1586. .clkdm_name = "iss_clkdm",
  1587. .parent = &ducati_clk_mux_ck,
  1588. .recalc = &followparent_recalc,
  1589. };
  1590. static struct clk iva_fck = {
  1591. .name = "iva_fck",
  1592. .ops = &clkops_omap2_dflt,
  1593. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1594. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1595. .clkdm_name = "ivahd_clkdm",
  1596. .parent = &dpll_iva_m5x2_ck,
  1597. .recalc = &followparent_recalc,
  1598. };
  1599. static struct clk kbd_fck = {
  1600. .name = "kbd_fck",
  1601. .ops = &clkops_omap2_dflt,
  1602. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1603. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1604. .clkdm_name = "l4_wkup_clkdm",
  1605. .parent = &sys_32k_ck,
  1606. .recalc = &followparent_recalc,
  1607. };
  1608. static struct clk l3_instr_ick = {
  1609. .name = "l3_instr_ick",
  1610. .ops = &clkops_omap2_dflt,
  1611. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1612. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1613. .clkdm_name = "l3_instr_clkdm",
  1614. .parent = &l3_div_ck,
  1615. .recalc = &followparent_recalc,
  1616. };
  1617. static struct clk l3_main_3_ick = {
  1618. .name = "l3_main_3_ick",
  1619. .ops = &clkops_omap2_dflt,
  1620. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1621. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1622. .clkdm_name = "l3_instr_clkdm",
  1623. .parent = &l3_div_ck,
  1624. .recalc = &followparent_recalc,
  1625. };
  1626. static struct clk mcasp_sync_mux_ck = {
  1627. .name = "mcasp_sync_mux_ck",
  1628. .parent = &abe_24m_fclk,
  1629. .clksel = dmic_sync_mux_sel,
  1630. .init = &omap2_init_clksel_parent,
  1631. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1632. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1633. .ops = &clkops_null,
  1634. .recalc = &omap2_clksel_recalc,
  1635. };
  1636. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1637. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1638. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1639. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1640. { .parent = NULL },
  1641. };
  1642. /* Merged func_mcasp_abe_gfclk into mcasp */
  1643. static struct clk mcasp_fck = {
  1644. .name = "mcasp_fck",
  1645. .parent = &mcasp_sync_mux_ck,
  1646. .clksel = func_mcasp_abe_gfclk_sel,
  1647. .init = &omap2_init_clksel_parent,
  1648. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1649. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1650. .ops = &clkops_omap2_dflt,
  1651. .recalc = &omap2_clksel_recalc,
  1652. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1653. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1654. .clkdm_name = "abe_clkdm",
  1655. };
  1656. static struct clk mcbsp1_sync_mux_ck = {
  1657. .name = "mcbsp1_sync_mux_ck",
  1658. .parent = &abe_24m_fclk,
  1659. .clksel = dmic_sync_mux_sel,
  1660. .init = &omap2_init_clksel_parent,
  1661. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1662. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1663. .ops = &clkops_null,
  1664. .recalc = &omap2_clksel_recalc,
  1665. };
  1666. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1667. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1668. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1669. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1670. { .parent = NULL },
  1671. };
  1672. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  1673. static struct clk mcbsp1_fck = {
  1674. .name = "mcbsp1_fck",
  1675. .parent = &mcbsp1_sync_mux_ck,
  1676. .clksel = func_mcbsp1_gfclk_sel,
  1677. .init = &omap2_init_clksel_parent,
  1678. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1679. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1680. .ops = &clkops_omap2_dflt,
  1681. .recalc = &omap2_clksel_recalc,
  1682. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1683. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1684. .clkdm_name = "abe_clkdm",
  1685. };
  1686. static struct clk mcbsp2_sync_mux_ck = {
  1687. .name = "mcbsp2_sync_mux_ck",
  1688. .parent = &abe_24m_fclk,
  1689. .clksel = dmic_sync_mux_sel,
  1690. .init = &omap2_init_clksel_parent,
  1691. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1692. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1693. .ops = &clkops_null,
  1694. .recalc = &omap2_clksel_recalc,
  1695. };
  1696. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1697. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1698. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1699. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1700. { .parent = NULL },
  1701. };
  1702. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  1703. static struct clk mcbsp2_fck = {
  1704. .name = "mcbsp2_fck",
  1705. .parent = &mcbsp2_sync_mux_ck,
  1706. .clksel = func_mcbsp2_gfclk_sel,
  1707. .init = &omap2_init_clksel_parent,
  1708. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1709. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1710. .ops = &clkops_omap2_dflt,
  1711. .recalc = &omap2_clksel_recalc,
  1712. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1713. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1714. .clkdm_name = "abe_clkdm",
  1715. };
  1716. static struct clk mcbsp3_sync_mux_ck = {
  1717. .name = "mcbsp3_sync_mux_ck",
  1718. .parent = &abe_24m_fclk,
  1719. .clksel = dmic_sync_mux_sel,
  1720. .init = &omap2_init_clksel_parent,
  1721. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1722. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1723. .ops = &clkops_null,
  1724. .recalc = &omap2_clksel_recalc,
  1725. };
  1726. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1727. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1728. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1729. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1730. { .parent = NULL },
  1731. };
  1732. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  1733. static struct clk mcbsp3_fck = {
  1734. .name = "mcbsp3_fck",
  1735. .parent = &mcbsp3_sync_mux_ck,
  1736. .clksel = func_mcbsp3_gfclk_sel,
  1737. .init = &omap2_init_clksel_parent,
  1738. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1739. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1740. .ops = &clkops_omap2_dflt,
  1741. .recalc = &omap2_clksel_recalc,
  1742. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1743. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1744. .clkdm_name = "abe_clkdm",
  1745. };
  1746. static struct clk mcbsp4_sync_mux_ck = {
  1747. .name = "mcbsp4_sync_mux_ck",
  1748. .parent = &func_96m_fclk,
  1749. .clksel = mcasp2_fclk_sel,
  1750. .init = &omap2_init_clksel_parent,
  1751. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1752. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1753. .ops = &clkops_null,
  1754. .recalc = &omap2_clksel_recalc,
  1755. };
  1756. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1757. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1758. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1759. { .parent = NULL },
  1760. };
  1761. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  1762. static struct clk mcbsp4_fck = {
  1763. .name = "mcbsp4_fck",
  1764. .parent = &mcbsp4_sync_mux_ck,
  1765. .clksel = per_mcbsp4_gfclk_sel,
  1766. .init = &omap2_init_clksel_parent,
  1767. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1768. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1769. .ops = &clkops_omap2_dflt,
  1770. .recalc = &omap2_clksel_recalc,
  1771. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1772. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1773. .clkdm_name = "l4_per_clkdm",
  1774. };
  1775. static struct clk mcpdm_fck = {
  1776. .name = "mcpdm_fck",
  1777. .ops = &clkops_omap2_dflt,
  1778. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1779. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1780. .clkdm_name = "abe_clkdm",
  1781. .parent = &pad_clks_ck,
  1782. .recalc = &followparent_recalc,
  1783. };
  1784. static struct clk mcspi1_fck = {
  1785. .name = "mcspi1_fck",
  1786. .ops = &clkops_omap2_dflt,
  1787. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1788. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1789. .clkdm_name = "l4_per_clkdm",
  1790. .parent = &func_48m_fclk,
  1791. .recalc = &followparent_recalc,
  1792. };
  1793. static struct clk mcspi2_fck = {
  1794. .name = "mcspi2_fck",
  1795. .ops = &clkops_omap2_dflt,
  1796. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1797. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1798. .clkdm_name = "l4_per_clkdm",
  1799. .parent = &func_48m_fclk,
  1800. .recalc = &followparent_recalc,
  1801. };
  1802. static struct clk mcspi3_fck = {
  1803. .name = "mcspi3_fck",
  1804. .ops = &clkops_omap2_dflt,
  1805. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1806. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1807. .clkdm_name = "l4_per_clkdm",
  1808. .parent = &func_48m_fclk,
  1809. .recalc = &followparent_recalc,
  1810. };
  1811. static struct clk mcspi4_fck = {
  1812. .name = "mcspi4_fck",
  1813. .ops = &clkops_omap2_dflt,
  1814. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1815. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1816. .clkdm_name = "l4_per_clkdm",
  1817. .parent = &func_48m_fclk,
  1818. .recalc = &followparent_recalc,
  1819. };
  1820. /* Merged hsmmc1_fclk into mmc1 */
  1821. static struct clk mmc1_fck = {
  1822. .name = "mmc1_fck",
  1823. .parent = &func_64m_fclk,
  1824. .clksel = hsmmc6_fclk_sel,
  1825. .init = &omap2_init_clksel_parent,
  1826. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1827. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1828. .ops = &clkops_omap2_dflt,
  1829. .recalc = &omap2_clksel_recalc,
  1830. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1831. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1832. .clkdm_name = "l3_init_clkdm",
  1833. };
  1834. /* Merged hsmmc2_fclk into mmc2 */
  1835. static struct clk mmc2_fck = {
  1836. .name = "mmc2_fck",
  1837. .parent = &func_64m_fclk,
  1838. .clksel = hsmmc6_fclk_sel,
  1839. .init = &omap2_init_clksel_parent,
  1840. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1841. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1842. .ops = &clkops_omap2_dflt,
  1843. .recalc = &omap2_clksel_recalc,
  1844. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1845. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1846. .clkdm_name = "l3_init_clkdm",
  1847. };
  1848. static struct clk mmc3_fck = {
  1849. .name = "mmc3_fck",
  1850. .ops = &clkops_omap2_dflt,
  1851. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1852. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1853. .clkdm_name = "l4_per_clkdm",
  1854. .parent = &func_48m_fclk,
  1855. .recalc = &followparent_recalc,
  1856. };
  1857. static struct clk mmc4_fck = {
  1858. .name = "mmc4_fck",
  1859. .ops = &clkops_omap2_dflt,
  1860. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1861. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1862. .clkdm_name = "l4_per_clkdm",
  1863. .parent = &func_48m_fclk,
  1864. .recalc = &followparent_recalc,
  1865. };
  1866. static struct clk mmc5_fck = {
  1867. .name = "mmc5_fck",
  1868. .ops = &clkops_omap2_dflt,
  1869. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1870. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1871. .clkdm_name = "l4_per_clkdm",
  1872. .parent = &func_48m_fclk,
  1873. .recalc = &followparent_recalc,
  1874. };
  1875. static struct clk ocp2scp_usb_phy_phy_48m = {
  1876. .name = "ocp2scp_usb_phy_phy_48m",
  1877. .ops = &clkops_omap2_dflt,
  1878. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1879. .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
  1880. .clkdm_name = "l3_init_clkdm",
  1881. .parent = &func_48m_fclk,
  1882. .recalc = &followparent_recalc,
  1883. };
  1884. static struct clk ocp2scp_usb_phy_ick = {
  1885. .name = "ocp2scp_usb_phy_ick",
  1886. .ops = &clkops_omap2_dflt,
  1887. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1888. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1889. .clkdm_name = "l3_init_clkdm",
  1890. .parent = &l4_div_ck,
  1891. .recalc = &followparent_recalc,
  1892. };
  1893. static struct clk ocp_wp_noc_ick = {
  1894. .name = "ocp_wp_noc_ick",
  1895. .ops = &clkops_omap2_dflt,
  1896. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1897. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1898. .clkdm_name = "l3_instr_clkdm",
  1899. .parent = &l3_div_ck,
  1900. .recalc = &followparent_recalc,
  1901. };
  1902. static struct clk rng_ick = {
  1903. .name = "rng_ick",
  1904. .ops = &clkops_omap2_dflt,
  1905. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1906. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1907. .clkdm_name = "l4_secure_clkdm",
  1908. .parent = &l4_div_ck,
  1909. .recalc = &followparent_recalc,
  1910. };
  1911. static struct clk sha2md5_fck = {
  1912. .name = "sha2md5_fck",
  1913. .ops = &clkops_omap2_dflt,
  1914. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1915. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1916. .clkdm_name = "l4_secure_clkdm",
  1917. .parent = &l3_div_ck,
  1918. .recalc = &followparent_recalc,
  1919. };
  1920. static struct clk sl2if_ick = {
  1921. .name = "sl2if_ick",
  1922. .ops = &clkops_omap2_dflt,
  1923. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1924. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1925. .clkdm_name = "ivahd_clkdm",
  1926. .parent = &dpll_iva_m5x2_ck,
  1927. .recalc = &followparent_recalc,
  1928. };
  1929. static struct clk slimbus1_fclk_1 = {
  1930. .name = "slimbus1_fclk_1",
  1931. .ops = &clkops_omap2_dflt,
  1932. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1933. .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
  1934. .clkdm_name = "abe_clkdm",
  1935. .parent = &func_24m_clk,
  1936. .recalc = &followparent_recalc,
  1937. };
  1938. static struct clk slimbus1_fclk_0 = {
  1939. .name = "slimbus1_fclk_0",
  1940. .ops = &clkops_omap2_dflt,
  1941. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1942. .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
  1943. .clkdm_name = "abe_clkdm",
  1944. .parent = &abe_24m_fclk,
  1945. .recalc = &followparent_recalc,
  1946. };
  1947. static struct clk slimbus1_fclk_2 = {
  1948. .name = "slimbus1_fclk_2",
  1949. .ops = &clkops_omap2_dflt,
  1950. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1951. .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
  1952. .clkdm_name = "abe_clkdm",
  1953. .parent = &pad_clks_ck,
  1954. .recalc = &followparent_recalc,
  1955. };
  1956. static struct clk slimbus1_slimbus_clk = {
  1957. .name = "slimbus1_slimbus_clk",
  1958. .ops = &clkops_omap2_dflt,
  1959. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1960. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
  1961. .clkdm_name = "abe_clkdm",
  1962. .parent = &slimbus_clk,
  1963. .recalc = &followparent_recalc,
  1964. };
  1965. static struct clk slimbus1_fck = {
  1966. .name = "slimbus1_fck",
  1967. .ops = &clkops_omap2_dflt,
  1968. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1969. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1970. .clkdm_name = "abe_clkdm",
  1971. .parent = &ocp_abe_iclk,
  1972. .recalc = &followparent_recalc,
  1973. };
  1974. static struct clk slimbus2_fclk_1 = {
  1975. .name = "slimbus2_fclk_1",
  1976. .ops = &clkops_omap2_dflt,
  1977. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1978. .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
  1979. .clkdm_name = "l4_per_clkdm",
  1980. .parent = &per_abe_24m_fclk,
  1981. .recalc = &followparent_recalc,
  1982. };
  1983. static struct clk slimbus2_fclk_0 = {
  1984. .name = "slimbus2_fclk_0",
  1985. .ops = &clkops_omap2_dflt,
  1986. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1987. .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
  1988. .clkdm_name = "l4_per_clkdm",
  1989. .parent = &func_24mc_fclk,
  1990. .recalc = &followparent_recalc,
  1991. };
  1992. static struct clk slimbus2_slimbus_clk = {
  1993. .name = "slimbus2_slimbus_clk",
  1994. .ops = &clkops_omap2_dflt,
  1995. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1996. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
  1997. .clkdm_name = "l4_per_clkdm",
  1998. .parent = &pad_slimbus_core_clks_ck,
  1999. .recalc = &followparent_recalc,
  2000. };
  2001. static struct clk slimbus2_fck = {
  2002. .name = "slimbus2_fck",
  2003. .ops = &clkops_omap2_dflt,
  2004. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2005. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2006. .clkdm_name = "l4_per_clkdm",
  2007. .parent = &l4_div_ck,
  2008. .recalc = &followparent_recalc,
  2009. };
  2010. static struct clk smartreflex_core_fck = {
  2011. .name = "smartreflex_core_fck",
  2012. .ops = &clkops_omap2_dflt,
  2013. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  2014. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2015. .clkdm_name = "l4_ao_clkdm",
  2016. .parent = &l4_wkup_clk_mux_ck,
  2017. .recalc = &followparent_recalc,
  2018. };
  2019. static struct clk smartreflex_iva_fck = {
  2020. .name = "smartreflex_iva_fck",
  2021. .ops = &clkops_omap2_dflt,
  2022. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  2023. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2024. .clkdm_name = "l4_ao_clkdm",
  2025. .parent = &l4_wkup_clk_mux_ck,
  2026. .recalc = &followparent_recalc,
  2027. };
  2028. static struct clk smartreflex_mpu_fck = {
  2029. .name = "smartreflex_mpu_fck",
  2030. .ops = &clkops_omap2_dflt,
  2031. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  2032. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2033. .clkdm_name = "l4_ao_clkdm",
  2034. .parent = &l4_wkup_clk_mux_ck,
  2035. .recalc = &followparent_recalc,
  2036. };
  2037. /* Merged dmt1_clk_mux into timer1 */
  2038. static struct clk timer1_fck = {
  2039. .name = "timer1_fck",
  2040. .parent = &sys_clkin_ck,
  2041. .clksel = abe_dpll_bypass_clk_mux_sel,
  2042. .init = &omap2_init_clksel_parent,
  2043. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2044. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2045. .ops = &clkops_omap2_dflt,
  2046. .recalc = &omap2_clksel_recalc,
  2047. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2048. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2049. .clkdm_name = "l4_wkup_clkdm",
  2050. };
  2051. /* Merged cm2_dm10_mux into timer10 */
  2052. static struct clk timer10_fck = {
  2053. .name = "timer10_fck",
  2054. .parent = &sys_clkin_ck,
  2055. .clksel = abe_dpll_bypass_clk_mux_sel,
  2056. .init = &omap2_init_clksel_parent,
  2057. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2058. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2059. .ops = &clkops_omap2_dflt,
  2060. .recalc = &omap2_clksel_recalc,
  2061. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2062. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2063. .clkdm_name = "l4_per_clkdm",
  2064. };
  2065. /* Merged cm2_dm11_mux into timer11 */
  2066. static struct clk timer11_fck = {
  2067. .name = "timer11_fck",
  2068. .parent = &sys_clkin_ck,
  2069. .clksel = abe_dpll_bypass_clk_mux_sel,
  2070. .init = &omap2_init_clksel_parent,
  2071. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2072. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2073. .ops = &clkops_omap2_dflt,
  2074. .recalc = &omap2_clksel_recalc,
  2075. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2076. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2077. .clkdm_name = "l4_per_clkdm",
  2078. };
  2079. /* Merged cm2_dm2_mux into timer2 */
  2080. static struct clk timer2_fck = {
  2081. .name = "timer2_fck",
  2082. .parent = &sys_clkin_ck,
  2083. .clksel = abe_dpll_bypass_clk_mux_sel,
  2084. .init = &omap2_init_clksel_parent,
  2085. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2086. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2087. .ops = &clkops_omap2_dflt,
  2088. .recalc = &omap2_clksel_recalc,
  2089. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2090. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2091. .clkdm_name = "l4_per_clkdm",
  2092. };
  2093. /* Merged cm2_dm3_mux into timer3 */
  2094. static struct clk timer3_fck = {
  2095. .name = "timer3_fck",
  2096. .parent = &sys_clkin_ck,
  2097. .clksel = abe_dpll_bypass_clk_mux_sel,
  2098. .init = &omap2_init_clksel_parent,
  2099. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2100. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2101. .ops = &clkops_omap2_dflt,
  2102. .recalc = &omap2_clksel_recalc,
  2103. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2104. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2105. .clkdm_name = "l4_per_clkdm",
  2106. };
  2107. /* Merged cm2_dm4_mux into timer4 */
  2108. static struct clk timer4_fck = {
  2109. .name = "timer4_fck",
  2110. .parent = &sys_clkin_ck,
  2111. .clksel = abe_dpll_bypass_clk_mux_sel,
  2112. .init = &omap2_init_clksel_parent,
  2113. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2114. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2115. .ops = &clkops_omap2_dflt,
  2116. .recalc = &omap2_clksel_recalc,
  2117. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2118. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2119. .clkdm_name = "l4_per_clkdm",
  2120. };
  2121. static const struct clksel timer5_sync_mux_sel[] = {
  2122. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  2123. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  2124. { .parent = NULL },
  2125. };
  2126. /* Merged timer5_sync_mux into timer5 */
  2127. static struct clk timer5_fck = {
  2128. .name = "timer5_fck",
  2129. .parent = &syc_clk_div_ck,
  2130. .clksel = timer5_sync_mux_sel,
  2131. .init = &omap2_init_clksel_parent,
  2132. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2133. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2134. .ops = &clkops_omap2_dflt,
  2135. .recalc = &omap2_clksel_recalc,
  2136. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2137. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2138. .clkdm_name = "abe_clkdm",
  2139. };
  2140. /* Merged timer6_sync_mux into timer6 */
  2141. static struct clk timer6_fck = {
  2142. .name = "timer6_fck",
  2143. .parent = &syc_clk_div_ck,
  2144. .clksel = timer5_sync_mux_sel,
  2145. .init = &omap2_init_clksel_parent,
  2146. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2147. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2148. .ops = &clkops_omap2_dflt,
  2149. .recalc = &omap2_clksel_recalc,
  2150. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2151. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2152. .clkdm_name = "abe_clkdm",
  2153. };
  2154. /* Merged timer7_sync_mux into timer7 */
  2155. static struct clk timer7_fck = {
  2156. .name = "timer7_fck",
  2157. .parent = &syc_clk_div_ck,
  2158. .clksel = timer5_sync_mux_sel,
  2159. .init = &omap2_init_clksel_parent,
  2160. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2161. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2162. .ops = &clkops_omap2_dflt,
  2163. .recalc = &omap2_clksel_recalc,
  2164. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2165. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2166. .clkdm_name = "abe_clkdm",
  2167. };
  2168. /* Merged timer8_sync_mux into timer8 */
  2169. static struct clk timer8_fck = {
  2170. .name = "timer8_fck",
  2171. .parent = &syc_clk_div_ck,
  2172. .clksel = timer5_sync_mux_sel,
  2173. .init = &omap2_init_clksel_parent,
  2174. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2175. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2176. .ops = &clkops_omap2_dflt,
  2177. .recalc = &omap2_clksel_recalc,
  2178. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2179. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2180. .clkdm_name = "abe_clkdm",
  2181. };
  2182. /* Merged cm2_dm9_mux into timer9 */
  2183. static struct clk timer9_fck = {
  2184. .name = "timer9_fck",
  2185. .parent = &sys_clkin_ck,
  2186. .clksel = abe_dpll_bypass_clk_mux_sel,
  2187. .init = &omap2_init_clksel_parent,
  2188. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2189. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2190. .ops = &clkops_omap2_dflt,
  2191. .recalc = &omap2_clksel_recalc,
  2192. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2193. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2194. .clkdm_name = "l4_per_clkdm",
  2195. };
  2196. static struct clk uart1_fck = {
  2197. .name = "uart1_fck",
  2198. .ops = &clkops_omap2_dflt,
  2199. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  2200. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2201. .clkdm_name = "l4_per_clkdm",
  2202. .parent = &func_48m_fclk,
  2203. .recalc = &followparent_recalc,
  2204. };
  2205. static struct clk uart2_fck = {
  2206. .name = "uart2_fck",
  2207. .ops = &clkops_omap2_dflt,
  2208. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2209. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2210. .clkdm_name = "l4_per_clkdm",
  2211. .parent = &func_48m_fclk,
  2212. .recalc = &followparent_recalc,
  2213. };
  2214. static struct clk uart3_fck = {
  2215. .name = "uart3_fck",
  2216. .ops = &clkops_omap2_dflt,
  2217. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2218. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2219. .clkdm_name = "l4_per_clkdm",
  2220. .parent = &func_48m_fclk,
  2221. .recalc = &followparent_recalc,
  2222. };
  2223. static struct clk uart4_fck = {
  2224. .name = "uart4_fck",
  2225. .ops = &clkops_omap2_dflt,
  2226. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2227. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2228. .clkdm_name = "l4_per_clkdm",
  2229. .parent = &func_48m_fclk,
  2230. .recalc = &followparent_recalc,
  2231. };
  2232. static struct clk usb_host_fs_fck = {
  2233. .name = "usb_host_fs_fck",
  2234. .ops = &clkops_omap2_dflt,
  2235. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2236. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2237. .clkdm_name = "l3_init_clkdm",
  2238. .parent = &func_48mc_fclk,
  2239. .recalc = &followparent_recalc,
  2240. };
  2241. static const struct clksel utmi_p1_gfclk_sel[] = {
  2242. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2243. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2244. { .parent = NULL },
  2245. };
  2246. static struct clk utmi_p1_gfclk = {
  2247. .name = "utmi_p1_gfclk",
  2248. .parent = &init_60m_fclk,
  2249. .clksel = utmi_p1_gfclk_sel,
  2250. .init = &omap2_init_clksel_parent,
  2251. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2252. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2253. .ops = &clkops_null,
  2254. .recalc = &omap2_clksel_recalc,
  2255. };
  2256. static struct clk usb_host_hs_utmi_p1_clk = {
  2257. .name = "usb_host_hs_utmi_p1_clk",
  2258. .ops = &clkops_omap2_dflt,
  2259. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2260. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
  2261. .clkdm_name = "l3_init_clkdm",
  2262. .parent = &utmi_p1_gfclk,
  2263. .recalc = &followparent_recalc,
  2264. };
  2265. static const struct clksel utmi_p2_gfclk_sel[] = {
  2266. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2267. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2268. { .parent = NULL },
  2269. };
  2270. static struct clk utmi_p2_gfclk = {
  2271. .name = "utmi_p2_gfclk",
  2272. .parent = &init_60m_fclk,
  2273. .clksel = utmi_p2_gfclk_sel,
  2274. .init = &omap2_init_clksel_parent,
  2275. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2276. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2277. .ops = &clkops_null,
  2278. .recalc = &omap2_clksel_recalc,
  2279. };
  2280. static struct clk usb_host_hs_utmi_p2_clk = {
  2281. .name = "usb_host_hs_utmi_p2_clk",
  2282. .ops = &clkops_omap2_dflt,
  2283. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2284. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
  2285. .clkdm_name = "l3_init_clkdm",
  2286. .parent = &utmi_p2_gfclk,
  2287. .recalc = &followparent_recalc,
  2288. };
  2289. static struct clk usb_host_hs_utmi_p3_clk = {
  2290. .name = "usb_host_hs_utmi_p3_clk",
  2291. .ops = &clkops_omap2_dflt,
  2292. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2293. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
  2294. .clkdm_name = "l3_init_clkdm",
  2295. .parent = &init_60m_fclk,
  2296. .recalc = &followparent_recalc,
  2297. };
  2298. static struct clk usb_host_hs_hsic480m_p1_clk = {
  2299. .name = "usb_host_hs_hsic480m_p1_clk",
  2300. .ops = &clkops_omap2_dflt,
  2301. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2302. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
  2303. .clkdm_name = "l3_init_clkdm",
  2304. .parent = &dpll_usb_m2_ck,
  2305. .recalc = &followparent_recalc,
  2306. };
  2307. static struct clk usb_host_hs_hsic60m_p1_clk = {
  2308. .name = "usb_host_hs_hsic60m_p1_clk",
  2309. .ops = &clkops_omap2_dflt,
  2310. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2311. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
  2312. .clkdm_name = "l3_init_clkdm",
  2313. .parent = &init_60m_fclk,
  2314. .recalc = &followparent_recalc,
  2315. };
  2316. static struct clk usb_host_hs_hsic60m_p2_clk = {
  2317. .name = "usb_host_hs_hsic60m_p2_clk",
  2318. .ops = &clkops_omap2_dflt,
  2319. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2320. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
  2321. .clkdm_name = "l3_init_clkdm",
  2322. .parent = &init_60m_fclk,
  2323. .recalc = &followparent_recalc,
  2324. };
  2325. static struct clk usb_host_hs_hsic480m_p2_clk = {
  2326. .name = "usb_host_hs_hsic480m_p2_clk",
  2327. .ops = &clkops_omap2_dflt,
  2328. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2329. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
  2330. .clkdm_name = "l3_init_clkdm",
  2331. .parent = &dpll_usb_m2_ck,
  2332. .recalc = &followparent_recalc,
  2333. };
  2334. static struct clk usb_host_hs_func48mclk = {
  2335. .name = "usb_host_hs_func48mclk",
  2336. .ops = &clkops_omap2_dflt,
  2337. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2338. .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
  2339. .clkdm_name = "l3_init_clkdm",
  2340. .parent = &func_48mc_fclk,
  2341. .recalc = &followparent_recalc,
  2342. };
  2343. static struct clk usb_host_hs_fck = {
  2344. .name = "usb_host_hs_fck",
  2345. .ops = &clkops_omap2_dflt,
  2346. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2347. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2348. .clkdm_name = "l3_init_clkdm",
  2349. .parent = &init_60m_fclk,
  2350. .recalc = &followparent_recalc,
  2351. };
  2352. static const struct clksel otg_60m_gfclk_sel[] = {
  2353. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2354. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2355. { .parent = NULL },
  2356. };
  2357. static struct clk otg_60m_gfclk = {
  2358. .name = "otg_60m_gfclk",
  2359. .parent = &utmi_phy_clkout_ck,
  2360. .clksel = otg_60m_gfclk_sel,
  2361. .init = &omap2_init_clksel_parent,
  2362. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2363. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2364. .ops = &clkops_null,
  2365. .recalc = &omap2_clksel_recalc,
  2366. };
  2367. static struct clk usb_otg_hs_xclk = {
  2368. .name = "usb_otg_hs_xclk",
  2369. .ops = &clkops_omap2_dflt,
  2370. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2371. .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
  2372. .clkdm_name = "l3_init_clkdm",
  2373. .parent = &otg_60m_gfclk,
  2374. .recalc = &followparent_recalc,
  2375. };
  2376. static struct clk usb_otg_hs_ick = {
  2377. .name = "usb_otg_hs_ick",
  2378. .ops = &clkops_omap2_dflt,
  2379. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2380. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2381. .clkdm_name = "l3_init_clkdm",
  2382. .parent = &l3_div_ck,
  2383. .recalc = &followparent_recalc,
  2384. };
  2385. static struct clk usb_phy_cm_clk32k = {
  2386. .name = "usb_phy_cm_clk32k",
  2387. .ops = &clkops_omap2_dflt,
  2388. .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  2389. .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
  2390. .clkdm_name = "l4_ao_clkdm",
  2391. .parent = &sys_32k_ck,
  2392. .recalc = &followparent_recalc,
  2393. };
  2394. static struct clk usb_tll_hs_usb_ch2_clk = {
  2395. .name = "usb_tll_hs_usb_ch2_clk",
  2396. .ops = &clkops_omap2_dflt,
  2397. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2398. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
  2399. .clkdm_name = "l3_init_clkdm",
  2400. .parent = &init_60m_fclk,
  2401. .recalc = &followparent_recalc,
  2402. };
  2403. static struct clk usb_tll_hs_usb_ch0_clk = {
  2404. .name = "usb_tll_hs_usb_ch0_clk",
  2405. .ops = &clkops_omap2_dflt,
  2406. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2407. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
  2408. .clkdm_name = "l3_init_clkdm",
  2409. .parent = &init_60m_fclk,
  2410. .recalc = &followparent_recalc,
  2411. };
  2412. static struct clk usb_tll_hs_usb_ch1_clk = {
  2413. .name = "usb_tll_hs_usb_ch1_clk",
  2414. .ops = &clkops_omap2_dflt,
  2415. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2416. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
  2417. .clkdm_name = "l3_init_clkdm",
  2418. .parent = &init_60m_fclk,
  2419. .recalc = &followparent_recalc,
  2420. };
  2421. static struct clk usb_tll_hs_ick = {
  2422. .name = "usb_tll_hs_ick",
  2423. .ops = &clkops_omap2_dflt,
  2424. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2425. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2426. .clkdm_name = "l3_init_clkdm",
  2427. .parent = &l4_div_ck,
  2428. .recalc = &followparent_recalc,
  2429. };
  2430. static const struct clksel_rate div2_14to18_rates[] = {
  2431. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2432. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2433. { .div = 0 },
  2434. };
  2435. static const struct clksel usim_fclk_div[] = {
  2436. { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
  2437. { .parent = NULL },
  2438. };
  2439. static struct clk usim_ck = {
  2440. .name = "usim_ck",
  2441. .parent = &dpll_per_m4x2_ck,
  2442. .clksel = usim_fclk_div,
  2443. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2444. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2445. .ops = &clkops_null,
  2446. .recalc = &omap2_clksel_recalc,
  2447. .round_rate = &omap2_clksel_round_rate,
  2448. .set_rate = &omap2_clksel_set_rate,
  2449. };
  2450. static struct clk usim_fclk = {
  2451. .name = "usim_fclk",
  2452. .ops = &clkops_omap2_dflt,
  2453. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2454. .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  2455. .clkdm_name = "l4_wkup_clkdm",
  2456. .parent = &usim_ck,
  2457. .recalc = &followparent_recalc,
  2458. };
  2459. static struct clk usim_fck = {
  2460. .name = "usim_fck",
  2461. .ops = &clkops_omap2_dflt,
  2462. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2463. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2464. .clkdm_name = "l4_wkup_clkdm",
  2465. .parent = &sys_32k_ck,
  2466. .recalc = &followparent_recalc,
  2467. };
  2468. static struct clk wd_timer2_fck = {
  2469. .name = "wd_timer2_fck",
  2470. .ops = &clkops_omap2_dflt,
  2471. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2472. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2473. .clkdm_name = "l4_wkup_clkdm",
  2474. .parent = &sys_32k_ck,
  2475. .recalc = &followparent_recalc,
  2476. };
  2477. static struct clk wd_timer3_fck = {
  2478. .name = "wd_timer3_fck",
  2479. .ops = &clkops_omap2_dflt,
  2480. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2481. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2482. .clkdm_name = "abe_clkdm",
  2483. .parent = &sys_32k_ck,
  2484. .recalc = &followparent_recalc,
  2485. };
  2486. /* Remaining optional clocks */
  2487. static const struct clksel stm_clk_div_div[] = {
  2488. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2489. { .parent = NULL },
  2490. };
  2491. static struct clk stm_clk_div_ck = {
  2492. .name = "stm_clk_div_ck",
  2493. .parent = &pmd_stm_clock_mux_ck,
  2494. .clksel = stm_clk_div_div,
  2495. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2496. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2497. .ops = &clkops_null,
  2498. .recalc = &omap2_clksel_recalc,
  2499. .round_rate = &omap2_clksel_round_rate,
  2500. .set_rate = &omap2_clksel_set_rate,
  2501. };
  2502. static const struct clksel trace_clk_div_div[] = {
  2503. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2504. { .parent = NULL },
  2505. };
  2506. static struct clk trace_clk_div_ck = {
  2507. .name = "trace_clk_div_ck",
  2508. .parent = &pmd_trace_clk_mux_ck,
  2509. .clksel = trace_clk_div_div,
  2510. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2511. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2512. .ops = &clkops_null,
  2513. .recalc = &omap2_clksel_recalc,
  2514. .round_rate = &omap2_clksel_round_rate,
  2515. .set_rate = &omap2_clksel_set_rate,
  2516. };
  2517. /*
  2518. * clkdev
  2519. */
  2520. static struct omap_clk omap44xx_clks[] = {
  2521. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2522. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2523. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2524. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2525. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2526. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2527. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2528. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2529. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2530. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2531. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2532. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2533. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2534. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2535. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  2536. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2537. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2538. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2539. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2540. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  2541. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2542. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2543. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  2544. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2545. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2546. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2547. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2548. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  2549. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2550. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2551. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  2552. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  2553. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2554. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2555. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2556. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  2557. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2558. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2559. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2560. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  2561. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2562. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2563. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  2564. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  2565. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2566. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2567. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  2568. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  2569. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  2570. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2571. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2572. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2573. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2574. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2575. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2576. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  2577. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2578. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  2579. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  2580. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  2581. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  2582. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  2583. CLK(NULL, "dpll_unipro_ck", &dpll_unipro_ck, CK_443X),
  2584. CLK(NULL, "dpll_unipro_x2_ck", &dpll_unipro_x2_ck, CK_443X),
  2585. CLK(NULL, "dpll_unipro_m2x2_ck", &dpll_unipro_m2x2_ck, CK_443X),
  2586. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2587. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2588. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2589. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2590. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2591. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2592. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2593. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2594. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2595. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2596. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2597. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2598. CLK(NULL, "hsmmc6_fclk", &hsmmc6_fclk, CK_443X),
  2599. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2600. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2601. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2602. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2603. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2604. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2605. CLK(NULL, "mcasp2_fclk", &mcasp2_fclk, CK_443X),
  2606. CLK(NULL, "mcasp3_fclk", &mcasp3_fclk, CK_443X),
  2607. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2608. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2609. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2610. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2611. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2612. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  2613. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  2614. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  2615. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  2616. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  2617. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2618. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  2619. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  2620. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  2621. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  2622. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  2623. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  2624. CLK(NULL, "dss_fck", &dss_fck, CK_443X),
  2625. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  2626. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  2627. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  2628. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  2629. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  2630. CLK(NULL, "gpio1_dbck", &gpio1_dbclk, CK_443X),
  2631. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  2632. CLK(NULL, "gpio2_dbck", &gpio2_dbclk, CK_443X),
  2633. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  2634. CLK(NULL, "gpio3_dbck", &gpio3_dbclk, CK_443X),
  2635. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  2636. CLK(NULL, "gpio4_dbck", &gpio4_dbclk, CK_443X),
  2637. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  2638. CLK(NULL, "gpio5_dbck", &gpio5_dbclk, CK_443X),
  2639. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  2640. CLK(NULL, "gpio6_dbck", &gpio6_dbclk, CK_443X),
  2641. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  2642. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  2643. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  2644. CLK("omap2_hdq.0", "fck", &hdq1w_fck, CK_443X),
  2645. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  2646. CLK("omap_i2c.1", "fck", &i2c1_fck, CK_443X),
  2647. CLK("omap_i2c.2", "fck", &i2c2_fck, CK_443X),
  2648. CLK("omap_i2c.3", "fck", &i2c3_fck, CK_443X),
  2649. CLK("omap_i2c.4", "fck", &i2c4_fck, CK_443X),
  2650. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  2651. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  2652. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  2653. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  2654. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  2655. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  2656. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  2657. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2658. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  2659. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2660. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_443X),
  2661. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2662. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_443X),
  2663. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2664. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_443X),
  2665. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2666. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_443X),
  2667. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  2668. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_443X),
  2669. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_443X),
  2670. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_443X),
  2671. CLK("omap2_mcspi.4", "fck", &mcspi4_fck, CK_443X),
  2672. CLK("mmci-omap-hs.0", "fck", &mmc1_fck, CK_443X),
  2673. CLK("mmci-omap-hs.1", "fck", &mmc2_fck, CK_443X),
  2674. CLK("mmci-omap-hs.2", "fck", &mmc3_fck, CK_443X),
  2675. CLK("mmci-omap-hs.3", "fck", &mmc4_fck, CK_443X),
  2676. CLK("mmci-omap-hs.4", "fck", &mmc5_fck, CK_443X),
  2677. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  2678. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  2679. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  2680. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  2681. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  2682. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  2683. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  2684. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  2685. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  2686. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  2687. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  2688. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  2689. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  2690. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  2691. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  2692. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  2693. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  2694. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  2695. CLK(NULL, "gpt1_fck", &timer1_fck, CK_443X),
  2696. CLK(NULL, "gpt10_fck", &timer10_fck, CK_443X),
  2697. CLK(NULL, "gpt11_fck", &timer11_fck, CK_443X),
  2698. CLK(NULL, "gpt2_fck", &timer2_fck, CK_443X),
  2699. CLK(NULL, "gpt3_fck", &timer3_fck, CK_443X),
  2700. CLK(NULL, "gpt4_fck", &timer4_fck, CK_443X),
  2701. CLK(NULL, "gpt5_fck", &timer5_fck, CK_443X),
  2702. CLK(NULL, "gpt6_fck", &timer6_fck, CK_443X),
  2703. CLK(NULL, "gpt7_fck", &timer7_fck, CK_443X),
  2704. CLK(NULL, "gpt8_fck", &timer8_fck, CK_443X),
  2705. CLK(NULL, "gpt9_fck", &timer9_fck, CK_443X),
  2706. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  2707. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  2708. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  2709. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  2710. CLK(NULL, "usb_host_fs_fck", &usb_host_fs_fck, CK_443X),
  2711. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  2712. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  2713. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  2714. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  2715. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  2716. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  2717. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  2718. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  2719. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  2720. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  2721. CLK(NULL, "usb_host_hs_fck", &usb_host_hs_fck, CK_443X),
  2722. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  2723. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  2724. CLK("musb_hdrc", "ick", &usb_otg_hs_ick, CK_443X),
  2725. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  2726. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  2727. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  2728. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  2729. CLK(NULL, "usb_tll_hs_ick", &usb_tll_hs_ick, CK_443X),
  2730. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  2731. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  2732. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  2733. CLK("omap_wdt", "fck", &wd_timer2_fck, CK_443X),
  2734. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  2735. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  2736. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  2737. CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
  2738. CLK(NULL, "gpt1_ick", &dummy_ck, CK_443X),
  2739. CLK(NULL, "gpt2_ick", &dummy_ck, CK_443X),
  2740. CLK(NULL, "gpt3_ick", &dummy_ck, CK_443X),
  2741. CLK(NULL, "gpt4_ick", &dummy_ck, CK_443X),
  2742. CLK(NULL, "gpt5_ick", &dummy_ck, CK_443X),
  2743. CLK(NULL, "gpt6_ick", &dummy_ck, CK_443X),
  2744. CLK(NULL, "gpt7_ick", &dummy_ck, CK_443X),
  2745. CLK(NULL, "gpt8_ick", &dummy_ck, CK_443X),
  2746. CLK(NULL, "gpt9_ick", &dummy_ck, CK_443X),
  2747. CLK(NULL, "gpt10_ick", &dummy_ck, CK_443X),
  2748. CLK(NULL, "gpt11_ick", &dummy_ck, CK_443X),
  2749. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  2750. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  2751. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  2752. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  2753. CLK("mmci-omap-hs.0", "ick", &dummy_ck, CK_443X),
  2754. CLK("mmci-omap-hs.1", "ick", &dummy_ck, CK_443X),
  2755. CLK("mmci-omap-hs.2", "ick", &dummy_ck, CK_443X),
  2756. CLK("mmci-omap-hs.3", "ick", &dummy_ck, CK_443X),
  2757. CLK("mmci-omap-hs.4", "ick", &dummy_ck, CK_443X),
  2758. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  2759. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  2760. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  2761. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  2762. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  2763. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  2764. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  2765. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  2766. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  2767. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  2768. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  2769. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  2770. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  2771. };
  2772. int __init omap4xxx_clk_init(void)
  2773. {
  2774. struct omap_clk *c;
  2775. u32 cpu_clkflg;
  2776. if (cpu_is_omap44xx()) {
  2777. cpu_mask = RATE_IN_4430;
  2778. cpu_clkflg = CK_443X;
  2779. }
  2780. clk_init(&omap2_clk_functions);
  2781. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2782. c++)
  2783. clk_preinit(c->lk.clk);
  2784. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2785. c++)
  2786. if (c->cpu & cpu_clkflg) {
  2787. clkdev_add(&c->lk);
  2788. clk_register(c->lk.clk);
  2789. omap2_init_clk_clkdm(c->lk.clk);
  2790. }
  2791. recalculate_root_clocks();
  2792. /*
  2793. * Only enable those clocks we will need, let the drivers
  2794. * enable other clocks as necessary
  2795. */
  2796. clk_enable_init_clocks();
  2797. return 0;
  2798. }