quirks.c 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include "pci.h"
  24. /* The Mellanox Tavor device gives false positive parity errors
  25. * Mark this device with a broken_parity_status, to allow
  26. * PCI scanning code to "skip" this now blacklisted device.
  27. */
  28. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  29. {
  30. dev->broken_parity_status = 1; /* This device gives false positives */
  31. }
  32. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  33. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  34. /* Deal with broken BIOS'es that neglect to enable passive release,
  35. which can cause problems in combination with the 82441FX/PPro MTRRs */
  36. static void quirk_passive_release(struct pci_dev *dev)
  37. {
  38. struct pci_dev *d = NULL;
  39. unsigned char dlc;
  40. /* We have to make sure a particular bit is set in the PIIX3
  41. ISA bridge, so we have to go out and find it. */
  42. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  43. pci_read_config_byte(d, 0x82, &dlc);
  44. if (!(dlc & 1<<1)) {
  45. printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d));
  46. dlc |= 1<<1;
  47. pci_write_config_byte(d, 0x82, dlc);
  48. }
  49. }
  50. }
  51. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  52. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  53. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  54. but VIA don't answer queries. If you happen to have good contacts at VIA
  55. ask them for me please -- Alan
  56. This appears to be BIOS not version dependent. So presumably there is a
  57. chipset level fix */
  58. int isa_dma_bridge_buggy; /* Exported */
  59. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  60. {
  61. if (!isa_dma_bridge_buggy) {
  62. isa_dma_bridge_buggy=1;
  63. printk(KERN_INFO "Activating ISA DMA hang workarounds.\n");
  64. }
  65. }
  66. /*
  67. * Its not totally clear which chipsets are the problematic ones
  68. * We know 82C586 and 82C596 variants are affected.
  69. */
  70. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs );
  71. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs );
  72. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs );
  73. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs );
  74. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs );
  75. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs );
  76. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs );
  77. int pci_pci_problems;
  78. /*
  79. * Chipsets where PCI->PCI transfers vanish or hang
  80. */
  81. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  82. {
  83. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  84. printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n");
  85. pci_pci_problems |= PCIPCI_FAIL;
  86. }
  87. }
  88. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  89. {
  90. u8 rev;
  91. pci_read_config_byte(dev, 0x08, &rev);
  92. if (rev == 0x13) {
  93. /* Erratum 24 */
  94. printk(KERN_INFO "Chipset erratum: Disabling direct PCI/AGP transfers.\n");
  95. pci_pci_problems |= PCIAGP_FAIL;
  96. }
  97. }
  98. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci );
  99. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci );
  100. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd );
  101. /*
  102. * Triton requires workarounds to be used by the drivers
  103. */
  104. static void __devinit quirk_triton(struct pci_dev *dev)
  105. {
  106. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  107. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  108. pci_pci_problems |= PCIPCI_TRITON;
  109. }
  110. }
  111. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton );
  112. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton );
  113. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton );
  114. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton );
  115. /*
  116. * VIA Apollo KT133 needs PCI latency patch
  117. * Made according to a windows driver based patch by George E. Breese
  118. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  119. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  120. * the info on which Mr Breese based his work.
  121. *
  122. * Updated based on further information from the site and also on
  123. * information provided by VIA
  124. */
  125. static void quirk_vialatency(struct pci_dev *dev)
  126. {
  127. struct pci_dev *p;
  128. u8 rev;
  129. u8 busarb;
  130. /* Ok we have a potential problem chipset here. Now see if we have
  131. a buggy southbridge */
  132. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  133. if (p!=NULL) {
  134. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  135. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  136. /* Check for buggy part revisions */
  137. if (rev < 0x40 || rev > 0x42)
  138. goto exit;
  139. } else {
  140. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  141. if (p==NULL) /* No problem parts */
  142. goto exit;
  143. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  144. /* Check for buggy part revisions */
  145. if (rev < 0x10 || rev > 0x12)
  146. goto exit;
  147. }
  148. /*
  149. * Ok we have the problem. Now set the PCI master grant to
  150. * occur every master grant. The apparent bug is that under high
  151. * PCI load (quite common in Linux of course) you can get data
  152. * loss when the CPU is held off the bus for 3 bus master requests
  153. * This happens to include the IDE controllers....
  154. *
  155. * VIA only apply this fix when an SB Live! is present but under
  156. * both Linux and Windows this isnt enough, and we have seen
  157. * corruption without SB Live! but with things like 3 UDMA IDE
  158. * controllers. So we ignore that bit of the VIA recommendation..
  159. */
  160. pci_read_config_byte(dev, 0x76, &busarb);
  161. /* Set bit 4 and bi 5 of byte 76 to 0x01
  162. "Master priority rotation on every PCI master grant */
  163. busarb &= ~(1<<5);
  164. busarb |= (1<<4);
  165. pci_write_config_byte(dev, 0x76, busarb);
  166. printk(KERN_INFO "Applying VIA southbridge workaround.\n");
  167. exit:
  168. pci_dev_put(p);
  169. }
  170. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  171. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  172. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  173. /* Must restore this on a resume from RAM */
  174. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  175. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  176. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  177. /*
  178. * VIA Apollo VP3 needs ETBF on BT848/878
  179. */
  180. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  181. {
  182. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  183. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  184. pci_pci_problems |= PCIPCI_VIAETBF;
  185. }
  186. }
  187. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf );
  188. static void __devinit quirk_vsfx(struct pci_dev *dev)
  189. {
  190. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  191. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  192. pci_pci_problems |= PCIPCI_VSFX;
  193. }
  194. }
  195. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx );
  196. /*
  197. * Ali Magik requires workarounds to be used by the drivers
  198. * that DMA to AGP space. Latency must be set to 0xA and triton
  199. * workaround applied too
  200. * [Info kindly provided by ALi]
  201. */
  202. static void __init quirk_alimagik(struct pci_dev *dev)
  203. {
  204. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  205. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  206. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  207. }
  208. }
  209. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik );
  210. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik );
  211. /*
  212. * Natoma has some interesting boundary conditions with Zoran stuff
  213. * at least
  214. */
  215. static void __devinit quirk_natoma(struct pci_dev *dev)
  216. {
  217. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  218. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  219. pci_pci_problems |= PCIPCI_NATOMA;
  220. }
  221. }
  222. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma );
  223. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma );
  224. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma );
  225. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma );
  226. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma );
  227. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma );
  228. /*
  229. * This chip can cause PCI parity errors if config register 0xA0 is read
  230. * while DMAs are occurring.
  231. */
  232. static void __devinit quirk_citrine(struct pci_dev *dev)
  233. {
  234. dev->cfg_size = 0xA0;
  235. }
  236. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine );
  237. /*
  238. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  239. * If it's needed, re-allocate the region.
  240. */
  241. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  242. {
  243. struct resource *r = &dev->resource[0];
  244. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  245. r->start = 0;
  246. r->end = 0x3ffffff;
  247. }
  248. }
  249. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M );
  250. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M );
  251. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  252. unsigned size, int nr, const char *name)
  253. {
  254. region &= ~(size-1);
  255. if (region) {
  256. struct pci_bus_region bus_region;
  257. struct resource *res = dev->resource + nr;
  258. res->name = pci_name(dev);
  259. res->start = region;
  260. res->end = region + size - 1;
  261. res->flags = IORESOURCE_IO;
  262. /* Convert from PCI bus to resource space. */
  263. bus_region.start = res->start;
  264. bus_region.end = res->end;
  265. pcibios_bus_to_resource(dev, res, &bus_region);
  266. pci_claim_resource(dev, nr);
  267. printk("PCI quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
  268. }
  269. }
  270. /*
  271. * ATI Northbridge setups MCE the processor if you even
  272. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  273. */
  274. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  275. {
  276. printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n");
  277. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  278. request_region(0x3b0, 0x0C, "RadeonIGP");
  279. request_region(0x3d3, 0x01, "RadeonIGP");
  280. }
  281. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce );
  282. /*
  283. * Let's make the southbridge information explicit instead
  284. * of having to worry about people probing the ACPI areas,
  285. * for example.. (Yes, it happens, and if you read the wrong
  286. * ACPI register it will put the machine to sleep with no
  287. * way of waking it up again. Bummer).
  288. *
  289. * ALI M7101: Two IO regions pointed to by words at
  290. * 0xE0 (64 bytes of ACPI registers)
  291. * 0xE2 (32 bytes of SMB registers)
  292. */
  293. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  294. {
  295. u16 region;
  296. pci_read_config_word(dev, 0xE0, &region);
  297. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  298. pci_read_config_word(dev, 0xE2, &region);
  299. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  300. }
  301. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi );
  302. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  303. {
  304. u32 devres;
  305. u32 mask, size, base;
  306. pci_read_config_dword(dev, port, &devres);
  307. if ((devres & enable) != enable)
  308. return;
  309. mask = (devres >> 16) & 15;
  310. base = devres & 0xffff;
  311. size = 16;
  312. for (;;) {
  313. unsigned bit = size >> 1;
  314. if ((bit & mask) == bit)
  315. break;
  316. size = bit;
  317. }
  318. /*
  319. * For now we only print it out. Eventually we'll want to
  320. * reserve it (at least if it's in the 0x1000+ range), but
  321. * let's get enough confirmation reports first.
  322. */
  323. base &= -size;
  324. printk("%s PIO at %04x-%04x\n", name, base, base + size - 1);
  325. }
  326. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  327. {
  328. u32 devres;
  329. u32 mask, size, base;
  330. pci_read_config_dword(dev, port, &devres);
  331. if ((devres & enable) != enable)
  332. return;
  333. base = devres & 0xffff0000;
  334. mask = (devres & 0x3f) << 16;
  335. size = 128 << 16;
  336. for (;;) {
  337. unsigned bit = size >> 1;
  338. if ((bit & mask) == bit)
  339. break;
  340. size = bit;
  341. }
  342. /*
  343. * For now we only print it out. Eventually we'll want to
  344. * reserve it, but let's get enough confirmation reports first.
  345. */
  346. base &= -size;
  347. printk("%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  348. }
  349. /*
  350. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  351. * 0x40 (64 bytes of ACPI registers)
  352. * 0x90 (16 bytes of SMB registers)
  353. * and a few strange programmable PIIX4 device resources.
  354. */
  355. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  356. {
  357. u32 region, res_a;
  358. pci_read_config_dword(dev, 0x40, &region);
  359. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  360. pci_read_config_dword(dev, 0x90, &region);
  361. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  362. /* Device resource A has enables for some of the other ones */
  363. pci_read_config_dword(dev, 0x5c, &res_a);
  364. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  365. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  366. /* Device resource D is just bitfields for static resources */
  367. /* Device 12 enabled? */
  368. if (res_a & (1 << 29)) {
  369. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  370. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  371. }
  372. /* Device 13 enabled? */
  373. if (res_a & (1 << 30)) {
  374. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  375. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  376. }
  377. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  378. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  379. }
  380. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi );
  381. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi );
  382. /*
  383. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  384. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  385. * 0x58 (64 bytes of GPIO I/O space)
  386. */
  387. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  388. {
  389. u32 region;
  390. pci_read_config_dword(dev, 0x40, &region);
  391. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  392. pci_read_config_dword(dev, 0x58, &region);
  393. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  394. }
  395. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi );
  396. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi );
  397. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi );
  398. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi );
  399. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi );
  400. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi );
  401. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi );
  402. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi );
  403. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi );
  404. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi );
  405. static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
  406. {
  407. u32 region;
  408. pci_read_config_dword(dev, 0x40, &region);
  409. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  410. pci_read_config_dword(dev, 0x48, &region);
  411. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  412. }
  413. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc_acpi );
  414. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi );
  415. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich6_lpc_acpi );
  416. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich6_lpc_acpi );
  417. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich6_lpc_acpi );
  418. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich6_lpc_acpi );
  419. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich6_lpc_acpi );
  420. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich6_lpc_acpi );
  421. /*
  422. * VIA ACPI: One IO region pointed to by longword at
  423. * 0x48 or 0x20 (256 bytes of ACPI registers)
  424. */
  425. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  426. {
  427. u8 rev;
  428. u32 region;
  429. pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
  430. if (rev & 0x10) {
  431. pci_read_config_dword(dev, 0x48, &region);
  432. region &= PCI_BASE_ADDRESS_IO_MASK;
  433. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  434. }
  435. }
  436. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi );
  437. /*
  438. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  439. * 0x48 (256 bytes of ACPI registers)
  440. * 0x70 (128 bytes of hardware monitoring register)
  441. * 0x90 (16 bytes of SMB registers)
  442. */
  443. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  444. {
  445. u16 hm;
  446. u32 smb;
  447. quirk_vt82c586_acpi(dev);
  448. pci_read_config_word(dev, 0x70, &hm);
  449. hm &= PCI_BASE_ADDRESS_IO_MASK;
  450. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  451. pci_read_config_dword(dev, 0x90, &smb);
  452. smb &= PCI_BASE_ADDRESS_IO_MASK;
  453. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  454. }
  455. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi );
  456. /*
  457. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  458. * 0x88 (128 bytes of power management registers)
  459. * 0xd0 (16 bytes of SMB registers)
  460. */
  461. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  462. {
  463. u16 pm, smb;
  464. pci_read_config_word(dev, 0x88, &pm);
  465. pm &= PCI_BASE_ADDRESS_IO_MASK;
  466. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  467. pci_read_config_word(dev, 0xd0, &smb);
  468. smb &= PCI_BASE_ADDRESS_IO_MASK;
  469. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  470. }
  471. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  472. #ifdef CONFIG_X86_IO_APIC
  473. #include <asm/io_apic.h>
  474. /*
  475. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  476. * devices to the external APIC.
  477. *
  478. * TODO: When we have device-specific interrupt routers,
  479. * this code will go away from quirks.
  480. */
  481. static void quirk_via_ioapic(struct pci_dev *dev)
  482. {
  483. u8 tmp;
  484. if (nr_ioapics < 1)
  485. tmp = 0; /* nothing routed to external APIC */
  486. else
  487. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  488. printk(KERN_INFO "PCI: %sbling Via external APIC routing\n",
  489. tmp == 0 ? "Disa" : "Ena");
  490. /* Offset 0x58: External APIC IRQ output control */
  491. pci_write_config_byte (dev, 0x58, tmp);
  492. }
  493. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  494. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  495. /*
  496. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  497. * This leads to doubled level interrupt rates.
  498. * Set this bit to get rid of cycle wastage.
  499. * Otherwise uncritical.
  500. */
  501. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  502. {
  503. u8 misc_control2;
  504. #define BYPASS_APIC_DEASSERT 8
  505. pci_read_config_byte(dev, 0x5B, &misc_control2);
  506. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  507. printk(KERN_INFO "PCI: Bypassing VIA 8237 APIC De-Assert Message\n");
  508. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  509. }
  510. }
  511. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  512. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  513. /*
  514. * The AMD io apic can hang the box when an apic irq is masked.
  515. * We check all revs >= B0 (yet not in the pre production!) as the bug
  516. * is currently marked NoFix
  517. *
  518. * We have multiple reports of hangs with this chipset that went away with
  519. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  520. * of course. However the advice is demonstrably good even if so..
  521. */
  522. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  523. {
  524. u8 rev;
  525. pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
  526. if (rev >= 0x02) {
  527. printk(KERN_WARNING "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  528. printk(KERN_WARNING " : booting with the \"noapic\" option.\n");
  529. }
  530. }
  531. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic );
  532. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  533. {
  534. if (dev->devfn == 0 && dev->bus->number == 0)
  535. sis_apic_bug = 1;
  536. }
  537. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw );
  538. #define AMD8131_revA0 0x01
  539. #define AMD8131_revB0 0x11
  540. #define AMD8131_MISC 0x40
  541. #define AMD8131_NIOAMODE_BIT 0
  542. static void quirk_amd_8131_ioapic(struct pci_dev *dev)
  543. {
  544. unsigned char revid, tmp;
  545. if (nr_ioapics == 0)
  546. return;
  547. pci_read_config_byte(dev, PCI_REVISION_ID, &revid);
  548. if (revid == AMD8131_revA0 || revid == AMD8131_revB0) {
  549. printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n");
  550. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  551. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  552. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  553. }
  554. }
  555. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  556. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  557. #endif /* CONFIG_X86_IO_APIC */
  558. /*
  559. * FIXME: it is questionable that quirk_via_acpi
  560. * is needed. It shows up as an ISA bridge, and does not
  561. * support the PCI_INTERRUPT_LINE register at all. Therefore
  562. * it seems like setting the pci_dev's 'irq' to the
  563. * value of the ACPI SCI interrupt is only done for convenience.
  564. * -jgarzik
  565. */
  566. static void __devinit quirk_via_acpi(struct pci_dev *d)
  567. {
  568. /*
  569. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  570. */
  571. u8 irq;
  572. pci_read_config_byte(d, 0x42, &irq);
  573. irq &= 0xf;
  574. if (irq && (irq != 2))
  575. d->irq = irq;
  576. }
  577. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi );
  578. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi );
  579. /*
  580. * VIA bridges which have VLink
  581. */
  582. static const struct pci_device_id via_vlink_fixup_tbl[] = {
  583. /* Internal devices need IRQ line routing, pre VLink */
  584. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_82C686), 0 },
  585. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_8231), 17 },
  586. /* Devices with VLink */
  587. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_8233_0), 17},
  588. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_8233A), 17 },
  589. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_8233C_0), 17 },
  590. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_8235), 16 },
  591. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_8237), 15 },
  592. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_8237A), 15 },
  593. { 0, },
  594. };
  595. /**
  596. * quirk_via_vlink - VIA VLink IRQ number update
  597. * @dev: PCI device
  598. *
  599. * If the device we are dealing with is on a PIC IRQ we need to
  600. * ensure that the IRQ line register which usually is not relevant
  601. * for PCI cards, is actually written so that interrupts get sent
  602. * to the right place
  603. */
  604. static void quirk_via_vlink(struct pci_dev *dev)
  605. {
  606. const struct pci_device_id *via_vlink_fixup;
  607. static int dev_lo = -1, dev_hi = 18;
  608. u8 irq, new_irq;
  609. /* Check if we have VLink and cache the result */
  610. /* Checked already - no */
  611. if (dev_lo == -2)
  612. return;
  613. /* Not checked - see what bridge we have and find the device
  614. ranges */
  615. if (dev_lo == -1) {
  616. via_vlink_fixup = pci_find_present(via_vlink_fixup_tbl);
  617. if (via_vlink_fixup == NULL) {
  618. dev_lo = -2;
  619. return;
  620. }
  621. dev_lo = via_vlink_fixup->driver_data;
  622. /* 82C686 is special - 0/0 */
  623. if (dev_lo == 0)
  624. dev_hi = 0;
  625. }
  626. new_irq = dev->irq;
  627. /* Don't quirk interrupts outside the legacy IRQ range */
  628. if (!new_irq || new_irq > 15)
  629. return;
  630. /* Internal device ? */
  631. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > dev_hi ||
  632. PCI_SLOT(dev->devfn) < dev_lo)
  633. return;
  634. /* This is an internal VLink device on a PIC interrupt. The BIOS
  635. ought to have set this but may not have, so we redo it */
  636. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  637. if (new_irq != irq) {
  638. printk(KERN_INFO "PCI: VIA VLink IRQ fixup for %s, from %d to %d\n",
  639. pci_name(dev), irq, new_irq);
  640. udelay(15); /* unknown if delay really needed */
  641. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  642. }
  643. }
  644. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  645. /*
  646. * VIA VT82C598 has its device ID settable and many BIOSes
  647. * set it to the ID of VT82C597 for backward compatibility.
  648. * We need to switch it off to be able to recognize the real
  649. * type of the chip.
  650. */
  651. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  652. {
  653. pci_write_config_byte(dev, 0xfc, 0);
  654. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  655. }
  656. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id );
  657. /*
  658. * CardBus controllers have a legacy base address that enables them
  659. * to respond as i82365 pcmcia controllers. We don't want them to
  660. * do this even if the Linux CardBus driver is not loaded, because
  661. * the Linux i82365 driver does not (and should not) handle CardBus.
  662. */
  663. static void quirk_cardbus_legacy(struct pci_dev *dev)
  664. {
  665. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  666. return;
  667. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  668. }
  669. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  670. DECLARE_PCI_FIXUP_RESUME(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  671. /*
  672. * Following the PCI ordering rules is optional on the AMD762. I'm not
  673. * sure what the designers were smoking but let's not inhale...
  674. *
  675. * To be fair to AMD, it follows the spec by default, its BIOS people
  676. * who turn it off!
  677. */
  678. static void quirk_amd_ordering(struct pci_dev *dev)
  679. {
  680. u32 pcic;
  681. pci_read_config_dword(dev, 0x4C, &pcic);
  682. if ((pcic&6)!=6) {
  683. pcic |= 6;
  684. printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n");
  685. pci_write_config_dword(dev, 0x4C, pcic);
  686. pci_read_config_dword(dev, 0x84, &pcic);
  687. pcic |= (1<<23); /* Required in this mode */
  688. pci_write_config_dword(dev, 0x84, pcic);
  689. }
  690. }
  691. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  692. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  693. /*
  694. * DreamWorks provided workaround for Dunord I-3000 problem
  695. *
  696. * This card decodes and responds to addresses not apparently
  697. * assigned to it. We force a larger allocation to ensure that
  698. * nothing gets put too close to it.
  699. */
  700. static void __devinit quirk_dunord ( struct pci_dev * dev )
  701. {
  702. struct resource *r = &dev->resource [1];
  703. r->start = 0;
  704. r->end = 0xffffff;
  705. }
  706. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord );
  707. /*
  708. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  709. * is subtractive decoding (transparent), and does indicate this
  710. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  711. * instead of 0x01.
  712. */
  713. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  714. {
  715. dev->transparent = 1;
  716. }
  717. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge );
  718. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge );
  719. /*
  720. * Common misconfiguration of the MediaGX/Geode PCI master that will
  721. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  722. * datasheets found at http://www.national.com/ds/GX for info on what
  723. * these bits do. <christer@weinigel.se>
  724. */
  725. static void quirk_mediagx_master(struct pci_dev *dev)
  726. {
  727. u8 reg;
  728. pci_read_config_byte(dev, 0x41, &reg);
  729. if (reg & 2) {
  730. reg &= ~2;
  731. printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  732. pci_write_config_byte(dev, 0x41, reg);
  733. }
  734. }
  735. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  736. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  737. /*
  738. * Ensure C0 rev restreaming is off. This is normally done by
  739. * the BIOS but in the odd case it is not the results are corruption
  740. * hence the presence of a Linux check
  741. */
  742. static void quirk_disable_pxb(struct pci_dev *pdev)
  743. {
  744. u16 config;
  745. u8 rev;
  746. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  747. if (rev != 0x04) /* Only C0 requires this */
  748. return;
  749. pci_read_config_word(pdev, 0x40, &config);
  750. if (config & (1<<6)) {
  751. config &= ~(1<<6);
  752. pci_write_config_word(pdev, 0x40, config);
  753. printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n");
  754. }
  755. }
  756. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  757. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  758. static void __devinit quirk_sb600_sata(struct pci_dev *pdev)
  759. {
  760. /* set sb600 sata to ahci mode */
  761. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE) {
  762. u8 tmp;
  763. pci_read_config_byte(pdev, 0x40, &tmp);
  764. pci_write_config_byte(pdev, 0x40, tmp|1);
  765. pci_write_config_byte(pdev, 0x9, 1);
  766. pci_write_config_byte(pdev, 0xa, 6);
  767. pci_write_config_byte(pdev, 0x40, tmp);
  768. pdev->class = 0x010601;
  769. }
  770. }
  771. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_sb600_sata);
  772. /*
  773. * Serverworks CSB5 IDE does not fully support native mode
  774. */
  775. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  776. {
  777. u8 prog;
  778. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  779. if (prog & 5) {
  780. prog &= ~5;
  781. pdev->class &= ~5;
  782. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  783. /* PCI layer will sort out resources */
  784. }
  785. }
  786. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide );
  787. /*
  788. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  789. */
  790. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  791. {
  792. u8 prog;
  793. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  794. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  795. printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n");
  796. prog &= ~5;
  797. pdev->class &= ~5;
  798. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  799. }
  800. }
  801. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  802. /* This was originally an Alpha specific thing, but it really fits here.
  803. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  804. */
  805. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  806. {
  807. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  808. }
  809. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge );
  810. /*
  811. * On the MSI-K8T-Neo2Fir Board, the internal Soundcard is disabled
  812. * when a PCI-Soundcard is added. The BIOS only gives Options
  813. * "Disabled" and "AUTO". This Quirk Sets the corresponding
  814. * Register-Value to enable the Soundcard.
  815. *
  816. * FIXME: Presently this quirk will run on anything that has an 8237
  817. * which isn't correct, we need to check DMI tables or something in
  818. * order to make sure it only runs on the MSI-K8T-Neo2Fir. Because it
  819. * runs everywhere at present we suppress the printk output in most
  820. * irrelevant cases.
  821. */
  822. static void k8t_sound_hostbridge(struct pci_dev *dev)
  823. {
  824. unsigned char val;
  825. pci_read_config_byte(dev, 0x50, &val);
  826. if (val == 0x88 || val == 0xc8) {
  827. /* Assume it's probably a MSI-K8T-Neo2Fir */
  828. printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, attempting to turn soundcard ON\n");
  829. pci_write_config_byte(dev, 0x50, val & (~0x40));
  830. /* Verify the Change for Status output */
  831. pci_read_config_byte(dev, 0x50, &val);
  832. if (val & 0x40)
  833. printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, soundcard still off\n");
  834. else
  835. printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, soundcard on\n");
  836. }
  837. }
  838. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, k8t_sound_hostbridge);
  839. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, k8t_sound_hostbridge);
  840. /*
  841. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  842. * is not activated. The myth is that Asus said that they do not want the
  843. * users to be irritated by just another PCI Device in the Win98 device
  844. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  845. * package 2.7.0 for details)
  846. *
  847. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  848. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  849. * becomes necessary to do this tweak in two steps -- I've chosen the Host
  850. * bridge as trigger.
  851. */
  852. static int __initdata asus_hides_smbus;
  853. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  854. {
  855. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  856. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  857. switch(dev->subsystem_device) {
  858. case 0x8025: /* P4B-LX */
  859. case 0x8070: /* P4B */
  860. case 0x8088: /* P4B533 */
  861. case 0x1626: /* L3C notebook */
  862. asus_hides_smbus = 1;
  863. }
  864. if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  865. switch(dev->subsystem_device) {
  866. case 0x80b1: /* P4GE-V */
  867. case 0x80b2: /* P4PE */
  868. case 0x8093: /* P4B533-V */
  869. asus_hides_smbus = 1;
  870. }
  871. if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  872. switch(dev->subsystem_device) {
  873. case 0x8030: /* P4T533 */
  874. asus_hides_smbus = 1;
  875. }
  876. if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  877. switch (dev->subsystem_device) {
  878. case 0x8070: /* P4G8X Deluxe */
  879. asus_hides_smbus = 1;
  880. }
  881. if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  882. switch (dev->subsystem_device) {
  883. case 0x80c9: /* PU-DLS */
  884. asus_hides_smbus = 1;
  885. }
  886. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  887. switch (dev->subsystem_device) {
  888. case 0x1751: /* M2N notebook */
  889. case 0x1821: /* M5N notebook */
  890. asus_hides_smbus = 1;
  891. }
  892. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  893. switch (dev->subsystem_device) {
  894. case 0x184b: /* W1N notebook */
  895. case 0x186a: /* M6Ne notebook */
  896. asus_hides_smbus = 1;
  897. }
  898. if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) {
  899. switch (dev->subsystem_device) {
  900. case 0x1882: /* M6V notebook */
  901. case 0x1977: /* A6VA notebook */
  902. asus_hides_smbus = 1;
  903. }
  904. }
  905. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  906. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  907. switch(dev->subsystem_device) {
  908. case 0x088C: /* HP Compaq nc8000 */
  909. case 0x0890: /* HP Compaq nc6000 */
  910. asus_hides_smbus = 1;
  911. }
  912. if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  913. switch (dev->subsystem_device) {
  914. case 0x12bc: /* HP D330L */
  915. case 0x12bd: /* HP D530 */
  916. asus_hides_smbus = 1;
  917. }
  918. if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) {
  919. switch (dev->subsystem_device) {
  920. case 0x099c: /* HP Compaq nx6110 */
  921. asus_hides_smbus = 1;
  922. }
  923. }
  924. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_TOSHIBA)) {
  925. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  926. switch(dev->subsystem_device) {
  927. case 0x0001: /* Toshiba Satellite A40 */
  928. asus_hides_smbus = 1;
  929. }
  930. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  931. switch(dev->subsystem_device) {
  932. case 0x0001: /* Toshiba Tecra M2 */
  933. asus_hides_smbus = 1;
  934. }
  935. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  936. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  937. switch(dev->subsystem_device) {
  938. case 0xC00C: /* Samsung P35 notebook */
  939. asus_hides_smbus = 1;
  940. }
  941. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  942. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  943. switch(dev->subsystem_device) {
  944. case 0x0058: /* Compaq Evo N620c */
  945. asus_hides_smbus = 1;
  946. }
  947. }
  948. }
  949. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge );
  950. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge );
  951. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge );
  952. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge );
  953. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge );
  954. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge );
  955. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge );
  956. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge );
  957. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge );
  958. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  959. {
  960. u16 val;
  961. if (likely(!asus_hides_smbus))
  962. return;
  963. pci_read_config_word(dev, 0xF2, &val);
  964. if (val & 0x8) {
  965. pci_write_config_word(dev, 0xF2, val & (~0x8));
  966. pci_read_config_word(dev, 0xF2, &val);
  967. if (val & 0x8)
  968. printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  969. else
  970. printk(KERN_INFO "PCI: Enabled i801 SMBus device\n");
  971. }
  972. }
  973. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  974. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  975. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc );
  976. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  977. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  978. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  979. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  980. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  981. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc );
  982. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  983. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  984. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  985. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  986. {
  987. u32 val, rcba;
  988. void __iomem *base;
  989. if (likely(!asus_hides_smbus))
  990. return;
  991. pci_read_config_dword(dev, 0xF0, &rcba);
  992. base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000); /* use bits 31:14, 16 kB aligned */
  993. if (base == NULL) return;
  994. val=readl(base + 0x3418); /* read the Function Disable register, dword mode only */
  995. writel(val & 0xFFFFFFF7, base + 0x3418); /* enable the SMBus device */
  996. iounmap(base);
  997. printk(KERN_INFO "PCI: Enabled ICH6/i801 SMBus device\n");
  998. }
  999. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6 );
  1000. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6 );
  1001. /*
  1002. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1003. */
  1004. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1005. {
  1006. u8 val = 0;
  1007. printk(KERN_INFO "Enabling SiS 96x SMBus.\n");
  1008. pci_read_config_byte(dev, 0x77, &val);
  1009. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1010. pci_read_config_byte(dev, 0x77, &val);
  1011. }
  1012. /*
  1013. * ... This is further complicated by the fact that some SiS96x south
  1014. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1015. * spotted a compatible north bridge to make sure.
  1016. * (pci_find_device doesn't work yet)
  1017. *
  1018. * We can also enable the sis96x bit in the discovery register..
  1019. */
  1020. static int __devinitdata sis_96x_compatible = 0;
  1021. #define SIS_DETECT_REGISTER 0x40
  1022. static void quirk_sis_503(struct pci_dev *dev)
  1023. {
  1024. u8 reg;
  1025. u16 devid;
  1026. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1027. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1028. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1029. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1030. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1031. return;
  1032. }
  1033. /* Make people aware that we changed the config.. */
  1034. printk(KERN_WARNING "Uncovering SIS%x that hid as a SIS503 (compatible=%d)\n", devid, sis_96x_compatible);
  1035. /*
  1036. * Ok, it now shows up as a 96x.. The 96x quirks are after
  1037. * the 503 quirk in the quirk table, so they'll automatically
  1038. * run and enable things like the SMBus device
  1039. */
  1040. dev->device = devid;
  1041. }
  1042. static void __init quirk_sis_96x_compatible(struct pci_dev *dev)
  1043. {
  1044. sis_96x_compatible = 1;
  1045. }
  1046. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_645, quirk_sis_96x_compatible );
  1047. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_646, quirk_sis_96x_compatible );
  1048. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_648, quirk_sis_96x_compatible );
  1049. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_650, quirk_sis_96x_compatible );
  1050. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_651, quirk_sis_96x_compatible );
  1051. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_735, quirk_sis_96x_compatible );
  1052. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  1053. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  1054. /*
  1055. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1056. * and MC97 modem controller are disabled when a second PCI soundcard is
  1057. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1058. * -- bjd
  1059. */
  1060. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1061. {
  1062. u8 val;
  1063. int asus_hides_ac97 = 0;
  1064. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1065. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1066. asus_hides_ac97 = 1;
  1067. }
  1068. if (!asus_hides_ac97)
  1069. return;
  1070. pci_read_config_byte(dev, 0x50, &val);
  1071. if (val & 0xc0) {
  1072. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1073. pci_read_config_byte(dev, 0x50, &val);
  1074. if (val & 0xc0)
  1075. printk(KERN_INFO "PCI: onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1076. else
  1077. printk(KERN_INFO "PCI: enabled onboard AC97/MC97 devices\n");
  1078. }
  1079. }
  1080. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc );
  1081. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  1082. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1083. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1084. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1085. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc );
  1086. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  1087. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1088. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1089. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1090. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1091. /*
  1092. * If we are using libata we can drive this chip properly but must
  1093. * do this early on to make the additional device appear during
  1094. * the PCI scanning.
  1095. */
  1096. static void quirk_jmicron_dualfn(struct pci_dev *pdev)
  1097. {
  1098. u32 conf;
  1099. u8 hdr;
  1100. /* Only poke fn 0 */
  1101. if (PCI_FUNC(pdev->devfn))
  1102. return;
  1103. switch(pdev->device) {
  1104. case PCI_DEVICE_ID_JMICRON_JMB365:
  1105. case PCI_DEVICE_ID_JMICRON_JMB366:
  1106. /* Redirect IDE second PATA port to the right spot */
  1107. pci_read_config_dword(pdev, 0x80, &conf);
  1108. conf |= (1 << 24);
  1109. /* Fall through */
  1110. pci_write_config_dword(pdev, 0x80, conf);
  1111. case PCI_DEVICE_ID_JMICRON_JMB361:
  1112. case PCI_DEVICE_ID_JMICRON_JMB363:
  1113. pci_read_config_dword(pdev, 0x40, &conf);
  1114. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1115. /* Set the class codes correctly and then direct IDE 0 */
  1116. conf &= ~0x000F0200; /* Clear bit 9 and 16-19 */
  1117. conf |= 0x00C20002; /* Set bit 1, 17, 22, 23 */
  1118. pci_write_config_dword(pdev, 0x40, conf);
  1119. /* Reconfigure so that the PCI scanner discovers the
  1120. device is now multifunction */
  1121. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1122. pdev->hdr_type = hdr & 0x7f;
  1123. pdev->multifunction = !!(hdr & 0x80);
  1124. break;
  1125. }
  1126. }
  1127. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, quirk_jmicron_dualfn);
  1128. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, quirk_jmicron_dualfn);
  1129. #endif
  1130. #ifdef CONFIG_X86_IO_APIC
  1131. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1132. {
  1133. int i;
  1134. if ((pdev->class >> 8) != 0xff00)
  1135. return;
  1136. /* the first BAR is the location of the IO APIC...we must
  1137. * not touch this (and it's already covered by the fixmap), so
  1138. * forcibly insert it into the resource tree */
  1139. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1140. insert_resource(&iomem_resource, &pdev->resource[0]);
  1141. /* The next five BARs all seem to be rubbish, so just clean
  1142. * them out */
  1143. for (i=1; i < 6; i++) {
  1144. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1145. }
  1146. }
  1147. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic );
  1148. #endif
  1149. enum ide_combined_type { COMBINED = 0, IDE = 1, LIBATA = 2 };
  1150. /* Defaults to combined */
  1151. static enum ide_combined_type combined_mode;
  1152. static int __init combined_setup(char *str)
  1153. {
  1154. if (!strncmp(str, "ide", 3))
  1155. combined_mode = IDE;
  1156. else if (!strncmp(str, "libata", 6))
  1157. combined_mode = LIBATA;
  1158. else /* "combined" or anything else defaults to old behavior */
  1159. combined_mode = COMBINED;
  1160. return 1;
  1161. }
  1162. __setup("combined_mode=", combined_setup);
  1163. #ifdef CONFIG_SATA_INTEL_COMBINED
  1164. static void __devinit quirk_intel_ide_combined(struct pci_dev *pdev)
  1165. {
  1166. u8 prog, comb, tmp;
  1167. int ich = 0;
  1168. /*
  1169. * Narrow down to Intel SATA PCI devices.
  1170. */
  1171. switch (pdev->device) {
  1172. /* PCI ids taken from drivers/scsi/ata_piix.c */
  1173. case 0x24d1:
  1174. case 0x24df:
  1175. case 0x25a3:
  1176. case 0x25b0:
  1177. ich = 5;
  1178. break;
  1179. case 0x2651:
  1180. case 0x2652:
  1181. case 0x2653:
  1182. case 0x2680: /* ESB2 */
  1183. ich = 6;
  1184. break;
  1185. case 0x27c0:
  1186. case 0x27c4:
  1187. ich = 7;
  1188. break;
  1189. case 0x2828: /* ICH8M */
  1190. ich = 8;
  1191. break;
  1192. default:
  1193. /* we do not handle this PCI device */
  1194. return;
  1195. }
  1196. /*
  1197. * Read combined mode register.
  1198. */
  1199. pci_read_config_byte(pdev, 0x90, &tmp); /* combined mode reg */
  1200. if (ich == 5) {
  1201. tmp &= 0x6; /* interesting bits 2:1, PATA primary/secondary */
  1202. if (tmp == 0x4) /* bits 10x */
  1203. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1204. else if (tmp == 0x6) /* bits 11x */
  1205. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1206. else
  1207. return; /* not in combined mode */
  1208. } else {
  1209. WARN_ON((ich != 6) && (ich != 7) && (ich != 8));
  1210. tmp &= 0x3; /* interesting bits 1:0 */
  1211. if (tmp & (1 << 0))
  1212. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1213. else if (tmp & (1 << 1))
  1214. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1215. else
  1216. return; /* not in combined mode */
  1217. }
  1218. /*
  1219. * Read programming interface register.
  1220. * (Tells us if it's legacy or native mode)
  1221. */
  1222. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1223. /* if SATA port is in native mode, we're ok. */
  1224. if (prog & comb)
  1225. return;
  1226. /* Don't reserve any so the IDE driver can get them (but only if
  1227. * combined_mode=ide).
  1228. */
  1229. if (combined_mode == IDE)
  1230. return;
  1231. /* Grab them both for libata if combined_mode=libata. */
  1232. if (combined_mode == LIBATA) {
  1233. request_region(0x1f0, 8, "libata"); /* port 0 */
  1234. request_region(0x170, 8, "libata"); /* port 1 */
  1235. return;
  1236. }
  1237. /* SATA port is in legacy mode. Reserve port so that
  1238. * IDE driver does not attempt to use it. If request_region
  1239. * fails, it will be obvious at boot time, so we don't bother
  1240. * checking return values.
  1241. */
  1242. if (comb == (1 << 0))
  1243. request_region(0x1f0, 8, "libata"); /* port 0 */
  1244. else
  1245. request_region(0x170, 8, "libata"); /* port 1 */
  1246. }
  1247. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_intel_ide_combined );
  1248. #endif /* CONFIG_SATA_INTEL_COMBINED */
  1249. int pcie_mch_quirk;
  1250. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1251. {
  1252. pcie_mch_quirk = 1;
  1253. }
  1254. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch );
  1255. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch );
  1256. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch );
  1257. /*
  1258. * It's possible for the MSI to get corrupted if shpc and acpi
  1259. * are used together on certain PXH-based systems.
  1260. */
  1261. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1262. {
  1263. disable_msi_mode(dev, pci_find_capability(dev, PCI_CAP_ID_MSI),
  1264. PCI_CAP_ID_MSI);
  1265. dev->no_msi = 1;
  1266. printk(KERN_WARNING "PCI: PXH quirk detected, "
  1267. "disabling MSI for SHPC device\n");
  1268. }
  1269. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1270. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1271. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1272. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1273. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1274. /*
  1275. * Some Intel PCI Express chipsets have trouble with downstream
  1276. * device power management.
  1277. */
  1278. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1279. {
  1280. pci_pm_d3_delay = 120;
  1281. dev->no_d1d2 = 1;
  1282. }
  1283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1284. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1285. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1286. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1287. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1288. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1289. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1290. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1291. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1292. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1293. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1294. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1295. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1296. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1297. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1298. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1299. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1300. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1301. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1302. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1303. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1304. static void __devinit quirk_netmos(struct pci_dev *dev)
  1305. {
  1306. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1307. unsigned int num_serial = dev->subsystem_device & 0xf;
  1308. /*
  1309. * These Netmos parts are multiport serial devices with optional
  1310. * parallel ports. Even when parallel ports are present, they
  1311. * are identified as class SERIAL, which means the serial driver
  1312. * will claim them. To prevent this, mark them as class OTHER.
  1313. * These combo devices should be claimed by parport_serial.
  1314. *
  1315. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1316. * of parallel ports and <S> is the number of serial ports.
  1317. */
  1318. switch (dev->device) {
  1319. case PCI_DEVICE_ID_NETMOS_9735:
  1320. case PCI_DEVICE_ID_NETMOS_9745:
  1321. case PCI_DEVICE_ID_NETMOS_9835:
  1322. case PCI_DEVICE_ID_NETMOS_9845:
  1323. case PCI_DEVICE_ID_NETMOS_9855:
  1324. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1325. num_parallel) {
  1326. printk(KERN_INFO "PCI: Netmos %04x (%u parallel, "
  1327. "%u serial); changing class SERIAL to OTHER "
  1328. "(use parport_serial)\n",
  1329. dev->device, num_parallel, num_serial);
  1330. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1331. (dev->class & 0xff);
  1332. }
  1333. }
  1334. }
  1335. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1336. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1337. {
  1338. u16 command;
  1339. u32 bar;
  1340. u8 __iomem *csr;
  1341. u8 cmd_hi;
  1342. switch (dev->device) {
  1343. /* PCI IDs taken from drivers/net/e100.c */
  1344. case 0x1029:
  1345. case 0x1030 ... 0x1034:
  1346. case 0x1038 ... 0x103E:
  1347. case 0x1050 ... 0x1057:
  1348. case 0x1059:
  1349. case 0x1064 ... 0x106B:
  1350. case 0x1091 ... 0x1095:
  1351. case 0x1209:
  1352. case 0x1229:
  1353. case 0x2449:
  1354. case 0x2459:
  1355. case 0x245D:
  1356. case 0x27DC:
  1357. break;
  1358. default:
  1359. return;
  1360. }
  1361. /*
  1362. * Some firmware hands off the e100 with interrupts enabled,
  1363. * which can cause a flood of interrupts if packets are
  1364. * received before the driver attaches to the device. So
  1365. * disable all e100 interrupts here. The driver will
  1366. * re-enable them when it's ready.
  1367. */
  1368. pci_read_config_word(dev, PCI_COMMAND, &command);
  1369. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, &bar);
  1370. if (!(command & PCI_COMMAND_MEMORY) || !bar)
  1371. return;
  1372. csr = ioremap(bar, 8);
  1373. if (!csr) {
  1374. printk(KERN_WARNING "PCI: Can't map %s e100 registers\n",
  1375. pci_name(dev));
  1376. return;
  1377. }
  1378. cmd_hi = readb(csr + 3);
  1379. if (cmd_hi == 0) {
  1380. printk(KERN_WARNING "PCI: Firmware left %s e100 interrupts "
  1381. "enabled, disabling\n", pci_name(dev));
  1382. writeb(1, csr + 3);
  1383. }
  1384. iounmap(csr);
  1385. }
  1386. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1387. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1388. {
  1389. /* rev 1 ncr53c810 chips don't set the class at all which means
  1390. * they don't get their resources remapped. Fix that here.
  1391. */
  1392. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1393. printk(KERN_INFO "NCR 53c810 rev 1 detected, setting PCI class.\n");
  1394. dev->class = PCI_CLASS_STORAGE_SCSI;
  1395. }
  1396. }
  1397. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1398. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1399. {
  1400. while (f < end) {
  1401. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1402. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1403. pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev));
  1404. f->hook(dev);
  1405. }
  1406. f++;
  1407. }
  1408. }
  1409. extern struct pci_fixup __start_pci_fixups_early[];
  1410. extern struct pci_fixup __end_pci_fixups_early[];
  1411. extern struct pci_fixup __start_pci_fixups_header[];
  1412. extern struct pci_fixup __end_pci_fixups_header[];
  1413. extern struct pci_fixup __start_pci_fixups_final[];
  1414. extern struct pci_fixup __end_pci_fixups_final[];
  1415. extern struct pci_fixup __start_pci_fixups_enable[];
  1416. extern struct pci_fixup __end_pci_fixups_enable[];
  1417. extern struct pci_fixup __start_pci_fixups_resume[];
  1418. extern struct pci_fixup __end_pci_fixups_resume[];
  1419. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1420. {
  1421. struct pci_fixup *start, *end;
  1422. switch(pass) {
  1423. case pci_fixup_early:
  1424. start = __start_pci_fixups_early;
  1425. end = __end_pci_fixups_early;
  1426. break;
  1427. case pci_fixup_header:
  1428. start = __start_pci_fixups_header;
  1429. end = __end_pci_fixups_header;
  1430. break;
  1431. case pci_fixup_final:
  1432. start = __start_pci_fixups_final;
  1433. end = __end_pci_fixups_final;
  1434. break;
  1435. case pci_fixup_enable:
  1436. start = __start_pci_fixups_enable;
  1437. end = __end_pci_fixups_enable;
  1438. break;
  1439. case pci_fixup_resume:
  1440. start = __start_pci_fixups_resume;
  1441. end = __end_pci_fixups_resume;
  1442. break;
  1443. default:
  1444. /* stupid compiler warning, you would think with an enum... */
  1445. return;
  1446. }
  1447. pci_do_fixups(dev, start, end);
  1448. }
  1449. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1450. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1451. {
  1452. u16 en1k;
  1453. u8 io_base_lo, io_limit_lo;
  1454. unsigned long base, limit;
  1455. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1456. pci_read_config_word(dev, 0x40, &en1k);
  1457. if (en1k & 0x200) {
  1458. printk(KERN_INFO "PCI: Enable I/O Space to 1 KB Granularity\n");
  1459. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1460. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1461. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1462. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1463. if (base <= limit) {
  1464. res->start = base;
  1465. res->end = limit + 0x3ff;
  1466. }
  1467. }
  1468. }
  1469. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1470. /* Under some circumstances, AER is not linked with extended capabilities.
  1471. * Force it to be linked by setting the corresponding control bit in the
  1472. * config space.
  1473. */
  1474. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1475. {
  1476. uint8_t b;
  1477. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1478. if (!(b & 0x20)) {
  1479. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1480. printk(KERN_INFO
  1481. "PCI: Linking AER extended capability on %s\n",
  1482. pci_name(dev));
  1483. }
  1484. }
  1485. }
  1486. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1487. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1488. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1489. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1490. #ifdef CONFIG_PCI_MSI
  1491. /* To disable MSI globally */
  1492. int pci_msi_quirk;
  1493. /* The Serverworks PCI-X chipset does not support MSI. We cannot easily rely
  1494. * on setting PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1495. * some other busses controlled by the chipset even if Linux is not aware of it.
  1496. * Instead of setting the flag on all busses in the machine, simply disable MSI
  1497. * globally.
  1498. */
  1499. static void __init quirk_svw_msi(struct pci_dev *dev)
  1500. {
  1501. pci_msi_quirk = 1;
  1502. printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
  1503. }
  1504. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_svw_msi);
  1505. /* Disable MSI on chipsets that are known to not support it */
  1506. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1507. {
  1508. if (dev->subordinate) {
  1509. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1510. "PCI_BUS_FLAGS_NO_MSI set for %s subordinate bus.\n",
  1511. pci_name(dev));
  1512. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1513. }
  1514. }
  1515. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1516. /* Go through the list of Hypertransport capabilities and
  1517. * return 1 if a HT MSI capability is found and enabled */
  1518. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  1519. {
  1520. int pos, ttl = 48;
  1521. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1522. while (pos && ttl--) {
  1523. u8 flags;
  1524. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1525. &flags) == 0)
  1526. {
  1527. printk(KERN_INFO "PCI: Found %s HT MSI Mapping on %s\n",
  1528. flags & HT_MSI_FLAGS_ENABLE ?
  1529. "enabled" : "disabled", pci_name(dev));
  1530. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1531. }
  1532. pos = pci_find_next_ht_capability(dev, pos,
  1533. HT_CAPTYPE_MSI_MAPPING);
  1534. }
  1535. return 0;
  1536. }
  1537. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1538. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  1539. {
  1540. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1541. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1542. "MSI disabled on chipset %s.\n",
  1543. pci_name(dev));
  1544. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1545. }
  1546. }
  1547. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1548. quirk_msi_ht_cap);
  1549. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1550. * MSI are supported if the MSI capability set in any of these mappings.
  1551. */
  1552. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1553. {
  1554. struct pci_dev *pdev;
  1555. if (!dev->subordinate)
  1556. return;
  1557. /* check HT MSI cap on this chipset and the root one.
  1558. * a single one having MSI is enough to be sure that MSI are supported.
  1559. */
  1560. pdev = pci_get_slot(dev->bus, 0);
  1561. if (!pdev)
  1562. return;
  1563. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1564. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1565. "MSI disabled on chipset %s.\n",
  1566. pci_name(dev));
  1567. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1568. }
  1569. pci_dev_put(pdev);
  1570. }
  1571. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1572. quirk_nvidia_ck804_msi_ht_cap);
  1573. #endif /* CONFIG_PCI_MSI */
  1574. EXPORT_SYMBOL(pcie_mch_quirk);
  1575. #ifdef CONFIG_HOTPLUG
  1576. EXPORT_SYMBOL(pci_fixup_device);
  1577. #endif