futex.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202
  1. #ifndef _ASM_FUTEX_H
  2. #define _ASM_FUTEX_H
  3. #ifdef __KERNEL__
  4. #include <linux/config.h>
  5. #include <linux/futex.h>
  6. #include <asm/errno.h>
  7. #include <asm/uaccess.h>
  8. #include <asm/war.h>
  9. #ifdef CONFIG_SMP
  10. #define __FUTEX_SMP_SYNC " sync \n"
  11. #else
  12. #define __FUTEX_SMP_SYNC
  13. #endif
  14. #define __futex_atomic_op(insn, ret, oldval, uaddr, oparg) \
  15. { \
  16. if (cpu_has_llsc && R10000_LLSC_WAR) { \
  17. __asm__ __volatile__( \
  18. " .set push \n" \
  19. " .set noat \n" \
  20. " .set mips3 \n" \
  21. "1: ll %1, %4 # __futex_atomic_op \n" \
  22. " .set mips0 \n" \
  23. " " insn " \n" \
  24. " .set mips3 \n" \
  25. "2: sc $1, %2 \n" \
  26. " beqzl $1, 1b \n" \
  27. __FUTEX_SMP_SYNC \
  28. "3: \n" \
  29. " .set pop \n" \
  30. " .set mips0 \n" \
  31. " .section .fixup,\"ax\" \n" \
  32. "4: li %0, %6 \n" \
  33. " j 2b \n" \
  34. " .previous \n" \
  35. " .section __ex_table,\"a\" \n" \
  36. " "__UA_ADDR "\t1b, 4b \n" \
  37. " "__UA_ADDR "\t2b, 4b \n" \
  38. " .previous \n" \
  39. : "=r" (ret), "=&r" (oldval), "=R" (*uaddr) \
  40. : "0" (0), "R" (*uaddr), "Jr" (oparg), "i" (-EFAULT) \
  41. : "memory"); \
  42. } else if (cpu_has_llsc) { \
  43. __asm__ __volatile__( \
  44. " .set push \n" \
  45. " .set noat \n" \
  46. " .set mips3 \n" \
  47. "1: ll %1, %4 # __futex_atomic_op \n" \
  48. " .set mips0 \n" \
  49. " " insn " \n" \
  50. " .set mips3 \n" \
  51. "2: sc $1, %2 \n" \
  52. " beqz $1, 1b \n" \
  53. __FUTEX_SMP_SYNC \
  54. "3: \n" \
  55. " .set pop \n" \
  56. " .set mips0 \n" \
  57. " .section .fixup,\"ax\" \n" \
  58. "4: li %0, %6 \n" \
  59. " j 2b \n" \
  60. " .previous \n" \
  61. " .section __ex_table,\"a\" \n" \
  62. " "__UA_ADDR "\t1b, 4b \n" \
  63. " "__UA_ADDR "\t2b, 4b \n" \
  64. " .previous \n" \
  65. : "=r" (ret), "=&r" (oldval), "=R" (*uaddr) \
  66. : "0" (0), "R" (*uaddr), "Jr" (oparg), "i" (-EFAULT) \
  67. : "memory"); \
  68. } else \
  69. ret = -ENOSYS; \
  70. }
  71. static inline int
  72. futex_atomic_op_inuser (int encoded_op, int __user *uaddr)
  73. {
  74. int op = (encoded_op >> 28) & 7;
  75. int cmp = (encoded_op >> 24) & 15;
  76. int oparg = (encoded_op << 8) >> 20;
  77. int cmparg = (encoded_op << 20) >> 20;
  78. int oldval = 0, ret;
  79. if (encoded_op & (FUTEX_OP_OPARG_SHIFT << 28))
  80. oparg = 1 << oparg;
  81. if (! access_ok (VERIFY_WRITE, uaddr, sizeof(int)))
  82. return -EFAULT;
  83. inc_preempt_count();
  84. switch (op) {
  85. case FUTEX_OP_SET:
  86. __futex_atomic_op("move $1, %z5", ret, oldval, uaddr, oparg);
  87. break;
  88. case FUTEX_OP_ADD:
  89. __futex_atomic_op("addu $1, %1, %z5",
  90. ret, oldval, uaddr, oparg);
  91. break;
  92. case FUTEX_OP_OR:
  93. __futex_atomic_op("or $1, %1, %z5",
  94. ret, oldval, uaddr, oparg);
  95. break;
  96. case FUTEX_OP_ANDN:
  97. __futex_atomic_op("and $1, %1, %z5",
  98. ret, oldval, uaddr, ~oparg);
  99. break;
  100. case FUTEX_OP_XOR:
  101. __futex_atomic_op("xor $1, %1, %z5",
  102. ret, oldval, uaddr, oparg);
  103. break;
  104. default:
  105. ret = -ENOSYS;
  106. }
  107. dec_preempt_count();
  108. if (!ret) {
  109. switch (cmp) {
  110. case FUTEX_OP_CMP_EQ: ret = (oldval == cmparg); break;
  111. case FUTEX_OP_CMP_NE: ret = (oldval != cmparg); break;
  112. case FUTEX_OP_CMP_LT: ret = (oldval < cmparg); break;
  113. case FUTEX_OP_CMP_GE: ret = (oldval >= cmparg); break;
  114. case FUTEX_OP_CMP_LE: ret = (oldval <= cmparg); break;
  115. case FUTEX_OP_CMP_GT: ret = (oldval > cmparg); break;
  116. default: ret = -ENOSYS;
  117. }
  118. }
  119. return ret;
  120. }
  121. static inline int
  122. futex_atomic_cmpxchg_inatomic(int __user *uaddr, int oldval, int newval)
  123. {
  124. int retval;
  125. if (!access_ok(VERIFY_WRITE, uaddr, sizeof(int)))
  126. return -EFAULT;
  127. if (cpu_has_llsc && R10000_LLSC_WAR) {
  128. __asm__ __volatile__(
  129. "# futex_atomic_cmpxchg_inatomic \n"
  130. " .set push \n"
  131. " .set noat \n"
  132. " .set mips3 \n"
  133. "1: ll %0, %2 \n"
  134. " bne %0, %z3, 3f \n"
  135. " .set mips0 \n"
  136. " move $1, %z4 \n"
  137. " .set mips3 \n"
  138. "2: sc $1, %1 \n"
  139. " beqzl $1, 1b \n"
  140. __FUTEX_SMP_SYNC
  141. "3: \n"
  142. " .set pop \n"
  143. " .section .fixup,\"ax\" \n"
  144. "4: li %0, %5 \n"
  145. " j 3b \n"
  146. " .previous \n"
  147. " .section __ex_table,\"a\" \n"
  148. " "__UA_ADDR "\t1b, 4b \n"
  149. " "__UA_ADDR "\t2b, 4b \n"
  150. " .previous \n"
  151. : "=&r" (retval), "=R" (*uaddr)
  152. : "R" (*uaddr), "Jr" (oldval), "Jr" (newval), "i" (-EFAULT)
  153. : "memory");
  154. } else if (cpu_has_llsc) {
  155. __asm__ __volatile__(
  156. "# futex_atomic_cmpxchg_inatomic \n"
  157. " .set push \n"
  158. " .set noat \n"
  159. " .set mips3 \n"
  160. "1: ll %0, %2 \n"
  161. " bne %0, %z3, 3f \n"
  162. " .set mips0 \n"
  163. " move $1, %z4 \n"
  164. " .set mips3 \n"
  165. "2: sc $1, %1 \n"
  166. " beqz $1, 1b \n"
  167. __FUTEX_SMP_SYNC
  168. "3: \n"
  169. " .set pop \n"
  170. " .section .fixup,\"ax\" \n"
  171. "4: li %0, %5 \n"
  172. " j 3b \n"
  173. " .previous \n"
  174. " .section __ex_table,\"a\" \n"
  175. " "__UA_ADDR "\t1b, 4b \n"
  176. " "__UA_ADDR "\t2b, 4b \n"
  177. " .previous \n"
  178. : "=&r" (retval), "=R" (*uaddr)
  179. : "R" (*uaddr), "Jr" (oldval), "Jr" (newval), "i" (-EFAULT)
  180. : "memory");
  181. } else
  182. return -ENOSYS;
  183. return retval;
  184. }
  185. #endif
  186. #endif