qlcnic_83xx_hw.c 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include <linux/if_vlan.h>
  9. #include <linux/ipv6.h>
  10. #include <linux/ethtool.h>
  11. #include <linux/interrupt.h>
  12. #define QLCNIC_MAX_TX_QUEUES 1
  13. #define RSS_HASHTYPE_IP_TCP 0x3
  14. /* status descriptor mailbox data
  15. * @phy_addr_{low|high}: physical address of buffer
  16. * @sds_ring_size: buffer size
  17. * @intrpt_id: interrupt id
  18. * @intrpt_val: source of interrupt
  19. */
  20. struct qlcnic_sds_mbx {
  21. u32 phy_addr_low;
  22. u32 phy_addr_high;
  23. u32 rsvd1[4];
  24. #if defined(__LITTLE_ENDIAN)
  25. u16 sds_ring_size;
  26. u16 rsvd2;
  27. u16 rsvd3[2];
  28. u16 intrpt_id;
  29. u8 intrpt_val;
  30. u8 rsvd4;
  31. #elif defined(__BIG_ENDIAN)
  32. u16 rsvd2;
  33. u16 sds_ring_size;
  34. u16 rsvd3[2];
  35. u8 rsvd4;
  36. u8 intrpt_val;
  37. u16 intrpt_id;
  38. #endif
  39. u32 rsvd5;
  40. } __packed;
  41. /* receive descriptor buffer data
  42. * phy_addr_reg_{low|high}: physical address of regular buffer
  43. * phy_addr_jmb_{low|high}: physical address of jumbo buffer
  44. * reg_ring_sz: size of regular buffer
  45. * reg_ring_len: no. of entries in regular buffer
  46. * jmb_ring_len: no. of entries in jumbo buffer
  47. * jmb_ring_sz: size of jumbo buffer
  48. */
  49. struct qlcnic_rds_mbx {
  50. u32 phy_addr_reg_low;
  51. u32 phy_addr_reg_high;
  52. u32 phy_addr_jmb_low;
  53. u32 phy_addr_jmb_high;
  54. #if defined(__LITTLE_ENDIAN)
  55. u16 reg_ring_sz;
  56. u16 reg_ring_len;
  57. u16 jmb_ring_sz;
  58. u16 jmb_ring_len;
  59. #elif defined(__BIG_ENDIAN)
  60. u16 reg_ring_len;
  61. u16 reg_ring_sz;
  62. u16 jmb_ring_len;
  63. u16 jmb_ring_sz;
  64. #endif
  65. } __packed;
  66. /* host producers for regular and jumbo rings */
  67. struct __host_producer_mbx {
  68. u32 reg_buf;
  69. u32 jmb_buf;
  70. } __packed;
  71. /* Receive context mailbox data outbox registers
  72. * @state: state of the context
  73. * @vport_id: virtual port id
  74. * @context_id: receive context id
  75. * @num_pci_func: number of pci functions of the port
  76. * @phy_port: physical port id
  77. */
  78. struct qlcnic_rcv_mbx_out {
  79. #if defined(__LITTLE_ENDIAN)
  80. u8 rcv_num;
  81. u8 sts_num;
  82. u16 ctx_id;
  83. u8 state;
  84. u8 num_pci_func;
  85. u8 phy_port;
  86. u8 vport_id;
  87. #elif defined(__BIG_ENDIAN)
  88. u16 ctx_id;
  89. u8 sts_num;
  90. u8 rcv_num;
  91. u8 vport_id;
  92. u8 phy_port;
  93. u8 num_pci_func;
  94. u8 state;
  95. #endif
  96. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  97. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  98. } __packed;
  99. struct qlcnic_add_rings_mbx_out {
  100. #if defined(__LITTLE_ENDIAN)
  101. u8 rcv_num;
  102. u8 sts_num;
  103. u16 ctx_id;
  104. #elif defined(__BIG_ENDIAN)
  105. u16 ctx_id;
  106. u8 sts_num;
  107. u8 rcv_num;
  108. #endif
  109. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  110. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  111. } __packed;
  112. /* Transmit context mailbox inbox registers
  113. * @phys_addr_{low|high}: DMA address of the transmit buffer
  114. * @cnsmr_index_{low|high}: host consumer index
  115. * @size: legth of transmit buffer ring
  116. * @intr_id: interrput id
  117. * @src: src of interrupt
  118. */
  119. struct qlcnic_tx_mbx {
  120. u32 phys_addr_low;
  121. u32 phys_addr_high;
  122. u32 cnsmr_index_low;
  123. u32 cnsmr_index_high;
  124. #if defined(__LITTLE_ENDIAN)
  125. u16 size;
  126. u16 intr_id;
  127. u8 src;
  128. u8 rsvd[3];
  129. #elif defined(__BIG_ENDIAN)
  130. u16 intr_id;
  131. u16 size;
  132. u8 rsvd[3];
  133. u8 src;
  134. #endif
  135. } __packed;
  136. /* Transmit context mailbox outbox registers
  137. * @host_prod: host producer index
  138. * @ctx_id: transmit context id
  139. * @state: state of the transmit context
  140. */
  141. struct qlcnic_tx_mbx_out {
  142. u32 host_prod;
  143. #if defined(__LITTLE_ENDIAN)
  144. u16 ctx_id;
  145. u8 state;
  146. u8 rsvd;
  147. #elif defined(__BIG_ENDIAN)
  148. u8 rsvd;
  149. u8 state;
  150. u16 ctx_id;
  151. #endif
  152. } __packed;
  153. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  154. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  155. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  156. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  157. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  158. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  159. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  160. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  161. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  162. {QLCNIC_CMD_SET_MTU, 3, 1},
  163. {QLCNIC_CMD_READ_PHY, 4, 2},
  164. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  165. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  166. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  167. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  168. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  169. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  170. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  171. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  172. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  173. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  174. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  175. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  176. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  177. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  178. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  179. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  180. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  181. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  182. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  183. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  184. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  185. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  186. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  187. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  188. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  189. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  190. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  191. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  192. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  193. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  194. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  195. {QLCNIC_CMD_IDC_ACK, 5, 1},
  196. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  197. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  198. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  199. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  200. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  201. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  202. };
  203. static const u32 qlcnic_83xx_ext_reg_tbl[] = {
  204. 0x38CC, /* Global Reset */
  205. 0x38F0, /* Wildcard */
  206. 0x38FC, /* Informant */
  207. 0x3038, /* Host MBX ctrl */
  208. 0x303C, /* FW MBX ctrl */
  209. 0x355C, /* BOOT LOADER ADDRESS REG */
  210. 0x3560, /* BOOT LOADER SIZE REG */
  211. 0x3564, /* FW IMAGE ADDR REG */
  212. 0x1000, /* MBX intr enable */
  213. 0x1200, /* Default Intr mask */
  214. 0x1204, /* Default Interrupt ID */
  215. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  216. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  217. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  218. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  219. 0x3790, /* QLC_83XX_IDC_CTRL */
  220. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  221. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  222. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  223. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  224. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  225. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  226. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  227. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  228. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  229. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  230. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  231. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  232. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  233. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  234. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  235. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  236. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  237. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  238. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  239. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  240. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  241. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  242. 0x37F4, /* QLC_83XX_VNIC_STATE */
  243. 0x3868, /* QLC_83XX_DRV_LOCK */
  244. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  245. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  246. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  247. };
  248. static const u32 qlcnic_83xx_reg_tbl[] = {
  249. 0x34A8, /* PEG_HALT_STAT1 */
  250. 0x34AC, /* PEG_HALT_STAT2 */
  251. 0x34B0, /* FW_HEARTBEAT */
  252. 0x3500, /* FLASH LOCK_ID */
  253. 0x3528, /* FW_CAPABILITIES */
  254. 0x3538, /* Driver active, DRV_REG0 */
  255. 0x3540, /* Device state, DRV_REG1 */
  256. 0x3544, /* Driver state, DRV_REG2 */
  257. 0x3548, /* Driver scratch, DRV_REG3 */
  258. 0x354C, /* Device partiton info, DRV_REG4 */
  259. 0x3524, /* Driver IDC ver, DRV_REG5 */
  260. 0x3550, /* FW_VER_MAJOR */
  261. 0x3554, /* FW_VER_MINOR */
  262. 0x3558, /* FW_VER_SUB */
  263. 0x359C, /* NPAR STATE */
  264. 0x35FC, /* FW_IMG_VALID */
  265. 0x3650, /* CMD_PEG_STATE */
  266. 0x373C, /* RCV_PEG_STATE */
  267. 0x37B4, /* ASIC TEMP */
  268. 0x356C, /* FW API */
  269. 0x3570, /* DRV OP MODE */
  270. 0x3850, /* FLASH LOCK */
  271. 0x3854, /* FLASH UNLOCK */
  272. };
  273. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  274. .read_crb = qlcnic_83xx_read_crb,
  275. .write_crb = qlcnic_83xx_write_crb,
  276. .read_reg = qlcnic_83xx_rd_reg_indirect,
  277. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  278. .get_mac_address = qlcnic_83xx_get_mac_address,
  279. .setup_intr = qlcnic_83xx_setup_intr,
  280. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  281. .mbx_cmd = qlcnic_83xx_mbx_op,
  282. .get_func_no = qlcnic_83xx_get_func_no,
  283. .api_lock = qlcnic_83xx_cam_lock,
  284. .api_unlock = qlcnic_83xx_cam_unlock,
  285. .add_sysfs = qlcnic_83xx_add_sysfs,
  286. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  287. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  288. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  289. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  290. .setup_link_event = qlcnic_83xx_setup_link_event,
  291. .get_nic_info = qlcnic_83xx_get_nic_info,
  292. .get_pci_info = qlcnic_83xx_get_pci_info,
  293. .set_nic_info = qlcnic_83xx_set_nic_info,
  294. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  295. .napi_enable = qlcnic_83xx_napi_enable,
  296. .napi_disable = qlcnic_83xx_napi_disable,
  297. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  298. .config_rss = qlcnic_83xx_config_rss,
  299. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  300. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  301. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  302. .get_board_info = qlcnic_83xx_get_port_info,
  303. };
  304. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  305. .config_bridged_mode = qlcnic_config_bridged_mode,
  306. .config_led = qlcnic_config_led,
  307. .request_reset = qlcnic_83xx_idc_request_reset,
  308. .cancel_idc_work = qlcnic_83xx_idc_exit,
  309. .napi_add = qlcnic_83xx_napi_add,
  310. .napi_del = qlcnic_83xx_napi_del,
  311. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  312. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  313. };
  314. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  315. {
  316. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  317. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  318. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  319. }
  320. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  321. {
  322. u32 fw_major, fw_minor, fw_build;
  323. struct pci_dev *pdev = adapter->pdev;
  324. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  325. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  326. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  327. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  328. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  329. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  330. return adapter->fw_version;
  331. }
  332. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  333. {
  334. void __iomem *base;
  335. u32 val;
  336. base = adapter->ahw->pci_base0 +
  337. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  338. writel(addr, base);
  339. val = readl(base);
  340. if (val != addr)
  341. return -EIO;
  342. return 0;
  343. }
  344. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr)
  345. {
  346. int ret;
  347. struct qlcnic_hardware_context *ahw = adapter->ahw;
  348. ret = __qlcnic_set_win_base(adapter, (u32) addr);
  349. if (!ret) {
  350. return QLCRDX(ahw, QLCNIC_WILDCARD);
  351. } else {
  352. dev_err(&adapter->pdev->dev,
  353. "%s failed, addr = 0x%x\n", __func__, (int)addr);
  354. return -EIO;
  355. }
  356. }
  357. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  358. u32 data)
  359. {
  360. int err;
  361. struct qlcnic_hardware_context *ahw = adapter->ahw;
  362. err = __qlcnic_set_win_base(adapter, (u32) addr);
  363. if (!err) {
  364. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  365. return 0;
  366. } else {
  367. dev_err(&adapter->pdev->dev,
  368. "%s failed, addr = 0x%x data = 0x%x\n",
  369. __func__, (int)addr, data);
  370. return err;
  371. }
  372. }
  373. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  374. {
  375. int err, i, num_msix;
  376. struct qlcnic_hardware_context *ahw = adapter->ahw;
  377. if (!num_intr)
  378. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  379. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  380. num_intr));
  381. /* account for AEN interrupt MSI-X based interrupts */
  382. num_msix += 1;
  383. num_msix += adapter->max_drv_tx_rings;
  384. err = qlcnic_enable_msix(adapter, num_msix);
  385. if (err == -ENOMEM)
  386. return err;
  387. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  388. num_msix = adapter->ahw->num_msix;
  389. else
  390. num_msix = 1;
  391. /* setup interrupt mapping table for fw */
  392. ahw->intr_tbl = vzalloc(num_msix *
  393. sizeof(struct qlcnic_intrpt_config));
  394. if (!ahw->intr_tbl)
  395. return -ENOMEM;
  396. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  397. /* MSI-X enablement failed, use legacy interrupt */
  398. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  399. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  400. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  401. adapter->msix_entries[0].vector = adapter->pdev->irq;
  402. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  403. }
  404. for (i = 0; i < num_msix; i++) {
  405. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  406. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  407. else
  408. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  409. ahw->intr_tbl[i].id = i;
  410. ahw->intr_tbl[i].src = 0;
  411. }
  412. return 0;
  413. }
  414. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  415. {
  416. writel(0, adapter->tgt_mask_reg);
  417. }
  418. /* Enable MSI-x and INT-x interrupts */
  419. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  420. struct qlcnic_host_sds_ring *sds_ring)
  421. {
  422. writel(0, sds_ring->crb_intr_mask);
  423. }
  424. /* Disable MSI-x and INT-x interrupts */
  425. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  426. struct qlcnic_host_sds_ring *sds_ring)
  427. {
  428. writel(1, sds_ring->crb_intr_mask);
  429. }
  430. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  431. *adapter)
  432. {
  433. u32 mask;
  434. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  435. * source register. We could be here before contexts are created
  436. * and sds_ring->crb_intr_mask has not been initialized, calculate
  437. * BAR offset for Interrupt Source Register
  438. */
  439. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  440. writel(0, adapter->ahw->pci_base0 + mask);
  441. }
  442. inline void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  443. {
  444. u32 mask;
  445. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  446. writel(1, adapter->ahw->pci_base0 + mask);
  447. }
  448. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  449. struct qlcnic_cmd_args *cmd)
  450. {
  451. int i;
  452. for (i = 0; i < cmd->rsp.num; i++)
  453. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  454. }
  455. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  456. {
  457. u32 intr_val;
  458. struct qlcnic_hardware_context *ahw = adapter->ahw;
  459. int retries = 0;
  460. intr_val = readl(adapter->tgt_status_reg);
  461. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  462. return IRQ_NONE;
  463. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  464. adapter->stats.spurious_intr++;
  465. return IRQ_NONE;
  466. }
  467. /* The barrier is required to ensure writes to the registers */
  468. wmb();
  469. /* clear the interrupt trigger control register */
  470. writel(0, adapter->isr_int_vec);
  471. intr_val = readl(adapter->isr_int_vec);
  472. do {
  473. intr_val = readl(adapter->tgt_status_reg);
  474. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  475. break;
  476. retries++;
  477. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  478. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  479. return IRQ_HANDLED;
  480. }
  481. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  482. {
  483. u32 resp, event;
  484. unsigned long flags;
  485. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  486. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  487. if (!(resp & QLCNIC_SET_OWNER))
  488. goto out;
  489. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  490. if (event & QLCNIC_MBX_ASYNC_EVENT)
  491. qlcnic_83xx_process_aen(adapter);
  492. out:
  493. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  494. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  495. }
  496. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  497. {
  498. struct qlcnic_adapter *adapter = data;
  499. struct qlcnic_host_sds_ring *sds_ring;
  500. struct qlcnic_hardware_context *ahw = adapter->ahw;
  501. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  502. return IRQ_NONE;
  503. qlcnic_83xx_poll_process_aen(adapter);
  504. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  505. ahw->diag_cnt++;
  506. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  507. return IRQ_HANDLED;
  508. }
  509. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  510. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  511. } else {
  512. sds_ring = &adapter->recv_ctx->sds_rings[0];
  513. napi_schedule(&sds_ring->napi);
  514. }
  515. return IRQ_HANDLED;
  516. }
  517. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  518. {
  519. struct qlcnic_host_sds_ring *sds_ring = data;
  520. struct qlcnic_adapter *adapter = sds_ring->adapter;
  521. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  522. goto done;
  523. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  524. return IRQ_NONE;
  525. done:
  526. adapter->ahw->diag_cnt++;
  527. qlcnic_83xx_enable_intr(adapter, sds_ring);
  528. return IRQ_HANDLED;
  529. }
  530. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  531. {
  532. u32 val = 0, num_msix = adapter->ahw->num_msix - 1;
  533. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  534. num_msix = adapter->ahw->num_msix - 1;
  535. else
  536. num_msix = 0;
  537. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  538. qlcnic_83xx_disable_mbx_intr(adapter);
  539. msleep(20);
  540. synchronize_irq(adapter->msix_entries[num_msix].vector);
  541. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  542. }
  543. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  544. {
  545. irq_handler_t handler;
  546. u32 val;
  547. char name[32];
  548. int err = 0;
  549. unsigned long flags = 0;
  550. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  551. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  552. flags |= IRQF_SHARED;
  553. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  554. handler = qlcnic_83xx_handle_aen;
  555. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  556. snprintf(name, (IFNAMSIZ + 4),
  557. "%s[%s]", "qlcnic", "aen");
  558. err = request_irq(val, handler, flags, name, adapter);
  559. if (err) {
  560. dev_err(&adapter->pdev->dev,
  561. "failed to register MBX interrupt\n");
  562. return err;
  563. }
  564. } else {
  565. handler = qlcnic_83xx_intr;
  566. val = adapter->msix_entries[0].vector;
  567. err = request_irq(val, handler, flags, "qlcnic", adapter);
  568. if (err) {
  569. dev_err(&adapter->pdev->dev,
  570. "failed to register INTx interrupt\n");
  571. return err;
  572. }
  573. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  574. }
  575. /* Enable mailbox interrupt */
  576. qlcnic_83xx_enable_mbx_intrpt(adapter);
  577. return err;
  578. }
  579. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  580. {
  581. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  582. adapter->ahw->pci_func = val & 0xf;
  583. }
  584. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  585. {
  586. void __iomem *addr;
  587. u32 val, limit = 0;
  588. struct qlcnic_hardware_context *ahw = adapter->ahw;
  589. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  590. do {
  591. val = readl(addr);
  592. if (val) {
  593. /* write the function number to register */
  594. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  595. ahw->pci_func);
  596. return 0;
  597. }
  598. usleep_range(1000, 2000);
  599. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  600. return -EIO;
  601. }
  602. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  603. {
  604. void __iomem *addr;
  605. u32 val;
  606. struct qlcnic_hardware_context *ahw = adapter->ahw;
  607. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  608. val = readl(addr);
  609. }
  610. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  611. loff_t offset, size_t size)
  612. {
  613. int ret;
  614. u32 data;
  615. if (qlcnic_api_lock(adapter)) {
  616. dev_err(&adapter->pdev->dev,
  617. "%s: failed to acquire lock. addr offset 0x%x\n",
  618. __func__, (u32)offset);
  619. return;
  620. }
  621. ret = qlcnic_83xx_rd_reg_indirect(adapter, (u32) offset);
  622. qlcnic_api_unlock(adapter);
  623. if (ret == -EIO) {
  624. dev_err(&adapter->pdev->dev,
  625. "%s: failed. addr offset 0x%x\n",
  626. __func__, (u32)offset);
  627. return;
  628. }
  629. data = ret;
  630. memcpy(buf, &data, size);
  631. }
  632. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  633. loff_t offset, size_t size)
  634. {
  635. u32 data;
  636. memcpy(&data, buf, size);
  637. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  638. }
  639. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  640. {
  641. int status;
  642. status = qlcnic_83xx_get_port_config(adapter);
  643. if (status) {
  644. dev_err(&adapter->pdev->dev,
  645. "Get Port Info failed\n");
  646. } else {
  647. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  648. adapter->ahw->port_type = QLCNIC_XGBE;
  649. else
  650. adapter->ahw->port_type = QLCNIC_GBE;
  651. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  652. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  653. }
  654. return status;
  655. }
  656. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *adapter)
  657. {
  658. u32 val;
  659. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  660. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  661. else
  662. val = BIT_2;
  663. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  664. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  665. }
  666. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  667. const struct pci_device_id *ent)
  668. {
  669. u32 op_mode, priv_level;
  670. struct qlcnic_hardware_context *ahw = adapter->ahw;
  671. ahw->fw_hal_version = 2;
  672. qlcnic_get_func_no(adapter);
  673. /* Determine function privilege level */
  674. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  675. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  676. priv_level = QLCNIC_MGMT_FUNC;
  677. else
  678. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  679. ahw->pci_func);
  680. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  681. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  682. dev_info(&adapter->pdev->dev,
  683. "HAL Version: %d Non Privileged function\n",
  684. ahw->fw_hal_version);
  685. adapter->nic_ops = &qlcnic_vf_ops;
  686. } else {
  687. if (pci_find_ext_capability(adapter->pdev,
  688. PCI_EXT_CAP_ID_SRIOV))
  689. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  690. adapter->nic_ops = &qlcnic_83xx_ops;
  691. }
  692. }
  693. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  694. u32 data[]);
  695. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  696. u32 data[]);
  697. static void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  698. struct qlcnic_cmd_args *cmd)
  699. {
  700. int i;
  701. dev_info(&adapter->pdev->dev,
  702. "Host MBX regs(%d)\n", cmd->req.num);
  703. for (i = 0; i < cmd->req.num; i++) {
  704. if (i && !(i % 8))
  705. pr_info("\n");
  706. pr_info("%08x ", cmd->req.arg[i]);
  707. }
  708. pr_info("\n");
  709. dev_info(&adapter->pdev->dev,
  710. "FW MBX regs(%d)\n", cmd->rsp.num);
  711. for (i = 0; i < cmd->rsp.num; i++) {
  712. if (i && !(i % 8))
  713. pr_info("\n");
  714. pr_info("%08x ", cmd->rsp.arg[i]);
  715. }
  716. pr_info("\n");
  717. }
  718. /* Mailbox response for mac rcode */
  719. static u32 qlcnic_83xx_mac_rcode(struct qlcnic_adapter *adapter)
  720. {
  721. u32 fw_data;
  722. u8 mac_cmd_rcode;
  723. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  724. mac_cmd_rcode = (u8)fw_data;
  725. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  726. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  727. mac_cmd_rcode == QLC_83XX_MAC_ABSENT)
  728. return QLCNIC_RCODE_SUCCESS;
  729. return 1;
  730. }
  731. static u32 qlcnic_83xx_mbx_poll(struct qlcnic_adapter *adapter)
  732. {
  733. u32 data;
  734. unsigned long wait_time = 0;
  735. struct qlcnic_hardware_context *ahw = adapter->ahw;
  736. /* wait for mailbox completion */
  737. do {
  738. data = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  739. if (++wait_time > QLCNIC_MBX_TIMEOUT) {
  740. data = QLCNIC_RCODE_TIMEOUT;
  741. break;
  742. }
  743. mdelay(1);
  744. } while (!data);
  745. return data;
  746. }
  747. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *adapter,
  748. struct qlcnic_cmd_args *cmd)
  749. {
  750. int i;
  751. u16 opcode;
  752. u8 mbx_err_code;
  753. unsigned long flags;
  754. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd;
  755. struct qlcnic_hardware_context *ahw = adapter->ahw;
  756. opcode = LSW(cmd->req.arg[0]);
  757. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  758. dev_info(&adapter->pdev->dev,
  759. "Mailbox cmd attempted, 0x%x\n", opcode);
  760. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  761. return 0;
  762. }
  763. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  764. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  765. if (mbx_val) {
  766. QLCDB(adapter, DRV,
  767. "Mailbox cmd attempted, 0x%x\n", opcode);
  768. QLCDB(adapter, DRV,
  769. "Mailbox not available, 0x%x, collect FW dump\n",
  770. mbx_val);
  771. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  772. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  773. return cmd->rsp.arg[0];
  774. }
  775. /* Fill in mailbox registers */
  776. mbx_cmd = cmd->req.arg[0];
  777. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  778. for (i = 1; i < cmd->req.num; i++)
  779. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  780. /* Signal FW about the impending command */
  781. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  782. poll:
  783. rsp = qlcnic_83xx_mbx_poll(adapter);
  784. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  785. /* Get the FW response data */
  786. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  787. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  788. qlcnic_83xx_process_aen(adapter);
  789. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  790. if (mbx_val)
  791. goto poll;
  792. }
  793. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  794. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  795. opcode = QLCNIC_MBX_RSP(fw_data);
  796. qlcnic_83xx_get_mbx_data(adapter, cmd);
  797. switch (mbx_err_code) {
  798. case QLCNIC_MBX_RSP_OK:
  799. case QLCNIC_MBX_PORT_RSP_OK:
  800. rsp = QLCNIC_RCODE_SUCCESS;
  801. break;
  802. default:
  803. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  804. rsp = qlcnic_83xx_mac_rcode(adapter);
  805. if (!rsp)
  806. goto out;
  807. }
  808. dev_err(&adapter->pdev->dev,
  809. "MBX command 0x%x failed with err:0x%x\n",
  810. opcode, mbx_err_code);
  811. rsp = mbx_err_code;
  812. qlcnic_dump_mbx(adapter, cmd);
  813. break;
  814. }
  815. goto out;
  816. }
  817. dev_err(&adapter->pdev->dev, "MBX command 0x%x timed out\n",
  818. QLCNIC_MBX_RSP(mbx_cmd));
  819. rsp = QLCNIC_RCODE_TIMEOUT;
  820. out:
  821. /* clear fw mbx control register */
  822. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  823. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  824. return rsp;
  825. }
  826. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  827. struct qlcnic_adapter *adapter, u32 type)
  828. {
  829. int i, size;
  830. u32 temp;
  831. const struct qlcnic_mailbox_metadata *mbx_tbl;
  832. mbx_tbl = qlcnic_83xx_mbx_tbl;
  833. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  834. for (i = 0; i < size; i++) {
  835. if (type == mbx_tbl[i].cmd) {
  836. mbx->req.num = mbx_tbl[i].in_args;
  837. mbx->rsp.num = mbx_tbl[i].out_args;
  838. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  839. GFP_ATOMIC);
  840. if (!mbx->req.arg)
  841. return -ENOMEM;
  842. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  843. GFP_ATOMIC);
  844. if (!mbx->rsp.arg) {
  845. kfree(mbx->req.arg);
  846. mbx->req.arg = NULL;
  847. return -ENOMEM;
  848. }
  849. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  850. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  851. temp = adapter->ahw->fw_hal_version << 29;
  852. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  853. break;
  854. }
  855. }
  856. return 0;
  857. }
  858. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  859. {
  860. struct qlcnic_adapter *adapter;
  861. struct qlcnic_cmd_args cmd;
  862. int i, err = 0;
  863. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  864. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  865. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  866. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  867. err = qlcnic_issue_cmd(adapter, &cmd);
  868. if (err)
  869. dev_info(&adapter->pdev->dev,
  870. "%s: Mailbox IDC ACK failed.\n", __func__);
  871. qlcnic_free_mbx_args(&cmd);
  872. }
  873. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  874. u32 data[])
  875. {
  876. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  877. QLCNIC_MBX_RSP(data[0]));
  878. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  879. return;
  880. }
  881. void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  882. {
  883. u32 event[QLC_83XX_MBX_AEN_CNT];
  884. int i;
  885. struct qlcnic_hardware_context *ahw = adapter->ahw;
  886. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  887. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  888. switch (QLCNIC_MBX_RSP(event[0])) {
  889. case QLCNIC_MBX_LINK_EVENT:
  890. qlcnic_83xx_handle_link_aen(adapter, event);
  891. break;
  892. case QLCNIC_MBX_COMP_EVENT:
  893. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  894. break;
  895. case QLCNIC_MBX_REQUEST_EVENT:
  896. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  897. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  898. queue_delayed_work(adapter->qlcnic_wq,
  899. &adapter->idc_aen_work, 0);
  900. break;
  901. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  902. break;
  903. case QLCNIC_MBX_SFP_INSERT_EVENT:
  904. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  905. QLCNIC_MBX_RSP(event[0]));
  906. break;
  907. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  908. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  909. QLCNIC_MBX_RSP(event[0]));
  910. break;
  911. default:
  912. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  913. QLCNIC_MBX_RSP(event[0]));
  914. break;
  915. }
  916. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  917. }
  918. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  919. {
  920. int index, i, err, sds_mbx_size;
  921. u32 *buf, intrpt_id, intr_mask;
  922. u16 context_id;
  923. u8 num_sds;
  924. struct qlcnic_cmd_args cmd;
  925. struct qlcnic_host_sds_ring *sds;
  926. struct qlcnic_sds_mbx sds_mbx;
  927. struct qlcnic_add_rings_mbx_out *mbx_out;
  928. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  929. struct qlcnic_hardware_context *ahw = adapter->ahw;
  930. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  931. context_id = recv_ctx->context_id;
  932. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  933. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  934. QLCNIC_CMD_ADD_RCV_RINGS);
  935. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  936. /* set up status rings, mbx 2-81 */
  937. index = 2;
  938. for (i = 8; i < adapter->max_sds_rings; i++) {
  939. memset(&sds_mbx, 0, sds_mbx_size);
  940. sds = &recv_ctx->sds_rings[i];
  941. sds->consumer = 0;
  942. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  943. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  944. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  945. sds_mbx.sds_ring_size = sds->num_desc;
  946. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  947. intrpt_id = ahw->intr_tbl[i].id;
  948. else
  949. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  950. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  951. sds_mbx.intrpt_id = intrpt_id;
  952. else
  953. sds_mbx.intrpt_id = 0xffff;
  954. sds_mbx.intrpt_val = 0;
  955. buf = &cmd.req.arg[index];
  956. memcpy(buf, &sds_mbx, sds_mbx_size);
  957. index += sds_mbx_size / sizeof(u32);
  958. }
  959. /* send the mailbox command */
  960. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  961. if (err) {
  962. dev_err(&adapter->pdev->dev,
  963. "Failed to add rings %d\n", err);
  964. goto out;
  965. }
  966. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  967. index = 0;
  968. /* status descriptor ring */
  969. for (i = 8; i < adapter->max_sds_rings; i++) {
  970. sds = &recv_ctx->sds_rings[i];
  971. sds->crb_sts_consumer = ahw->pci_base0 +
  972. mbx_out->host_csmr[index];
  973. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  974. intr_mask = ahw->intr_tbl[i].src;
  975. else
  976. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  977. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  978. index++;
  979. }
  980. out:
  981. qlcnic_free_mbx_args(&cmd);
  982. return err;
  983. }
  984. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  985. {
  986. int i, err, index, sds_mbx_size, rds_mbx_size;
  987. u8 num_sds, num_rds;
  988. u32 *buf, intrpt_id, intr_mask, cap = 0;
  989. struct qlcnic_host_sds_ring *sds;
  990. struct qlcnic_host_rds_ring *rds;
  991. struct qlcnic_sds_mbx sds_mbx;
  992. struct qlcnic_rds_mbx rds_mbx;
  993. struct qlcnic_cmd_args cmd;
  994. struct qlcnic_rcv_mbx_out *mbx_out;
  995. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  996. struct qlcnic_hardware_context *ahw = adapter->ahw;
  997. num_rds = adapter->max_rds_rings;
  998. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  999. num_sds = adapter->max_sds_rings;
  1000. else
  1001. num_sds = QLCNIC_MAX_RING_SETS;
  1002. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  1003. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  1004. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  1005. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  1006. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  1007. /* set mailbox hdr and capabilities */
  1008. qlcnic_alloc_mbx_args(&cmd, adapter,
  1009. QLCNIC_CMD_CREATE_RX_CTX);
  1010. cmd.req.arg[1] = cap;
  1011. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  1012. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  1013. /* set up status rings, mbx 8-57/87 */
  1014. index = QLC_83XX_HOST_SDS_MBX_IDX;
  1015. for (i = 0; i < num_sds; i++) {
  1016. memset(&sds_mbx, 0, sds_mbx_size);
  1017. sds = &recv_ctx->sds_rings[i];
  1018. sds->consumer = 0;
  1019. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  1020. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  1021. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  1022. sds_mbx.sds_ring_size = sds->num_desc;
  1023. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1024. intrpt_id = ahw->intr_tbl[i].id;
  1025. else
  1026. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1027. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1028. sds_mbx.intrpt_id = intrpt_id;
  1029. else
  1030. sds_mbx.intrpt_id = 0xffff;
  1031. sds_mbx.intrpt_val = 0;
  1032. buf = &cmd.req.arg[index];
  1033. memcpy(buf, &sds_mbx, sds_mbx_size);
  1034. index += sds_mbx_size / sizeof(u32);
  1035. }
  1036. /* set up receive rings, mbx 88-111/135 */
  1037. index = QLCNIC_HOST_RDS_MBX_IDX;
  1038. rds = &recv_ctx->rds_rings[0];
  1039. rds->producer = 0;
  1040. memset(&rds_mbx, 0, rds_mbx_size);
  1041. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  1042. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  1043. rds_mbx.reg_ring_sz = rds->dma_size;
  1044. rds_mbx.reg_ring_len = rds->num_desc;
  1045. /* Jumbo ring */
  1046. rds = &recv_ctx->rds_rings[1];
  1047. rds->producer = 0;
  1048. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  1049. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  1050. rds_mbx.jmb_ring_sz = rds->dma_size;
  1051. rds_mbx.jmb_ring_len = rds->num_desc;
  1052. buf = &cmd.req.arg[index];
  1053. memcpy(buf, &rds_mbx, rds_mbx_size);
  1054. /* send the mailbox command */
  1055. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  1056. if (err) {
  1057. dev_err(&adapter->pdev->dev,
  1058. "Failed to create Rx ctx in firmware%d\n", err);
  1059. goto out;
  1060. }
  1061. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1062. recv_ctx->context_id = mbx_out->ctx_id;
  1063. recv_ctx->state = mbx_out->state;
  1064. recv_ctx->virt_port = mbx_out->vport_id;
  1065. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1066. recv_ctx->context_id, recv_ctx->state);
  1067. /* Receive descriptor ring */
  1068. /* Standard ring */
  1069. rds = &recv_ctx->rds_rings[0];
  1070. rds->crb_rcv_producer = ahw->pci_base0 +
  1071. mbx_out->host_prod[0].reg_buf;
  1072. /* Jumbo ring */
  1073. rds = &recv_ctx->rds_rings[1];
  1074. rds->crb_rcv_producer = ahw->pci_base0 +
  1075. mbx_out->host_prod[0].jmb_buf;
  1076. /* status descriptor ring */
  1077. for (i = 0; i < num_sds; i++) {
  1078. sds = &recv_ctx->sds_rings[i];
  1079. sds->crb_sts_consumer = ahw->pci_base0 +
  1080. mbx_out->host_csmr[i];
  1081. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1082. intr_mask = ahw->intr_tbl[i].src;
  1083. else
  1084. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1085. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1086. }
  1087. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  1088. err = qlcnic_83xx_add_rings(adapter);
  1089. out:
  1090. qlcnic_free_mbx_args(&cmd);
  1091. return err;
  1092. }
  1093. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1094. struct qlcnic_host_tx_ring *tx, int ring)
  1095. {
  1096. int err;
  1097. u16 msix_id;
  1098. u32 *buf, intr_mask;
  1099. struct qlcnic_cmd_args cmd;
  1100. struct qlcnic_tx_mbx mbx;
  1101. struct qlcnic_tx_mbx_out *mbx_out;
  1102. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1103. /* Reset host resources */
  1104. tx->producer = 0;
  1105. tx->sw_consumer = 0;
  1106. *(tx->hw_consumer) = 0;
  1107. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1108. /* setup mailbox inbox registerss */
  1109. mbx.phys_addr_low = LSD(tx->phys_addr);
  1110. mbx.phys_addr_high = MSD(tx->phys_addr);
  1111. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1112. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1113. mbx.size = tx->num_desc;
  1114. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1115. msix_id = ahw->intr_tbl[adapter->max_sds_rings + ring].id;
  1116. else
  1117. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1118. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1119. mbx.intr_id = msix_id;
  1120. else
  1121. mbx.intr_id = 0xffff;
  1122. mbx.src = 0;
  1123. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1124. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1125. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES;
  1126. buf = &cmd.req.arg[6];
  1127. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1128. /* send the mailbox command*/
  1129. err = qlcnic_issue_cmd(adapter, &cmd);
  1130. if (err) {
  1131. dev_err(&adapter->pdev->dev,
  1132. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1133. goto out;
  1134. }
  1135. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1136. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1137. tx->ctx_id = mbx_out->ctx_id;
  1138. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1139. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1140. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1141. }
  1142. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1143. tx->ctx_id, mbx_out->state);
  1144. out:
  1145. qlcnic_free_mbx_args(&cmd);
  1146. return err;
  1147. }
  1148. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test)
  1149. {
  1150. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1151. struct qlcnic_host_sds_ring *sds_ring;
  1152. struct qlcnic_host_rds_ring *rds_ring;
  1153. u8 ring;
  1154. int ret;
  1155. netif_device_detach(netdev);
  1156. if (netif_running(netdev))
  1157. __qlcnic_down(adapter, netdev);
  1158. qlcnic_detach(adapter);
  1159. adapter->max_sds_rings = 1;
  1160. adapter->ahw->diag_test = test;
  1161. adapter->ahw->linkup = 0;
  1162. ret = qlcnic_attach(adapter);
  1163. if (ret) {
  1164. netif_device_attach(netdev);
  1165. return ret;
  1166. }
  1167. ret = qlcnic_fw_create_ctx(adapter);
  1168. if (ret) {
  1169. qlcnic_detach(adapter);
  1170. netif_device_attach(netdev);
  1171. return ret;
  1172. }
  1173. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1174. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1175. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1176. }
  1177. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1178. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1179. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1180. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1181. }
  1182. }
  1183. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1184. /* disable and free mailbox interrupt */
  1185. qlcnic_83xx_free_mbx_intr(adapter);
  1186. adapter->ahw->loopback_state = 0;
  1187. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1188. }
  1189. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1190. return 0;
  1191. }
  1192. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1193. int max_sds_rings)
  1194. {
  1195. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1196. struct qlcnic_host_sds_ring *sds_ring;
  1197. int ring, err;
  1198. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1199. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1200. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1201. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1202. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1203. }
  1204. }
  1205. qlcnic_fw_destroy_ctx(adapter);
  1206. qlcnic_detach(adapter);
  1207. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1208. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1209. if (err) {
  1210. dev_err(&adapter->pdev->dev,
  1211. "%s: failed to setup mbx interrupt\n",
  1212. __func__);
  1213. goto out;
  1214. }
  1215. }
  1216. adapter->ahw->diag_test = 0;
  1217. adapter->max_sds_rings = max_sds_rings;
  1218. if (qlcnic_attach(adapter))
  1219. goto out;
  1220. if (netif_running(netdev))
  1221. __qlcnic_up(adapter, netdev);
  1222. out:
  1223. netif_device_attach(netdev);
  1224. }
  1225. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1226. u32 beacon)
  1227. {
  1228. struct qlcnic_cmd_args cmd;
  1229. u32 mbx_in;
  1230. int i, status = 0;
  1231. if (state) {
  1232. /* Get LED configuration */
  1233. qlcnic_alloc_mbx_args(&cmd, adapter,
  1234. QLCNIC_CMD_GET_LED_CONFIG);
  1235. status = qlcnic_issue_cmd(adapter, &cmd);
  1236. if (status) {
  1237. dev_err(&adapter->pdev->dev,
  1238. "Get led config failed.\n");
  1239. goto mbx_err;
  1240. } else {
  1241. for (i = 0; i < 4; i++)
  1242. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1243. }
  1244. qlcnic_free_mbx_args(&cmd);
  1245. /* Set LED Configuration */
  1246. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1247. LSW(QLC_83XX_LED_CONFIG);
  1248. qlcnic_alloc_mbx_args(&cmd, adapter,
  1249. QLCNIC_CMD_SET_LED_CONFIG);
  1250. cmd.req.arg[1] = mbx_in;
  1251. cmd.req.arg[2] = mbx_in;
  1252. cmd.req.arg[3] = mbx_in;
  1253. if (beacon)
  1254. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1255. status = qlcnic_issue_cmd(adapter, &cmd);
  1256. if (status) {
  1257. dev_err(&adapter->pdev->dev,
  1258. "Set led config failed.\n");
  1259. }
  1260. mbx_err:
  1261. qlcnic_free_mbx_args(&cmd);
  1262. return status;
  1263. } else {
  1264. /* Restoring default LED configuration */
  1265. qlcnic_alloc_mbx_args(&cmd, adapter,
  1266. QLCNIC_CMD_SET_LED_CONFIG);
  1267. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1268. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1269. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1270. if (beacon)
  1271. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1272. status = qlcnic_issue_cmd(adapter, &cmd);
  1273. if (status)
  1274. dev_err(&adapter->pdev->dev,
  1275. "Restoring led config failed.\n");
  1276. qlcnic_free_mbx_args(&cmd);
  1277. return status;
  1278. }
  1279. }
  1280. int qlcnic_83xx_set_led(struct net_device *netdev,
  1281. enum ethtool_phys_id_state state)
  1282. {
  1283. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1284. int err = -EIO, active = 1;
  1285. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1286. netdev_warn(netdev,
  1287. "LED test is not supported in non-privileged mode\n");
  1288. return -EOPNOTSUPP;
  1289. }
  1290. switch (state) {
  1291. case ETHTOOL_ID_ACTIVE:
  1292. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1293. return -EBUSY;
  1294. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1295. break;
  1296. err = qlcnic_83xx_config_led(adapter, active, 0);
  1297. if (err)
  1298. netdev_err(netdev, "Failed to set LED blink state\n");
  1299. break;
  1300. case ETHTOOL_ID_INACTIVE:
  1301. active = 0;
  1302. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1303. break;
  1304. err = qlcnic_83xx_config_led(adapter, active, 0);
  1305. if (err)
  1306. netdev_err(netdev, "Failed to reset LED blink state\n");
  1307. break;
  1308. default:
  1309. return -EINVAL;
  1310. }
  1311. if (!active || err)
  1312. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1313. return err;
  1314. }
  1315. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1316. int enable)
  1317. {
  1318. struct qlcnic_cmd_args cmd;
  1319. int status;
  1320. if (enable) {
  1321. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INIT_NIC_FUNC);
  1322. cmd.req.arg[1] = BIT_0 | BIT_31;
  1323. } else {
  1324. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1325. cmd.req.arg[1] = BIT_0 | BIT_31;
  1326. }
  1327. status = qlcnic_issue_cmd(adapter, &cmd);
  1328. if (status)
  1329. dev_err(&adapter->pdev->dev,
  1330. "Failed to %s in NIC IDC function event.\n",
  1331. (enable ? "register" : "unregister"));
  1332. qlcnic_free_mbx_args(&cmd);
  1333. }
  1334. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1335. {
  1336. struct qlcnic_cmd_args cmd;
  1337. int err;
  1338. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1339. cmd.req.arg[1] = adapter->ahw->port_config;
  1340. err = qlcnic_issue_cmd(adapter, &cmd);
  1341. if (err)
  1342. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1343. qlcnic_free_mbx_args(&cmd);
  1344. return err;
  1345. }
  1346. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1347. {
  1348. struct qlcnic_cmd_args cmd;
  1349. int err;
  1350. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1351. err = qlcnic_issue_cmd(adapter, &cmd);
  1352. if (err)
  1353. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1354. else
  1355. adapter->ahw->port_config = cmd.rsp.arg[1];
  1356. qlcnic_free_mbx_args(&cmd);
  1357. return err;
  1358. }
  1359. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1360. {
  1361. int err;
  1362. u32 temp;
  1363. struct qlcnic_cmd_args cmd;
  1364. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1365. temp = adapter->recv_ctx->context_id << 16;
  1366. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1367. err = qlcnic_issue_cmd(adapter, &cmd);
  1368. if (err)
  1369. dev_info(&adapter->pdev->dev,
  1370. "Setup linkevent mailbox failed\n");
  1371. qlcnic_free_mbx_args(&cmd);
  1372. return err;
  1373. }
  1374. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1375. {
  1376. int err;
  1377. u32 temp;
  1378. struct qlcnic_cmd_args cmd;
  1379. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1380. return -EIO;
  1381. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1382. temp = adapter->recv_ctx->context_id << 16;
  1383. cmd.req.arg[1] = (mode ? 1 : 0) | temp;
  1384. err = qlcnic_issue_cmd(adapter, &cmd);
  1385. if (err)
  1386. dev_info(&adapter->pdev->dev,
  1387. "Promiscous mode config failed\n");
  1388. qlcnic_free_mbx_args(&cmd);
  1389. return err;
  1390. }
  1391. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1392. {
  1393. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1394. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1395. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1396. QLCDB(adapter, DRV, "%s loopback test in progress\n",
  1397. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1398. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1399. dev_warn(&adapter->pdev->dev,
  1400. "Loopback test not supported for non privilege function\n");
  1401. return ret;
  1402. }
  1403. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1404. return -EBUSY;
  1405. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST);
  1406. if (ret)
  1407. goto fail_diag_alloc;
  1408. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1409. if (ret)
  1410. goto free_diag_res;
  1411. /* Poll for link up event before running traffic */
  1412. do {
  1413. msleep(500);
  1414. qlcnic_83xx_process_aen(adapter);
  1415. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1416. dev_info(&adapter->pdev->dev,
  1417. "Firmware didn't sent link up event to loopback request\n");
  1418. ret = -QLCNIC_FW_NOT_RESPOND;
  1419. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1420. goto free_diag_res;
  1421. }
  1422. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1423. ret = qlcnic_do_lb_test(adapter, mode);
  1424. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1425. free_diag_res:
  1426. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1427. fail_diag_alloc:
  1428. adapter->max_sds_rings = max_sds_rings;
  1429. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1430. return ret;
  1431. }
  1432. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1433. {
  1434. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1435. int status = 0, loop = 0;
  1436. u32 config;
  1437. status = qlcnic_83xx_get_port_config(adapter);
  1438. if (status)
  1439. return status;
  1440. config = ahw->port_config;
  1441. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1442. if (mode == QLCNIC_ILB_MODE)
  1443. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1444. if (mode == QLCNIC_ELB_MODE)
  1445. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1446. status = qlcnic_83xx_set_port_config(adapter);
  1447. if (status) {
  1448. dev_err(&adapter->pdev->dev,
  1449. "Failed to Set Loopback Mode = 0x%x.\n",
  1450. ahw->port_config);
  1451. ahw->port_config = config;
  1452. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1453. return status;
  1454. }
  1455. /* Wait for Link and IDC Completion AEN */
  1456. do {
  1457. msleep(300);
  1458. qlcnic_83xx_process_aen(adapter);
  1459. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1460. dev_err(&adapter->pdev->dev,
  1461. "FW did not generate IDC completion AEN\n");
  1462. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1463. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1464. return -EIO;
  1465. }
  1466. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1467. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1468. QLCNIC_MAC_ADD);
  1469. return status;
  1470. }
  1471. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1472. {
  1473. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1474. int status = 0, loop = 0;
  1475. u32 config = ahw->port_config;
  1476. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1477. if (mode == QLCNIC_ILB_MODE)
  1478. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1479. if (mode == QLCNIC_ELB_MODE)
  1480. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1481. status = qlcnic_83xx_set_port_config(adapter);
  1482. if (status) {
  1483. dev_err(&adapter->pdev->dev,
  1484. "Failed to Clear Loopback Mode = 0x%x.\n",
  1485. ahw->port_config);
  1486. ahw->port_config = config;
  1487. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1488. return status;
  1489. }
  1490. /* Wait for Link and IDC Completion AEN */
  1491. do {
  1492. msleep(300);
  1493. qlcnic_83xx_process_aen(adapter);
  1494. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1495. dev_err(&adapter->pdev->dev,
  1496. "Firmware didn't sent IDC completion AEN\n");
  1497. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1498. return -EIO;
  1499. }
  1500. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1501. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1502. QLCNIC_MAC_DEL);
  1503. return status;
  1504. }
  1505. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1506. int mode)
  1507. {
  1508. int err;
  1509. u32 temp, temp_ip;
  1510. struct qlcnic_cmd_args cmd;
  1511. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1512. if (mode == QLCNIC_IP_UP) {
  1513. temp = adapter->recv_ctx->context_id << 16;
  1514. cmd.req.arg[1] = 1 | temp;
  1515. } else {
  1516. temp = adapter->recv_ctx->context_id << 16;
  1517. cmd.req.arg[1] = 2 | temp;
  1518. }
  1519. /*
  1520. * Adapter needs IP address in network byte order.
  1521. * But hardware mailbox registers go through writel(), hence IP address
  1522. * gets swapped on big endian architecture.
  1523. * To negate swapping of writel() on big endian architecture
  1524. * use swab32(value).
  1525. */
  1526. temp_ip = swab32(ntohl(ip));
  1527. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1528. err = qlcnic_issue_cmd(adapter, &cmd);
  1529. if (err != QLCNIC_RCODE_SUCCESS)
  1530. dev_err(&adapter->netdev->dev,
  1531. "could not notify %s IP 0x%x request\n",
  1532. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1533. qlcnic_free_mbx_args(&cmd);
  1534. }
  1535. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1536. {
  1537. int err;
  1538. u32 temp, arg1;
  1539. struct qlcnic_cmd_args cmd;
  1540. int lro_bit_mask;
  1541. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1542. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1543. return 0;
  1544. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1545. temp = adapter->recv_ctx->context_id << 16;
  1546. arg1 = lro_bit_mask | temp;
  1547. cmd.req.arg[1] = arg1;
  1548. err = qlcnic_issue_cmd(adapter, &cmd);
  1549. if (err)
  1550. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1551. qlcnic_free_mbx_args(&cmd);
  1552. return err;
  1553. }
  1554. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1555. {
  1556. int err;
  1557. u32 word;
  1558. struct qlcnic_cmd_args cmd;
  1559. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1560. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1561. 0x255b0ec26d5a56daULL };
  1562. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1563. /*
  1564. * RSS request:
  1565. * bits 3-0: Rsvd
  1566. * 5-4: hash_type_ipv4
  1567. * 7-6: hash_type_ipv6
  1568. * 8: enable
  1569. * 9: use indirection table
  1570. * 16-31: indirection table mask
  1571. */
  1572. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1573. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1574. ((u32)(enable & 0x1) << 8) |
  1575. ((0x7ULL) << 16);
  1576. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1577. cmd.req.arg[2] = word;
  1578. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1579. err = qlcnic_issue_cmd(adapter, &cmd);
  1580. if (err)
  1581. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1582. qlcnic_free_mbx_args(&cmd);
  1583. return err;
  1584. }
  1585. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1586. __le16 vlan_id, u8 op)
  1587. {
  1588. int err;
  1589. u32 *buf;
  1590. struct qlcnic_cmd_args cmd;
  1591. struct qlcnic_macvlan_mbx mv;
  1592. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1593. return -EIO;
  1594. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1595. if (err)
  1596. return err;
  1597. cmd.req.arg[1] = op | (1 << 8) |
  1598. (adapter->recv_ctx->context_id << 16);
  1599. mv.vlan = le16_to_cpu(vlan_id);
  1600. mv.mac_addr0 = addr[0];
  1601. mv.mac_addr1 = addr[1];
  1602. mv.mac_addr2 = addr[2];
  1603. mv.mac_addr3 = addr[3];
  1604. mv.mac_addr4 = addr[4];
  1605. mv.mac_addr5 = addr[5];
  1606. buf = &cmd.req.arg[2];
  1607. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1608. err = qlcnic_issue_cmd(adapter, &cmd);
  1609. if (err)
  1610. dev_err(&adapter->pdev->dev,
  1611. "MAC-VLAN %s to CAM failed, err=%d.\n",
  1612. ((op == 1) ? "add " : "delete "), err);
  1613. qlcnic_free_mbx_args(&cmd);
  1614. return err;
  1615. }
  1616. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1617. __le16 vlan_id)
  1618. {
  1619. u8 mac[ETH_ALEN];
  1620. memcpy(&mac, addr, ETH_ALEN);
  1621. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1622. }
  1623. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1624. u8 type, struct qlcnic_cmd_args *cmd)
  1625. {
  1626. switch (type) {
  1627. case QLCNIC_SET_STATION_MAC:
  1628. case QLCNIC_SET_FAC_DEF_MAC:
  1629. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1630. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1631. break;
  1632. }
  1633. cmd->req.arg[1] = type;
  1634. }
  1635. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  1636. {
  1637. int err, i;
  1638. struct qlcnic_cmd_args cmd;
  1639. u32 mac_low, mac_high;
  1640. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1641. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1642. err = qlcnic_issue_cmd(adapter, &cmd);
  1643. if (err == QLCNIC_RCODE_SUCCESS) {
  1644. mac_low = cmd.rsp.arg[1];
  1645. mac_high = cmd.rsp.arg[2];
  1646. for (i = 0; i < 2; i++)
  1647. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1648. for (i = 2; i < 6; i++)
  1649. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1650. } else {
  1651. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1652. err);
  1653. err = -EIO;
  1654. }
  1655. qlcnic_free_mbx_args(&cmd);
  1656. return err;
  1657. }
  1658. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1659. {
  1660. int err;
  1661. u32 temp;
  1662. struct qlcnic_cmd_args cmd;
  1663. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1664. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1665. return;
  1666. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1667. cmd.req.arg[1] = 1 | (adapter->recv_ctx->context_id << 16);
  1668. cmd.req.arg[3] = coal->flag;
  1669. temp = coal->rx_time_us << 16;
  1670. cmd.req.arg[2] = coal->rx_packets | temp;
  1671. err = qlcnic_issue_cmd(adapter, &cmd);
  1672. if (err != QLCNIC_RCODE_SUCCESS)
  1673. dev_info(&adapter->pdev->dev,
  1674. "Failed to send interrupt coalescence parameters\n");
  1675. qlcnic_free_mbx_args(&cmd);
  1676. }
  1677. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1678. u32 data[])
  1679. {
  1680. u8 link_status, duplex;
  1681. /* link speed */
  1682. link_status = LSB(data[3]) & 1;
  1683. adapter->ahw->link_speed = MSW(data[2]);
  1684. adapter->ahw->link_autoneg = MSB(MSW(data[3]));
  1685. adapter->ahw->module_type = MSB(LSW(data[3]));
  1686. duplex = LSB(MSW(data[3]));
  1687. if (duplex)
  1688. adapter->ahw->link_duplex = DUPLEX_FULL;
  1689. else
  1690. adapter->ahw->link_duplex = DUPLEX_HALF;
  1691. adapter->ahw->has_link_events = 1;
  1692. qlcnic_advert_link_change(adapter, link_status);
  1693. }
  1694. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1695. {
  1696. struct qlcnic_adapter *adapter = data;
  1697. unsigned long flags;
  1698. u32 mask, resp, event;
  1699. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  1700. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1701. if (!(resp & QLCNIC_SET_OWNER))
  1702. goto out;
  1703. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1704. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1705. qlcnic_83xx_process_aen(adapter);
  1706. out:
  1707. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1708. writel(0, adapter->ahw->pci_base0 + mask);
  1709. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  1710. return IRQ_HANDLED;
  1711. }
  1712. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1713. {
  1714. int err = -EIO;
  1715. struct qlcnic_cmd_args cmd;
  1716. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1717. dev_err(&adapter->pdev->dev,
  1718. "%s: Error, invoked by non management func\n",
  1719. __func__);
  1720. return err;
  1721. }
  1722. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1723. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1724. err = qlcnic_issue_cmd(adapter, &cmd);
  1725. if (err != QLCNIC_RCODE_SUCCESS) {
  1726. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1727. err);
  1728. err = -EIO;
  1729. }
  1730. qlcnic_free_mbx_args(&cmd);
  1731. return err;
  1732. }
  1733. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1734. struct qlcnic_info *nic)
  1735. {
  1736. int i, err = -EIO;
  1737. struct qlcnic_cmd_args cmd;
  1738. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1739. dev_err(&adapter->pdev->dev,
  1740. "%s: Error, invoked by non management func\n",
  1741. __func__);
  1742. return err;
  1743. }
  1744. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1745. cmd.req.arg[1] = (nic->pci_func << 16);
  1746. cmd.req.arg[2] = 0x1 << 16;
  1747. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1748. cmd.req.arg[4] = nic->capabilities;
  1749. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1750. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1751. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1752. for (i = 8; i < 32; i++)
  1753. cmd.req.arg[i] = 0;
  1754. err = qlcnic_issue_cmd(adapter, &cmd);
  1755. if (err != QLCNIC_RCODE_SUCCESS) {
  1756. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1757. err);
  1758. err = -EIO;
  1759. }
  1760. qlcnic_free_mbx_args(&cmd);
  1761. return err;
  1762. }
  1763. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1764. struct qlcnic_info *npar_info, u8 func_id)
  1765. {
  1766. int err;
  1767. u32 temp;
  1768. u8 op = 0;
  1769. struct qlcnic_cmd_args cmd;
  1770. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1771. if (func_id != adapter->ahw->pci_func) {
  1772. temp = func_id << 16;
  1773. cmd.req.arg[1] = op | BIT_31 | temp;
  1774. } else {
  1775. cmd.req.arg[1] = adapter->ahw->pci_func << 16;
  1776. }
  1777. err = qlcnic_issue_cmd(adapter, &cmd);
  1778. if (err) {
  1779. dev_info(&adapter->pdev->dev,
  1780. "Failed to get nic info %d\n", err);
  1781. goto out;
  1782. }
  1783. npar_info->op_type = cmd.rsp.arg[1];
  1784. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1785. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1786. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1787. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1788. npar_info->capabilities = cmd.rsp.arg[4];
  1789. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1790. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1791. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1792. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1793. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1794. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1795. if (cmd.rsp.arg[8] & 0x1)
  1796. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1797. if (cmd.rsp.arg[8] & 0x10000) {
  1798. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1799. npar_info->max_linkspeed_reg_offset = temp;
  1800. }
  1801. out:
  1802. qlcnic_free_mbx_args(&cmd);
  1803. return err;
  1804. }
  1805. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1806. struct qlcnic_pci_info *pci_info)
  1807. {
  1808. int i, err = 0, j = 0;
  1809. u32 temp;
  1810. struct qlcnic_cmd_args cmd;
  1811. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1812. err = qlcnic_issue_cmd(adapter, &cmd);
  1813. adapter->ahw->act_pci_func = 0;
  1814. if (err == QLCNIC_RCODE_SUCCESS) {
  1815. pci_info->func_count = cmd.rsp.arg[1] & 0xFF;
  1816. dev_info(&adapter->pdev->dev,
  1817. "%s: total functions = %d\n",
  1818. __func__, pci_info->func_count);
  1819. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1820. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1821. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1822. i++;
  1823. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1824. if (pci_info->type == QLCNIC_TYPE_NIC)
  1825. adapter->ahw->act_pci_func++;
  1826. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1827. pci_info->default_port = temp;
  1828. i++;
  1829. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1830. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1831. pci_info->tx_max_bw = temp;
  1832. i = i + 2;
  1833. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1834. i++;
  1835. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1836. i = i + 3;
  1837. dev_info(&adapter->pdev->dev, "%s:\n"
  1838. "\tid = %d active = %d type = %d\n"
  1839. "\tport = %d min bw = %d max bw = %d\n"
  1840. "\tmac_addr = %pM\n", __func__,
  1841. pci_info->id, pci_info->active, pci_info->type,
  1842. pci_info->default_port, pci_info->tx_min_bw,
  1843. pci_info->tx_max_bw, pci_info->mac);
  1844. }
  1845. } else {
  1846. dev_err(&adapter->pdev->dev, "Failed to get PCI Info%d\n",
  1847. err);
  1848. err = -EIO;
  1849. }
  1850. qlcnic_free_mbx_args(&cmd);
  1851. return err;
  1852. }
  1853. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  1854. {
  1855. int i, index, err;
  1856. u8 max_ints;
  1857. u32 val, temp, type;
  1858. struct qlcnic_cmd_args cmd;
  1859. max_ints = adapter->ahw->num_msix - 1;
  1860. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  1861. cmd.req.arg[1] = max_ints;
  1862. for (i = 0, index = 2; i < max_ints; i++) {
  1863. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  1864. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  1865. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  1866. val |= (adapter->ahw->intr_tbl[i].id << 16);
  1867. cmd.req.arg[index++] = val;
  1868. }
  1869. err = qlcnic_issue_cmd(adapter, &cmd);
  1870. if (err) {
  1871. dev_err(&adapter->pdev->dev,
  1872. "Failed to configure interrupts 0x%x\n", err);
  1873. goto out;
  1874. }
  1875. max_ints = cmd.rsp.arg[1];
  1876. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  1877. val = cmd.rsp.arg[index];
  1878. if (LSB(val)) {
  1879. dev_info(&adapter->pdev->dev,
  1880. "Can't configure interrupt %d\n",
  1881. adapter->ahw->intr_tbl[i].id);
  1882. continue;
  1883. }
  1884. if (op_type) {
  1885. adapter->ahw->intr_tbl[i].id = MSW(val);
  1886. adapter->ahw->intr_tbl[i].enabled = 1;
  1887. temp = cmd.rsp.arg[index + 1];
  1888. adapter->ahw->intr_tbl[i].src = temp;
  1889. } else {
  1890. adapter->ahw->intr_tbl[i].id = i;
  1891. adapter->ahw->intr_tbl[i].enabled = 0;
  1892. adapter->ahw->intr_tbl[i].src = 0;
  1893. }
  1894. }
  1895. out:
  1896. qlcnic_free_mbx_args(&cmd);
  1897. return err;
  1898. }
  1899. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  1900. {
  1901. int id, timeout = 0;
  1902. u32 status = 0;
  1903. while (status == 0) {
  1904. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  1905. if (status)
  1906. break;
  1907. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  1908. id = QLC_SHARED_REG_RD32(adapter,
  1909. QLCNIC_FLASH_LOCK_OWNER);
  1910. dev_err(&adapter->pdev->dev,
  1911. "%s: failed, lock held by %d\n", __func__, id);
  1912. return -EIO;
  1913. }
  1914. usleep_range(1000, 2000);
  1915. }
  1916. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  1917. return 0;
  1918. }
  1919. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  1920. {
  1921. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  1922. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  1923. }
  1924. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  1925. u32 flash_addr, u8 *p_data,
  1926. int count)
  1927. {
  1928. int i, ret;
  1929. u32 word, range, flash_offset, addr = flash_addr;
  1930. ulong indirect_add, direct_window;
  1931. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  1932. if (addr & 0x3) {
  1933. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  1934. return -EIO;
  1935. }
  1936. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  1937. (addr));
  1938. range = flash_offset + (count * sizeof(u32));
  1939. /* Check if data is spread across multiple sectors */
  1940. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1941. /* Multi sector read */
  1942. for (i = 0; i < count; i++) {
  1943. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1944. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1945. indirect_add);
  1946. if (ret == -EIO)
  1947. return -EIO;
  1948. word = ret;
  1949. *(u32 *)p_data = word;
  1950. p_data = p_data + 4;
  1951. addr = addr + 4;
  1952. flash_offset = flash_offset + 4;
  1953. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1954. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  1955. /* This write is needed once for each sector */
  1956. qlcnic_83xx_wrt_reg_indirect(adapter,
  1957. direct_window,
  1958. (addr));
  1959. flash_offset = 0;
  1960. }
  1961. }
  1962. } else {
  1963. /* Single sector read */
  1964. for (i = 0; i < count; i++) {
  1965. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1966. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1967. indirect_add);
  1968. if (ret == -EIO)
  1969. return -EIO;
  1970. word = ret;
  1971. *(u32 *)p_data = word;
  1972. p_data = p_data + 4;
  1973. addr = addr + 4;
  1974. }
  1975. }
  1976. return 0;
  1977. }
  1978. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  1979. {
  1980. u32 status;
  1981. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  1982. do {
  1983. status = qlcnic_83xx_rd_reg_indirect(adapter,
  1984. QLC_83XX_FLASH_STATUS);
  1985. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  1986. QLC_83XX_FLASH_STATUS_READY)
  1987. break;
  1988. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  1989. } while (--retries);
  1990. if (!retries)
  1991. return -EIO;
  1992. return 0;
  1993. }
  1994. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  1995. {
  1996. int ret;
  1997. u32 cmd;
  1998. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  1999. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2000. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2001. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2002. adapter->ahw->fdt.write_enable_bits);
  2003. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2004. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2005. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2006. if (ret)
  2007. return -EIO;
  2008. return 0;
  2009. }
  2010. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2011. {
  2012. int ret;
  2013. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2014. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2015. adapter->ahw->fdt.write_statusreg_cmd));
  2016. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2017. adapter->ahw->fdt.write_disable_bits);
  2018. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2019. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2020. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2021. if (ret)
  2022. return -EIO;
  2023. return 0;
  2024. }
  2025. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2026. {
  2027. int ret, mfg_id;
  2028. if (qlcnic_83xx_lock_flash(adapter))
  2029. return -EIO;
  2030. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2031. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2032. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2033. QLC_83XX_FLASH_READ_CTRL);
  2034. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2035. if (ret) {
  2036. qlcnic_83xx_unlock_flash(adapter);
  2037. return -EIO;
  2038. }
  2039. mfg_id = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2040. if (mfg_id == -EIO)
  2041. return -EIO;
  2042. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2043. qlcnic_83xx_unlock_flash(adapter);
  2044. return 0;
  2045. }
  2046. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2047. {
  2048. int count, fdt_size, ret = 0;
  2049. fdt_size = sizeof(struct qlcnic_fdt);
  2050. count = fdt_size / sizeof(u32);
  2051. if (qlcnic_83xx_lock_flash(adapter))
  2052. return -EIO;
  2053. memset(&adapter->ahw->fdt, 0, fdt_size);
  2054. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2055. (u8 *)&adapter->ahw->fdt,
  2056. count);
  2057. qlcnic_83xx_unlock_flash(adapter);
  2058. return ret;
  2059. }
  2060. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2061. u32 sector_start_addr)
  2062. {
  2063. u32 reversed_addr, addr1, addr2, cmd;
  2064. int ret = -EIO;
  2065. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2066. return -EIO;
  2067. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2068. ret = qlcnic_83xx_enable_flash_write(adapter);
  2069. if (ret) {
  2070. qlcnic_83xx_unlock_flash(adapter);
  2071. dev_err(&adapter->pdev->dev,
  2072. "%s failed at %d\n",
  2073. __func__, __LINE__);
  2074. return ret;
  2075. }
  2076. }
  2077. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2078. if (ret) {
  2079. qlcnic_83xx_unlock_flash(adapter);
  2080. dev_err(&adapter->pdev->dev,
  2081. "%s: failed at %d\n", __func__, __LINE__);
  2082. return -EIO;
  2083. }
  2084. addr1 = (sector_start_addr & 0xFF) << 16;
  2085. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2086. reversed_addr = addr1 | addr2;
  2087. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2088. reversed_addr);
  2089. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2090. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2091. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2092. else
  2093. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2094. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2095. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2096. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2097. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2098. if (ret) {
  2099. qlcnic_83xx_unlock_flash(adapter);
  2100. dev_err(&adapter->pdev->dev,
  2101. "%s: failed at %d\n", __func__, __LINE__);
  2102. return -EIO;
  2103. }
  2104. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2105. ret = qlcnic_83xx_disable_flash_write(adapter);
  2106. if (ret) {
  2107. qlcnic_83xx_unlock_flash(adapter);
  2108. dev_err(&adapter->pdev->dev,
  2109. "%s: failed at %d\n", __func__, __LINE__);
  2110. return ret;
  2111. }
  2112. }
  2113. qlcnic_83xx_unlock_flash(adapter);
  2114. return 0;
  2115. }
  2116. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2117. u32 *p_data)
  2118. {
  2119. int ret = -EIO;
  2120. u32 addr1 = 0x00800000 | (addr >> 2);
  2121. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2122. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2123. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2124. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2125. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2126. if (ret) {
  2127. dev_err(&adapter->pdev->dev,
  2128. "%s: failed at %d\n", __func__, __LINE__);
  2129. return -EIO;
  2130. }
  2131. return 0;
  2132. }
  2133. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2134. u32 *p_data, int count)
  2135. {
  2136. u32 temp;
  2137. int ret = -EIO;
  2138. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2139. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2140. dev_err(&adapter->pdev->dev,
  2141. "%s: Invalid word count\n", __func__);
  2142. return -EIO;
  2143. }
  2144. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2145. QLC_83XX_FLASH_SPI_CONTROL);
  2146. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2147. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2148. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2149. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2150. /* First DWORD write */
  2151. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2152. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2153. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2154. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2155. if (ret) {
  2156. dev_err(&adapter->pdev->dev,
  2157. "%s: failed at %d\n", __func__, __LINE__);
  2158. return -EIO;
  2159. }
  2160. count--;
  2161. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2162. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2163. /* Second to N-1 DWORD writes */
  2164. while (count != 1) {
  2165. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2166. *p_data++);
  2167. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2168. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2169. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2170. if (ret) {
  2171. dev_err(&adapter->pdev->dev,
  2172. "%s: failed at %d\n", __func__, __LINE__);
  2173. return -EIO;
  2174. }
  2175. count--;
  2176. }
  2177. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2178. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2179. (addr >> 2));
  2180. /* Last DWORD write */
  2181. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2182. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2183. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2184. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2185. if (ret) {
  2186. dev_err(&adapter->pdev->dev,
  2187. "%s: failed at %d\n", __func__, __LINE__);
  2188. return -EIO;
  2189. }
  2190. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_SPI_STATUS);
  2191. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2192. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2193. __func__, __LINE__);
  2194. /* Operation failed, clear error bit */
  2195. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2196. QLC_83XX_FLASH_SPI_CONTROL);
  2197. qlcnic_83xx_wrt_reg_indirect(adapter,
  2198. QLC_83XX_FLASH_SPI_CONTROL,
  2199. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2200. }
  2201. return 0;
  2202. }
  2203. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2204. {
  2205. u32 val, id;
  2206. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2207. /* Check if recovery need to be performed by the calling function */
  2208. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2209. val = val & ~0x3F;
  2210. val = val | ((adapter->portnum << 2) |
  2211. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2212. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2213. dev_info(&adapter->pdev->dev,
  2214. "%s: lock recovery initiated\n", __func__);
  2215. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2216. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2217. id = ((val >> 2) & 0xF);
  2218. if (id == adapter->portnum) {
  2219. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2220. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2221. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2222. /* Force release the lock */
  2223. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2224. /* Clear recovery bits */
  2225. val = val & ~0x3F;
  2226. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2227. dev_info(&adapter->pdev->dev,
  2228. "%s: lock recovery completed\n", __func__);
  2229. } else {
  2230. dev_info(&adapter->pdev->dev,
  2231. "%s: func %d to resume lock recovery process\n",
  2232. __func__, id);
  2233. }
  2234. } else {
  2235. dev_info(&adapter->pdev->dev,
  2236. "%s: lock recovery initiated by other functions\n",
  2237. __func__);
  2238. }
  2239. }
  2240. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2241. {
  2242. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2243. int max_attempt = 0;
  2244. while (status == 0) {
  2245. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2246. if (status)
  2247. break;
  2248. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2249. i++;
  2250. if (i == 1)
  2251. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2252. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2253. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2254. if (val == temp) {
  2255. id = val & 0xFF;
  2256. dev_info(&adapter->pdev->dev,
  2257. "%s: lock to be recovered from %d\n",
  2258. __func__, id);
  2259. qlcnic_83xx_recover_driver_lock(adapter);
  2260. i = 0;
  2261. max_attempt++;
  2262. } else {
  2263. dev_err(&adapter->pdev->dev,
  2264. "%s: failed to get lock\n", __func__);
  2265. return -EIO;
  2266. }
  2267. }
  2268. /* Force exit from while loop after few attempts */
  2269. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2270. dev_err(&adapter->pdev->dev,
  2271. "%s: failed to get lock\n", __func__);
  2272. return -EIO;
  2273. }
  2274. }
  2275. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2276. lock_alive_counter = val >> 8;
  2277. lock_alive_counter++;
  2278. val = lock_alive_counter << 8 | adapter->portnum;
  2279. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2280. return 0;
  2281. }
  2282. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2283. {
  2284. u32 val, lock_alive_counter, id;
  2285. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2286. id = val & 0xFF;
  2287. lock_alive_counter = val >> 8;
  2288. if (id != adapter->portnum)
  2289. dev_err(&adapter->pdev->dev,
  2290. "%s:Warning func %d is unlocking lock owned by %d\n",
  2291. __func__, adapter->portnum, id);
  2292. val = (lock_alive_counter << 8) | 0xFF;
  2293. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2294. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2295. }
  2296. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2297. u32 *data, u32 count)
  2298. {
  2299. int i, j, ret = 0;
  2300. u32 temp;
  2301. /* Check alignment */
  2302. if (addr & 0xF)
  2303. return -EIO;
  2304. mutex_lock(&adapter->ahw->mem_lock);
  2305. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2306. for (i = 0; i < count; i++, addr += 16) {
  2307. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2308. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2309. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2310. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2311. mutex_unlock(&adapter->ahw->mem_lock);
  2312. return -EIO;
  2313. }
  2314. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2315. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2316. *data++);
  2317. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2318. *data++);
  2319. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2320. *data++);
  2321. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2322. *data++);
  2323. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2324. QLCNIC_TA_WRITE_ENABLE);
  2325. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2326. QLCNIC_TA_WRITE_START);
  2327. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2328. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2329. QLCNIC_MS_CTRL);
  2330. if ((temp & TA_CTL_BUSY) == 0)
  2331. break;
  2332. }
  2333. /* Status check failure */
  2334. if (j >= MAX_CTL_CHECK) {
  2335. printk_ratelimited(KERN_WARNING
  2336. "MS memory write failed\n");
  2337. mutex_unlock(&adapter->ahw->mem_lock);
  2338. return -EIO;
  2339. }
  2340. }
  2341. mutex_unlock(&adapter->ahw->mem_lock);
  2342. return ret;
  2343. }
  2344. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2345. u8 *p_data, int count)
  2346. {
  2347. int i, ret;
  2348. u32 word, addr = flash_addr;
  2349. ulong indirect_addr;
  2350. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2351. return -EIO;
  2352. if (addr & 0x3) {
  2353. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2354. qlcnic_83xx_unlock_flash(adapter);
  2355. return -EIO;
  2356. }
  2357. for (i = 0; i < count; i++) {
  2358. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2359. QLC_83XX_FLASH_DIRECT_WINDOW,
  2360. (addr))) {
  2361. qlcnic_83xx_unlock_flash(adapter);
  2362. return -EIO;
  2363. }
  2364. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2365. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2366. indirect_addr);
  2367. if (ret == -EIO)
  2368. return -EIO;
  2369. word = ret;
  2370. *(u32 *)p_data = word;
  2371. p_data = p_data + 4;
  2372. addr = addr + 4;
  2373. }
  2374. qlcnic_83xx_unlock_flash(adapter);
  2375. return 0;
  2376. }
  2377. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2378. {
  2379. int err;
  2380. u32 config = 0, state;
  2381. struct qlcnic_cmd_args cmd;
  2382. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2383. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(ahw->pci_func));
  2384. if (!QLC_83xx_FUNC_VAL(state, ahw->pci_func)) {
  2385. dev_info(&adapter->pdev->dev, "link state down\n");
  2386. return config;
  2387. }
  2388. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2389. err = qlcnic_issue_cmd(adapter, &cmd);
  2390. if (err) {
  2391. dev_info(&adapter->pdev->dev,
  2392. "Get Link Status Command failed: 0x%x\n", err);
  2393. goto out;
  2394. } else {
  2395. config = cmd.rsp.arg[1];
  2396. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2397. case QLC_83XX_10M_LINK:
  2398. ahw->link_speed = SPEED_10;
  2399. break;
  2400. case QLC_83XX_100M_LINK:
  2401. ahw->link_speed = SPEED_100;
  2402. break;
  2403. case QLC_83XX_1G_LINK:
  2404. ahw->link_speed = SPEED_1000;
  2405. break;
  2406. case QLC_83XX_10G_LINK:
  2407. ahw->link_speed = SPEED_10000;
  2408. break;
  2409. default:
  2410. ahw->link_speed = 0;
  2411. break;
  2412. }
  2413. config = cmd.rsp.arg[3];
  2414. if (config & 1)
  2415. err = 1;
  2416. }
  2417. out:
  2418. qlcnic_free_mbx_args(&cmd);
  2419. return config;
  2420. }
  2421. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter)
  2422. {
  2423. u32 config = 0;
  2424. int status = 0;
  2425. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2426. /* Get port configuration info */
  2427. status = qlcnic_83xx_get_port_info(adapter);
  2428. /* Get Link Status related info */
  2429. config = qlcnic_83xx_test_link(adapter);
  2430. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2431. /* hard code until there is a way to get it from flash */
  2432. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2433. return status;
  2434. }
  2435. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2436. struct ethtool_cmd *ecmd)
  2437. {
  2438. int status = 0;
  2439. u32 config = adapter->ahw->port_config;
  2440. if (ecmd->autoneg)
  2441. adapter->ahw->port_config |= BIT_15;
  2442. switch (ethtool_cmd_speed(ecmd)) {
  2443. case SPEED_10:
  2444. adapter->ahw->port_config |= BIT_8;
  2445. break;
  2446. case SPEED_100:
  2447. adapter->ahw->port_config |= BIT_9;
  2448. break;
  2449. case SPEED_1000:
  2450. adapter->ahw->port_config |= BIT_10;
  2451. break;
  2452. case SPEED_10000:
  2453. adapter->ahw->port_config |= BIT_11;
  2454. break;
  2455. default:
  2456. return -EINVAL;
  2457. }
  2458. status = qlcnic_83xx_set_port_config(adapter);
  2459. if (status) {
  2460. dev_info(&adapter->pdev->dev,
  2461. "Faild to Set Link Speed and autoneg.\n");
  2462. adapter->ahw->port_config = config;
  2463. }
  2464. return status;
  2465. }
  2466. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2467. u64 *data, int index)
  2468. {
  2469. u32 low, hi;
  2470. u64 val;
  2471. low = cmd->rsp.arg[index];
  2472. hi = cmd->rsp.arg[index + 1];
  2473. val = (((u64) low) | (((u64) hi) << 32));
  2474. *data++ = val;
  2475. return data;
  2476. }
  2477. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2478. struct qlcnic_cmd_args *cmd, u64 *data,
  2479. int type, int *ret)
  2480. {
  2481. int err, k, total_regs;
  2482. *ret = 0;
  2483. err = qlcnic_issue_cmd(adapter, cmd);
  2484. if (err != QLCNIC_RCODE_SUCCESS) {
  2485. dev_info(&adapter->pdev->dev,
  2486. "Error in get statistics mailbox command\n");
  2487. *ret = -EIO;
  2488. return data;
  2489. }
  2490. total_regs = cmd->rsp.num;
  2491. switch (type) {
  2492. case QLC_83XX_STAT_MAC:
  2493. /* fill in MAC tx counters */
  2494. for (k = 2; k < 28; k += 2)
  2495. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2496. /* skip 24 bytes of reserved area */
  2497. /* fill in MAC rx counters */
  2498. for (k += 6; k < 60; k += 2)
  2499. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2500. /* skip 24 bytes of reserved area */
  2501. /* fill in MAC rx frame stats */
  2502. for (k += 6; k < 80; k += 2)
  2503. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2504. break;
  2505. case QLC_83XX_STAT_RX:
  2506. for (k = 2; k < 8; k += 2)
  2507. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2508. /* skip 8 bytes of reserved data */
  2509. for (k += 2; k < 24; k += 2)
  2510. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2511. /* skip 8 bytes containing RE1FBQ error data */
  2512. for (k += 2; k < total_regs; k += 2)
  2513. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2514. break;
  2515. case QLC_83XX_STAT_TX:
  2516. for (k = 2; k < 10; k += 2)
  2517. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2518. /* skip 8 bytes of reserved data */
  2519. for (k += 2; k < total_regs; k += 2)
  2520. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2521. break;
  2522. default:
  2523. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2524. *ret = -EIO;
  2525. }
  2526. return data;
  2527. }
  2528. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2529. {
  2530. struct qlcnic_cmd_args cmd;
  2531. int ret = 0;
  2532. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2533. /* Get Tx stats */
  2534. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2535. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2536. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2537. QLC_83XX_STAT_TX, &ret);
  2538. if (ret) {
  2539. dev_info(&adapter->pdev->dev, "Error getting MAC stats\n");
  2540. goto out;
  2541. }
  2542. /* Get MAC stats */
  2543. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2544. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2545. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2546. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2547. QLC_83XX_STAT_MAC, &ret);
  2548. if (ret) {
  2549. dev_info(&adapter->pdev->dev,
  2550. "Error getting Rx stats\n");
  2551. goto out;
  2552. }
  2553. /* Get Rx stats */
  2554. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2555. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2556. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2557. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2558. QLC_83XX_STAT_RX, &ret);
  2559. if (ret)
  2560. dev_info(&adapter->pdev->dev,
  2561. "Error getting Tx stats\n");
  2562. out:
  2563. qlcnic_free_mbx_args(&cmd);
  2564. }
  2565. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2566. {
  2567. u32 major, minor, sub;
  2568. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2569. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2570. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2571. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2572. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2573. __func__);
  2574. return 1;
  2575. }
  2576. return 0;
  2577. }
  2578. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2579. {
  2580. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2581. sizeof(adapter->ahw->ext_reg_tbl)) +
  2582. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2583. sizeof(adapter->ahw->reg_tbl));
  2584. }
  2585. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2586. {
  2587. int i, j = 0;
  2588. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2589. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2590. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2591. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2592. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2593. return i;
  2594. }
  2595. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2596. {
  2597. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2598. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2599. struct qlcnic_cmd_args cmd;
  2600. u32 data;
  2601. u16 intrpt_id, id;
  2602. u8 val;
  2603. int ret, max_sds_rings = adapter->max_sds_rings;
  2604. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  2605. return -EIO;
  2606. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST);
  2607. if (ret)
  2608. goto fail_diag_irq;
  2609. ahw->diag_cnt = 0;
  2610. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2611. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2612. intrpt_id = ahw->intr_tbl[0].id;
  2613. else
  2614. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2615. cmd.req.arg[1] = 1;
  2616. cmd.req.arg[2] = intrpt_id;
  2617. cmd.req.arg[3] = BIT_0;
  2618. ret = qlcnic_issue_cmd(adapter, &cmd);
  2619. data = cmd.rsp.arg[2];
  2620. id = LSW(data);
  2621. val = LSB(MSW(data));
  2622. if (id != intrpt_id)
  2623. dev_info(&adapter->pdev->dev,
  2624. "Interrupt generated: 0x%x, requested:0x%x\n",
  2625. id, intrpt_id);
  2626. if (val)
  2627. dev_err(&adapter->pdev->dev,
  2628. "Interrupt test error: 0x%x\n", val);
  2629. if (ret)
  2630. goto done;
  2631. msleep(20);
  2632. ret = !ahw->diag_cnt;
  2633. done:
  2634. qlcnic_free_mbx_args(&cmd);
  2635. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2636. fail_diag_irq:
  2637. adapter->max_sds_rings = max_sds_rings;
  2638. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  2639. return ret;
  2640. }
  2641. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2642. struct ethtool_pauseparam *pause)
  2643. {
  2644. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2645. int status = 0;
  2646. u32 config;
  2647. status = qlcnic_83xx_get_port_config(adapter);
  2648. if (status) {
  2649. dev_err(&adapter->pdev->dev,
  2650. "%s: Get Pause Config failed\n", __func__);
  2651. return;
  2652. }
  2653. config = ahw->port_config;
  2654. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2655. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2656. pause->tx_pause = 1;
  2657. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2658. pause->rx_pause = 1;
  2659. }
  2660. if (QLC_83XX_AUTONEG(config))
  2661. pause->autoneg = 1;
  2662. }
  2663. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2664. struct ethtool_pauseparam *pause)
  2665. {
  2666. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2667. int status = 0;
  2668. u32 config;
  2669. status = qlcnic_83xx_get_port_config(adapter);
  2670. if (status) {
  2671. dev_err(&adapter->pdev->dev,
  2672. "%s: Get Pause Config failed.\n", __func__);
  2673. return status;
  2674. }
  2675. config = ahw->port_config;
  2676. if (ahw->port_type == QLCNIC_GBE) {
  2677. if (pause->autoneg)
  2678. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2679. if (!pause->autoneg)
  2680. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2681. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2682. return -EOPNOTSUPP;
  2683. }
  2684. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2685. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2686. if (pause->rx_pause && pause->tx_pause) {
  2687. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2688. } else if (pause->rx_pause && !pause->tx_pause) {
  2689. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2690. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2691. } else if (pause->tx_pause && !pause->rx_pause) {
  2692. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2693. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2694. } else if (!pause->rx_pause && !pause->tx_pause) {
  2695. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2696. }
  2697. status = qlcnic_83xx_set_port_config(adapter);
  2698. if (status) {
  2699. dev_err(&adapter->pdev->dev,
  2700. "%s: Set Pause Config failed.\n", __func__);
  2701. ahw->port_config = config;
  2702. }
  2703. return status;
  2704. }
  2705. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2706. {
  2707. int ret;
  2708. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2709. QLC_83XX_FLASH_OEM_READ_SIG);
  2710. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2711. QLC_83XX_FLASH_READ_CTRL);
  2712. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2713. if (ret)
  2714. return -EIO;
  2715. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2716. return ret & 0xFF;
  2717. }
  2718. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2719. {
  2720. int status;
  2721. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2722. if (status == -EIO) {
  2723. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2724. __func__);
  2725. return 1;
  2726. }
  2727. return 0;
  2728. }