intel_overlay.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_reg.h"
  33. #include "intel_drv.h"
  34. /* Limits for overlay size. According to intel doc, the real limits are:
  35. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  36. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  37. * the mininum of both. */
  38. #define IMAGE_MAX_WIDTH 2048
  39. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  40. /* on 830 and 845 these large limits result in the card hanging */
  41. #define IMAGE_MAX_WIDTH_LEGACY 1024
  42. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  43. /* overlay register definitions */
  44. /* OCMD register */
  45. #define OCMD_TILED_SURFACE (0x1<<19)
  46. #define OCMD_MIRROR_MASK (0x3<<17)
  47. #define OCMD_MIRROR_MODE (0x3<<17)
  48. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  49. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  50. #define OCMD_MIRROR_BOTH (0x3<<17)
  51. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  52. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  53. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  54. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  55. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  56. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  58. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  59. #define OCMD_YUV_422_PACKED (0x8<<10)
  60. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  61. #define OCMD_YUV_420_PLANAR (0xc<<10)
  62. #define OCMD_YUV_422_PLANAR (0xd<<10)
  63. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  64. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  65. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  66. #define OCMD_BUF_TYPE_MASK (Ox1<<5)
  67. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  68. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  69. #define OCMD_TEST_MODE (0x1<<4)
  70. #define OCMD_BUFFER_SELECT (0x3<<2)
  71. #define OCMD_BUFFER0 (0x0<<2)
  72. #define OCMD_BUFFER1 (0x1<<2)
  73. #define OCMD_FIELD_SELECT (0x1<<2)
  74. #define OCMD_FIELD0 (0x0<<1)
  75. #define OCMD_FIELD1 (0x1<<1)
  76. #define OCMD_ENABLE (0x1<<0)
  77. /* OCONFIG register */
  78. #define OCONF_PIPE_MASK (0x1<<18)
  79. #define OCONF_PIPE_A (0x0<<18)
  80. #define OCONF_PIPE_B (0x1<<18)
  81. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  82. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  83. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  84. #define OCONF_CSC_BYPASS (0x1<<4)
  85. #define OCONF_CC_OUT_8BIT (0x1<<3)
  86. #define OCONF_TEST_MODE (0x1<<2)
  87. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  88. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  89. /* DCLRKM (dst-key) register */
  90. #define DST_KEY_ENABLE (0x1<<31)
  91. #define CLK_RGB24_MASK 0x0
  92. #define CLK_RGB16_MASK 0x070307
  93. #define CLK_RGB15_MASK 0x070707
  94. #define CLK_RGB8I_MASK 0xffffff
  95. #define RGB16_TO_COLORKEY(c) \
  96. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  97. #define RGB15_TO_COLORKEY(c) \
  98. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  99. /* overlay flip addr flag */
  100. #define OFC_UPDATE 0x1
  101. /* polyphase filter coefficients */
  102. #define N_HORIZ_Y_TAPS 5
  103. #define N_VERT_Y_TAPS 3
  104. #define N_HORIZ_UV_TAPS 3
  105. #define N_VERT_UV_TAPS 3
  106. #define N_PHASES 17
  107. #define MAX_TAPS 5
  108. /* memory bufferd overlay registers */
  109. struct overlay_registers {
  110. u32 OBUF_0Y;
  111. u32 OBUF_1Y;
  112. u32 OBUF_0U;
  113. u32 OBUF_0V;
  114. u32 OBUF_1U;
  115. u32 OBUF_1V;
  116. u32 OSTRIDE;
  117. u32 YRGB_VPH;
  118. u32 UV_VPH;
  119. u32 HORZ_PH;
  120. u32 INIT_PHS;
  121. u32 DWINPOS;
  122. u32 DWINSZ;
  123. u32 SWIDTH;
  124. u32 SWIDTHSW;
  125. u32 SHEIGHT;
  126. u32 YRGBSCALE;
  127. u32 UVSCALE;
  128. u32 OCLRC0;
  129. u32 OCLRC1;
  130. u32 DCLRKV;
  131. u32 DCLRKM;
  132. u32 SCLRKVH;
  133. u32 SCLRKVL;
  134. u32 SCLRKEN;
  135. u32 OCONFIG;
  136. u32 OCMD;
  137. u32 RESERVED1; /* 0x6C */
  138. u32 OSTART_0Y;
  139. u32 OSTART_1Y;
  140. u32 OSTART_0U;
  141. u32 OSTART_0V;
  142. u32 OSTART_1U;
  143. u32 OSTART_1V;
  144. u32 OTILEOFF_0Y;
  145. u32 OTILEOFF_1Y;
  146. u32 OTILEOFF_0U;
  147. u32 OTILEOFF_0V;
  148. u32 OTILEOFF_1U;
  149. u32 OTILEOFF_1V;
  150. u32 FASTHSCALE; /* 0xA0 */
  151. u32 UVSCALEV; /* 0xA4 */
  152. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  153. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  154. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  155. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  156. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  157. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  158. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  159. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  160. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  161. };
  162. /* overlay flip addr flag */
  163. #define OFC_UPDATE 0x1
  164. #define OVERLAY_NONPHYSICAL(dev) (IS_G33(dev) || IS_I965G(dev))
  165. #define OVERLAY_EXISTS(dev) (!IS_G4X(dev) && !IS_IGDNG(dev))
  166. static struct overlay_registers *intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  167. {
  168. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  169. struct overlay_registers *regs;
  170. /* no recursive mappings */
  171. BUG_ON(overlay->virt_addr);
  172. if (OVERLAY_NONPHYSICAL(overlay->dev)) {
  173. regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  174. overlay->reg_bo->gtt_offset);
  175. if (!regs) {
  176. DRM_ERROR("failed to map overlay regs in GTT\n");
  177. return NULL;
  178. }
  179. } else
  180. regs = overlay->reg_bo->phys_obj->handle->vaddr;
  181. return overlay->virt_addr = regs;
  182. }
  183. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay)
  184. {
  185. struct drm_device *dev = overlay->dev;
  186. drm_i915_private_t *dev_priv = dev->dev_private;
  187. if (OVERLAY_NONPHYSICAL(overlay->dev))
  188. io_mapping_unmap_atomic(overlay->virt_addr);
  189. overlay->virt_addr = NULL;
  190. I915_READ(OVADD); /* flush wc cashes */
  191. return;
  192. }
  193. /* overlay needs to be disable in OCMD reg */
  194. static int intel_overlay_on(struct intel_overlay *overlay)
  195. {
  196. struct drm_device *dev = overlay->dev;
  197. drm_i915_private_t *dev_priv = dev->dev_private;
  198. int ret;
  199. RING_LOCALS;
  200. BUG_ON(overlay->active);
  201. BEGIN_LP_RING(6);
  202. OUT_RING(MI_FLUSH);
  203. OUT_RING(MI_NOOP);
  204. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  205. OUT_RING(overlay->flip_addr | OFC_UPDATE);
  206. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  207. OUT_RING(MI_NOOP);
  208. ADVANCE_LP_RING();
  209. ret = i915_lp_ring_sync(dev);
  210. if (ret != 0) {
  211. DRM_ERROR("intel overlay: ring sync failed, hw likely wedged\n");
  212. overlay->hw_wedged = 1;
  213. return 0;
  214. }
  215. overlay->active = 1;
  216. return 0;
  217. }
  218. /* overlay needs to be enabled in OCMD reg */
  219. static void intel_overlay_continue(struct intel_overlay *overlay,
  220. bool load_polyphase_filter)
  221. {
  222. struct drm_device *dev = overlay->dev;
  223. drm_i915_private_t *dev_priv = dev->dev_private;
  224. u32 flip_addr = overlay->flip_addr;
  225. u32 tmp;
  226. int ret;
  227. RING_LOCALS;
  228. BUG_ON(!overlay->active);
  229. if (load_polyphase_filter)
  230. flip_addr |= OFC_UPDATE;
  231. /* check for underruns */
  232. tmp = I915_READ(DOVSTA);
  233. if (tmp & (1 << 17))
  234. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  235. BEGIN_LP_RING(6);
  236. OUT_RING(MI_FLUSH);
  237. OUT_RING(MI_NOOP);
  238. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  239. OUT_RING(flip_addr);
  240. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  241. OUT_RING(MI_NOOP);
  242. ADVANCE_LP_RING();
  243. /* run in lockstep with the hw for easier testing */
  244. ret = i915_lp_ring_sync(dev);
  245. if (ret != 0) {
  246. DRM_ERROR("intel overlay: ring sync failed, hw likely wedged\n");
  247. overlay->hw_wedged = 1;
  248. }
  249. }
  250. static int intel_overlay_wait_flip(struct intel_overlay *overlay)
  251. {
  252. /* don't overcomplicate things for now with asynchronous operations
  253. * see comment above */
  254. return 0;
  255. }
  256. /* overlay needs to be disabled in OCMD reg */
  257. static int intel_overlay_off(struct intel_overlay *overlay)
  258. {
  259. u32 flip_addr = overlay->flip_addr;
  260. struct drm_device *dev = overlay->dev;
  261. drm_i915_private_t *dev_priv = dev->dev_private;
  262. int ret;
  263. RING_LOCALS;
  264. BUG_ON(!overlay->active);
  265. /* According to intel docs the overlay hw may hang (when switching
  266. * off) without loading the filter coeffs. It is however unclear whether
  267. * this applies to the disabling of the overlay or to the switching off
  268. * of the hw. Do it in both cases */
  269. flip_addr |= OFC_UPDATE;
  270. /* wait for overlay to go idle */
  271. BEGIN_LP_RING(6);
  272. OUT_RING(MI_FLUSH);
  273. OUT_RING(MI_NOOP);
  274. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  275. OUT_RING(flip_addr);
  276. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  277. OUT_RING(MI_NOOP);
  278. ADVANCE_LP_RING();
  279. ret = i915_lp_ring_sync(dev);
  280. if (ret != 0) {
  281. DRM_ERROR("intel overlay: ring sync failed, hw likely wedged\n");
  282. overlay->hw_wedged = 1;
  283. return ret;
  284. }
  285. /* turn overlay off */
  286. /* this is not done in userspace!
  287. BEGIN_LP_RING(6);
  288. OUT_RING(MI_FLUSH);
  289. OUT_RING(MI_NOOP);
  290. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  291. OUT_RING(flip_addr);
  292. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  293. OUT_RING(MI_NOOP);
  294. ADVANCE_LP_RING();
  295. ret = i915_lp_ring_sync(dev);
  296. if (ret != 0) {
  297. DRM_ERROR("intel overlay: ring sync failed, hw likely wedged\n");
  298. overlay->hw_wedged = 1;
  299. return ret;
  300. }*/
  301. overlay->active = 0;
  302. return ret;
  303. }
  304. /* wait for pending overlay flip and release old frame */
  305. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  306. {
  307. int ret;
  308. struct drm_gem_object *obj;
  309. ret = intel_overlay_wait_flip(overlay);
  310. if (ret != 0)
  311. return ret;
  312. if (!overlay->old_vid_bo)
  313. return 0;
  314. obj = overlay->old_vid_bo->obj;
  315. i915_gem_object_unpin(obj);
  316. drm_gem_object_unreference(obj);
  317. overlay->old_vid_bo = NULL;
  318. return 0;
  319. }
  320. struct put_image_params {
  321. int format;
  322. short dst_x;
  323. short dst_y;
  324. short dst_w;
  325. short dst_h;
  326. short src_w;
  327. short src_scan_h;
  328. short src_scan_w;
  329. short src_h;
  330. short stride_Y;
  331. short stride_UV;
  332. int offset_Y;
  333. int offset_U;
  334. int offset_V;
  335. };
  336. static int packed_depth_bytes(u32 format)
  337. {
  338. switch (format & I915_OVERLAY_DEPTH_MASK) {
  339. case I915_OVERLAY_YUV422:
  340. return 4;
  341. case I915_OVERLAY_YUV411:
  342. /* return 6; not implemented */
  343. default:
  344. return -EINVAL;
  345. }
  346. }
  347. static int packed_width_bytes(u32 format, short width)
  348. {
  349. switch (format & I915_OVERLAY_DEPTH_MASK) {
  350. case I915_OVERLAY_YUV422:
  351. return width << 1;
  352. default:
  353. return -EINVAL;
  354. }
  355. }
  356. static int uv_hsubsampling(u32 format)
  357. {
  358. switch (format & I915_OVERLAY_DEPTH_MASK) {
  359. case I915_OVERLAY_YUV422:
  360. case I915_OVERLAY_YUV420:
  361. return 2;
  362. case I915_OVERLAY_YUV411:
  363. case I915_OVERLAY_YUV410:
  364. return 4;
  365. default:
  366. return -EINVAL;
  367. }
  368. }
  369. static int uv_vsubsampling(u32 format)
  370. {
  371. switch (format & I915_OVERLAY_DEPTH_MASK) {
  372. case I915_OVERLAY_YUV420:
  373. case I915_OVERLAY_YUV410:
  374. return 2;
  375. case I915_OVERLAY_YUV422:
  376. case I915_OVERLAY_YUV411:
  377. return 1;
  378. default:
  379. return -EINVAL;
  380. }
  381. }
  382. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  383. {
  384. u32 mask, shift, ret;
  385. if (IS_I9XX(dev)) {
  386. mask = 0x3f;
  387. shift = 6;
  388. } else {
  389. mask = 0x1f;
  390. shift = 5;
  391. }
  392. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  393. if (IS_I9XX(dev))
  394. ret <<= 1;
  395. ret -=1;
  396. return ret << 2;
  397. }
  398. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  399. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  400. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  401. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  402. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  403. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  404. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  405. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  406. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  407. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  408. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  409. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  410. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  411. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  412. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  413. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  414. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  415. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000};
  416. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  417. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  418. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  419. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  420. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  421. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  422. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  423. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  424. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  425. 0x3000, 0x0800, 0x3000};
  426. static void update_polyphase_filter(struct overlay_registers *regs)
  427. {
  428. memcpy(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  429. memcpy(regs->UV_HCOEFS, uv_static_hcoeffs, sizeof(uv_static_hcoeffs));
  430. }
  431. static bool update_scaling_factors(struct intel_overlay *overlay,
  432. struct overlay_registers *regs,
  433. struct put_image_params *params)
  434. {
  435. /* fixed point with a 12 bit shift */
  436. u32 xscale, yscale, xscale_UV, yscale_UV;
  437. #define FP_SHIFT 12
  438. #define FRACT_MASK 0xfff
  439. bool scale_changed = false;
  440. int uv_hscale = uv_hsubsampling(params->format);
  441. int uv_vscale = uv_vsubsampling(params->format);
  442. if (params->dst_w > 1)
  443. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  444. /(params->dst_w);
  445. else
  446. xscale = 1 << FP_SHIFT;
  447. if (params->dst_h > 1)
  448. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  449. /(params->dst_h);
  450. else
  451. yscale = 1 << FP_SHIFT;
  452. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  453. xscale_UV = xscale/uv_hscale;
  454. yscale_UV = yscale/uv_vscale;
  455. /* make the Y scale to UV scale ratio an exact multiply */
  456. xscale = xscale_UV * uv_hscale;
  457. yscale = yscale_UV * uv_vscale;
  458. /*} else {
  459. xscale_UV = 0;
  460. yscale_UV = 0;
  461. }*/
  462. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  463. scale_changed = true;
  464. overlay->old_xscale = xscale;
  465. overlay->old_yscale = yscale;
  466. regs->YRGBSCALE = ((yscale & FRACT_MASK) << 20)
  467. | ((xscale >> FP_SHIFT) << 16)
  468. | ((xscale & FRACT_MASK) << 3);
  469. regs->UVSCALE = ((yscale_UV & FRACT_MASK) << 20)
  470. | ((xscale_UV >> FP_SHIFT) << 16)
  471. | ((xscale_UV & FRACT_MASK) << 3);
  472. regs->UVSCALEV = ((yscale >> FP_SHIFT) << 16)
  473. | ((yscale_UV >> FP_SHIFT) << 0);
  474. if (scale_changed)
  475. update_polyphase_filter(regs);
  476. return scale_changed;
  477. }
  478. static void update_colorkey(struct intel_overlay *overlay,
  479. struct overlay_registers *regs)
  480. {
  481. u32 key = overlay->color_key;
  482. switch (overlay->crtc->base.fb->bits_per_pixel) {
  483. case 8:
  484. regs->DCLRKV = 0;
  485. regs->DCLRKM = CLK_RGB8I_MASK | DST_KEY_ENABLE;
  486. case 16:
  487. if (overlay->crtc->base.fb->depth == 15) {
  488. regs->DCLRKV = RGB15_TO_COLORKEY(key);
  489. regs->DCLRKM = CLK_RGB15_MASK | DST_KEY_ENABLE;
  490. } else {
  491. regs->DCLRKV = RGB16_TO_COLORKEY(key);
  492. regs->DCLRKM = CLK_RGB16_MASK | DST_KEY_ENABLE;
  493. }
  494. case 24:
  495. case 32:
  496. regs->DCLRKV = key;
  497. regs->DCLRKM = CLK_RGB24_MASK | DST_KEY_ENABLE;
  498. }
  499. }
  500. static u32 overlay_cmd_reg(struct put_image_params *params)
  501. {
  502. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  503. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  504. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  505. case I915_OVERLAY_YUV422:
  506. cmd |= OCMD_YUV_422_PLANAR;
  507. break;
  508. case I915_OVERLAY_YUV420:
  509. cmd |= OCMD_YUV_420_PLANAR;
  510. break;
  511. case I915_OVERLAY_YUV411:
  512. case I915_OVERLAY_YUV410:
  513. cmd |= OCMD_YUV_410_PLANAR;
  514. break;
  515. }
  516. } else { /* YUV packed */
  517. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  518. case I915_OVERLAY_YUV422:
  519. cmd |= OCMD_YUV_422_PACKED;
  520. break;
  521. case I915_OVERLAY_YUV411:
  522. cmd |= OCMD_YUV_411_PACKED;
  523. break;
  524. }
  525. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  526. case I915_OVERLAY_NO_SWAP:
  527. break;
  528. case I915_OVERLAY_UV_SWAP:
  529. cmd |= OCMD_UV_SWAP;
  530. break;
  531. case I915_OVERLAY_Y_SWAP:
  532. cmd |= OCMD_Y_SWAP;
  533. break;
  534. case I915_OVERLAY_Y_AND_UV_SWAP:
  535. cmd |= OCMD_Y_AND_UV_SWAP;
  536. break;
  537. }
  538. }
  539. return cmd;
  540. }
  541. int intel_overlay_do_put_image(struct intel_overlay *overlay,
  542. struct drm_gem_object *new_bo,
  543. struct put_image_params *params)
  544. {
  545. int ret, tmp_width;
  546. struct overlay_registers *regs;
  547. bool scale_changed = false;
  548. struct drm_i915_gem_object *bo_priv = new_bo->driver_private;
  549. struct drm_device *dev = overlay->dev;
  550. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  551. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  552. BUG_ON(!overlay);
  553. if (overlay->hw_wedged)
  554. return -EBUSY;
  555. ret = intel_overlay_release_old_vid(overlay);
  556. if (ret != 0)
  557. return ret;
  558. ret = i915_gem_object_pin(new_bo, PAGE_SIZE);
  559. if (ret != 0)
  560. return ret;
  561. ret = i915_gem_object_set_to_gtt_domain(new_bo, 0);
  562. if (ret != 0)
  563. goto out_unpin;
  564. if (!overlay->active) {
  565. regs = intel_overlay_map_regs_atomic(overlay);
  566. if (!regs) {
  567. ret = -ENOMEM;
  568. goto out_unpin;
  569. }
  570. regs->OCONFIG = OCONF_CC_OUT_8BIT;
  571. if (IS_I965GM(overlay->dev))
  572. regs->OCONFIG |= OCONF_CSC_MODE_BT709;
  573. regs->OCONFIG |= overlay->crtc->pipe == 0 ?
  574. OCONF_PIPE_A : OCONF_PIPE_B;
  575. intel_overlay_unmap_regs_atomic(overlay);
  576. ret = intel_overlay_on(overlay);
  577. if (ret != 0)
  578. goto out_unpin;
  579. }
  580. regs = intel_overlay_map_regs_atomic(overlay);
  581. if (!regs) {
  582. ret = -ENOMEM;
  583. goto out_unpin;
  584. }
  585. regs->DWINPOS = (params->dst_y << 16) | params->dst_x;
  586. regs->DWINSZ = (params->dst_h << 16) | params->dst_w;
  587. if (params->format & I915_OVERLAY_YUV_PACKED)
  588. tmp_width = packed_width_bytes(params->format, params->src_w);
  589. else
  590. tmp_width = params->src_w;
  591. regs->SWIDTH = params->src_w;
  592. regs->SWIDTHSW = calc_swidthsw(overlay->dev,
  593. params->offset_Y, tmp_width);
  594. regs->SHEIGHT = params->src_h;
  595. regs->OBUF_0Y = bo_priv->gtt_offset + params-> offset_Y;
  596. regs->OSTRIDE = params->stride_Y;
  597. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  598. int uv_hscale = uv_hsubsampling(params->format);
  599. int uv_vscale = uv_vsubsampling(params->format);
  600. u32 tmp_U, tmp_V;
  601. regs->SWIDTH |= (params->src_w/uv_hscale) << 16;
  602. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  603. params->src_w/uv_hscale);
  604. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  605. params->src_w/uv_hscale);
  606. regs->SWIDTHSW |= max_t(u32, tmp_U, tmp_V) << 16;
  607. regs->SHEIGHT |= (params->src_h/uv_vscale) << 16;
  608. regs->OBUF_0U = bo_priv->gtt_offset + params->offset_U;
  609. regs->OBUF_0V = bo_priv->gtt_offset + params->offset_V;
  610. regs->OSTRIDE |= params->stride_UV << 16;
  611. }
  612. scale_changed = update_scaling_factors(overlay, regs, params);
  613. update_colorkey(overlay, regs);
  614. regs->OCMD = overlay_cmd_reg(params);
  615. intel_overlay_unmap_regs_atomic(overlay);
  616. intel_overlay_continue(overlay, scale_changed);
  617. overlay->old_vid_bo = overlay->vid_bo;
  618. overlay->vid_bo = new_bo->driver_private;
  619. return 0;
  620. out_unpin:
  621. i915_gem_object_unpin(new_bo);
  622. return ret;
  623. }
  624. int intel_overlay_switch_off(struct intel_overlay *overlay)
  625. {
  626. int ret;
  627. struct overlay_registers *regs;
  628. struct drm_gem_object *obj;
  629. struct drm_device *dev = overlay->dev;
  630. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  631. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  632. if (!overlay->active)
  633. return 0;
  634. if (overlay->hw_wedged)
  635. return -EBUSY;
  636. ret = intel_overlay_release_old_vid(overlay);
  637. if (ret != 0)
  638. return ret;
  639. regs = intel_overlay_map_regs_atomic(overlay);
  640. regs->OCMD = 0;
  641. intel_overlay_unmap_regs_atomic(overlay);
  642. ret = intel_overlay_off(overlay);
  643. /* never have the overlay hw on without showing a frame */
  644. BUG_ON(!overlay->vid_bo);
  645. obj = overlay->vid_bo->obj;
  646. i915_gem_object_unpin(obj);
  647. drm_gem_object_unreference(obj);
  648. overlay->vid_bo = NULL;
  649. overlay->crtc->overlay = NULL;
  650. overlay->crtc = NULL;
  651. return 0;
  652. }
  653. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  654. struct intel_crtc *crtc)
  655. {
  656. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  657. u32 pipeconf;
  658. int pipeconf_reg = (crtc->pipe == 0) ? PIPEACONF : PIPEBCONF;
  659. if (!crtc->base.enabled || crtc->dpms_mode != DRM_MODE_DPMS_ON)
  660. return -EINVAL;
  661. pipeconf = I915_READ(pipeconf_reg);
  662. /* can't use the overlay with double wide pipe */
  663. if (!IS_I965G(overlay->dev) && pipeconf & PIPEACONF_DOUBLE_WIDE)
  664. return -EINVAL;
  665. return 0;
  666. }
  667. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  668. {
  669. struct drm_device *dev = overlay->dev;
  670. drm_i915_private_t *dev_priv = dev->dev_private;
  671. u32 ratio;
  672. u32 pfit_control = I915_READ(PFIT_CONTROL);
  673. /* XXX: This is not the same logic as in the xorg driver, but more in
  674. * line with the intel documentation for the i965 */
  675. if (!IS_I965G(dev) && (pfit_control & VERT_AUTO_SCALE)) {
  676. ratio = I915_READ(PFIT_AUTO_RATIOS) >> PFIT_VERT_SCALE_SHIFT;
  677. } else { /* on i965 use the PGM reg to read out the autoscaler values */
  678. ratio = I915_READ(PFIT_PGM_RATIOS);
  679. if (IS_I965G(dev))
  680. ratio >>= PFIT_VERT_SCALE_SHIFT_965;
  681. else
  682. ratio >>= PFIT_VERT_SCALE_SHIFT;
  683. }
  684. overlay->pfit_vscale_ratio = ratio;
  685. }
  686. static int check_overlay_dst(struct intel_overlay *overlay,
  687. struct drm_intel_overlay_put_image *rec)
  688. {
  689. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  690. if ((rec->dst_x < mode->crtc_hdisplay)
  691. && (rec->dst_x + rec->dst_width
  692. <= mode->crtc_hdisplay)
  693. && (rec->dst_y < mode->crtc_vdisplay)
  694. && (rec->dst_y + rec->dst_height
  695. <= mode->crtc_vdisplay))
  696. return 0;
  697. else
  698. return -EINVAL;
  699. }
  700. static int check_overlay_scaling(struct put_image_params *rec)
  701. {
  702. u32 tmp;
  703. /* downscaling limit is 8.0 */
  704. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  705. if (tmp > 7)
  706. return -EINVAL;
  707. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  708. if (tmp > 7)
  709. return -EINVAL;
  710. return 0;
  711. }
  712. static int check_overlay_src(struct drm_device *dev,
  713. struct drm_intel_overlay_put_image *rec,
  714. struct drm_gem_object *new_bo)
  715. {
  716. u32 stride_mask;
  717. int depth;
  718. int uv_hscale = uv_hsubsampling(rec->flags);
  719. int uv_vscale = uv_vsubsampling(rec->flags);
  720. size_t tmp;
  721. /* check src dimensions */
  722. if (IS_845G(dev) || IS_I830(dev)) {
  723. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY
  724. || rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  725. return -EINVAL;
  726. } else {
  727. if (rec->src_height > IMAGE_MAX_HEIGHT
  728. || rec->src_width > IMAGE_MAX_WIDTH)
  729. return -EINVAL;
  730. }
  731. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  732. if (rec->src_height < N_VERT_Y_TAPS*4
  733. || rec->src_width < N_HORIZ_Y_TAPS*4)
  734. return -EINVAL;
  735. /* check alingment constrains */
  736. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  737. case I915_OVERLAY_RGB:
  738. /* not implemented */
  739. return -EINVAL;
  740. case I915_OVERLAY_YUV_PACKED:
  741. depth = packed_depth_bytes(rec->flags);
  742. if (uv_vscale != 1)
  743. return -EINVAL;
  744. if (depth < 0)
  745. return depth;
  746. /* ignore UV planes */
  747. rec->stride_UV = 0;
  748. rec->offset_U = 0;
  749. rec->offset_V = 0;
  750. /* check pixel alignment */
  751. if (rec->offset_Y % depth)
  752. return -EINVAL;
  753. break;
  754. case I915_OVERLAY_YUV_PLANAR:
  755. if (uv_vscale < 0 || uv_hscale < 0)
  756. return -EINVAL;
  757. /* no offset restrictions for planar formats */
  758. break;
  759. default:
  760. return -EINVAL;
  761. }
  762. if (rec->src_width % uv_hscale)
  763. return -EINVAL;
  764. /* stride checking */
  765. stride_mask = 63;
  766. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  767. return -EINVAL;
  768. if (IS_I965G(dev) && rec->stride_Y < 512)
  769. return -EINVAL;
  770. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  771. 4 : 8;
  772. if (rec->stride_Y > tmp*1024 || rec->stride_UV > 2*1024)
  773. return -EINVAL;
  774. /* check buffer dimensions */
  775. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  776. case I915_OVERLAY_RGB:
  777. case I915_OVERLAY_YUV_PACKED:
  778. /* always 4 Y values per depth pixels */
  779. if (packed_width_bytes(rec->flags, rec->src_width)
  780. > rec->stride_Y)
  781. return -EINVAL;
  782. tmp = rec->stride_Y*rec->src_height;
  783. if (rec->offset_Y + tmp > new_bo->size)
  784. return -EINVAL;
  785. break;
  786. case I915_OVERLAY_YUV_PLANAR:
  787. if (rec->src_width > rec->stride_Y)
  788. return -EINVAL;
  789. if (rec->src_width/uv_hscale > rec->stride_UV)
  790. return -EINVAL;
  791. tmp = rec->stride_Y*rec->src_height;
  792. if (rec->offset_Y + tmp > new_bo->size)
  793. return -EINVAL;
  794. tmp = rec->stride_UV*rec->src_height;
  795. tmp /= uv_vscale;
  796. if (rec->offset_U + tmp > new_bo->size
  797. || rec->offset_V + tmp > new_bo->size)
  798. return -EINVAL;
  799. break;
  800. }
  801. return 0;
  802. }
  803. int intel_overlay_put_image(struct drm_device *dev, void *data,
  804. struct drm_file *file_priv)
  805. {
  806. struct drm_intel_overlay_put_image *put_image_rec = data;
  807. drm_i915_private_t *dev_priv = dev->dev_private;
  808. struct intel_overlay *overlay;
  809. struct drm_mode_object *drmmode_obj;
  810. struct intel_crtc *crtc;
  811. struct drm_gem_object *new_bo;
  812. struct put_image_params *params;
  813. int ret;
  814. if (!dev_priv) {
  815. DRM_ERROR("called with no initialization\n");
  816. return -EINVAL;
  817. }
  818. overlay = dev_priv->overlay;
  819. if (!overlay) {
  820. DRM_DEBUG("userspace bug: no overlay\n");
  821. return -ENODEV;
  822. }
  823. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  824. mutex_lock(&dev->mode_config.mutex);
  825. mutex_lock(&dev->struct_mutex);
  826. ret = intel_overlay_switch_off(overlay);
  827. mutex_unlock(&dev->struct_mutex);
  828. mutex_unlock(&dev->mode_config.mutex);
  829. return ret;
  830. }
  831. params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
  832. if (!params)
  833. return -ENOMEM;
  834. drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
  835. DRM_MODE_OBJECT_CRTC);
  836. if (!drmmode_obj)
  837. return -ENOENT;
  838. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  839. new_bo = drm_gem_object_lookup(dev, file_priv,
  840. put_image_rec->bo_handle);
  841. if (!new_bo)
  842. return -ENOENT;
  843. mutex_lock(&dev->mode_config.mutex);
  844. mutex_lock(&dev->struct_mutex);
  845. if (overlay->crtc != crtc) {
  846. struct drm_display_mode *mode = &crtc->base.mode;
  847. ret = intel_overlay_switch_off(overlay);
  848. if (ret != 0)
  849. goto out_unlock;
  850. ret = check_overlay_possible_on_crtc(overlay, crtc);
  851. if (ret != 0)
  852. goto out_unlock;
  853. overlay->crtc = crtc;
  854. crtc->overlay = overlay;
  855. if (intel_panel_fitter_pipe(dev) == crtc->pipe
  856. /* and line to wide, i.e. one-line-mode */
  857. && mode->hdisplay > 1024) {
  858. overlay->pfit_active = 1;
  859. update_pfit_vscale_ratio(overlay);
  860. } else
  861. overlay->pfit_active = 0;
  862. }
  863. ret = check_overlay_dst(overlay, put_image_rec);
  864. if (ret != 0)
  865. goto out_unlock;
  866. if (overlay->pfit_active) {
  867. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  868. overlay->pfit_vscale_ratio);
  869. /* shifting right rounds downwards, so add 1 */
  870. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  871. overlay->pfit_vscale_ratio) + 1;
  872. } else {
  873. params->dst_y = put_image_rec->dst_y;
  874. params->dst_h = put_image_rec->dst_height;
  875. }
  876. params->dst_x = put_image_rec->dst_x;
  877. params->dst_w = put_image_rec->dst_width;
  878. params->src_w = put_image_rec->src_width;
  879. params->src_h = put_image_rec->src_height;
  880. params->src_scan_w = put_image_rec->src_scan_width;
  881. params->src_scan_h = put_image_rec->src_scan_height;
  882. if (params->src_scan_h > params->src_h
  883. || params->src_scan_w > params->src_w) {
  884. ret = -EINVAL;
  885. goto out_unlock;
  886. }
  887. ret = check_overlay_src(dev, put_image_rec, new_bo);
  888. if (ret != 0)
  889. goto out_unlock;
  890. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  891. params->stride_Y = put_image_rec->stride_Y;
  892. params->stride_UV = put_image_rec->stride_UV;
  893. params->offset_Y = put_image_rec->offset_Y;
  894. params->offset_U = put_image_rec->offset_U;
  895. params->offset_V = put_image_rec->offset_V;
  896. /* Check scaling after src size to prevent a divide-by-zero. */
  897. ret = check_overlay_scaling(params);
  898. if (ret != 0)
  899. goto out_unlock;
  900. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  901. if (ret != 0)
  902. goto out_unlock;
  903. mutex_unlock(&dev->struct_mutex);
  904. mutex_unlock(&dev->mode_config.mutex);
  905. kfree(params);
  906. return 0;
  907. out_unlock:
  908. mutex_unlock(&dev->struct_mutex);
  909. mutex_unlock(&dev->mode_config.mutex);
  910. drm_gem_object_unreference(new_bo);
  911. kfree(params);
  912. return ret;
  913. }
  914. static void update_reg_attrs(struct intel_overlay *overlay,
  915. struct overlay_registers *regs)
  916. {
  917. regs->OCLRC0 = (overlay->contrast << 18) | (overlay->brightness & 0xff);
  918. regs->OCLRC1 = overlay->saturation;
  919. }
  920. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  921. {
  922. int i;
  923. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  924. return false;
  925. for (i = 0; i < 3; i++) {
  926. if (((gamma1 >> i * 8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  927. return false;
  928. }
  929. return true;
  930. }
  931. static bool check_gamma5_errata(u32 gamma5)
  932. {
  933. int i;
  934. for (i = 0; i < 3; i++) {
  935. if (((gamma5 >> i*8) & 0xff) == 0x80)
  936. return false;
  937. }
  938. return true;
  939. }
  940. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  941. {
  942. if (!check_gamma_bounds(0, attrs->gamma0)
  943. || !check_gamma_bounds(attrs->gamma0, attrs->gamma1)
  944. || !check_gamma_bounds(attrs->gamma1, attrs->gamma2)
  945. || !check_gamma_bounds(attrs->gamma2, attrs->gamma3)
  946. || !check_gamma_bounds(attrs->gamma3, attrs->gamma4)
  947. || !check_gamma_bounds(attrs->gamma4, attrs->gamma5)
  948. || !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  949. return -EINVAL;
  950. if (!check_gamma5_errata(attrs->gamma5))
  951. return -EINVAL;
  952. return 0;
  953. }
  954. int intel_overlay_attrs(struct drm_device *dev, void *data,
  955. struct drm_file *file_priv)
  956. {
  957. struct drm_intel_overlay_attrs *attrs = data;
  958. drm_i915_private_t *dev_priv = dev->dev_private;
  959. struct intel_overlay *overlay;
  960. struct overlay_registers *regs;
  961. int ret;
  962. if (!dev_priv) {
  963. DRM_ERROR("called with no initialization\n");
  964. return -EINVAL;
  965. }
  966. overlay = dev_priv->overlay;
  967. if (!overlay) {
  968. DRM_DEBUG("userspace bug: no overlay\n");
  969. return -ENODEV;
  970. }
  971. mutex_lock(&dev->mode_config.mutex);
  972. mutex_lock(&dev->struct_mutex);
  973. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  974. attrs->color_key = overlay->color_key;
  975. attrs->brightness = overlay->brightness;
  976. attrs->contrast = overlay->contrast;
  977. attrs->saturation = overlay->saturation;
  978. if (IS_I9XX(dev)) {
  979. attrs->gamma0 = I915_READ(OGAMC0);
  980. attrs->gamma1 = I915_READ(OGAMC1);
  981. attrs->gamma2 = I915_READ(OGAMC2);
  982. attrs->gamma3 = I915_READ(OGAMC3);
  983. attrs->gamma4 = I915_READ(OGAMC4);
  984. attrs->gamma5 = I915_READ(OGAMC5);
  985. }
  986. ret = 0;
  987. } else {
  988. overlay->color_key = attrs->color_key;
  989. if (attrs->brightness >= -128 && attrs->brightness <= 127) {
  990. overlay->brightness = attrs->brightness;
  991. } else {
  992. ret = -EINVAL;
  993. goto out_unlock;
  994. }
  995. if (attrs->contrast <= 255) {
  996. overlay->contrast = attrs->contrast;
  997. } else {
  998. ret = -EINVAL;
  999. goto out_unlock;
  1000. }
  1001. if (attrs->saturation <= 1023) {
  1002. overlay->saturation = attrs->saturation;
  1003. } else {
  1004. ret = -EINVAL;
  1005. goto out_unlock;
  1006. }
  1007. regs = intel_overlay_map_regs_atomic(overlay);
  1008. if (!regs) {
  1009. ret = -ENOMEM;
  1010. goto out_unlock;
  1011. }
  1012. update_reg_attrs(overlay, regs);
  1013. intel_overlay_unmap_regs_atomic(overlay);
  1014. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1015. if (!IS_I9XX(dev)) {
  1016. ret = -EINVAL;
  1017. goto out_unlock;
  1018. }
  1019. if (overlay->active) {
  1020. ret = -EBUSY;
  1021. goto out_unlock;
  1022. }
  1023. ret = check_gamma(attrs);
  1024. if (ret != 0)
  1025. goto out_unlock;
  1026. I915_WRITE(OGAMC0, attrs->gamma0);
  1027. I915_WRITE(OGAMC1, attrs->gamma1);
  1028. I915_WRITE(OGAMC2, attrs->gamma2);
  1029. I915_WRITE(OGAMC3, attrs->gamma3);
  1030. I915_WRITE(OGAMC4, attrs->gamma4);
  1031. I915_WRITE(OGAMC5, attrs->gamma5);
  1032. }
  1033. ret = 0;
  1034. }
  1035. out_unlock:
  1036. mutex_unlock(&dev->struct_mutex);
  1037. mutex_unlock(&dev->mode_config.mutex);
  1038. return ret;
  1039. }
  1040. void intel_setup_overlay(struct drm_device *dev)
  1041. {
  1042. drm_i915_private_t *dev_priv = dev->dev_private;
  1043. struct intel_overlay *overlay;
  1044. struct drm_gem_object *reg_bo;
  1045. struct overlay_registers *regs;
  1046. int ret;
  1047. if (!OVERLAY_EXISTS(dev))
  1048. return;
  1049. overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
  1050. if (!overlay)
  1051. return;
  1052. overlay->dev = dev;
  1053. reg_bo = drm_gem_object_alloc(dev, PAGE_SIZE);
  1054. if (!reg_bo)
  1055. goto out_free;
  1056. overlay->reg_bo = reg_bo->driver_private;
  1057. if (OVERLAY_NONPHYSICAL(dev)) {
  1058. ret = i915_gem_object_pin(reg_bo, PAGE_SIZE);
  1059. if (ret) {
  1060. DRM_ERROR("failed to pin overlay register bo\n");
  1061. goto out_free_bo;
  1062. }
  1063. overlay->flip_addr = overlay->reg_bo->gtt_offset;
  1064. } else {
  1065. ret = i915_gem_attach_phys_object(dev, reg_bo,
  1066. I915_GEM_PHYS_OVERLAY_REGS);
  1067. if (ret) {
  1068. DRM_ERROR("failed to attach phys overlay regs\n");
  1069. goto out_free_bo;
  1070. }
  1071. overlay->flip_addr = overlay->reg_bo->phys_obj->handle->busaddr;
  1072. }
  1073. /* init all values */
  1074. overlay->color_key = 0x0101fe;
  1075. overlay->brightness = -19;
  1076. overlay->contrast = 75;
  1077. overlay->saturation = 146;
  1078. regs = intel_overlay_map_regs_atomic(overlay);
  1079. if (!regs)
  1080. goto out_free_bo;
  1081. memset(regs, 0, sizeof(struct overlay_registers));
  1082. update_polyphase_filter(regs);
  1083. update_reg_attrs(overlay, regs);
  1084. intel_overlay_unmap_regs_atomic(overlay);
  1085. dev_priv->overlay = overlay;
  1086. DRM_INFO("initialized overlay support\n");
  1087. return;
  1088. out_free_bo:
  1089. drm_gem_object_unreference(reg_bo);
  1090. out_free:
  1091. kfree(overlay);
  1092. return;
  1093. }
  1094. void intel_cleanup_overlay(struct drm_device *dev)
  1095. {
  1096. drm_i915_private_t *dev_priv = dev->dev_private;
  1097. if (dev_priv->overlay) {
  1098. /* The bo's should be free'd by the generic code already.
  1099. * Furthermore modesetting teardown happens beforehand so the
  1100. * hardware should be off already */
  1101. BUG_ON(dev_priv->overlay->active);
  1102. kfree(dev_priv->overlay);
  1103. }
  1104. }