r600.c 144 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <drm/drmP.h>
  33. #include <drm/radeon_drm.h>
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #include "radeon_ucode.h"
  41. /* Firmware Names */
  42. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  43. MODULE_FIRMWARE("radeon/R600_me.bin");
  44. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  45. MODULE_FIRMWARE("radeon/RV610_me.bin");
  46. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  47. MODULE_FIRMWARE("radeon/RV630_me.bin");
  48. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  49. MODULE_FIRMWARE("radeon/RV620_me.bin");
  50. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  51. MODULE_FIRMWARE("radeon/RV635_me.bin");
  52. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV670_me.bin");
  54. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RS780_me.bin");
  56. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV770_me.bin");
  58. MODULE_FIRMWARE("radeon/RV770_smc.bin");
  59. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV730_me.bin");
  61. MODULE_FIRMWARE("radeon/RV730_smc.bin");
  62. MODULE_FIRMWARE("radeon/RV740_smc.bin");
  63. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV710_me.bin");
  65. MODULE_FIRMWARE("radeon/RV710_smc.bin");
  66. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  67. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  68. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  69. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  70. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  71. MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
  72. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  73. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  74. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
  76. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  77. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
  80. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
  84. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  85. MODULE_FIRMWARE("radeon/PALM_me.bin");
  86. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  87. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  88. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  90. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  91. static const u32 crtc_offsets[2] =
  92. {
  93. 0,
  94. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  95. };
  96. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  97. /* r600,rv610,rv630,rv620,rv635,rv670 */
  98. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  99. static void r600_gpu_init(struct radeon_device *rdev);
  100. void r600_fini(struct radeon_device *rdev);
  101. void r600_irq_disable(struct radeon_device *rdev);
  102. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  103. extern int evergreen_rlc_resume(struct radeon_device *rdev);
  104. /**
  105. * r600_get_xclk - get the xclk
  106. *
  107. * @rdev: radeon_device pointer
  108. *
  109. * Returns the reference clock used by the gfx engine
  110. * (r6xx, IGPs, APUs).
  111. */
  112. u32 r600_get_xclk(struct radeon_device *rdev)
  113. {
  114. return rdev->clock.spll.reference_freq;
  115. }
  116. /* get temperature in millidegrees */
  117. int rv6xx_get_temp(struct radeon_device *rdev)
  118. {
  119. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  120. ASIC_T_SHIFT;
  121. int actual_temp = temp & 0xff;
  122. if (temp & 0x100)
  123. actual_temp -= 256;
  124. return actual_temp * 1000;
  125. }
  126. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  127. {
  128. int i;
  129. rdev->pm.dynpm_can_upclock = true;
  130. rdev->pm.dynpm_can_downclock = true;
  131. /* power state array is low to high, default is first */
  132. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  133. int min_power_state_index = 0;
  134. if (rdev->pm.num_power_states > 2)
  135. min_power_state_index = 1;
  136. switch (rdev->pm.dynpm_planned_action) {
  137. case DYNPM_ACTION_MINIMUM:
  138. rdev->pm.requested_power_state_index = min_power_state_index;
  139. rdev->pm.requested_clock_mode_index = 0;
  140. rdev->pm.dynpm_can_downclock = false;
  141. break;
  142. case DYNPM_ACTION_DOWNCLOCK:
  143. if (rdev->pm.current_power_state_index == min_power_state_index) {
  144. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  145. rdev->pm.dynpm_can_downclock = false;
  146. } else {
  147. if (rdev->pm.active_crtc_count > 1) {
  148. for (i = 0; i < rdev->pm.num_power_states; i++) {
  149. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  150. continue;
  151. else if (i >= rdev->pm.current_power_state_index) {
  152. rdev->pm.requested_power_state_index =
  153. rdev->pm.current_power_state_index;
  154. break;
  155. } else {
  156. rdev->pm.requested_power_state_index = i;
  157. break;
  158. }
  159. }
  160. } else {
  161. if (rdev->pm.current_power_state_index == 0)
  162. rdev->pm.requested_power_state_index =
  163. rdev->pm.num_power_states - 1;
  164. else
  165. rdev->pm.requested_power_state_index =
  166. rdev->pm.current_power_state_index - 1;
  167. }
  168. }
  169. rdev->pm.requested_clock_mode_index = 0;
  170. /* don't use the power state if crtcs are active and no display flag is set */
  171. if ((rdev->pm.active_crtc_count > 0) &&
  172. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  173. clock_info[rdev->pm.requested_clock_mode_index].flags &
  174. RADEON_PM_MODE_NO_DISPLAY)) {
  175. rdev->pm.requested_power_state_index++;
  176. }
  177. break;
  178. case DYNPM_ACTION_UPCLOCK:
  179. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  180. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  181. rdev->pm.dynpm_can_upclock = false;
  182. } else {
  183. if (rdev->pm.active_crtc_count > 1) {
  184. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  185. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  186. continue;
  187. else if (i <= rdev->pm.current_power_state_index) {
  188. rdev->pm.requested_power_state_index =
  189. rdev->pm.current_power_state_index;
  190. break;
  191. } else {
  192. rdev->pm.requested_power_state_index = i;
  193. break;
  194. }
  195. }
  196. } else
  197. rdev->pm.requested_power_state_index =
  198. rdev->pm.current_power_state_index + 1;
  199. }
  200. rdev->pm.requested_clock_mode_index = 0;
  201. break;
  202. case DYNPM_ACTION_DEFAULT:
  203. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  204. rdev->pm.requested_clock_mode_index = 0;
  205. rdev->pm.dynpm_can_upclock = false;
  206. break;
  207. case DYNPM_ACTION_NONE:
  208. default:
  209. DRM_ERROR("Requested mode for not defined action\n");
  210. return;
  211. }
  212. } else {
  213. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  214. /* for now just select the first power state and switch between clock modes */
  215. /* power state array is low to high, default is first (0) */
  216. if (rdev->pm.active_crtc_count > 1) {
  217. rdev->pm.requested_power_state_index = -1;
  218. /* start at 1 as we don't want the default mode */
  219. for (i = 1; i < rdev->pm.num_power_states; i++) {
  220. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  221. continue;
  222. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  223. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  224. rdev->pm.requested_power_state_index = i;
  225. break;
  226. }
  227. }
  228. /* if nothing selected, grab the default state. */
  229. if (rdev->pm.requested_power_state_index == -1)
  230. rdev->pm.requested_power_state_index = 0;
  231. } else
  232. rdev->pm.requested_power_state_index = 1;
  233. switch (rdev->pm.dynpm_planned_action) {
  234. case DYNPM_ACTION_MINIMUM:
  235. rdev->pm.requested_clock_mode_index = 0;
  236. rdev->pm.dynpm_can_downclock = false;
  237. break;
  238. case DYNPM_ACTION_DOWNCLOCK:
  239. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  240. if (rdev->pm.current_clock_mode_index == 0) {
  241. rdev->pm.requested_clock_mode_index = 0;
  242. rdev->pm.dynpm_can_downclock = false;
  243. } else
  244. rdev->pm.requested_clock_mode_index =
  245. rdev->pm.current_clock_mode_index - 1;
  246. } else {
  247. rdev->pm.requested_clock_mode_index = 0;
  248. rdev->pm.dynpm_can_downclock = false;
  249. }
  250. /* don't use the power state if crtcs are active and no display flag is set */
  251. if ((rdev->pm.active_crtc_count > 0) &&
  252. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  253. clock_info[rdev->pm.requested_clock_mode_index].flags &
  254. RADEON_PM_MODE_NO_DISPLAY)) {
  255. rdev->pm.requested_clock_mode_index++;
  256. }
  257. break;
  258. case DYNPM_ACTION_UPCLOCK:
  259. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  260. if (rdev->pm.current_clock_mode_index ==
  261. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  262. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  263. rdev->pm.dynpm_can_upclock = false;
  264. } else
  265. rdev->pm.requested_clock_mode_index =
  266. rdev->pm.current_clock_mode_index + 1;
  267. } else {
  268. rdev->pm.requested_clock_mode_index =
  269. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  270. rdev->pm.dynpm_can_upclock = false;
  271. }
  272. break;
  273. case DYNPM_ACTION_DEFAULT:
  274. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  275. rdev->pm.requested_clock_mode_index = 0;
  276. rdev->pm.dynpm_can_upclock = false;
  277. break;
  278. case DYNPM_ACTION_NONE:
  279. default:
  280. DRM_ERROR("Requested mode for not defined action\n");
  281. return;
  282. }
  283. }
  284. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  285. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  286. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  287. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  288. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  289. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  290. pcie_lanes);
  291. }
  292. void rs780_pm_init_profile(struct radeon_device *rdev)
  293. {
  294. if (rdev->pm.num_power_states == 2) {
  295. /* default */
  296. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  297. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  298. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  300. /* low sh */
  301. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  305. /* mid sh */
  306. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  310. /* high sh */
  311. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  313. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  315. /* low mh */
  316. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  317. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  318. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  320. /* mid mh */
  321. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  322. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  323. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  324. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  325. /* high mh */
  326. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  327. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  329. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  330. } else if (rdev->pm.num_power_states == 3) {
  331. /* default */
  332. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  333. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  334. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  336. /* low sh */
  337. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  339. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  341. /* mid sh */
  342. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  344. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  346. /* high sh */
  347. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  349. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  351. /* low mh */
  352. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  353. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  354. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  355. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  356. /* mid mh */
  357. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  358. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  359. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  360. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  361. /* high mh */
  362. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  363. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  365. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  366. } else {
  367. /* default */
  368. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  369. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  370. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  372. /* low sh */
  373. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  375. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  377. /* mid sh */
  378. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  380. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  382. /* high sh */
  383. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  384. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  385. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  387. /* low mh */
  388. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  389. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  390. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  391. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  392. /* mid mh */
  393. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  394. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  395. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  396. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  397. /* high mh */
  398. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  399. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  400. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  401. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  402. }
  403. }
  404. void r600_pm_init_profile(struct radeon_device *rdev)
  405. {
  406. int idx;
  407. if (rdev->family == CHIP_R600) {
  408. /* XXX */
  409. /* default */
  410. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  413. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  414. /* low sh */
  415. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  418. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  419. /* mid sh */
  420. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  423. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  424. /* high sh */
  425. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  429. /* low mh */
  430. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  431. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  432. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  433. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  434. /* mid mh */
  435. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  436. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  437. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  438. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  439. /* high mh */
  440. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  441. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  442. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  443. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  444. } else {
  445. if (rdev->pm.num_power_states < 4) {
  446. /* default */
  447. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  448. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  449. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  450. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  451. /* low sh */
  452. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  453. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  454. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  455. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  456. /* mid sh */
  457. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  458. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  459. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  460. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  461. /* high sh */
  462. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  463. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  466. /* low mh */
  467. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  468. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  469. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  470. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  471. /* low mh */
  472. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  473. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  474. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  475. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  476. /* high mh */
  477. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  478. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  479. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  481. } else {
  482. /* default */
  483. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  484. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  485. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  486. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  487. /* low sh */
  488. if (rdev->flags & RADEON_IS_MOBILITY)
  489. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  490. else
  491. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  492. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  493. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  494. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  495. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  496. /* mid sh */
  497. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  498. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  499. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  500. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  501. /* high sh */
  502. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  503. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  504. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  505. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  506. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  507. /* low mh */
  508. if (rdev->flags & RADEON_IS_MOBILITY)
  509. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  510. else
  511. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  512. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  513. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  514. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  515. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  516. /* mid mh */
  517. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  518. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  519. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  520. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  521. /* high mh */
  522. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  523. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  524. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  525. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  526. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  527. }
  528. }
  529. }
  530. void r600_pm_misc(struct radeon_device *rdev)
  531. {
  532. int req_ps_idx = rdev->pm.requested_power_state_index;
  533. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  534. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  535. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  536. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  537. /* 0xff01 is a flag rather then an actual voltage */
  538. if (voltage->voltage == 0xff01)
  539. return;
  540. if (voltage->voltage != rdev->pm.current_vddc) {
  541. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  542. rdev->pm.current_vddc = voltage->voltage;
  543. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  544. }
  545. }
  546. }
  547. bool r600_gui_idle(struct radeon_device *rdev)
  548. {
  549. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  550. return false;
  551. else
  552. return true;
  553. }
  554. /* hpd for digital panel detect/disconnect */
  555. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  556. {
  557. bool connected = false;
  558. if (ASIC_IS_DCE3(rdev)) {
  559. switch (hpd) {
  560. case RADEON_HPD_1:
  561. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  562. connected = true;
  563. break;
  564. case RADEON_HPD_2:
  565. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  566. connected = true;
  567. break;
  568. case RADEON_HPD_3:
  569. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  570. connected = true;
  571. break;
  572. case RADEON_HPD_4:
  573. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  574. connected = true;
  575. break;
  576. /* DCE 3.2 */
  577. case RADEON_HPD_5:
  578. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  579. connected = true;
  580. break;
  581. case RADEON_HPD_6:
  582. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  583. connected = true;
  584. break;
  585. default:
  586. break;
  587. }
  588. } else {
  589. switch (hpd) {
  590. case RADEON_HPD_1:
  591. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  592. connected = true;
  593. break;
  594. case RADEON_HPD_2:
  595. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  596. connected = true;
  597. break;
  598. case RADEON_HPD_3:
  599. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  600. connected = true;
  601. break;
  602. default:
  603. break;
  604. }
  605. }
  606. return connected;
  607. }
  608. void r600_hpd_set_polarity(struct radeon_device *rdev,
  609. enum radeon_hpd_id hpd)
  610. {
  611. u32 tmp;
  612. bool connected = r600_hpd_sense(rdev, hpd);
  613. if (ASIC_IS_DCE3(rdev)) {
  614. switch (hpd) {
  615. case RADEON_HPD_1:
  616. tmp = RREG32(DC_HPD1_INT_CONTROL);
  617. if (connected)
  618. tmp &= ~DC_HPDx_INT_POLARITY;
  619. else
  620. tmp |= DC_HPDx_INT_POLARITY;
  621. WREG32(DC_HPD1_INT_CONTROL, tmp);
  622. break;
  623. case RADEON_HPD_2:
  624. tmp = RREG32(DC_HPD2_INT_CONTROL);
  625. if (connected)
  626. tmp &= ~DC_HPDx_INT_POLARITY;
  627. else
  628. tmp |= DC_HPDx_INT_POLARITY;
  629. WREG32(DC_HPD2_INT_CONTROL, tmp);
  630. break;
  631. case RADEON_HPD_3:
  632. tmp = RREG32(DC_HPD3_INT_CONTROL);
  633. if (connected)
  634. tmp &= ~DC_HPDx_INT_POLARITY;
  635. else
  636. tmp |= DC_HPDx_INT_POLARITY;
  637. WREG32(DC_HPD3_INT_CONTROL, tmp);
  638. break;
  639. case RADEON_HPD_4:
  640. tmp = RREG32(DC_HPD4_INT_CONTROL);
  641. if (connected)
  642. tmp &= ~DC_HPDx_INT_POLARITY;
  643. else
  644. tmp |= DC_HPDx_INT_POLARITY;
  645. WREG32(DC_HPD4_INT_CONTROL, tmp);
  646. break;
  647. case RADEON_HPD_5:
  648. tmp = RREG32(DC_HPD5_INT_CONTROL);
  649. if (connected)
  650. tmp &= ~DC_HPDx_INT_POLARITY;
  651. else
  652. tmp |= DC_HPDx_INT_POLARITY;
  653. WREG32(DC_HPD5_INT_CONTROL, tmp);
  654. break;
  655. /* DCE 3.2 */
  656. case RADEON_HPD_6:
  657. tmp = RREG32(DC_HPD6_INT_CONTROL);
  658. if (connected)
  659. tmp &= ~DC_HPDx_INT_POLARITY;
  660. else
  661. tmp |= DC_HPDx_INT_POLARITY;
  662. WREG32(DC_HPD6_INT_CONTROL, tmp);
  663. break;
  664. default:
  665. break;
  666. }
  667. } else {
  668. switch (hpd) {
  669. case RADEON_HPD_1:
  670. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  671. if (connected)
  672. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  673. else
  674. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  675. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  676. break;
  677. case RADEON_HPD_2:
  678. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  679. if (connected)
  680. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  681. else
  682. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  683. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  684. break;
  685. case RADEON_HPD_3:
  686. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  687. if (connected)
  688. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  689. else
  690. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  691. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  692. break;
  693. default:
  694. break;
  695. }
  696. }
  697. }
  698. void r600_hpd_init(struct radeon_device *rdev)
  699. {
  700. struct drm_device *dev = rdev->ddev;
  701. struct drm_connector *connector;
  702. unsigned enable = 0;
  703. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  704. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  705. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  706. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  707. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  708. * aux dp channel on imac and help (but not completely fix)
  709. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  710. */
  711. continue;
  712. }
  713. if (ASIC_IS_DCE3(rdev)) {
  714. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  715. if (ASIC_IS_DCE32(rdev))
  716. tmp |= DC_HPDx_EN;
  717. switch (radeon_connector->hpd.hpd) {
  718. case RADEON_HPD_1:
  719. WREG32(DC_HPD1_CONTROL, tmp);
  720. break;
  721. case RADEON_HPD_2:
  722. WREG32(DC_HPD2_CONTROL, tmp);
  723. break;
  724. case RADEON_HPD_3:
  725. WREG32(DC_HPD3_CONTROL, tmp);
  726. break;
  727. case RADEON_HPD_4:
  728. WREG32(DC_HPD4_CONTROL, tmp);
  729. break;
  730. /* DCE 3.2 */
  731. case RADEON_HPD_5:
  732. WREG32(DC_HPD5_CONTROL, tmp);
  733. break;
  734. case RADEON_HPD_6:
  735. WREG32(DC_HPD6_CONTROL, tmp);
  736. break;
  737. default:
  738. break;
  739. }
  740. } else {
  741. switch (radeon_connector->hpd.hpd) {
  742. case RADEON_HPD_1:
  743. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  744. break;
  745. case RADEON_HPD_2:
  746. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  747. break;
  748. case RADEON_HPD_3:
  749. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  750. break;
  751. default:
  752. break;
  753. }
  754. }
  755. enable |= 1 << radeon_connector->hpd.hpd;
  756. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  757. }
  758. radeon_irq_kms_enable_hpd(rdev, enable);
  759. }
  760. void r600_hpd_fini(struct radeon_device *rdev)
  761. {
  762. struct drm_device *dev = rdev->ddev;
  763. struct drm_connector *connector;
  764. unsigned disable = 0;
  765. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  766. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  767. if (ASIC_IS_DCE3(rdev)) {
  768. switch (radeon_connector->hpd.hpd) {
  769. case RADEON_HPD_1:
  770. WREG32(DC_HPD1_CONTROL, 0);
  771. break;
  772. case RADEON_HPD_2:
  773. WREG32(DC_HPD2_CONTROL, 0);
  774. break;
  775. case RADEON_HPD_3:
  776. WREG32(DC_HPD3_CONTROL, 0);
  777. break;
  778. case RADEON_HPD_4:
  779. WREG32(DC_HPD4_CONTROL, 0);
  780. break;
  781. /* DCE 3.2 */
  782. case RADEON_HPD_5:
  783. WREG32(DC_HPD5_CONTROL, 0);
  784. break;
  785. case RADEON_HPD_6:
  786. WREG32(DC_HPD6_CONTROL, 0);
  787. break;
  788. default:
  789. break;
  790. }
  791. } else {
  792. switch (radeon_connector->hpd.hpd) {
  793. case RADEON_HPD_1:
  794. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  795. break;
  796. case RADEON_HPD_2:
  797. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  798. break;
  799. case RADEON_HPD_3:
  800. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  801. break;
  802. default:
  803. break;
  804. }
  805. }
  806. disable |= 1 << radeon_connector->hpd.hpd;
  807. }
  808. radeon_irq_kms_disable_hpd(rdev, disable);
  809. }
  810. /*
  811. * R600 PCIE GART
  812. */
  813. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  814. {
  815. unsigned i;
  816. u32 tmp;
  817. /* flush hdp cache so updates hit vram */
  818. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  819. !(rdev->flags & RADEON_IS_AGP)) {
  820. void __iomem *ptr = (void *)rdev->gart.ptr;
  821. u32 tmp;
  822. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  823. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  824. * This seems to cause problems on some AGP cards. Just use the old
  825. * method for them.
  826. */
  827. WREG32(HDP_DEBUG1, 0);
  828. tmp = readl((void __iomem *)ptr);
  829. } else
  830. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  831. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  832. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  833. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  834. for (i = 0; i < rdev->usec_timeout; i++) {
  835. /* read MC_STATUS */
  836. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  837. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  838. if (tmp == 2) {
  839. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  840. return;
  841. }
  842. if (tmp) {
  843. return;
  844. }
  845. udelay(1);
  846. }
  847. }
  848. int r600_pcie_gart_init(struct radeon_device *rdev)
  849. {
  850. int r;
  851. if (rdev->gart.robj) {
  852. WARN(1, "R600 PCIE GART already initialized\n");
  853. return 0;
  854. }
  855. /* Initialize common gart structure */
  856. r = radeon_gart_init(rdev);
  857. if (r)
  858. return r;
  859. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  860. return radeon_gart_table_vram_alloc(rdev);
  861. }
  862. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  863. {
  864. u32 tmp;
  865. int r, i;
  866. if (rdev->gart.robj == NULL) {
  867. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  868. return -EINVAL;
  869. }
  870. r = radeon_gart_table_vram_pin(rdev);
  871. if (r)
  872. return r;
  873. radeon_gart_restore(rdev);
  874. /* Setup L2 cache */
  875. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  876. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  877. EFFECTIVE_L2_QUEUE_SIZE(7));
  878. WREG32(VM_L2_CNTL2, 0);
  879. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  880. /* Setup TLB control */
  881. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  882. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  883. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  884. ENABLE_WAIT_L2_QUERY;
  885. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  886. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  887. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  888. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  889. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  890. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  891. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  892. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  893. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  894. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  895. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  896. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  897. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  898. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  899. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  900. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  901. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  902. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  903. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  904. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  905. (u32)(rdev->dummy_page.addr >> 12));
  906. for (i = 1; i < 7; i++)
  907. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  908. r600_pcie_gart_tlb_flush(rdev);
  909. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  910. (unsigned)(rdev->mc.gtt_size >> 20),
  911. (unsigned long long)rdev->gart.table_addr);
  912. rdev->gart.ready = true;
  913. return 0;
  914. }
  915. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  916. {
  917. u32 tmp;
  918. int i;
  919. /* Disable all tables */
  920. for (i = 0; i < 7; i++)
  921. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  922. /* Disable L2 cache */
  923. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  924. EFFECTIVE_L2_QUEUE_SIZE(7));
  925. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  926. /* Setup L1 TLB control */
  927. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  928. ENABLE_WAIT_L2_QUERY;
  929. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  930. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  931. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  932. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  933. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  934. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  935. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  938. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  939. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  943. radeon_gart_table_vram_unpin(rdev);
  944. }
  945. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  946. {
  947. radeon_gart_fini(rdev);
  948. r600_pcie_gart_disable(rdev);
  949. radeon_gart_table_vram_free(rdev);
  950. }
  951. static void r600_agp_enable(struct radeon_device *rdev)
  952. {
  953. u32 tmp;
  954. int i;
  955. /* Setup L2 cache */
  956. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  957. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  958. EFFECTIVE_L2_QUEUE_SIZE(7));
  959. WREG32(VM_L2_CNTL2, 0);
  960. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  961. /* Setup TLB control */
  962. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  963. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  964. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  965. ENABLE_WAIT_L2_QUERY;
  966. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  967. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  969. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  970. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  971. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  972. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  973. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  974. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  975. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  976. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  977. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  978. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  979. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  980. for (i = 0; i < 7; i++)
  981. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  982. }
  983. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  984. {
  985. unsigned i;
  986. u32 tmp;
  987. for (i = 0; i < rdev->usec_timeout; i++) {
  988. /* read MC_STATUS */
  989. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  990. if (!tmp)
  991. return 0;
  992. udelay(1);
  993. }
  994. return -1;
  995. }
  996. uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  997. {
  998. uint32_t r;
  999. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
  1000. r = RREG32(R_0028FC_MC_DATA);
  1001. WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
  1002. return r;
  1003. }
  1004. void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1005. {
  1006. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
  1007. S_0028F8_MC_IND_WR_EN(1));
  1008. WREG32(R_0028FC_MC_DATA, v);
  1009. WREG32(R_0028F8_MC_INDEX, 0x7F);
  1010. }
  1011. static void r600_mc_program(struct radeon_device *rdev)
  1012. {
  1013. struct rv515_mc_save save;
  1014. u32 tmp;
  1015. int i, j;
  1016. /* Initialize HDP */
  1017. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1018. WREG32((0x2c14 + j), 0x00000000);
  1019. WREG32((0x2c18 + j), 0x00000000);
  1020. WREG32((0x2c1c + j), 0x00000000);
  1021. WREG32((0x2c20 + j), 0x00000000);
  1022. WREG32((0x2c24 + j), 0x00000000);
  1023. }
  1024. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1025. rv515_mc_stop(rdev, &save);
  1026. if (r600_mc_wait_for_idle(rdev)) {
  1027. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1028. }
  1029. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1030. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1031. /* Update configuration */
  1032. if (rdev->flags & RADEON_IS_AGP) {
  1033. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1034. /* VRAM before AGP */
  1035. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1036. rdev->mc.vram_start >> 12);
  1037. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1038. rdev->mc.gtt_end >> 12);
  1039. } else {
  1040. /* VRAM after AGP */
  1041. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1042. rdev->mc.gtt_start >> 12);
  1043. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1044. rdev->mc.vram_end >> 12);
  1045. }
  1046. } else {
  1047. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1048. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1049. }
  1050. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1051. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1052. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1053. WREG32(MC_VM_FB_LOCATION, tmp);
  1054. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1055. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1056. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1057. if (rdev->flags & RADEON_IS_AGP) {
  1058. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1059. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1060. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1061. } else {
  1062. WREG32(MC_VM_AGP_BASE, 0);
  1063. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1064. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1065. }
  1066. if (r600_mc_wait_for_idle(rdev)) {
  1067. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1068. }
  1069. rv515_mc_resume(rdev, &save);
  1070. /* we need to own VRAM, so turn off the VGA renderer here
  1071. * to stop it overwriting our objects */
  1072. rv515_vga_render_disable(rdev);
  1073. }
  1074. /**
  1075. * r600_vram_gtt_location - try to find VRAM & GTT location
  1076. * @rdev: radeon device structure holding all necessary informations
  1077. * @mc: memory controller structure holding memory informations
  1078. *
  1079. * Function will place try to place VRAM at same place as in CPU (PCI)
  1080. * address space as some GPU seems to have issue when we reprogram at
  1081. * different address space.
  1082. *
  1083. * If there is not enough space to fit the unvisible VRAM after the
  1084. * aperture then we limit the VRAM size to the aperture.
  1085. *
  1086. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1087. * them to be in one from GPU point of view so that we can program GPU to
  1088. * catch access outside them (weird GPU policy see ??).
  1089. *
  1090. * This function will never fails, worst case are limiting VRAM or GTT.
  1091. *
  1092. * Note: GTT start, end, size should be initialized before calling this
  1093. * function on AGP platform.
  1094. */
  1095. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1096. {
  1097. u64 size_bf, size_af;
  1098. if (mc->mc_vram_size > 0xE0000000) {
  1099. /* leave room for at least 512M GTT */
  1100. dev_warn(rdev->dev, "limiting VRAM\n");
  1101. mc->real_vram_size = 0xE0000000;
  1102. mc->mc_vram_size = 0xE0000000;
  1103. }
  1104. if (rdev->flags & RADEON_IS_AGP) {
  1105. size_bf = mc->gtt_start;
  1106. size_af = mc->mc_mask - mc->gtt_end;
  1107. if (size_bf > size_af) {
  1108. if (mc->mc_vram_size > size_bf) {
  1109. dev_warn(rdev->dev, "limiting VRAM\n");
  1110. mc->real_vram_size = size_bf;
  1111. mc->mc_vram_size = size_bf;
  1112. }
  1113. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1114. } else {
  1115. if (mc->mc_vram_size > size_af) {
  1116. dev_warn(rdev->dev, "limiting VRAM\n");
  1117. mc->real_vram_size = size_af;
  1118. mc->mc_vram_size = size_af;
  1119. }
  1120. mc->vram_start = mc->gtt_end + 1;
  1121. }
  1122. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1123. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1124. mc->mc_vram_size >> 20, mc->vram_start,
  1125. mc->vram_end, mc->real_vram_size >> 20);
  1126. } else {
  1127. u64 base = 0;
  1128. if (rdev->flags & RADEON_IS_IGP) {
  1129. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1130. base <<= 24;
  1131. }
  1132. radeon_vram_location(rdev, &rdev->mc, base);
  1133. rdev->mc.gtt_base_align = 0;
  1134. radeon_gtt_location(rdev, mc);
  1135. }
  1136. }
  1137. static int r600_mc_init(struct radeon_device *rdev)
  1138. {
  1139. u32 tmp;
  1140. int chansize, numchan;
  1141. uint32_t h_addr, l_addr;
  1142. unsigned long long k8_addr;
  1143. /* Get VRAM informations */
  1144. rdev->mc.vram_is_ddr = true;
  1145. tmp = RREG32(RAMCFG);
  1146. if (tmp & CHANSIZE_OVERRIDE) {
  1147. chansize = 16;
  1148. } else if (tmp & CHANSIZE_MASK) {
  1149. chansize = 64;
  1150. } else {
  1151. chansize = 32;
  1152. }
  1153. tmp = RREG32(CHMAP);
  1154. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1155. case 0:
  1156. default:
  1157. numchan = 1;
  1158. break;
  1159. case 1:
  1160. numchan = 2;
  1161. break;
  1162. case 2:
  1163. numchan = 4;
  1164. break;
  1165. case 3:
  1166. numchan = 8;
  1167. break;
  1168. }
  1169. rdev->mc.vram_width = numchan * chansize;
  1170. /* Could aper size report 0 ? */
  1171. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1172. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1173. /* Setup GPU memory space */
  1174. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1175. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1176. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1177. r600_vram_gtt_location(rdev, &rdev->mc);
  1178. if (rdev->flags & RADEON_IS_IGP) {
  1179. rs690_pm_info(rdev);
  1180. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1181. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  1182. /* Use K8 direct mapping for fast fb access. */
  1183. rdev->fastfb_working = false;
  1184. h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
  1185. l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
  1186. k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
  1187. #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
  1188. if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
  1189. #endif
  1190. {
  1191. /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
  1192. * memory is present.
  1193. */
  1194. if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
  1195. DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
  1196. (unsigned long long)rdev->mc.aper_base, k8_addr);
  1197. rdev->mc.aper_base = (resource_size_t)k8_addr;
  1198. rdev->fastfb_working = true;
  1199. }
  1200. }
  1201. }
  1202. }
  1203. radeon_update_bandwidth_info(rdev);
  1204. return 0;
  1205. }
  1206. int r600_vram_scratch_init(struct radeon_device *rdev)
  1207. {
  1208. int r;
  1209. if (rdev->vram_scratch.robj == NULL) {
  1210. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1211. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1212. NULL, &rdev->vram_scratch.robj);
  1213. if (r) {
  1214. return r;
  1215. }
  1216. }
  1217. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1218. if (unlikely(r != 0))
  1219. return r;
  1220. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1221. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1222. if (r) {
  1223. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1224. return r;
  1225. }
  1226. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1227. (void **)&rdev->vram_scratch.ptr);
  1228. if (r)
  1229. radeon_bo_unpin(rdev->vram_scratch.robj);
  1230. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1231. return r;
  1232. }
  1233. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1234. {
  1235. int r;
  1236. if (rdev->vram_scratch.robj == NULL) {
  1237. return;
  1238. }
  1239. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1240. if (likely(r == 0)) {
  1241. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1242. radeon_bo_unpin(rdev->vram_scratch.robj);
  1243. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1244. }
  1245. radeon_bo_unref(&rdev->vram_scratch.robj);
  1246. }
  1247. void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
  1248. {
  1249. u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
  1250. if (hung)
  1251. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1252. else
  1253. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1254. WREG32(R600_BIOS_3_SCRATCH, tmp);
  1255. }
  1256. static void r600_print_gpu_status_regs(struct radeon_device *rdev)
  1257. {
  1258. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1259. RREG32(R_008010_GRBM_STATUS));
  1260. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1261. RREG32(R_008014_GRBM_STATUS2));
  1262. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1263. RREG32(R_000E50_SRBM_STATUS));
  1264. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1265. RREG32(CP_STALLED_STAT1));
  1266. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1267. RREG32(CP_STALLED_STAT2));
  1268. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1269. RREG32(CP_BUSY_STAT));
  1270. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1271. RREG32(CP_STAT));
  1272. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1273. RREG32(DMA_STATUS_REG));
  1274. }
  1275. static bool r600_is_display_hung(struct radeon_device *rdev)
  1276. {
  1277. u32 crtc_hung = 0;
  1278. u32 crtc_status[2];
  1279. u32 i, j, tmp;
  1280. for (i = 0; i < rdev->num_crtc; i++) {
  1281. if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
  1282. crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1283. crtc_hung |= (1 << i);
  1284. }
  1285. }
  1286. for (j = 0; j < 10; j++) {
  1287. for (i = 0; i < rdev->num_crtc; i++) {
  1288. if (crtc_hung & (1 << i)) {
  1289. tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1290. if (tmp != crtc_status[i])
  1291. crtc_hung &= ~(1 << i);
  1292. }
  1293. }
  1294. if (crtc_hung == 0)
  1295. return false;
  1296. udelay(100);
  1297. }
  1298. return true;
  1299. }
  1300. static u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
  1301. {
  1302. u32 reset_mask = 0;
  1303. u32 tmp;
  1304. /* GRBM_STATUS */
  1305. tmp = RREG32(R_008010_GRBM_STATUS);
  1306. if (rdev->family >= CHIP_RV770) {
  1307. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1308. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1309. G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1310. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1311. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1312. reset_mask |= RADEON_RESET_GFX;
  1313. } else {
  1314. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1315. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1316. G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1317. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1318. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1319. reset_mask |= RADEON_RESET_GFX;
  1320. }
  1321. if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
  1322. G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
  1323. reset_mask |= RADEON_RESET_CP;
  1324. if (G_008010_GRBM_EE_BUSY(tmp))
  1325. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1326. /* DMA_STATUS_REG */
  1327. tmp = RREG32(DMA_STATUS_REG);
  1328. if (!(tmp & DMA_IDLE))
  1329. reset_mask |= RADEON_RESET_DMA;
  1330. /* SRBM_STATUS */
  1331. tmp = RREG32(R_000E50_SRBM_STATUS);
  1332. if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
  1333. reset_mask |= RADEON_RESET_RLC;
  1334. if (G_000E50_IH_BUSY(tmp))
  1335. reset_mask |= RADEON_RESET_IH;
  1336. if (G_000E50_SEM_BUSY(tmp))
  1337. reset_mask |= RADEON_RESET_SEM;
  1338. if (G_000E50_GRBM_RQ_PENDING(tmp))
  1339. reset_mask |= RADEON_RESET_GRBM;
  1340. if (G_000E50_VMC_BUSY(tmp))
  1341. reset_mask |= RADEON_RESET_VMC;
  1342. if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
  1343. G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
  1344. G_000E50_MCDW_BUSY(tmp))
  1345. reset_mask |= RADEON_RESET_MC;
  1346. if (r600_is_display_hung(rdev))
  1347. reset_mask |= RADEON_RESET_DISPLAY;
  1348. /* Skip MC reset as it's mostly likely not hung, just busy */
  1349. if (reset_mask & RADEON_RESET_MC) {
  1350. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1351. reset_mask &= ~RADEON_RESET_MC;
  1352. }
  1353. return reset_mask;
  1354. }
  1355. static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1356. {
  1357. struct rv515_mc_save save;
  1358. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1359. u32 tmp;
  1360. if (reset_mask == 0)
  1361. return;
  1362. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1363. r600_print_gpu_status_regs(rdev);
  1364. /* Disable CP parsing/prefetching */
  1365. if (rdev->family >= CHIP_RV770)
  1366. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1367. else
  1368. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1369. /* disable the RLC */
  1370. WREG32(RLC_CNTL, 0);
  1371. if (reset_mask & RADEON_RESET_DMA) {
  1372. /* Disable DMA */
  1373. tmp = RREG32(DMA_RB_CNTL);
  1374. tmp &= ~DMA_RB_ENABLE;
  1375. WREG32(DMA_RB_CNTL, tmp);
  1376. }
  1377. mdelay(50);
  1378. rv515_mc_stop(rdev, &save);
  1379. if (r600_mc_wait_for_idle(rdev)) {
  1380. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1381. }
  1382. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1383. if (rdev->family >= CHIP_RV770)
  1384. grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
  1385. S_008020_SOFT_RESET_CB(1) |
  1386. S_008020_SOFT_RESET_PA(1) |
  1387. S_008020_SOFT_RESET_SC(1) |
  1388. S_008020_SOFT_RESET_SPI(1) |
  1389. S_008020_SOFT_RESET_SX(1) |
  1390. S_008020_SOFT_RESET_SH(1) |
  1391. S_008020_SOFT_RESET_TC(1) |
  1392. S_008020_SOFT_RESET_TA(1) |
  1393. S_008020_SOFT_RESET_VC(1) |
  1394. S_008020_SOFT_RESET_VGT(1);
  1395. else
  1396. grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
  1397. S_008020_SOFT_RESET_DB(1) |
  1398. S_008020_SOFT_RESET_CB(1) |
  1399. S_008020_SOFT_RESET_PA(1) |
  1400. S_008020_SOFT_RESET_SC(1) |
  1401. S_008020_SOFT_RESET_SMX(1) |
  1402. S_008020_SOFT_RESET_SPI(1) |
  1403. S_008020_SOFT_RESET_SX(1) |
  1404. S_008020_SOFT_RESET_SH(1) |
  1405. S_008020_SOFT_RESET_TC(1) |
  1406. S_008020_SOFT_RESET_TA(1) |
  1407. S_008020_SOFT_RESET_VC(1) |
  1408. S_008020_SOFT_RESET_VGT(1);
  1409. }
  1410. if (reset_mask & RADEON_RESET_CP) {
  1411. grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
  1412. S_008020_SOFT_RESET_VGT(1);
  1413. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1414. }
  1415. if (reset_mask & RADEON_RESET_DMA) {
  1416. if (rdev->family >= CHIP_RV770)
  1417. srbm_soft_reset |= RV770_SOFT_RESET_DMA;
  1418. else
  1419. srbm_soft_reset |= SOFT_RESET_DMA;
  1420. }
  1421. if (reset_mask & RADEON_RESET_RLC)
  1422. srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
  1423. if (reset_mask & RADEON_RESET_SEM)
  1424. srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
  1425. if (reset_mask & RADEON_RESET_IH)
  1426. srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
  1427. if (reset_mask & RADEON_RESET_GRBM)
  1428. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1429. if (!(rdev->flags & RADEON_IS_IGP)) {
  1430. if (reset_mask & RADEON_RESET_MC)
  1431. srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
  1432. }
  1433. if (reset_mask & RADEON_RESET_VMC)
  1434. srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
  1435. if (grbm_soft_reset) {
  1436. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1437. tmp |= grbm_soft_reset;
  1438. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1439. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1440. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1441. udelay(50);
  1442. tmp &= ~grbm_soft_reset;
  1443. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1444. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1445. }
  1446. if (srbm_soft_reset) {
  1447. tmp = RREG32(SRBM_SOFT_RESET);
  1448. tmp |= srbm_soft_reset;
  1449. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1450. WREG32(SRBM_SOFT_RESET, tmp);
  1451. tmp = RREG32(SRBM_SOFT_RESET);
  1452. udelay(50);
  1453. tmp &= ~srbm_soft_reset;
  1454. WREG32(SRBM_SOFT_RESET, tmp);
  1455. tmp = RREG32(SRBM_SOFT_RESET);
  1456. }
  1457. /* Wait a little for things to settle down */
  1458. mdelay(1);
  1459. rv515_mc_resume(rdev, &save);
  1460. udelay(50);
  1461. r600_print_gpu_status_regs(rdev);
  1462. }
  1463. int r600_asic_reset(struct radeon_device *rdev)
  1464. {
  1465. u32 reset_mask;
  1466. reset_mask = r600_gpu_check_soft_reset(rdev);
  1467. if (reset_mask)
  1468. r600_set_bios_scratch_engine_hung(rdev, true);
  1469. r600_gpu_soft_reset(rdev, reset_mask);
  1470. reset_mask = r600_gpu_check_soft_reset(rdev);
  1471. if (!reset_mask)
  1472. r600_set_bios_scratch_engine_hung(rdev, false);
  1473. return 0;
  1474. }
  1475. /**
  1476. * r600_gfx_is_lockup - Check if the GFX engine is locked up
  1477. *
  1478. * @rdev: radeon_device pointer
  1479. * @ring: radeon_ring structure holding ring information
  1480. *
  1481. * Check if the GFX engine is locked up.
  1482. * Returns true if the engine appears to be locked up, false if not.
  1483. */
  1484. bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1485. {
  1486. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1487. if (!(reset_mask & (RADEON_RESET_GFX |
  1488. RADEON_RESET_COMPUTE |
  1489. RADEON_RESET_CP))) {
  1490. radeon_ring_lockup_update(ring);
  1491. return false;
  1492. }
  1493. /* force CP activities */
  1494. radeon_ring_force_activity(rdev, ring);
  1495. return radeon_ring_test_lockup(rdev, ring);
  1496. }
  1497. /**
  1498. * r600_dma_is_lockup - Check if the DMA engine is locked up
  1499. *
  1500. * @rdev: radeon_device pointer
  1501. * @ring: radeon_ring structure holding ring information
  1502. *
  1503. * Check if the async DMA engine is locked up.
  1504. * Returns true if the engine appears to be locked up, false if not.
  1505. */
  1506. bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1507. {
  1508. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1509. if (!(reset_mask & RADEON_RESET_DMA)) {
  1510. radeon_ring_lockup_update(ring);
  1511. return false;
  1512. }
  1513. /* force ring activities */
  1514. radeon_ring_force_activity(rdev, ring);
  1515. return radeon_ring_test_lockup(rdev, ring);
  1516. }
  1517. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1518. u32 tiling_pipe_num,
  1519. u32 max_rb_num,
  1520. u32 total_max_rb_num,
  1521. u32 disabled_rb_mask)
  1522. {
  1523. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1524. u32 pipe_rb_ratio, pipe_rb_remain, tmp;
  1525. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1526. unsigned i, j;
  1527. /* mask out the RBs that don't exist on that asic */
  1528. tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
  1529. /* make sure at least one RB is available */
  1530. if ((tmp & 0xff) != 0xff)
  1531. disabled_rb_mask = tmp;
  1532. rendering_pipe_num = 1 << tiling_pipe_num;
  1533. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1534. BUG_ON(rendering_pipe_num < req_rb_num);
  1535. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1536. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1537. if (rdev->family <= CHIP_RV740) {
  1538. /* r6xx/r7xx */
  1539. rb_num_width = 2;
  1540. } else {
  1541. /* eg+ */
  1542. rb_num_width = 4;
  1543. }
  1544. for (i = 0; i < max_rb_num; i++) {
  1545. if (!(mask & disabled_rb_mask)) {
  1546. for (j = 0; j < pipe_rb_ratio; j++) {
  1547. data <<= rb_num_width;
  1548. data |= max_rb_num - i - 1;
  1549. }
  1550. if (pipe_rb_remain) {
  1551. data <<= rb_num_width;
  1552. data |= max_rb_num - i - 1;
  1553. pipe_rb_remain--;
  1554. }
  1555. }
  1556. mask >>= 1;
  1557. }
  1558. return data;
  1559. }
  1560. int r600_count_pipe_bits(uint32_t val)
  1561. {
  1562. return hweight32(val);
  1563. }
  1564. static void r600_gpu_init(struct radeon_device *rdev)
  1565. {
  1566. u32 tiling_config;
  1567. u32 ramcfg;
  1568. u32 cc_rb_backend_disable;
  1569. u32 cc_gc_shader_pipe_config;
  1570. u32 tmp;
  1571. int i, j;
  1572. u32 sq_config;
  1573. u32 sq_gpr_resource_mgmt_1 = 0;
  1574. u32 sq_gpr_resource_mgmt_2 = 0;
  1575. u32 sq_thread_resource_mgmt = 0;
  1576. u32 sq_stack_resource_mgmt_1 = 0;
  1577. u32 sq_stack_resource_mgmt_2 = 0;
  1578. u32 disabled_rb_mask;
  1579. rdev->config.r600.tiling_group_size = 256;
  1580. switch (rdev->family) {
  1581. case CHIP_R600:
  1582. rdev->config.r600.max_pipes = 4;
  1583. rdev->config.r600.max_tile_pipes = 8;
  1584. rdev->config.r600.max_simds = 4;
  1585. rdev->config.r600.max_backends = 4;
  1586. rdev->config.r600.max_gprs = 256;
  1587. rdev->config.r600.max_threads = 192;
  1588. rdev->config.r600.max_stack_entries = 256;
  1589. rdev->config.r600.max_hw_contexts = 8;
  1590. rdev->config.r600.max_gs_threads = 16;
  1591. rdev->config.r600.sx_max_export_size = 128;
  1592. rdev->config.r600.sx_max_export_pos_size = 16;
  1593. rdev->config.r600.sx_max_export_smx_size = 128;
  1594. rdev->config.r600.sq_num_cf_insts = 2;
  1595. break;
  1596. case CHIP_RV630:
  1597. case CHIP_RV635:
  1598. rdev->config.r600.max_pipes = 2;
  1599. rdev->config.r600.max_tile_pipes = 2;
  1600. rdev->config.r600.max_simds = 3;
  1601. rdev->config.r600.max_backends = 1;
  1602. rdev->config.r600.max_gprs = 128;
  1603. rdev->config.r600.max_threads = 192;
  1604. rdev->config.r600.max_stack_entries = 128;
  1605. rdev->config.r600.max_hw_contexts = 8;
  1606. rdev->config.r600.max_gs_threads = 4;
  1607. rdev->config.r600.sx_max_export_size = 128;
  1608. rdev->config.r600.sx_max_export_pos_size = 16;
  1609. rdev->config.r600.sx_max_export_smx_size = 128;
  1610. rdev->config.r600.sq_num_cf_insts = 2;
  1611. break;
  1612. case CHIP_RV610:
  1613. case CHIP_RV620:
  1614. case CHIP_RS780:
  1615. case CHIP_RS880:
  1616. rdev->config.r600.max_pipes = 1;
  1617. rdev->config.r600.max_tile_pipes = 1;
  1618. rdev->config.r600.max_simds = 2;
  1619. rdev->config.r600.max_backends = 1;
  1620. rdev->config.r600.max_gprs = 128;
  1621. rdev->config.r600.max_threads = 192;
  1622. rdev->config.r600.max_stack_entries = 128;
  1623. rdev->config.r600.max_hw_contexts = 4;
  1624. rdev->config.r600.max_gs_threads = 4;
  1625. rdev->config.r600.sx_max_export_size = 128;
  1626. rdev->config.r600.sx_max_export_pos_size = 16;
  1627. rdev->config.r600.sx_max_export_smx_size = 128;
  1628. rdev->config.r600.sq_num_cf_insts = 1;
  1629. break;
  1630. case CHIP_RV670:
  1631. rdev->config.r600.max_pipes = 4;
  1632. rdev->config.r600.max_tile_pipes = 4;
  1633. rdev->config.r600.max_simds = 4;
  1634. rdev->config.r600.max_backends = 4;
  1635. rdev->config.r600.max_gprs = 192;
  1636. rdev->config.r600.max_threads = 192;
  1637. rdev->config.r600.max_stack_entries = 256;
  1638. rdev->config.r600.max_hw_contexts = 8;
  1639. rdev->config.r600.max_gs_threads = 16;
  1640. rdev->config.r600.sx_max_export_size = 128;
  1641. rdev->config.r600.sx_max_export_pos_size = 16;
  1642. rdev->config.r600.sx_max_export_smx_size = 128;
  1643. rdev->config.r600.sq_num_cf_insts = 2;
  1644. break;
  1645. default:
  1646. break;
  1647. }
  1648. /* Initialize HDP */
  1649. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1650. WREG32((0x2c14 + j), 0x00000000);
  1651. WREG32((0x2c18 + j), 0x00000000);
  1652. WREG32((0x2c1c + j), 0x00000000);
  1653. WREG32((0x2c20 + j), 0x00000000);
  1654. WREG32((0x2c24 + j), 0x00000000);
  1655. }
  1656. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1657. /* Setup tiling */
  1658. tiling_config = 0;
  1659. ramcfg = RREG32(RAMCFG);
  1660. switch (rdev->config.r600.max_tile_pipes) {
  1661. case 1:
  1662. tiling_config |= PIPE_TILING(0);
  1663. break;
  1664. case 2:
  1665. tiling_config |= PIPE_TILING(1);
  1666. break;
  1667. case 4:
  1668. tiling_config |= PIPE_TILING(2);
  1669. break;
  1670. case 8:
  1671. tiling_config |= PIPE_TILING(3);
  1672. break;
  1673. default:
  1674. break;
  1675. }
  1676. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1677. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1678. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1679. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1680. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1681. if (tmp > 3) {
  1682. tiling_config |= ROW_TILING(3);
  1683. tiling_config |= SAMPLE_SPLIT(3);
  1684. } else {
  1685. tiling_config |= ROW_TILING(tmp);
  1686. tiling_config |= SAMPLE_SPLIT(tmp);
  1687. }
  1688. tiling_config |= BANK_SWAPS(1);
  1689. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1690. tmp = R6XX_MAX_BACKENDS -
  1691. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1692. if (tmp < rdev->config.r600.max_backends) {
  1693. rdev->config.r600.max_backends = tmp;
  1694. }
  1695. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1696. tmp = R6XX_MAX_PIPES -
  1697. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1698. if (tmp < rdev->config.r600.max_pipes) {
  1699. rdev->config.r600.max_pipes = tmp;
  1700. }
  1701. tmp = R6XX_MAX_SIMDS -
  1702. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1703. if (tmp < rdev->config.r600.max_simds) {
  1704. rdev->config.r600.max_simds = tmp;
  1705. }
  1706. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1707. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1708. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1709. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1710. tiling_config |= tmp << 16;
  1711. rdev->config.r600.backend_map = tmp;
  1712. rdev->config.r600.tile_config = tiling_config;
  1713. WREG32(GB_TILING_CONFIG, tiling_config);
  1714. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1715. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1716. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1717. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1718. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1719. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1720. /* Setup some CP states */
  1721. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1722. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1723. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1724. SYNC_WALKER | SYNC_ALIGNER));
  1725. /* Setup various GPU states */
  1726. if (rdev->family == CHIP_RV670)
  1727. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1728. tmp = RREG32(SX_DEBUG_1);
  1729. tmp |= SMX_EVENT_RELEASE;
  1730. if ((rdev->family > CHIP_R600))
  1731. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1732. WREG32(SX_DEBUG_1, tmp);
  1733. if (((rdev->family) == CHIP_R600) ||
  1734. ((rdev->family) == CHIP_RV630) ||
  1735. ((rdev->family) == CHIP_RV610) ||
  1736. ((rdev->family) == CHIP_RV620) ||
  1737. ((rdev->family) == CHIP_RS780) ||
  1738. ((rdev->family) == CHIP_RS880)) {
  1739. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1740. } else {
  1741. WREG32(DB_DEBUG, 0);
  1742. }
  1743. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1744. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1745. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1746. WREG32(VGT_NUM_INSTANCES, 0);
  1747. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1748. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1749. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1750. if (((rdev->family) == CHIP_RV610) ||
  1751. ((rdev->family) == CHIP_RV620) ||
  1752. ((rdev->family) == CHIP_RS780) ||
  1753. ((rdev->family) == CHIP_RS880)) {
  1754. tmp = (CACHE_FIFO_SIZE(0xa) |
  1755. FETCH_FIFO_HIWATER(0xa) |
  1756. DONE_FIFO_HIWATER(0xe0) |
  1757. ALU_UPDATE_FIFO_HIWATER(0x8));
  1758. } else if (((rdev->family) == CHIP_R600) ||
  1759. ((rdev->family) == CHIP_RV630)) {
  1760. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1761. tmp |= DONE_FIFO_HIWATER(0x4);
  1762. }
  1763. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1764. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1765. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1766. */
  1767. sq_config = RREG32(SQ_CONFIG);
  1768. sq_config &= ~(PS_PRIO(3) |
  1769. VS_PRIO(3) |
  1770. GS_PRIO(3) |
  1771. ES_PRIO(3));
  1772. sq_config |= (DX9_CONSTS |
  1773. VC_ENABLE |
  1774. PS_PRIO(0) |
  1775. VS_PRIO(1) |
  1776. GS_PRIO(2) |
  1777. ES_PRIO(3));
  1778. if ((rdev->family) == CHIP_R600) {
  1779. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1780. NUM_VS_GPRS(124) |
  1781. NUM_CLAUSE_TEMP_GPRS(4));
  1782. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1783. NUM_ES_GPRS(0));
  1784. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1785. NUM_VS_THREADS(48) |
  1786. NUM_GS_THREADS(4) |
  1787. NUM_ES_THREADS(4));
  1788. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1789. NUM_VS_STACK_ENTRIES(128));
  1790. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1791. NUM_ES_STACK_ENTRIES(0));
  1792. } else if (((rdev->family) == CHIP_RV610) ||
  1793. ((rdev->family) == CHIP_RV620) ||
  1794. ((rdev->family) == CHIP_RS780) ||
  1795. ((rdev->family) == CHIP_RS880)) {
  1796. /* no vertex cache */
  1797. sq_config &= ~VC_ENABLE;
  1798. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1799. NUM_VS_GPRS(44) |
  1800. NUM_CLAUSE_TEMP_GPRS(2));
  1801. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1802. NUM_ES_GPRS(17));
  1803. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1804. NUM_VS_THREADS(78) |
  1805. NUM_GS_THREADS(4) |
  1806. NUM_ES_THREADS(31));
  1807. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1808. NUM_VS_STACK_ENTRIES(40));
  1809. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1810. NUM_ES_STACK_ENTRIES(16));
  1811. } else if (((rdev->family) == CHIP_RV630) ||
  1812. ((rdev->family) == CHIP_RV635)) {
  1813. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1814. NUM_VS_GPRS(44) |
  1815. NUM_CLAUSE_TEMP_GPRS(2));
  1816. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1817. NUM_ES_GPRS(18));
  1818. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1819. NUM_VS_THREADS(78) |
  1820. NUM_GS_THREADS(4) |
  1821. NUM_ES_THREADS(31));
  1822. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1823. NUM_VS_STACK_ENTRIES(40));
  1824. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1825. NUM_ES_STACK_ENTRIES(16));
  1826. } else if ((rdev->family) == CHIP_RV670) {
  1827. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1828. NUM_VS_GPRS(44) |
  1829. NUM_CLAUSE_TEMP_GPRS(2));
  1830. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1831. NUM_ES_GPRS(17));
  1832. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1833. NUM_VS_THREADS(78) |
  1834. NUM_GS_THREADS(4) |
  1835. NUM_ES_THREADS(31));
  1836. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1837. NUM_VS_STACK_ENTRIES(64));
  1838. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1839. NUM_ES_STACK_ENTRIES(64));
  1840. }
  1841. WREG32(SQ_CONFIG, sq_config);
  1842. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1843. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1844. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1845. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1846. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1847. if (((rdev->family) == CHIP_RV610) ||
  1848. ((rdev->family) == CHIP_RV620) ||
  1849. ((rdev->family) == CHIP_RS780) ||
  1850. ((rdev->family) == CHIP_RS880)) {
  1851. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1852. } else {
  1853. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1854. }
  1855. /* More default values. 2D/3D driver should adjust as needed */
  1856. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1857. S1_X(0x4) | S1_Y(0xc)));
  1858. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1859. S1_X(0x2) | S1_Y(0x2) |
  1860. S2_X(0xa) | S2_Y(0x6) |
  1861. S3_X(0x6) | S3_Y(0xa)));
  1862. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1863. S1_X(0x4) | S1_Y(0xc) |
  1864. S2_X(0x1) | S2_Y(0x6) |
  1865. S3_X(0xa) | S3_Y(0xe)));
  1866. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1867. S5_X(0x0) | S5_Y(0x0) |
  1868. S6_X(0xb) | S6_Y(0x4) |
  1869. S7_X(0x7) | S7_Y(0x8)));
  1870. WREG32(VGT_STRMOUT_EN, 0);
  1871. tmp = rdev->config.r600.max_pipes * 16;
  1872. switch (rdev->family) {
  1873. case CHIP_RV610:
  1874. case CHIP_RV620:
  1875. case CHIP_RS780:
  1876. case CHIP_RS880:
  1877. tmp += 32;
  1878. break;
  1879. case CHIP_RV670:
  1880. tmp += 128;
  1881. break;
  1882. default:
  1883. break;
  1884. }
  1885. if (tmp > 256) {
  1886. tmp = 256;
  1887. }
  1888. WREG32(VGT_ES_PER_GS, 128);
  1889. WREG32(VGT_GS_PER_ES, tmp);
  1890. WREG32(VGT_GS_PER_VS, 2);
  1891. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1892. /* more default values. 2D/3D driver should adjust as needed */
  1893. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1894. WREG32(VGT_STRMOUT_EN, 0);
  1895. WREG32(SX_MISC, 0);
  1896. WREG32(PA_SC_MODE_CNTL, 0);
  1897. WREG32(PA_SC_AA_CONFIG, 0);
  1898. WREG32(PA_SC_LINE_STIPPLE, 0);
  1899. WREG32(SPI_INPUT_Z, 0);
  1900. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1901. WREG32(CB_COLOR7_FRAG, 0);
  1902. /* Clear render buffer base addresses */
  1903. WREG32(CB_COLOR0_BASE, 0);
  1904. WREG32(CB_COLOR1_BASE, 0);
  1905. WREG32(CB_COLOR2_BASE, 0);
  1906. WREG32(CB_COLOR3_BASE, 0);
  1907. WREG32(CB_COLOR4_BASE, 0);
  1908. WREG32(CB_COLOR5_BASE, 0);
  1909. WREG32(CB_COLOR6_BASE, 0);
  1910. WREG32(CB_COLOR7_BASE, 0);
  1911. WREG32(CB_COLOR7_FRAG, 0);
  1912. switch (rdev->family) {
  1913. case CHIP_RV610:
  1914. case CHIP_RV620:
  1915. case CHIP_RS780:
  1916. case CHIP_RS880:
  1917. tmp = TC_L2_SIZE(8);
  1918. break;
  1919. case CHIP_RV630:
  1920. case CHIP_RV635:
  1921. tmp = TC_L2_SIZE(4);
  1922. break;
  1923. case CHIP_R600:
  1924. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1925. break;
  1926. default:
  1927. tmp = TC_L2_SIZE(0);
  1928. break;
  1929. }
  1930. WREG32(TC_CNTL, tmp);
  1931. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1932. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1933. tmp = RREG32(ARB_POP);
  1934. tmp |= ENABLE_TC128;
  1935. WREG32(ARB_POP, tmp);
  1936. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1937. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1938. NUM_CLIP_SEQ(3)));
  1939. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1940. WREG32(VC_ENHANCE, 0);
  1941. }
  1942. /*
  1943. * Indirect registers accessor
  1944. */
  1945. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1946. {
  1947. u32 r;
  1948. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1949. (void)RREG32(PCIE_PORT_INDEX);
  1950. r = RREG32(PCIE_PORT_DATA);
  1951. return r;
  1952. }
  1953. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1954. {
  1955. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1956. (void)RREG32(PCIE_PORT_INDEX);
  1957. WREG32(PCIE_PORT_DATA, (v));
  1958. (void)RREG32(PCIE_PORT_DATA);
  1959. }
  1960. /*
  1961. * CP & Ring
  1962. */
  1963. void r600_cp_stop(struct radeon_device *rdev)
  1964. {
  1965. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1966. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1967. WREG32(SCRATCH_UMSK, 0);
  1968. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1969. }
  1970. int r600_init_microcode(struct radeon_device *rdev)
  1971. {
  1972. const char *chip_name;
  1973. const char *rlc_chip_name;
  1974. const char *smc_chip_name = "RV770";
  1975. size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
  1976. char fw_name[30];
  1977. int err;
  1978. DRM_DEBUG("\n");
  1979. switch (rdev->family) {
  1980. case CHIP_R600:
  1981. chip_name = "R600";
  1982. rlc_chip_name = "R600";
  1983. break;
  1984. case CHIP_RV610:
  1985. chip_name = "RV610";
  1986. rlc_chip_name = "R600";
  1987. break;
  1988. case CHIP_RV630:
  1989. chip_name = "RV630";
  1990. rlc_chip_name = "R600";
  1991. break;
  1992. case CHIP_RV620:
  1993. chip_name = "RV620";
  1994. rlc_chip_name = "R600";
  1995. break;
  1996. case CHIP_RV635:
  1997. chip_name = "RV635";
  1998. rlc_chip_name = "R600";
  1999. break;
  2000. case CHIP_RV670:
  2001. chip_name = "RV670";
  2002. rlc_chip_name = "R600";
  2003. break;
  2004. case CHIP_RS780:
  2005. case CHIP_RS880:
  2006. chip_name = "RS780";
  2007. rlc_chip_name = "R600";
  2008. break;
  2009. case CHIP_RV770:
  2010. chip_name = "RV770";
  2011. rlc_chip_name = "R700";
  2012. smc_chip_name = "RV770";
  2013. smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
  2014. break;
  2015. case CHIP_RV730:
  2016. chip_name = "RV730";
  2017. rlc_chip_name = "R700";
  2018. smc_chip_name = "RV730";
  2019. smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
  2020. break;
  2021. case CHIP_RV710:
  2022. chip_name = "RV710";
  2023. rlc_chip_name = "R700";
  2024. smc_chip_name = "RV710";
  2025. smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
  2026. break;
  2027. case CHIP_RV740:
  2028. chip_name = "RV730";
  2029. rlc_chip_name = "R700";
  2030. smc_chip_name = "RV740";
  2031. smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
  2032. break;
  2033. case CHIP_CEDAR:
  2034. chip_name = "CEDAR";
  2035. rlc_chip_name = "CEDAR";
  2036. smc_chip_name = "CEDAR";
  2037. smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
  2038. break;
  2039. case CHIP_REDWOOD:
  2040. chip_name = "REDWOOD";
  2041. rlc_chip_name = "REDWOOD";
  2042. smc_chip_name = "REDWOOD";
  2043. smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
  2044. break;
  2045. case CHIP_JUNIPER:
  2046. chip_name = "JUNIPER";
  2047. rlc_chip_name = "JUNIPER";
  2048. smc_chip_name = "JUNIPER";
  2049. smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
  2050. break;
  2051. case CHIP_CYPRESS:
  2052. case CHIP_HEMLOCK:
  2053. chip_name = "CYPRESS";
  2054. rlc_chip_name = "CYPRESS";
  2055. smc_chip_name = "CYPRESS";
  2056. smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
  2057. break;
  2058. case CHIP_PALM:
  2059. chip_name = "PALM";
  2060. rlc_chip_name = "SUMO";
  2061. break;
  2062. case CHIP_SUMO:
  2063. chip_name = "SUMO";
  2064. rlc_chip_name = "SUMO";
  2065. break;
  2066. case CHIP_SUMO2:
  2067. chip_name = "SUMO2";
  2068. rlc_chip_name = "SUMO";
  2069. break;
  2070. default: BUG();
  2071. }
  2072. if (rdev->family >= CHIP_CEDAR) {
  2073. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  2074. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  2075. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  2076. } else if (rdev->family >= CHIP_RV770) {
  2077. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  2078. me_req_size = R700_PM4_UCODE_SIZE * 4;
  2079. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  2080. } else {
  2081. pfp_req_size = R600_PFP_UCODE_SIZE * 4;
  2082. me_req_size = R600_PM4_UCODE_SIZE * 12;
  2083. rlc_req_size = R600_RLC_UCODE_SIZE * 4;
  2084. }
  2085. DRM_INFO("Loading %s Microcode\n", chip_name);
  2086. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  2087. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  2088. if (err)
  2089. goto out;
  2090. if (rdev->pfp_fw->size != pfp_req_size) {
  2091. printk(KERN_ERR
  2092. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2093. rdev->pfp_fw->size, fw_name);
  2094. err = -EINVAL;
  2095. goto out;
  2096. }
  2097. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2098. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  2099. if (err)
  2100. goto out;
  2101. if (rdev->me_fw->size != me_req_size) {
  2102. printk(KERN_ERR
  2103. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2104. rdev->me_fw->size, fw_name);
  2105. err = -EINVAL;
  2106. }
  2107. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2108. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2109. if (err)
  2110. goto out;
  2111. if (rdev->rlc_fw->size != rlc_req_size) {
  2112. printk(KERN_ERR
  2113. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2114. rdev->rlc_fw->size, fw_name);
  2115. err = -EINVAL;
  2116. }
  2117. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
  2118. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
  2119. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2120. if (err) {
  2121. printk(KERN_ERR
  2122. "smc: error loading firmware \"%s\"\n",
  2123. fw_name);
  2124. release_firmware(rdev->smc_fw);
  2125. rdev->smc_fw = NULL;
  2126. } else if (rdev->smc_fw->size != smc_req_size) {
  2127. printk(KERN_ERR
  2128. "smc: Bogus length %zu in firmware \"%s\"\n",
  2129. rdev->smc_fw->size, fw_name);
  2130. err = -EINVAL;
  2131. }
  2132. }
  2133. out:
  2134. if (err) {
  2135. if (err != -EINVAL)
  2136. printk(KERN_ERR
  2137. "r600_cp: Failed to load firmware \"%s\"\n",
  2138. fw_name);
  2139. release_firmware(rdev->pfp_fw);
  2140. rdev->pfp_fw = NULL;
  2141. release_firmware(rdev->me_fw);
  2142. rdev->me_fw = NULL;
  2143. release_firmware(rdev->rlc_fw);
  2144. rdev->rlc_fw = NULL;
  2145. release_firmware(rdev->smc_fw);
  2146. rdev->smc_fw = NULL;
  2147. }
  2148. return err;
  2149. }
  2150. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2151. {
  2152. const __be32 *fw_data;
  2153. int i;
  2154. if (!rdev->me_fw || !rdev->pfp_fw)
  2155. return -EINVAL;
  2156. r600_cp_stop(rdev);
  2157. WREG32(CP_RB_CNTL,
  2158. #ifdef __BIG_ENDIAN
  2159. BUF_SWAP_32BIT |
  2160. #endif
  2161. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2162. /* Reset cp */
  2163. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2164. RREG32(GRBM_SOFT_RESET);
  2165. mdelay(15);
  2166. WREG32(GRBM_SOFT_RESET, 0);
  2167. WREG32(CP_ME_RAM_WADDR, 0);
  2168. fw_data = (const __be32 *)rdev->me_fw->data;
  2169. WREG32(CP_ME_RAM_WADDR, 0);
  2170. for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
  2171. WREG32(CP_ME_RAM_DATA,
  2172. be32_to_cpup(fw_data++));
  2173. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2174. WREG32(CP_PFP_UCODE_ADDR, 0);
  2175. for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
  2176. WREG32(CP_PFP_UCODE_DATA,
  2177. be32_to_cpup(fw_data++));
  2178. WREG32(CP_PFP_UCODE_ADDR, 0);
  2179. WREG32(CP_ME_RAM_WADDR, 0);
  2180. WREG32(CP_ME_RAM_RADDR, 0);
  2181. return 0;
  2182. }
  2183. int r600_cp_start(struct radeon_device *rdev)
  2184. {
  2185. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2186. int r;
  2187. uint32_t cp_me;
  2188. r = radeon_ring_lock(rdev, ring, 7);
  2189. if (r) {
  2190. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2191. return r;
  2192. }
  2193. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2194. radeon_ring_write(ring, 0x1);
  2195. if (rdev->family >= CHIP_RV770) {
  2196. radeon_ring_write(ring, 0x0);
  2197. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2198. } else {
  2199. radeon_ring_write(ring, 0x3);
  2200. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2201. }
  2202. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2203. radeon_ring_write(ring, 0);
  2204. radeon_ring_write(ring, 0);
  2205. radeon_ring_unlock_commit(rdev, ring);
  2206. cp_me = 0xff;
  2207. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2208. return 0;
  2209. }
  2210. int r600_cp_resume(struct radeon_device *rdev)
  2211. {
  2212. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2213. u32 tmp;
  2214. u32 rb_bufsz;
  2215. int r;
  2216. /* Reset cp */
  2217. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2218. RREG32(GRBM_SOFT_RESET);
  2219. mdelay(15);
  2220. WREG32(GRBM_SOFT_RESET, 0);
  2221. /* Set ring buffer size */
  2222. rb_bufsz = drm_order(ring->ring_size / 8);
  2223. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2224. #ifdef __BIG_ENDIAN
  2225. tmp |= BUF_SWAP_32BIT;
  2226. #endif
  2227. WREG32(CP_RB_CNTL, tmp);
  2228. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2229. /* Set the write pointer delay */
  2230. WREG32(CP_RB_WPTR_DELAY, 0);
  2231. /* Initialize the ring buffer's read and write pointers */
  2232. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2233. WREG32(CP_RB_RPTR_WR, 0);
  2234. ring->wptr = 0;
  2235. WREG32(CP_RB_WPTR, ring->wptr);
  2236. /* set the wb address whether it's enabled or not */
  2237. WREG32(CP_RB_RPTR_ADDR,
  2238. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2239. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2240. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2241. if (rdev->wb.enabled)
  2242. WREG32(SCRATCH_UMSK, 0xff);
  2243. else {
  2244. tmp |= RB_NO_UPDATE;
  2245. WREG32(SCRATCH_UMSK, 0);
  2246. }
  2247. mdelay(1);
  2248. WREG32(CP_RB_CNTL, tmp);
  2249. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2250. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2251. ring->rptr = RREG32(CP_RB_RPTR);
  2252. r600_cp_start(rdev);
  2253. ring->ready = true;
  2254. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2255. if (r) {
  2256. ring->ready = false;
  2257. return r;
  2258. }
  2259. return 0;
  2260. }
  2261. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2262. {
  2263. u32 rb_bufsz;
  2264. int r;
  2265. /* Align ring size */
  2266. rb_bufsz = drm_order(ring_size / 8);
  2267. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2268. ring->ring_size = ring_size;
  2269. ring->align_mask = 16 - 1;
  2270. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2271. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2272. if (r) {
  2273. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2274. ring->rptr_save_reg = 0;
  2275. }
  2276. }
  2277. }
  2278. void r600_cp_fini(struct radeon_device *rdev)
  2279. {
  2280. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2281. r600_cp_stop(rdev);
  2282. radeon_ring_fini(rdev, ring);
  2283. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2284. }
  2285. /*
  2286. * DMA
  2287. * Starting with R600, the GPU has an asynchronous
  2288. * DMA engine. The programming model is very similar
  2289. * to the 3D engine (ring buffer, IBs, etc.), but the
  2290. * DMA controller has it's own packet format that is
  2291. * different form the PM4 format used by the 3D engine.
  2292. * It supports copying data, writing embedded data,
  2293. * solid fills, and a number of other things. It also
  2294. * has support for tiling/detiling of buffers.
  2295. */
  2296. /**
  2297. * r600_dma_stop - stop the async dma engine
  2298. *
  2299. * @rdev: radeon_device pointer
  2300. *
  2301. * Stop the async dma engine (r6xx-evergreen).
  2302. */
  2303. void r600_dma_stop(struct radeon_device *rdev)
  2304. {
  2305. u32 rb_cntl = RREG32(DMA_RB_CNTL);
  2306. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2307. rb_cntl &= ~DMA_RB_ENABLE;
  2308. WREG32(DMA_RB_CNTL, rb_cntl);
  2309. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  2310. }
  2311. /**
  2312. * r600_dma_resume - setup and start the async dma engine
  2313. *
  2314. * @rdev: radeon_device pointer
  2315. *
  2316. * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
  2317. * Returns 0 for success, error for failure.
  2318. */
  2319. int r600_dma_resume(struct radeon_device *rdev)
  2320. {
  2321. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2322. u32 rb_cntl, dma_cntl, ib_cntl;
  2323. u32 rb_bufsz;
  2324. int r;
  2325. /* Reset dma */
  2326. if (rdev->family >= CHIP_RV770)
  2327. WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
  2328. else
  2329. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
  2330. RREG32(SRBM_SOFT_RESET);
  2331. udelay(50);
  2332. WREG32(SRBM_SOFT_RESET, 0);
  2333. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
  2334. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
  2335. /* Set ring buffer size in dwords */
  2336. rb_bufsz = drm_order(ring->ring_size / 4);
  2337. rb_cntl = rb_bufsz << 1;
  2338. #ifdef __BIG_ENDIAN
  2339. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  2340. #endif
  2341. WREG32(DMA_RB_CNTL, rb_cntl);
  2342. /* Initialize the ring buffer's read and write pointers */
  2343. WREG32(DMA_RB_RPTR, 0);
  2344. WREG32(DMA_RB_WPTR, 0);
  2345. /* set the wb address whether it's enabled or not */
  2346. WREG32(DMA_RB_RPTR_ADDR_HI,
  2347. upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
  2348. WREG32(DMA_RB_RPTR_ADDR_LO,
  2349. ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
  2350. if (rdev->wb.enabled)
  2351. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  2352. WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
  2353. /* enable DMA IBs */
  2354. ib_cntl = DMA_IB_ENABLE;
  2355. #ifdef __BIG_ENDIAN
  2356. ib_cntl |= DMA_IB_SWAP_ENABLE;
  2357. #endif
  2358. WREG32(DMA_IB_CNTL, ib_cntl);
  2359. dma_cntl = RREG32(DMA_CNTL);
  2360. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  2361. WREG32(DMA_CNTL, dma_cntl);
  2362. if (rdev->family >= CHIP_RV770)
  2363. WREG32(DMA_MODE, 1);
  2364. ring->wptr = 0;
  2365. WREG32(DMA_RB_WPTR, ring->wptr << 2);
  2366. ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
  2367. WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
  2368. ring->ready = true;
  2369. r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
  2370. if (r) {
  2371. ring->ready = false;
  2372. return r;
  2373. }
  2374. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2375. return 0;
  2376. }
  2377. /**
  2378. * r600_dma_fini - tear down the async dma engine
  2379. *
  2380. * @rdev: radeon_device pointer
  2381. *
  2382. * Stop the async dma engine and free the ring (r6xx-evergreen).
  2383. */
  2384. void r600_dma_fini(struct radeon_device *rdev)
  2385. {
  2386. r600_dma_stop(rdev);
  2387. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  2388. }
  2389. /*
  2390. * UVD
  2391. */
  2392. uint32_t r600_uvd_get_rptr(struct radeon_device *rdev,
  2393. struct radeon_ring *ring)
  2394. {
  2395. return RREG32(UVD_RBC_RB_RPTR);
  2396. }
  2397. uint32_t r600_uvd_get_wptr(struct radeon_device *rdev,
  2398. struct radeon_ring *ring)
  2399. {
  2400. return RREG32(UVD_RBC_RB_WPTR);
  2401. }
  2402. void r600_uvd_set_wptr(struct radeon_device *rdev,
  2403. struct radeon_ring *ring)
  2404. {
  2405. WREG32(UVD_RBC_RB_WPTR, ring->wptr);
  2406. }
  2407. static int r600_uvd_rbc_start(struct radeon_device *rdev, bool ring_test)
  2408. {
  2409. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2410. uint32_t rb_bufsz, tmp;
  2411. int r;
  2412. /* force RBC into idle state */
  2413. WREG32(UVD_RBC_RB_CNTL, 0x11010101);
  2414. /* Set the write pointer delay */
  2415. WREG32(UVD_RBC_RB_WPTR_CNTL, 0);
  2416. /* programm the 4GB memory segment for rptr and ring buffer */
  2417. WREG32(UVD_LMI_EXT40_ADDR, upper_32_bits(ring->gpu_addr) |
  2418. (0x7 << 16) | (0x1 << 31));
  2419. /* Initialize the ring buffer's read and write pointers */
  2420. WREG32(UVD_RBC_RB_RPTR, 0x0);
  2421. ring->wptr = ring->rptr = RREG32(UVD_RBC_RB_RPTR);
  2422. WREG32(UVD_RBC_RB_WPTR, ring->wptr);
  2423. /* set the ring address */
  2424. WREG32(UVD_RBC_RB_BASE, ring->gpu_addr);
  2425. /* Set ring buffer size */
  2426. rb_bufsz = drm_order(ring->ring_size);
  2427. rb_bufsz = (0x1 << 8) | rb_bufsz;
  2428. WREG32_P(UVD_RBC_RB_CNTL, rb_bufsz, ~0x11f1f);
  2429. if (ring_test) {
  2430. ring->ready = true;
  2431. r = radeon_ring_test(rdev, R600_RING_TYPE_UVD_INDEX, ring);
  2432. if (r) {
  2433. ring->ready = false;
  2434. return r;
  2435. }
  2436. r = radeon_ring_lock(rdev, ring, 10);
  2437. if (r) {
  2438. DRM_ERROR("radeon: ring failed to lock UVD ring (%d).\n", r);
  2439. return r;
  2440. }
  2441. tmp = PACKET0(UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  2442. radeon_ring_write(ring, tmp);
  2443. radeon_ring_write(ring, 0xFFFFF);
  2444. tmp = PACKET0(UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  2445. radeon_ring_write(ring, tmp);
  2446. radeon_ring_write(ring, 0xFFFFF);
  2447. tmp = PACKET0(UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  2448. radeon_ring_write(ring, tmp);
  2449. radeon_ring_write(ring, 0xFFFFF);
  2450. /* Clear timeout status bits */
  2451. radeon_ring_write(ring, PACKET0(UVD_SEMA_TIMEOUT_STATUS, 0));
  2452. radeon_ring_write(ring, 0x8);
  2453. radeon_ring_write(ring, PACKET0(UVD_SEMA_CNTL, 0));
  2454. radeon_ring_write(ring, 3);
  2455. radeon_ring_unlock_commit(rdev, ring);
  2456. }
  2457. return 0;
  2458. }
  2459. void r600_do_uvd_stop(struct radeon_device *rdev)
  2460. {
  2461. /* force RBC into idle state */
  2462. WREG32(UVD_RBC_RB_CNTL, 0x11010101);
  2463. /* Stall UMC and register bus before resetting VCPU */
  2464. WREG32_P(UVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  2465. WREG32_P(UVD_RB_ARB_CTRL, 1 << 3, ~(1 << 3));
  2466. mdelay(1);
  2467. /* put VCPU into reset */
  2468. WREG32(UVD_SOFT_RESET, VCPU_SOFT_RESET);
  2469. mdelay(5);
  2470. /* disable VCPU clock */
  2471. WREG32(UVD_VCPU_CNTL, 0x0);
  2472. /* Unstall UMC and register bus */
  2473. WREG32_P(UVD_LMI_CTRL2, 0, ~(1 << 8));
  2474. WREG32_P(UVD_RB_ARB_CTRL, 0, ~(1 << 3));
  2475. }
  2476. void r600_uvd_stop(struct radeon_device *rdev)
  2477. {
  2478. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2479. r600_do_uvd_stop(rdev);
  2480. ring->ready = false;
  2481. }
  2482. int r600_uvd_init(struct radeon_device *rdev, bool ring_test)
  2483. {
  2484. int i, j, r;
  2485. /* disable byte swapping */
  2486. u32 lmi_swap_cntl = 0;
  2487. u32 mp_swap_cntl = 0;
  2488. /* raise clocks while booting up the VCPU */
  2489. radeon_set_uvd_clocks(rdev, 53300, 40000);
  2490. /* disable clock gating */
  2491. WREG32(UVD_CGC_GATE, 0);
  2492. /* disable interupt */
  2493. WREG32_P(UVD_MASTINT_EN, 0, ~(1 << 1));
  2494. /* Stall UMC and register bus before resetting VCPU */
  2495. WREG32_P(UVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  2496. WREG32_P(UVD_RB_ARB_CTRL, 1 << 3, ~(1 << 3));
  2497. mdelay(1);
  2498. /* put LMI, VCPU, RBC etc... into reset */
  2499. WREG32(UVD_SOFT_RESET, LMI_SOFT_RESET | VCPU_SOFT_RESET |
  2500. LBSI_SOFT_RESET | RBC_SOFT_RESET | CSM_SOFT_RESET |
  2501. CXW_SOFT_RESET | TAP_SOFT_RESET | LMI_UMC_SOFT_RESET);
  2502. mdelay(5);
  2503. /* take UVD block out of reset */
  2504. WREG32_P(SRBM_SOFT_RESET, 0, ~SOFT_RESET_UVD);
  2505. mdelay(5);
  2506. /* initialize UVD memory controller */
  2507. WREG32(UVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
  2508. (1 << 21) | (1 << 9) | (1 << 20));
  2509. #ifdef __BIG_ENDIAN
  2510. /* swap (8 in 32) RB and IB */
  2511. lmi_swap_cntl = 0xa;
  2512. mp_swap_cntl = 0;
  2513. #endif
  2514. WREG32(UVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  2515. WREG32(UVD_MP_SWAP_CNTL, mp_swap_cntl);
  2516. WREG32(UVD_MPC_SET_MUXA0, 0x40c2040);
  2517. WREG32(UVD_MPC_SET_MUXA1, 0x0);
  2518. WREG32(UVD_MPC_SET_MUXB0, 0x40c2040);
  2519. WREG32(UVD_MPC_SET_MUXB1, 0x0);
  2520. WREG32(UVD_MPC_SET_ALU, 0);
  2521. WREG32(UVD_MPC_SET_MUX, 0x88);
  2522. /* take all subblocks out of reset, except VCPU */
  2523. WREG32(UVD_SOFT_RESET, VCPU_SOFT_RESET);
  2524. mdelay(5);
  2525. /* enable VCPU clock */
  2526. WREG32(UVD_VCPU_CNTL, 1 << 9);
  2527. /* enable UMC */
  2528. WREG32_P(UVD_LMI_CTRL2, 0, ~(1 << 8));
  2529. /* boot up the VCPU */
  2530. WREG32(UVD_SOFT_RESET, 0);
  2531. mdelay(10);
  2532. WREG32_P(UVD_RB_ARB_CTRL, 0, ~(1 << 3));
  2533. for (i = 0; i < 10; ++i) {
  2534. uint32_t status;
  2535. for (j = 0; j < 100; ++j) {
  2536. status = RREG32(UVD_STATUS);
  2537. if (status & 2)
  2538. break;
  2539. mdelay(10);
  2540. }
  2541. r = 0;
  2542. if (status & 2)
  2543. break;
  2544. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  2545. WREG32_P(UVD_SOFT_RESET, VCPU_SOFT_RESET, ~VCPU_SOFT_RESET);
  2546. mdelay(10);
  2547. WREG32_P(UVD_SOFT_RESET, 0, ~VCPU_SOFT_RESET);
  2548. mdelay(10);
  2549. r = -1;
  2550. }
  2551. if (r) {
  2552. DRM_ERROR("UVD not responding, giving up!!!\n");
  2553. goto done;
  2554. }
  2555. /* enable interupt */
  2556. WREG32_P(UVD_MASTINT_EN, 3<<1, ~(3 << 1));
  2557. r = r600_uvd_rbc_start(rdev, ring_test);
  2558. if (!r)
  2559. DRM_INFO("UVD initialized successfully.\n");
  2560. done:
  2561. /* lower clocks again */
  2562. radeon_set_uvd_clocks(rdev, 0, 0);
  2563. return r;
  2564. }
  2565. /*
  2566. * GPU scratch registers helpers function.
  2567. */
  2568. void r600_scratch_init(struct radeon_device *rdev)
  2569. {
  2570. int i;
  2571. rdev->scratch.num_reg = 7;
  2572. rdev->scratch.reg_base = SCRATCH_REG0;
  2573. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2574. rdev->scratch.free[i] = true;
  2575. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2576. }
  2577. }
  2578. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2579. {
  2580. uint32_t scratch;
  2581. uint32_t tmp = 0;
  2582. unsigned i;
  2583. int r;
  2584. r = radeon_scratch_get(rdev, &scratch);
  2585. if (r) {
  2586. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2587. return r;
  2588. }
  2589. WREG32(scratch, 0xCAFEDEAD);
  2590. r = radeon_ring_lock(rdev, ring, 3);
  2591. if (r) {
  2592. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2593. radeon_scratch_free(rdev, scratch);
  2594. return r;
  2595. }
  2596. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2597. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2598. radeon_ring_write(ring, 0xDEADBEEF);
  2599. radeon_ring_unlock_commit(rdev, ring);
  2600. for (i = 0; i < rdev->usec_timeout; i++) {
  2601. tmp = RREG32(scratch);
  2602. if (tmp == 0xDEADBEEF)
  2603. break;
  2604. DRM_UDELAY(1);
  2605. }
  2606. if (i < rdev->usec_timeout) {
  2607. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2608. } else {
  2609. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2610. ring->idx, scratch, tmp);
  2611. r = -EINVAL;
  2612. }
  2613. radeon_scratch_free(rdev, scratch);
  2614. return r;
  2615. }
  2616. /**
  2617. * r600_dma_ring_test - simple async dma engine test
  2618. *
  2619. * @rdev: radeon_device pointer
  2620. * @ring: radeon_ring structure holding ring information
  2621. *
  2622. * Test the DMA engine by writing using it to write an
  2623. * value to memory. (r6xx-SI).
  2624. * Returns 0 for success, error for failure.
  2625. */
  2626. int r600_dma_ring_test(struct radeon_device *rdev,
  2627. struct radeon_ring *ring)
  2628. {
  2629. unsigned i;
  2630. int r;
  2631. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2632. u32 tmp;
  2633. if (!ptr) {
  2634. DRM_ERROR("invalid vram scratch pointer\n");
  2635. return -EINVAL;
  2636. }
  2637. tmp = 0xCAFEDEAD;
  2638. writel(tmp, ptr);
  2639. r = radeon_ring_lock(rdev, ring, 4);
  2640. if (r) {
  2641. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  2642. return r;
  2643. }
  2644. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  2645. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  2646. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
  2647. radeon_ring_write(ring, 0xDEADBEEF);
  2648. radeon_ring_unlock_commit(rdev, ring);
  2649. for (i = 0; i < rdev->usec_timeout; i++) {
  2650. tmp = readl(ptr);
  2651. if (tmp == 0xDEADBEEF)
  2652. break;
  2653. DRM_UDELAY(1);
  2654. }
  2655. if (i < rdev->usec_timeout) {
  2656. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2657. } else {
  2658. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2659. ring->idx, tmp);
  2660. r = -EINVAL;
  2661. }
  2662. return r;
  2663. }
  2664. int r600_uvd_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2665. {
  2666. uint32_t tmp = 0;
  2667. unsigned i;
  2668. int r;
  2669. WREG32(UVD_CONTEXT_ID, 0xCAFEDEAD);
  2670. r = radeon_ring_lock(rdev, ring, 3);
  2671. if (r) {
  2672. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n",
  2673. ring->idx, r);
  2674. return r;
  2675. }
  2676. radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
  2677. radeon_ring_write(ring, 0xDEADBEEF);
  2678. radeon_ring_unlock_commit(rdev, ring);
  2679. for (i = 0; i < rdev->usec_timeout; i++) {
  2680. tmp = RREG32(UVD_CONTEXT_ID);
  2681. if (tmp == 0xDEADBEEF)
  2682. break;
  2683. DRM_UDELAY(1);
  2684. }
  2685. if (i < rdev->usec_timeout) {
  2686. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  2687. ring->idx, i);
  2688. } else {
  2689. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2690. ring->idx, tmp);
  2691. r = -EINVAL;
  2692. }
  2693. return r;
  2694. }
  2695. /*
  2696. * CP fences/semaphores
  2697. */
  2698. void r600_fence_ring_emit(struct radeon_device *rdev,
  2699. struct radeon_fence *fence)
  2700. {
  2701. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2702. if (rdev->wb.use_event) {
  2703. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2704. /* flush read cache over gart */
  2705. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2706. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2707. PACKET3_VC_ACTION_ENA |
  2708. PACKET3_SH_ACTION_ENA);
  2709. radeon_ring_write(ring, 0xFFFFFFFF);
  2710. radeon_ring_write(ring, 0);
  2711. radeon_ring_write(ring, 10); /* poll interval */
  2712. /* EVENT_WRITE_EOP - flush caches, send int */
  2713. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2714. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2715. radeon_ring_write(ring, addr & 0xffffffff);
  2716. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2717. radeon_ring_write(ring, fence->seq);
  2718. radeon_ring_write(ring, 0);
  2719. } else {
  2720. /* flush read cache over gart */
  2721. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2722. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2723. PACKET3_VC_ACTION_ENA |
  2724. PACKET3_SH_ACTION_ENA);
  2725. radeon_ring_write(ring, 0xFFFFFFFF);
  2726. radeon_ring_write(ring, 0);
  2727. radeon_ring_write(ring, 10); /* poll interval */
  2728. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2729. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2730. /* wait for 3D idle clean */
  2731. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2732. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2733. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2734. /* Emit fence sequence & fire IRQ */
  2735. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2736. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2737. radeon_ring_write(ring, fence->seq);
  2738. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2739. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2740. radeon_ring_write(ring, RB_INT_STAT);
  2741. }
  2742. }
  2743. void r600_uvd_fence_emit(struct radeon_device *rdev,
  2744. struct radeon_fence *fence)
  2745. {
  2746. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2747. uint64_t addr = rdev->fence_drv[fence->ring].gpu_addr;
  2748. radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
  2749. radeon_ring_write(ring, fence->seq);
  2750. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
  2751. radeon_ring_write(ring, addr & 0xffffffff);
  2752. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
  2753. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  2754. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
  2755. radeon_ring_write(ring, 0);
  2756. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
  2757. radeon_ring_write(ring, 0);
  2758. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
  2759. radeon_ring_write(ring, 0);
  2760. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
  2761. radeon_ring_write(ring, 2);
  2762. return;
  2763. }
  2764. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2765. struct radeon_ring *ring,
  2766. struct radeon_semaphore *semaphore,
  2767. bool emit_wait)
  2768. {
  2769. uint64_t addr = semaphore->gpu_addr;
  2770. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2771. if (rdev->family < CHIP_CAYMAN)
  2772. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2773. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2774. radeon_ring_write(ring, addr & 0xffffffff);
  2775. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2776. }
  2777. /*
  2778. * DMA fences/semaphores
  2779. */
  2780. /**
  2781. * r600_dma_fence_ring_emit - emit a fence on the DMA ring
  2782. *
  2783. * @rdev: radeon_device pointer
  2784. * @fence: radeon fence object
  2785. *
  2786. * Add a DMA fence packet to the ring to write
  2787. * the fence seq number and DMA trap packet to generate
  2788. * an interrupt if needed (r6xx-r7xx).
  2789. */
  2790. void r600_dma_fence_ring_emit(struct radeon_device *rdev,
  2791. struct radeon_fence *fence)
  2792. {
  2793. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2794. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2795. /* write the fence */
  2796. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
  2797. radeon_ring_write(ring, addr & 0xfffffffc);
  2798. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
  2799. radeon_ring_write(ring, lower_32_bits(fence->seq));
  2800. /* generate an interrupt */
  2801. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
  2802. }
  2803. /**
  2804. * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
  2805. *
  2806. * @rdev: radeon_device pointer
  2807. * @ring: radeon_ring structure holding ring information
  2808. * @semaphore: radeon semaphore object
  2809. * @emit_wait: wait or signal semaphore
  2810. *
  2811. * Add a DMA semaphore packet to the ring wait on or signal
  2812. * other rings (r6xx-SI).
  2813. */
  2814. void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
  2815. struct radeon_ring *ring,
  2816. struct radeon_semaphore *semaphore,
  2817. bool emit_wait)
  2818. {
  2819. u64 addr = semaphore->gpu_addr;
  2820. u32 s = emit_wait ? 0 : 1;
  2821. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
  2822. radeon_ring_write(ring, addr & 0xfffffffc);
  2823. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  2824. }
  2825. void r600_uvd_semaphore_emit(struct radeon_device *rdev,
  2826. struct radeon_ring *ring,
  2827. struct radeon_semaphore *semaphore,
  2828. bool emit_wait)
  2829. {
  2830. uint64_t addr = semaphore->gpu_addr;
  2831. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
  2832. radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
  2833. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
  2834. radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
  2835. radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
  2836. radeon_ring_write(ring, emit_wait ? 1 : 0);
  2837. }
  2838. /**
  2839. * r600_copy_cpdma - copy pages using the CP DMA engine
  2840. *
  2841. * @rdev: radeon_device pointer
  2842. * @src_offset: src GPU address
  2843. * @dst_offset: dst GPU address
  2844. * @num_gpu_pages: number of GPU pages to xfer
  2845. * @fence: radeon fence object
  2846. *
  2847. * Copy GPU paging using the CP DMA engine (r6xx+).
  2848. * Used by the radeon ttm implementation to move pages if
  2849. * registered as the asic copy callback.
  2850. */
  2851. int r600_copy_cpdma(struct radeon_device *rdev,
  2852. uint64_t src_offset, uint64_t dst_offset,
  2853. unsigned num_gpu_pages,
  2854. struct radeon_fence **fence)
  2855. {
  2856. struct radeon_semaphore *sem = NULL;
  2857. int ring_index = rdev->asic->copy.blit_ring_index;
  2858. struct radeon_ring *ring = &rdev->ring[ring_index];
  2859. u32 size_in_bytes, cur_size_in_bytes, tmp;
  2860. int i, num_loops;
  2861. int r = 0;
  2862. r = radeon_semaphore_create(rdev, &sem);
  2863. if (r) {
  2864. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2865. return r;
  2866. }
  2867. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  2868. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  2869. r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
  2870. if (r) {
  2871. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2872. radeon_semaphore_free(rdev, &sem, NULL);
  2873. return r;
  2874. }
  2875. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2876. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2877. ring->idx);
  2878. radeon_fence_note_sync(*fence, ring->idx);
  2879. } else {
  2880. radeon_semaphore_free(rdev, &sem, NULL);
  2881. }
  2882. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2883. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2884. radeon_ring_write(ring, WAIT_3D_IDLE_bit);
  2885. for (i = 0; i < num_loops; i++) {
  2886. cur_size_in_bytes = size_in_bytes;
  2887. if (cur_size_in_bytes > 0x1fffff)
  2888. cur_size_in_bytes = 0x1fffff;
  2889. size_in_bytes -= cur_size_in_bytes;
  2890. tmp = upper_32_bits(src_offset) & 0xff;
  2891. if (size_in_bytes == 0)
  2892. tmp |= PACKET3_CP_DMA_CP_SYNC;
  2893. radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
  2894. radeon_ring_write(ring, src_offset & 0xffffffff);
  2895. radeon_ring_write(ring, tmp);
  2896. radeon_ring_write(ring, dst_offset & 0xffffffff);
  2897. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  2898. radeon_ring_write(ring, cur_size_in_bytes);
  2899. src_offset += cur_size_in_bytes;
  2900. dst_offset += cur_size_in_bytes;
  2901. }
  2902. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2903. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2904. radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
  2905. r = radeon_fence_emit(rdev, fence, ring->idx);
  2906. if (r) {
  2907. radeon_ring_unlock_undo(rdev, ring);
  2908. return r;
  2909. }
  2910. radeon_ring_unlock_commit(rdev, ring);
  2911. radeon_semaphore_free(rdev, &sem, *fence);
  2912. return r;
  2913. }
  2914. /**
  2915. * r600_copy_dma - copy pages using the DMA engine
  2916. *
  2917. * @rdev: radeon_device pointer
  2918. * @src_offset: src GPU address
  2919. * @dst_offset: dst GPU address
  2920. * @num_gpu_pages: number of GPU pages to xfer
  2921. * @fence: radeon fence object
  2922. *
  2923. * Copy GPU paging using the DMA engine (r6xx).
  2924. * Used by the radeon ttm implementation to move pages if
  2925. * registered as the asic copy callback.
  2926. */
  2927. int r600_copy_dma(struct radeon_device *rdev,
  2928. uint64_t src_offset, uint64_t dst_offset,
  2929. unsigned num_gpu_pages,
  2930. struct radeon_fence **fence)
  2931. {
  2932. struct radeon_semaphore *sem = NULL;
  2933. int ring_index = rdev->asic->copy.dma_ring_index;
  2934. struct radeon_ring *ring = &rdev->ring[ring_index];
  2935. u32 size_in_dw, cur_size_in_dw;
  2936. int i, num_loops;
  2937. int r = 0;
  2938. r = radeon_semaphore_create(rdev, &sem);
  2939. if (r) {
  2940. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2941. return r;
  2942. }
  2943. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  2944. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
  2945. r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
  2946. if (r) {
  2947. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2948. radeon_semaphore_free(rdev, &sem, NULL);
  2949. return r;
  2950. }
  2951. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2952. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2953. ring->idx);
  2954. radeon_fence_note_sync(*fence, ring->idx);
  2955. } else {
  2956. radeon_semaphore_free(rdev, &sem, NULL);
  2957. }
  2958. for (i = 0; i < num_loops; i++) {
  2959. cur_size_in_dw = size_in_dw;
  2960. if (cur_size_in_dw > 0xFFFE)
  2961. cur_size_in_dw = 0xFFFE;
  2962. size_in_dw -= cur_size_in_dw;
  2963. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  2964. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  2965. radeon_ring_write(ring, src_offset & 0xfffffffc);
  2966. radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
  2967. (upper_32_bits(src_offset) & 0xff)));
  2968. src_offset += cur_size_in_dw * 4;
  2969. dst_offset += cur_size_in_dw * 4;
  2970. }
  2971. r = radeon_fence_emit(rdev, fence, ring->idx);
  2972. if (r) {
  2973. radeon_ring_unlock_undo(rdev, ring);
  2974. return r;
  2975. }
  2976. radeon_ring_unlock_commit(rdev, ring);
  2977. radeon_semaphore_free(rdev, &sem, *fence);
  2978. return r;
  2979. }
  2980. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2981. uint32_t tiling_flags, uint32_t pitch,
  2982. uint32_t offset, uint32_t obj_size)
  2983. {
  2984. /* FIXME: implement */
  2985. return 0;
  2986. }
  2987. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2988. {
  2989. /* FIXME: implement */
  2990. }
  2991. static int r600_startup(struct radeon_device *rdev)
  2992. {
  2993. struct radeon_ring *ring;
  2994. int r;
  2995. /* enable pcie gen2 link */
  2996. r600_pcie_gen2_enable(rdev);
  2997. r600_mc_program(rdev);
  2998. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2999. r = r600_init_microcode(rdev);
  3000. if (r) {
  3001. DRM_ERROR("Failed to load firmware!\n");
  3002. return r;
  3003. }
  3004. }
  3005. r = r600_vram_scratch_init(rdev);
  3006. if (r)
  3007. return r;
  3008. if (rdev->flags & RADEON_IS_AGP) {
  3009. r600_agp_enable(rdev);
  3010. } else {
  3011. r = r600_pcie_gart_enable(rdev);
  3012. if (r)
  3013. return r;
  3014. }
  3015. r600_gpu_init(rdev);
  3016. /* allocate wb buffer */
  3017. r = radeon_wb_init(rdev);
  3018. if (r)
  3019. return r;
  3020. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3021. if (r) {
  3022. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3023. return r;
  3024. }
  3025. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  3026. if (r) {
  3027. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3028. return r;
  3029. }
  3030. /* Enable IRQ */
  3031. if (!rdev->irq.installed) {
  3032. r = radeon_irq_kms_init(rdev);
  3033. if (r)
  3034. return r;
  3035. }
  3036. r = r600_irq_init(rdev);
  3037. if (r) {
  3038. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  3039. radeon_irq_kms_fini(rdev);
  3040. return r;
  3041. }
  3042. r600_irq_set(rdev);
  3043. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3044. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  3045. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  3046. 0, 0xfffff, RADEON_CP_PACKET2);
  3047. if (r)
  3048. return r;
  3049. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3050. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  3051. DMA_RB_RPTR, DMA_RB_WPTR,
  3052. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  3053. if (r)
  3054. return r;
  3055. r = r600_cp_load_microcode(rdev);
  3056. if (r)
  3057. return r;
  3058. r = r600_cp_resume(rdev);
  3059. if (r)
  3060. return r;
  3061. r = r600_dma_resume(rdev);
  3062. if (r)
  3063. return r;
  3064. r = radeon_ib_pool_init(rdev);
  3065. if (r) {
  3066. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3067. return r;
  3068. }
  3069. r = r600_audio_init(rdev);
  3070. if (r) {
  3071. DRM_ERROR("radeon: audio init failed\n");
  3072. return r;
  3073. }
  3074. return 0;
  3075. }
  3076. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  3077. {
  3078. uint32_t temp;
  3079. temp = RREG32(CONFIG_CNTL);
  3080. if (state == false) {
  3081. temp &= ~(1<<0);
  3082. temp |= (1<<1);
  3083. } else {
  3084. temp &= ~(1<<1);
  3085. }
  3086. WREG32(CONFIG_CNTL, temp);
  3087. }
  3088. int r600_resume(struct radeon_device *rdev)
  3089. {
  3090. int r;
  3091. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  3092. * posting will perform necessary task to bring back GPU into good
  3093. * shape.
  3094. */
  3095. /* post card */
  3096. atom_asic_init(rdev->mode_info.atom_context);
  3097. rdev->accel_working = true;
  3098. r = r600_startup(rdev);
  3099. if (r) {
  3100. DRM_ERROR("r600 startup failed on resume\n");
  3101. rdev->accel_working = false;
  3102. return r;
  3103. }
  3104. return r;
  3105. }
  3106. int r600_suspend(struct radeon_device *rdev)
  3107. {
  3108. r600_audio_fini(rdev);
  3109. r600_cp_stop(rdev);
  3110. r600_dma_stop(rdev);
  3111. r600_irq_suspend(rdev);
  3112. radeon_wb_disable(rdev);
  3113. r600_pcie_gart_disable(rdev);
  3114. return 0;
  3115. }
  3116. /* Plan is to move initialization in that function and use
  3117. * helper function so that radeon_device_init pretty much
  3118. * do nothing more than calling asic specific function. This
  3119. * should also allow to remove a bunch of callback function
  3120. * like vram_info.
  3121. */
  3122. int r600_init(struct radeon_device *rdev)
  3123. {
  3124. int r;
  3125. if (r600_debugfs_mc_info_init(rdev)) {
  3126. DRM_ERROR("Failed to register debugfs file for mc !\n");
  3127. }
  3128. /* Read BIOS */
  3129. if (!radeon_get_bios(rdev)) {
  3130. if (ASIC_IS_AVIVO(rdev))
  3131. return -EINVAL;
  3132. }
  3133. /* Must be an ATOMBIOS */
  3134. if (!rdev->is_atom_bios) {
  3135. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  3136. return -EINVAL;
  3137. }
  3138. r = radeon_atombios_init(rdev);
  3139. if (r)
  3140. return r;
  3141. /* Post card if necessary */
  3142. if (!radeon_card_posted(rdev)) {
  3143. if (!rdev->bios) {
  3144. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3145. return -EINVAL;
  3146. }
  3147. DRM_INFO("GPU not posted. posting now...\n");
  3148. atom_asic_init(rdev->mode_info.atom_context);
  3149. }
  3150. /* Initialize scratch registers */
  3151. r600_scratch_init(rdev);
  3152. /* Initialize surface registers */
  3153. radeon_surface_init(rdev);
  3154. /* Initialize clocks */
  3155. radeon_get_clock_info(rdev->ddev);
  3156. /* Fence driver */
  3157. r = radeon_fence_driver_init(rdev);
  3158. if (r)
  3159. return r;
  3160. if (rdev->flags & RADEON_IS_AGP) {
  3161. r = radeon_agp_init(rdev);
  3162. if (r)
  3163. radeon_agp_disable(rdev);
  3164. }
  3165. r = r600_mc_init(rdev);
  3166. if (r)
  3167. return r;
  3168. /* Memory manager */
  3169. r = radeon_bo_init(rdev);
  3170. if (r)
  3171. return r;
  3172. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  3173. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  3174. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  3175. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  3176. rdev->ih.ring_obj = NULL;
  3177. r600_ih_ring_init(rdev, 64 * 1024);
  3178. r = r600_pcie_gart_init(rdev);
  3179. if (r)
  3180. return r;
  3181. rdev->accel_working = true;
  3182. r = r600_startup(rdev);
  3183. if (r) {
  3184. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3185. r600_cp_fini(rdev);
  3186. r600_dma_fini(rdev);
  3187. r600_irq_fini(rdev);
  3188. radeon_wb_fini(rdev);
  3189. radeon_ib_pool_fini(rdev);
  3190. radeon_irq_kms_fini(rdev);
  3191. r600_pcie_gart_fini(rdev);
  3192. rdev->accel_working = false;
  3193. }
  3194. return 0;
  3195. }
  3196. void r600_fini(struct radeon_device *rdev)
  3197. {
  3198. r600_audio_fini(rdev);
  3199. r600_cp_fini(rdev);
  3200. r600_dma_fini(rdev);
  3201. r600_irq_fini(rdev);
  3202. radeon_wb_fini(rdev);
  3203. radeon_ib_pool_fini(rdev);
  3204. radeon_irq_kms_fini(rdev);
  3205. r600_pcie_gart_fini(rdev);
  3206. r600_vram_scratch_fini(rdev);
  3207. radeon_agp_fini(rdev);
  3208. radeon_gem_fini(rdev);
  3209. radeon_fence_driver_fini(rdev);
  3210. radeon_bo_fini(rdev);
  3211. radeon_atombios_fini(rdev);
  3212. kfree(rdev->bios);
  3213. rdev->bios = NULL;
  3214. }
  3215. /*
  3216. * CS stuff
  3217. */
  3218. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3219. {
  3220. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3221. u32 next_rptr;
  3222. if (ring->rptr_save_reg) {
  3223. next_rptr = ring->wptr + 3 + 4;
  3224. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  3225. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3226. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  3227. radeon_ring_write(ring, next_rptr);
  3228. } else if (rdev->wb.enabled) {
  3229. next_rptr = ring->wptr + 5 + 4;
  3230. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  3231. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3232. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  3233. radeon_ring_write(ring, next_rptr);
  3234. radeon_ring_write(ring, 0);
  3235. }
  3236. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3237. radeon_ring_write(ring,
  3238. #ifdef __BIG_ENDIAN
  3239. (2 << 0) |
  3240. #endif
  3241. (ib->gpu_addr & 0xFFFFFFFC));
  3242. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  3243. radeon_ring_write(ring, ib->length_dw);
  3244. }
  3245. void r600_uvd_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3246. {
  3247. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3248. radeon_ring_write(ring, PACKET0(UVD_RBC_IB_BASE, 0));
  3249. radeon_ring_write(ring, ib->gpu_addr);
  3250. radeon_ring_write(ring, PACKET0(UVD_RBC_IB_SIZE, 0));
  3251. radeon_ring_write(ring, ib->length_dw);
  3252. }
  3253. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3254. {
  3255. struct radeon_ib ib;
  3256. uint32_t scratch;
  3257. uint32_t tmp = 0;
  3258. unsigned i;
  3259. int r;
  3260. r = radeon_scratch_get(rdev, &scratch);
  3261. if (r) {
  3262. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3263. return r;
  3264. }
  3265. WREG32(scratch, 0xCAFEDEAD);
  3266. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3267. if (r) {
  3268. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3269. goto free_scratch;
  3270. }
  3271. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  3272. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  3273. ib.ptr[2] = 0xDEADBEEF;
  3274. ib.length_dw = 3;
  3275. r = radeon_ib_schedule(rdev, &ib, NULL);
  3276. if (r) {
  3277. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3278. goto free_ib;
  3279. }
  3280. r = radeon_fence_wait(ib.fence, false);
  3281. if (r) {
  3282. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3283. goto free_ib;
  3284. }
  3285. for (i = 0; i < rdev->usec_timeout; i++) {
  3286. tmp = RREG32(scratch);
  3287. if (tmp == 0xDEADBEEF)
  3288. break;
  3289. DRM_UDELAY(1);
  3290. }
  3291. if (i < rdev->usec_timeout) {
  3292. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3293. } else {
  3294. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3295. scratch, tmp);
  3296. r = -EINVAL;
  3297. }
  3298. free_ib:
  3299. radeon_ib_free(rdev, &ib);
  3300. free_scratch:
  3301. radeon_scratch_free(rdev, scratch);
  3302. return r;
  3303. }
  3304. /**
  3305. * r600_dma_ib_test - test an IB on the DMA engine
  3306. *
  3307. * @rdev: radeon_device pointer
  3308. * @ring: radeon_ring structure holding ring information
  3309. *
  3310. * Test a simple IB in the DMA ring (r6xx-SI).
  3311. * Returns 0 on success, error on failure.
  3312. */
  3313. int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3314. {
  3315. struct radeon_ib ib;
  3316. unsigned i;
  3317. int r;
  3318. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3319. u32 tmp = 0;
  3320. if (!ptr) {
  3321. DRM_ERROR("invalid vram scratch pointer\n");
  3322. return -EINVAL;
  3323. }
  3324. tmp = 0xCAFEDEAD;
  3325. writel(tmp, ptr);
  3326. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3327. if (r) {
  3328. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3329. return r;
  3330. }
  3331. ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
  3332. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  3333. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
  3334. ib.ptr[3] = 0xDEADBEEF;
  3335. ib.length_dw = 4;
  3336. r = radeon_ib_schedule(rdev, &ib, NULL);
  3337. if (r) {
  3338. radeon_ib_free(rdev, &ib);
  3339. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3340. return r;
  3341. }
  3342. r = radeon_fence_wait(ib.fence, false);
  3343. if (r) {
  3344. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3345. return r;
  3346. }
  3347. for (i = 0; i < rdev->usec_timeout; i++) {
  3348. tmp = readl(ptr);
  3349. if (tmp == 0xDEADBEEF)
  3350. break;
  3351. DRM_UDELAY(1);
  3352. }
  3353. if (i < rdev->usec_timeout) {
  3354. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3355. } else {
  3356. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  3357. r = -EINVAL;
  3358. }
  3359. radeon_ib_free(rdev, &ib);
  3360. return r;
  3361. }
  3362. int r600_uvd_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3363. {
  3364. struct radeon_fence *fence = NULL;
  3365. int r;
  3366. r = radeon_set_uvd_clocks(rdev, 53300, 40000);
  3367. if (r) {
  3368. DRM_ERROR("radeon: failed to raise UVD clocks (%d).\n", r);
  3369. return r;
  3370. }
  3371. r = radeon_uvd_get_create_msg(rdev, ring->idx, 1, NULL);
  3372. if (r) {
  3373. DRM_ERROR("radeon: failed to get create msg (%d).\n", r);
  3374. goto error;
  3375. }
  3376. r = radeon_uvd_get_destroy_msg(rdev, ring->idx, 1, &fence);
  3377. if (r) {
  3378. DRM_ERROR("radeon: failed to get destroy ib (%d).\n", r);
  3379. goto error;
  3380. }
  3381. r = radeon_fence_wait(fence, false);
  3382. if (r) {
  3383. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3384. goto error;
  3385. }
  3386. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  3387. error:
  3388. radeon_fence_unref(&fence);
  3389. radeon_set_uvd_clocks(rdev, 0, 0);
  3390. return r;
  3391. }
  3392. /**
  3393. * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
  3394. *
  3395. * @rdev: radeon_device pointer
  3396. * @ib: IB object to schedule
  3397. *
  3398. * Schedule an IB in the DMA ring (r6xx-r7xx).
  3399. */
  3400. void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3401. {
  3402. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3403. if (rdev->wb.enabled) {
  3404. u32 next_rptr = ring->wptr + 4;
  3405. while ((next_rptr & 7) != 5)
  3406. next_rptr++;
  3407. next_rptr += 3;
  3408. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  3409. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3410. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  3411. radeon_ring_write(ring, next_rptr);
  3412. }
  3413. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  3414. * Pad as necessary with NOPs.
  3415. */
  3416. while ((ring->wptr & 7) != 5)
  3417. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  3418. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
  3419. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  3420. radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  3421. }
  3422. /*
  3423. * Interrupts
  3424. *
  3425. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  3426. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  3427. * writing to the ring and the GPU consuming, the GPU writes to the ring
  3428. * and host consumes. As the host irq handler processes interrupts, it
  3429. * increments the rptr. When the rptr catches up with the wptr, all the
  3430. * current interrupts have been processed.
  3431. */
  3432. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  3433. {
  3434. u32 rb_bufsz;
  3435. /* Align ring size */
  3436. rb_bufsz = drm_order(ring_size / 4);
  3437. ring_size = (1 << rb_bufsz) * 4;
  3438. rdev->ih.ring_size = ring_size;
  3439. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  3440. rdev->ih.rptr = 0;
  3441. }
  3442. int r600_ih_ring_alloc(struct radeon_device *rdev)
  3443. {
  3444. int r;
  3445. /* Allocate ring buffer */
  3446. if (rdev->ih.ring_obj == NULL) {
  3447. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  3448. PAGE_SIZE, true,
  3449. RADEON_GEM_DOMAIN_GTT,
  3450. NULL, &rdev->ih.ring_obj);
  3451. if (r) {
  3452. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  3453. return r;
  3454. }
  3455. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3456. if (unlikely(r != 0))
  3457. return r;
  3458. r = radeon_bo_pin(rdev->ih.ring_obj,
  3459. RADEON_GEM_DOMAIN_GTT,
  3460. &rdev->ih.gpu_addr);
  3461. if (r) {
  3462. radeon_bo_unreserve(rdev->ih.ring_obj);
  3463. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  3464. return r;
  3465. }
  3466. r = radeon_bo_kmap(rdev->ih.ring_obj,
  3467. (void **)&rdev->ih.ring);
  3468. radeon_bo_unreserve(rdev->ih.ring_obj);
  3469. if (r) {
  3470. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  3471. return r;
  3472. }
  3473. }
  3474. return 0;
  3475. }
  3476. void r600_ih_ring_fini(struct radeon_device *rdev)
  3477. {
  3478. int r;
  3479. if (rdev->ih.ring_obj) {
  3480. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3481. if (likely(r == 0)) {
  3482. radeon_bo_kunmap(rdev->ih.ring_obj);
  3483. radeon_bo_unpin(rdev->ih.ring_obj);
  3484. radeon_bo_unreserve(rdev->ih.ring_obj);
  3485. }
  3486. radeon_bo_unref(&rdev->ih.ring_obj);
  3487. rdev->ih.ring = NULL;
  3488. rdev->ih.ring_obj = NULL;
  3489. }
  3490. }
  3491. void r600_rlc_stop(struct radeon_device *rdev)
  3492. {
  3493. if ((rdev->family >= CHIP_RV770) &&
  3494. (rdev->family <= CHIP_RV740)) {
  3495. /* r7xx asics need to soft reset RLC before halting */
  3496. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  3497. RREG32(SRBM_SOFT_RESET);
  3498. mdelay(15);
  3499. WREG32(SRBM_SOFT_RESET, 0);
  3500. RREG32(SRBM_SOFT_RESET);
  3501. }
  3502. WREG32(RLC_CNTL, 0);
  3503. }
  3504. static void r600_rlc_start(struct radeon_device *rdev)
  3505. {
  3506. WREG32(RLC_CNTL, RLC_ENABLE);
  3507. }
  3508. static int r600_rlc_resume(struct radeon_device *rdev)
  3509. {
  3510. u32 i;
  3511. const __be32 *fw_data;
  3512. if (!rdev->rlc_fw)
  3513. return -EINVAL;
  3514. r600_rlc_stop(rdev);
  3515. WREG32(RLC_HB_CNTL, 0);
  3516. WREG32(RLC_HB_BASE, 0);
  3517. WREG32(RLC_HB_RPTR, 0);
  3518. WREG32(RLC_HB_WPTR, 0);
  3519. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  3520. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  3521. WREG32(RLC_MC_CNTL, 0);
  3522. WREG32(RLC_UCODE_CNTL, 0);
  3523. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3524. if (rdev->family >= CHIP_RV770) {
  3525. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  3526. WREG32(RLC_UCODE_ADDR, i);
  3527. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3528. }
  3529. } else {
  3530. for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
  3531. WREG32(RLC_UCODE_ADDR, i);
  3532. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3533. }
  3534. }
  3535. WREG32(RLC_UCODE_ADDR, 0);
  3536. r600_rlc_start(rdev);
  3537. return 0;
  3538. }
  3539. static void r600_enable_interrupts(struct radeon_device *rdev)
  3540. {
  3541. u32 ih_cntl = RREG32(IH_CNTL);
  3542. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3543. ih_cntl |= ENABLE_INTR;
  3544. ih_rb_cntl |= IH_RB_ENABLE;
  3545. WREG32(IH_CNTL, ih_cntl);
  3546. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3547. rdev->ih.enabled = true;
  3548. }
  3549. void r600_disable_interrupts(struct radeon_device *rdev)
  3550. {
  3551. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3552. u32 ih_cntl = RREG32(IH_CNTL);
  3553. ih_rb_cntl &= ~IH_RB_ENABLE;
  3554. ih_cntl &= ~ENABLE_INTR;
  3555. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3556. WREG32(IH_CNTL, ih_cntl);
  3557. /* set rptr, wptr to 0 */
  3558. WREG32(IH_RB_RPTR, 0);
  3559. WREG32(IH_RB_WPTR, 0);
  3560. rdev->ih.enabled = false;
  3561. rdev->ih.rptr = 0;
  3562. }
  3563. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  3564. {
  3565. u32 tmp;
  3566. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3567. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3568. WREG32(DMA_CNTL, tmp);
  3569. WREG32(GRBM_INT_CNTL, 0);
  3570. WREG32(DxMODE_INT_MASK, 0);
  3571. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  3572. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  3573. if (ASIC_IS_DCE3(rdev)) {
  3574. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  3575. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  3576. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3577. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3578. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3579. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3580. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3581. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3582. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3583. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3584. if (ASIC_IS_DCE32(rdev)) {
  3585. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3586. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3587. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3588. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3589. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3590. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3591. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3592. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3593. } else {
  3594. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3595. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3596. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3597. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3598. }
  3599. } else {
  3600. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3601. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  3602. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3603. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3604. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3605. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3606. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3607. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3608. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3609. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3610. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3611. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3612. }
  3613. }
  3614. int r600_irq_init(struct radeon_device *rdev)
  3615. {
  3616. int ret = 0;
  3617. int rb_bufsz;
  3618. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3619. /* allocate ring */
  3620. ret = r600_ih_ring_alloc(rdev);
  3621. if (ret)
  3622. return ret;
  3623. /* disable irqs */
  3624. r600_disable_interrupts(rdev);
  3625. /* init rlc */
  3626. if (rdev->family >= CHIP_CEDAR)
  3627. ret = evergreen_rlc_resume(rdev);
  3628. else
  3629. ret = r600_rlc_resume(rdev);
  3630. if (ret) {
  3631. r600_ih_ring_fini(rdev);
  3632. return ret;
  3633. }
  3634. /* setup interrupt control */
  3635. /* set dummy read address to ring address */
  3636. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3637. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3638. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3639. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3640. */
  3641. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3642. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3643. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3644. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3645. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3646. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3647. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3648. IH_WPTR_OVERFLOW_CLEAR |
  3649. (rb_bufsz << 1));
  3650. if (rdev->wb.enabled)
  3651. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3652. /* set the writeback address whether it's enabled or not */
  3653. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3654. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3655. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3656. /* set rptr, wptr to 0 */
  3657. WREG32(IH_RB_RPTR, 0);
  3658. WREG32(IH_RB_WPTR, 0);
  3659. /* Default settings for IH_CNTL (disabled at first) */
  3660. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3661. /* RPTR_REARM only works if msi's are enabled */
  3662. if (rdev->msi_enabled)
  3663. ih_cntl |= RPTR_REARM;
  3664. WREG32(IH_CNTL, ih_cntl);
  3665. /* force the active interrupt state to all disabled */
  3666. if (rdev->family >= CHIP_CEDAR)
  3667. evergreen_disable_interrupt_state(rdev);
  3668. else
  3669. r600_disable_interrupt_state(rdev);
  3670. /* at this point everything should be setup correctly to enable master */
  3671. pci_set_master(rdev->pdev);
  3672. /* enable irqs */
  3673. r600_enable_interrupts(rdev);
  3674. return ret;
  3675. }
  3676. void r600_irq_suspend(struct radeon_device *rdev)
  3677. {
  3678. r600_irq_disable(rdev);
  3679. r600_rlc_stop(rdev);
  3680. }
  3681. void r600_irq_fini(struct radeon_device *rdev)
  3682. {
  3683. r600_irq_suspend(rdev);
  3684. r600_ih_ring_fini(rdev);
  3685. }
  3686. int r600_irq_set(struct radeon_device *rdev)
  3687. {
  3688. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3689. u32 mode_int = 0;
  3690. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3691. u32 grbm_int_cntl = 0;
  3692. u32 hdmi0, hdmi1;
  3693. u32 d1grph = 0, d2grph = 0;
  3694. u32 dma_cntl;
  3695. u32 thermal_int = 0;
  3696. if (!rdev->irq.installed) {
  3697. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3698. return -EINVAL;
  3699. }
  3700. /* don't enable anything if the ih is disabled */
  3701. if (!rdev->ih.enabled) {
  3702. r600_disable_interrupts(rdev);
  3703. /* force the active interrupt state to all disabled */
  3704. r600_disable_interrupt_state(rdev);
  3705. return 0;
  3706. }
  3707. if (ASIC_IS_DCE3(rdev)) {
  3708. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3709. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3710. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3711. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3712. if (ASIC_IS_DCE32(rdev)) {
  3713. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3714. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3715. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3716. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3717. } else {
  3718. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3719. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3720. }
  3721. } else {
  3722. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3723. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3724. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3725. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3726. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3727. }
  3728. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3729. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3730. thermal_int = RREG32(CG_THERMAL_INT) &
  3731. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3732. } else if (rdev->family >= CHIP_RV770) {
  3733. thermal_int = RREG32(RV770_CG_THERMAL_INT) &
  3734. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3735. }
  3736. if (rdev->irq.dpm_thermal) {
  3737. DRM_DEBUG("dpm thermal\n");
  3738. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  3739. }
  3740. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3741. DRM_DEBUG("r600_irq_set: sw int\n");
  3742. cp_int_cntl |= RB_INT_ENABLE;
  3743. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3744. }
  3745. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3746. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3747. dma_cntl |= TRAP_ENABLE;
  3748. }
  3749. if (rdev->irq.crtc_vblank_int[0] ||
  3750. atomic_read(&rdev->irq.pflip[0])) {
  3751. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3752. mode_int |= D1MODE_VBLANK_INT_MASK;
  3753. }
  3754. if (rdev->irq.crtc_vblank_int[1] ||
  3755. atomic_read(&rdev->irq.pflip[1])) {
  3756. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3757. mode_int |= D2MODE_VBLANK_INT_MASK;
  3758. }
  3759. if (rdev->irq.hpd[0]) {
  3760. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3761. hpd1 |= DC_HPDx_INT_EN;
  3762. }
  3763. if (rdev->irq.hpd[1]) {
  3764. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3765. hpd2 |= DC_HPDx_INT_EN;
  3766. }
  3767. if (rdev->irq.hpd[2]) {
  3768. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3769. hpd3 |= DC_HPDx_INT_EN;
  3770. }
  3771. if (rdev->irq.hpd[3]) {
  3772. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3773. hpd4 |= DC_HPDx_INT_EN;
  3774. }
  3775. if (rdev->irq.hpd[4]) {
  3776. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3777. hpd5 |= DC_HPDx_INT_EN;
  3778. }
  3779. if (rdev->irq.hpd[5]) {
  3780. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3781. hpd6 |= DC_HPDx_INT_EN;
  3782. }
  3783. if (rdev->irq.afmt[0]) {
  3784. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3785. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3786. }
  3787. if (rdev->irq.afmt[1]) {
  3788. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3789. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3790. }
  3791. WREG32(CP_INT_CNTL, cp_int_cntl);
  3792. WREG32(DMA_CNTL, dma_cntl);
  3793. WREG32(DxMODE_INT_MASK, mode_int);
  3794. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  3795. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  3796. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3797. if (ASIC_IS_DCE3(rdev)) {
  3798. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3799. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3800. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3801. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3802. if (ASIC_IS_DCE32(rdev)) {
  3803. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3804. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3805. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3806. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3807. } else {
  3808. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3809. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3810. }
  3811. } else {
  3812. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3813. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3814. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3815. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3816. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3817. }
  3818. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3819. WREG32(CG_THERMAL_INT, thermal_int);
  3820. } else if (rdev->family >= CHIP_RV770) {
  3821. WREG32(RV770_CG_THERMAL_INT, thermal_int);
  3822. }
  3823. return 0;
  3824. }
  3825. static void r600_irq_ack(struct radeon_device *rdev)
  3826. {
  3827. u32 tmp;
  3828. if (ASIC_IS_DCE3(rdev)) {
  3829. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3830. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3831. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3832. if (ASIC_IS_DCE32(rdev)) {
  3833. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3834. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3835. } else {
  3836. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3837. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3838. }
  3839. } else {
  3840. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3841. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3842. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3843. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3844. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3845. }
  3846. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3847. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3848. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3849. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3850. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3851. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3852. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3853. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3854. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3855. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3856. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3857. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3858. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3859. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3860. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3861. if (ASIC_IS_DCE3(rdev)) {
  3862. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3863. tmp |= DC_HPDx_INT_ACK;
  3864. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3865. } else {
  3866. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3867. tmp |= DC_HPDx_INT_ACK;
  3868. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3869. }
  3870. }
  3871. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3872. if (ASIC_IS_DCE3(rdev)) {
  3873. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3874. tmp |= DC_HPDx_INT_ACK;
  3875. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3876. } else {
  3877. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3878. tmp |= DC_HPDx_INT_ACK;
  3879. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3880. }
  3881. }
  3882. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3883. if (ASIC_IS_DCE3(rdev)) {
  3884. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3885. tmp |= DC_HPDx_INT_ACK;
  3886. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3887. } else {
  3888. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3889. tmp |= DC_HPDx_INT_ACK;
  3890. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3891. }
  3892. }
  3893. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3894. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3895. tmp |= DC_HPDx_INT_ACK;
  3896. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3897. }
  3898. if (ASIC_IS_DCE32(rdev)) {
  3899. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3900. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3901. tmp |= DC_HPDx_INT_ACK;
  3902. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3903. }
  3904. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3905. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3906. tmp |= DC_HPDx_INT_ACK;
  3907. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3908. }
  3909. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3910. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3911. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3912. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3913. }
  3914. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3915. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3916. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3917. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3918. }
  3919. } else {
  3920. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3921. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3922. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3923. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3924. }
  3925. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3926. if (ASIC_IS_DCE3(rdev)) {
  3927. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3928. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3929. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3930. } else {
  3931. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3932. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3933. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3934. }
  3935. }
  3936. }
  3937. }
  3938. void r600_irq_disable(struct radeon_device *rdev)
  3939. {
  3940. r600_disable_interrupts(rdev);
  3941. /* Wait and acknowledge irq */
  3942. mdelay(1);
  3943. r600_irq_ack(rdev);
  3944. r600_disable_interrupt_state(rdev);
  3945. }
  3946. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3947. {
  3948. u32 wptr, tmp;
  3949. if (rdev->wb.enabled)
  3950. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3951. else
  3952. wptr = RREG32(IH_RB_WPTR);
  3953. if (wptr & RB_OVERFLOW) {
  3954. /* When a ring buffer overflow happen start parsing interrupt
  3955. * from the last not overwritten vector (wptr + 16). Hopefully
  3956. * this should allow us to catchup.
  3957. */
  3958. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3959. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3960. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3961. tmp = RREG32(IH_RB_CNTL);
  3962. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3963. WREG32(IH_RB_CNTL, tmp);
  3964. }
  3965. return (wptr & rdev->ih.ptr_mask);
  3966. }
  3967. /* r600 IV Ring
  3968. * Each IV ring entry is 128 bits:
  3969. * [7:0] - interrupt source id
  3970. * [31:8] - reserved
  3971. * [59:32] - interrupt source data
  3972. * [127:60] - reserved
  3973. *
  3974. * The basic interrupt vector entries
  3975. * are decoded as follows:
  3976. * src_id src_data description
  3977. * 1 0 D1 Vblank
  3978. * 1 1 D1 Vline
  3979. * 5 0 D2 Vblank
  3980. * 5 1 D2 Vline
  3981. * 19 0 FP Hot plug detection A
  3982. * 19 1 FP Hot plug detection B
  3983. * 19 2 DAC A auto-detection
  3984. * 19 3 DAC B auto-detection
  3985. * 21 4 HDMI block A
  3986. * 21 5 HDMI block B
  3987. * 176 - CP_INT RB
  3988. * 177 - CP_INT IB1
  3989. * 178 - CP_INT IB2
  3990. * 181 - EOP Interrupt
  3991. * 233 - GUI Idle
  3992. *
  3993. * Note, these are based on r600 and may need to be
  3994. * adjusted or added to on newer asics
  3995. */
  3996. int r600_irq_process(struct radeon_device *rdev)
  3997. {
  3998. u32 wptr;
  3999. u32 rptr;
  4000. u32 src_id, src_data;
  4001. u32 ring_index;
  4002. bool queue_hotplug = false;
  4003. bool queue_hdmi = false;
  4004. bool queue_thermal = false;
  4005. if (!rdev->ih.enabled || rdev->shutdown)
  4006. return IRQ_NONE;
  4007. /* No MSIs, need a dummy read to flush PCI DMAs */
  4008. if (!rdev->msi_enabled)
  4009. RREG32(IH_RB_WPTR);
  4010. wptr = r600_get_ih_wptr(rdev);
  4011. restart_ih:
  4012. /* is somebody else already processing irqs? */
  4013. if (atomic_xchg(&rdev->ih.lock, 1))
  4014. return IRQ_NONE;
  4015. rptr = rdev->ih.rptr;
  4016. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  4017. /* Order reading of wptr vs. reading of IH ring data */
  4018. rmb();
  4019. /* display interrupts */
  4020. r600_irq_ack(rdev);
  4021. while (rptr != wptr) {
  4022. /* wptr/rptr are in bytes! */
  4023. ring_index = rptr / 4;
  4024. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  4025. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  4026. switch (src_id) {
  4027. case 1: /* D1 vblank/vline */
  4028. switch (src_data) {
  4029. case 0: /* D1 vblank */
  4030. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  4031. if (rdev->irq.crtc_vblank_int[0]) {
  4032. drm_handle_vblank(rdev->ddev, 0);
  4033. rdev->pm.vblank_sync = true;
  4034. wake_up(&rdev->irq.vblank_queue);
  4035. }
  4036. if (atomic_read(&rdev->irq.pflip[0]))
  4037. radeon_crtc_handle_flip(rdev, 0);
  4038. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  4039. DRM_DEBUG("IH: D1 vblank\n");
  4040. }
  4041. break;
  4042. case 1: /* D1 vline */
  4043. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  4044. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  4045. DRM_DEBUG("IH: D1 vline\n");
  4046. }
  4047. break;
  4048. default:
  4049. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4050. break;
  4051. }
  4052. break;
  4053. case 5: /* D2 vblank/vline */
  4054. switch (src_data) {
  4055. case 0: /* D2 vblank */
  4056. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  4057. if (rdev->irq.crtc_vblank_int[1]) {
  4058. drm_handle_vblank(rdev->ddev, 1);
  4059. rdev->pm.vblank_sync = true;
  4060. wake_up(&rdev->irq.vblank_queue);
  4061. }
  4062. if (atomic_read(&rdev->irq.pflip[1]))
  4063. radeon_crtc_handle_flip(rdev, 1);
  4064. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  4065. DRM_DEBUG("IH: D2 vblank\n");
  4066. }
  4067. break;
  4068. case 1: /* D1 vline */
  4069. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  4070. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  4071. DRM_DEBUG("IH: D2 vline\n");
  4072. }
  4073. break;
  4074. default:
  4075. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4076. break;
  4077. }
  4078. break;
  4079. case 19: /* HPD/DAC hotplug */
  4080. switch (src_data) {
  4081. case 0:
  4082. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  4083. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  4084. queue_hotplug = true;
  4085. DRM_DEBUG("IH: HPD1\n");
  4086. }
  4087. break;
  4088. case 1:
  4089. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  4090. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  4091. queue_hotplug = true;
  4092. DRM_DEBUG("IH: HPD2\n");
  4093. }
  4094. break;
  4095. case 4:
  4096. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  4097. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  4098. queue_hotplug = true;
  4099. DRM_DEBUG("IH: HPD3\n");
  4100. }
  4101. break;
  4102. case 5:
  4103. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  4104. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  4105. queue_hotplug = true;
  4106. DRM_DEBUG("IH: HPD4\n");
  4107. }
  4108. break;
  4109. case 10:
  4110. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  4111. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  4112. queue_hotplug = true;
  4113. DRM_DEBUG("IH: HPD5\n");
  4114. }
  4115. break;
  4116. case 12:
  4117. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  4118. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  4119. queue_hotplug = true;
  4120. DRM_DEBUG("IH: HPD6\n");
  4121. }
  4122. break;
  4123. default:
  4124. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4125. break;
  4126. }
  4127. break;
  4128. case 21: /* hdmi */
  4129. switch (src_data) {
  4130. case 4:
  4131. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  4132. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  4133. queue_hdmi = true;
  4134. DRM_DEBUG("IH: HDMI0\n");
  4135. }
  4136. break;
  4137. case 5:
  4138. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  4139. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  4140. queue_hdmi = true;
  4141. DRM_DEBUG("IH: HDMI1\n");
  4142. }
  4143. break;
  4144. default:
  4145. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  4146. break;
  4147. }
  4148. break;
  4149. case 176: /* CP_INT in ring buffer */
  4150. case 177: /* CP_INT in IB1 */
  4151. case 178: /* CP_INT in IB2 */
  4152. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  4153. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4154. break;
  4155. case 181: /* CP EOP event */
  4156. DRM_DEBUG("IH: CP EOP\n");
  4157. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4158. break;
  4159. case 224: /* DMA trap event */
  4160. DRM_DEBUG("IH: DMA trap\n");
  4161. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  4162. break;
  4163. case 230: /* thermal low to high */
  4164. DRM_DEBUG("IH: thermal low to high\n");
  4165. rdev->pm.dpm.thermal.high_to_low = false;
  4166. queue_thermal = true;
  4167. break;
  4168. case 231: /* thermal high to low */
  4169. DRM_DEBUG("IH: thermal high to low\n");
  4170. rdev->pm.dpm.thermal.high_to_low = true;
  4171. queue_thermal = true;
  4172. break;
  4173. case 233: /* GUI IDLE */
  4174. DRM_DEBUG("IH: GUI idle\n");
  4175. break;
  4176. default:
  4177. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4178. break;
  4179. }
  4180. /* wptr/rptr are in bytes! */
  4181. rptr += 16;
  4182. rptr &= rdev->ih.ptr_mask;
  4183. }
  4184. if (queue_hotplug)
  4185. schedule_work(&rdev->hotplug_work);
  4186. if (queue_hdmi)
  4187. schedule_work(&rdev->audio_work);
  4188. if (queue_thermal && rdev->pm.dpm_enabled)
  4189. schedule_work(&rdev->pm.dpm.thermal.work);
  4190. rdev->ih.rptr = rptr;
  4191. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  4192. atomic_set(&rdev->ih.lock, 0);
  4193. /* make sure wptr hasn't changed while processing */
  4194. wptr = r600_get_ih_wptr(rdev);
  4195. if (wptr != rptr)
  4196. goto restart_ih;
  4197. return IRQ_HANDLED;
  4198. }
  4199. /*
  4200. * Debugfs info
  4201. */
  4202. #if defined(CONFIG_DEBUG_FS)
  4203. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  4204. {
  4205. struct drm_info_node *node = (struct drm_info_node *) m->private;
  4206. struct drm_device *dev = node->minor->dev;
  4207. struct radeon_device *rdev = dev->dev_private;
  4208. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  4209. DREG32_SYS(m, rdev, VM_L2_STATUS);
  4210. return 0;
  4211. }
  4212. static struct drm_info_list r600_mc_info_list[] = {
  4213. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  4214. };
  4215. #endif
  4216. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  4217. {
  4218. #if defined(CONFIG_DEBUG_FS)
  4219. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  4220. #else
  4221. return 0;
  4222. #endif
  4223. }
  4224. /**
  4225. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  4226. * rdev: radeon device structure
  4227. * bo: buffer object struct which userspace is waiting for idle
  4228. *
  4229. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  4230. * through ring buffer, this leads to corruption in rendering, see
  4231. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  4232. * directly perform HDP flush by writing register through MMIO.
  4233. */
  4234. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  4235. {
  4236. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  4237. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  4238. * This seems to cause problems on some AGP cards. Just use the old
  4239. * method for them.
  4240. */
  4241. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  4242. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  4243. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  4244. u32 tmp;
  4245. WREG32(HDP_DEBUG1, 0);
  4246. tmp = readl((void __iomem *)ptr);
  4247. } else
  4248. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  4249. }
  4250. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  4251. {
  4252. u32 link_width_cntl, mask;
  4253. if (rdev->flags & RADEON_IS_IGP)
  4254. return;
  4255. if (!(rdev->flags & RADEON_IS_PCIE))
  4256. return;
  4257. /* x2 cards have a special sequence */
  4258. if (ASIC_IS_X2(rdev))
  4259. return;
  4260. radeon_gui_idle(rdev);
  4261. switch (lanes) {
  4262. case 0:
  4263. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  4264. break;
  4265. case 1:
  4266. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  4267. break;
  4268. case 2:
  4269. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  4270. break;
  4271. case 4:
  4272. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  4273. break;
  4274. case 8:
  4275. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  4276. break;
  4277. case 12:
  4278. /* not actually supported */
  4279. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  4280. break;
  4281. case 16:
  4282. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  4283. break;
  4284. default:
  4285. DRM_ERROR("invalid pcie lane request: %d\n", lanes);
  4286. return;
  4287. }
  4288. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  4289. link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
  4290. link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
  4291. link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
  4292. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  4293. WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4294. }
  4295. int r600_get_pcie_lanes(struct radeon_device *rdev)
  4296. {
  4297. u32 link_width_cntl;
  4298. if (rdev->flags & RADEON_IS_IGP)
  4299. return 0;
  4300. if (!(rdev->flags & RADEON_IS_PCIE))
  4301. return 0;
  4302. /* x2 cards have a special sequence */
  4303. if (ASIC_IS_X2(rdev))
  4304. return 0;
  4305. radeon_gui_idle(rdev);
  4306. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  4307. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  4308. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  4309. return 1;
  4310. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  4311. return 2;
  4312. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  4313. return 4;
  4314. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  4315. return 8;
  4316. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  4317. /* not actually supported */
  4318. return 12;
  4319. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  4320. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  4321. default:
  4322. return 16;
  4323. }
  4324. }
  4325. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  4326. {
  4327. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  4328. u16 link_cntl2;
  4329. if (radeon_pcie_gen2 == 0)
  4330. return;
  4331. if (rdev->flags & RADEON_IS_IGP)
  4332. return;
  4333. if (!(rdev->flags & RADEON_IS_PCIE))
  4334. return;
  4335. /* x2 cards have a special sequence */
  4336. if (ASIC_IS_X2(rdev))
  4337. return;
  4338. /* only RV6xx+ chips are supported */
  4339. if (rdev->family <= CHIP_R600)
  4340. return;
  4341. if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
  4342. (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
  4343. return;
  4344. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4345. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  4346. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  4347. return;
  4348. }
  4349. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  4350. /* 55 nm r6xx asics */
  4351. if ((rdev->family == CHIP_RV670) ||
  4352. (rdev->family == CHIP_RV620) ||
  4353. (rdev->family == CHIP_RV635)) {
  4354. /* advertise upconfig capability */
  4355. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4356. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4357. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4358. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4359. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  4360. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  4361. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  4362. LC_RECONFIG_ARC_MISSING_ESCAPE);
  4363. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  4364. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4365. } else {
  4366. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4367. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4368. }
  4369. }
  4370. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4371. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  4372. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  4373. /* 55 nm r6xx asics */
  4374. if ((rdev->family == CHIP_RV670) ||
  4375. (rdev->family == CHIP_RV620) ||
  4376. (rdev->family == CHIP_RV635)) {
  4377. WREG32(MM_CFGREGS_CNTL, 0x8);
  4378. link_cntl2 = RREG32(0x4088);
  4379. WREG32(MM_CFGREGS_CNTL, 0);
  4380. /* not supported yet */
  4381. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  4382. return;
  4383. }
  4384. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  4385. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  4386. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  4387. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  4388. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  4389. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4390. tmp = RREG32(0x541c);
  4391. WREG32(0x541c, tmp | 0x8);
  4392. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  4393. link_cntl2 = RREG16(0x4088);
  4394. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  4395. link_cntl2 |= 0x2;
  4396. WREG16(0x4088, link_cntl2);
  4397. WREG32(MM_CFGREGS_CNTL, 0);
  4398. if ((rdev->family == CHIP_RV670) ||
  4399. (rdev->family == CHIP_RV620) ||
  4400. (rdev->family == CHIP_RV635)) {
  4401. training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
  4402. training_cntl &= ~LC_POINT_7_PLUS_EN;
  4403. WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
  4404. } else {
  4405. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4406. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  4407. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4408. }
  4409. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4410. speed_cntl |= LC_GEN2_EN_STRAP;
  4411. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4412. } else {
  4413. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4414. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  4415. if (1)
  4416. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4417. else
  4418. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4419. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4420. }
  4421. }
  4422. /**
  4423. * r600_get_gpu_clock_counter - return GPU clock counter snapshot
  4424. *
  4425. * @rdev: radeon_device pointer
  4426. *
  4427. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  4428. * Returns the 64 bit clock counter snapshot.
  4429. */
  4430. uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
  4431. {
  4432. uint64_t clock;
  4433. mutex_lock(&rdev->gpu_clock_mutex);
  4434. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4435. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  4436. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4437. mutex_unlock(&rdev->gpu_clock_mutex);
  4438. return clock;
  4439. }