nouveau_state.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.populate = nv04_instmem_populate;
  52. engine->instmem.clear = nv04_instmem_clear;
  53. engine->instmem.bind = nv04_instmem_bind;
  54. engine->instmem.unbind = nv04_instmem_unbind;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->graph.grclass = nv04_graph_grclass;
  64. engine->graph.init = nv04_graph_init;
  65. engine->graph.takedown = nv04_graph_takedown;
  66. engine->graph.fifo_access = nv04_graph_fifo_access;
  67. engine->graph.channel = nv04_graph_channel;
  68. engine->graph.create_context = nv04_graph_create_context;
  69. engine->graph.destroy_context = nv04_graph_destroy_context;
  70. engine->graph.load_context = nv04_graph_load_context;
  71. engine->graph.unload_context = nv04_graph_unload_context;
  72. engine->fifo.channels = 16;
  73. engine->fifo.init = nv04_fifo_init;
  74. engine->fifo.takedown = nouveau_stub_takedown;
  75. engine->fifo.disable = nv04_fifo_disable;
  76. engine->fifo.enable = nv04_fifo_enable;
  77. engine->fifo.reassign = nv04_fifo_reassign;
  78. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  79. engine->fifo.channel_id = nv04_fifo_channel_id;
  80. engine->fifo.create_context = nv04_fifo_create_context;
  81. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  82. engine->fifo.load_context = nv04_fifo_load_context;
  83. engine->fifo.unload_context = nv04_fifo_unload_context;
  84. engine->display.early_init = nv04_display_early_init;
  85. engine->display.late_takedown = nv04_display_late_takedown;
  86. engine->display.create = nv04_display_create;
  87. engine->display.init = nv04_display_init;
  88. engine->display.destroy = nv04_display_destroy;
  89. engine->gpio.init = nouveau_stub_init;
  90. engine->gpio.takedown = nouveau_stub_takedown;
  91. engine->gpio.get = NULL;
  92. engine->gpio.set = NULL;
  93. engine->gpio.irq_enable = NULL;
  94. break;
  95. case 0x10:
  96. engine->instmem.init = nv04_instmem_init;
  97. engine->instmem.takedown = nv04_instmem_takedown;
  98. engine->instmem.suspend = nv04_instmem_suspend;
  99. engine->instmem.resume = nv04_instmem_resume;
  100. engine->instmem.populate = nv04_instmem_populate;
  101. engine->instmem.clear = nv04_instmem_clear;
  102. engine->instmem.bind = nv04_instmem_bind;
  103. engine->instmem.unbind = nv04_instmem_unbind;
  104. engine->instmem.flush = nv04_instmem_flush;
  105. engine->mc.init = nv04_mc_init;
  106. engine->mc.takedown = nv04_mc_takedown;
  107. engine->timer.init = nv04_timer_init;
  108. engine->timer.read = nv04_timer_read;
  109. engine->timer.takedown = nv04_timer_takedown;
  110. engine->fb.init = nv10_fb_init;
  111. engine->fb.takedown = nv10_fb_takedown;
  112. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  113. engine->graph.grclass = nv10_graph_grclass;
  114. engine->graph.init = nv10_graph_init;
  115. engine->graph.takedown = nv10_graph_takedown;
  116. engine->graph.channel = nv10_graph_channel;
  117. engine->graph.create_context = nv10_graph_create_context;
  118. engine->graph.destroy_context = nv10_graph_destroy_context;
  119. engine->graph.fifo_access = nv04_graph_fifo_access;
  120. engine->graph.load_context = nv10_graph_load_context;
  121. engine->graph.unload_context = nv10_graph_unload_context;
  122. engine->graph.set_region_tiling = nv10_graph_set_region_tiling;
  123. engine->fifo.channels = 32;
  124. engine->fifo.init = nv10_fifo_init;
  125. engine->fifo.takedown = nouveau_stub_takedown;
  126. engine->fifo.disable = nv04_fifo_disable;
  127. engine->fifo.enable = nv04_fifo_enable;
  128. engine->fifo.reassign = nv04_fifo_reassign;
  129. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  130. engine->fifo.channel_id = nv10_fifo_channel_id;
  131. engine->fifo.create_context = nv10_fifo_create_context;
  132. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  133. engine->fifo.load_context = nv10_fifo_load_context;
  134. engine->fifo.unload_context = nv10_fifo_unload_context;
  135. engine->display.early_init = nv04_display_early_init;
  136. engine->display.late_takedown = nv04_display_late_takedown;
  137. engine->display.create = nv04_display_create;
  138. engine->display.init = nv04_display_init;
  139. engine->display.destroy = nv04_display_destroy;
  140. engine->gpio.init = nouveau_stub_init;
  141. engine->gpio.takedown = nouveau_stub_takedown;
  142. engine->gpio.get = nv10_gpio_get;
  143. engine->gpio.set = nv10_gpio_set;
  144. engine->gpio.irq_enable = NULL;
  145. break;
  146. case 0x20:
  147. engine->instmem.init = nv04_instmem_init;
  148. engine->instmem.takedown = nv04_instmem_takedown;
  149. engine->instmem.suspend = nv04_instmem_suspend;
  150. engine->instmem.resume = nv04_instmem_resume;
  151. engine->instmem.populate = nv04_instmem_populate;
  152. engine->instmem.clear = nv04_instmem_clear;
  153. engine->instmem.bind = nv04_instmem_bind;
  154. engine->instmem.unbind = nv04_instmem_unbind;
  155. engine->instmem.flush = nv04_instmem_flush;
  156. engine->mc.init = nv04_mc_init;
  157. engine->mc.takedown = nv04_mc_takedown;
  158. engine->timer.init = nv04_timer_init;
  159. engine->timer.read = nv04_timer_read;
  160. engine->timer.takedown = nv04_timer_takedown;
  161. engine->fb.init = nv10_fb_init;
  162. engine->fb.takedown = nv10_fb_takedown;
  163. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  164. engine->graph.grclass = nv20_graph_grclass;
  165. engine->graph.init = nv20_graph_init;
  166. engine->graph.takedown = nv20_graph_takedown;
  167. engine->graph.channel = nv10_graph_channel;
  168. engine->graph.create_context = nv20_graph_create_context;
  169. engine->graph.destroy_context = nv20_graph_destroy_context;
  170. engine->graph.fifo_access = nv04_graph_fifo_access;
  171. engine->graph.load_context = nv20_graph_load_context;
  172. engine->graph.unload_context = nv20_graph_unload_context;
  173. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  174. engine->fifo.channels = 32;
  175. engine->fifo.init = nv10_fifo_init;
  176. engine->fifo.takedown = nouveau_stub_takedown;
  177. engine->fifo.disable = nv04_fifo_disable;
  178. engine->fifo.enable = nv04_fifo_enable;
  179. engine->fifo.reassign = nv04_fifo_reassign;
  180. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  181. engine->fifo.channel_id = nv10_fifo_channel_id;
  182. engine->fifo.create_context = nv10_fifo_create_context;
  183. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  184. engine->fifo.load_context = nv10_fifo_load_context;
  185. engine->fifo.unload_context = nv10_fifo_unload_context;
  186. engine->display.early_init = nv04_display_early_init;
  187. engine->display.late_takedown = nv04_display_late_takedown;
  188. engine->display.create = nv04_display_create;
  189. engine->display.init = nv04_display_init;
  190. engine->display.destroy = nv04_display_destroy;
  191. engine->gpio.init = nouveau_stub_init;
  192. engine->gpio.takedown = nouveau_stub_takedown;
  193. engine->gpio.get = nv10_gpio_get;
  194. engine->gpio.set = nv10_gpio_set;
  195. engine->gpio.irq_enable = NULL;
  196. break;
  197. case 0x30:
  198. engine->instmem.init = nv04_instmem_init;
  199. engine->instmem.takedown = nv04_instmem_takedown;
  200. engine->instmem.suspend = nv04_instmem_suspend;
  201. engine->instmem.resume = nv04_instmem_resume;
  202. engine->instmem.populate = nv04_instmem_populate;
  203. engine->instmem.clear = nv04_instmem_clear;
  204. engine->instmem.bind = nv04_instmem_bind;
  205. engine->instmem.unbind = nv04_instmem_unbind;
  206. engine->instmem.flush = nv04_instmem_flush;
  207. engine->mc.init = nv04_mc_init;
  208. engine->mc.takedown = nv04_mc_takedown;
  209. engine->timer.init = nv04_timer_init;
  210. engine->timer.read = nv04_timer_read;
  211. engine->timer.takedown = nv04_timer_takedown;
  212. engine->fb.init = nv30_fb_init;
  213. engine->fb.takedown = nv30_fb_takedown;
  214. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  215. engine->graph.grclass = nv30_graph_grclass;
  216. engine->graph.init = nv30_graph_init;
  217. engine->graph.takedown = nv20_graph_takedown;
  218. engine->graph.fifo_access = nv04_graph_fifo_access;
  219. engine->graph.channel = nv10_graph_channel;
  220. engine->graph.create_context = nv20_graph_create_context;
  221. engine->graph.destroy_context = nv20_graph_destroy_context;
  222. engine->graph.load_context = nv20_graph_load_context;
  223. engine->graph.unload_context = nv20_graph_unload_context;
  224. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  225. engine->fifo.channels = 32;
  226. engine->fifo.init = nv10_fifo_init;
  227. engine->fifo.takedown = nouveau_stub_takedown;
  228. engine->fifo.disable = nv04_fifo_disable;
  229. engine->fifo.enable = nv04_fifo_enable;
  230. engine->fifo.reassign = nv04_fifo_reassign;
  231. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  232. engine->fifo.channel_id = nv10_fifo_channel_id;
  233. engine->fifo.create_context = nv10_fifo_create_context;
  234. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  235. engine->fifo.load_context = nv10_fifo_load_context;
  236. engine->fifo.unload_context = nv10_fifo_unload_context;
  237. engine->display.early_init = nv04_display_early_init;
  238. engine->display.late_takedown = nv04_display_late_takedown;
  239. engine->display.create = nv04_display_create;
  240. engine->display.init = nv04_display_init;
  241. engine->display.destroy = nv04_display_destroy;
  242. engine->gpio.init = nouveau_stub_init;
  243. engine->gpio.takedown = nouveau_stub_takedown;
  244. engine->gpio.get = nv10_gpio_get;
  245. engine->gpio.set = nv10_gpio_set;
  246. engine->gpio.irq_enable = NULL;
  247. break;
  248. case 0x40:
  249. case 0x60:
  250. engine->instmem.init = nv04_instmem_init;
  251. engine->instmem.takedown = nv04_instmem_takedown;
  252. engine->instmem.suspend = nv04_instmem_suspend;
  253. engine->instmem.resume = nv04_instmem_resume;
  254. engine->instmem.populate = nv04_instmem_populate;
  255. engine->instmem.clear = nv04_instmem_clear;
  256. engine->instmem.bind = nv04_instmem_bind;
  257. engine->instmem.unbind = nv04_instmem_unbind;
  258. engine->instmem.flush = nv04_instmem_flush;
  259. engine->mc.init = nv40_mc_init;
  260. engine->mc.takedown = nv40_mc_takedown;
  261. engine->timer.init = nv04_timer_init;
  262. engine->timer.read = nv04_timer_read;
  263. engine->timer.takedown = nv04_timer_takedown;
  264. engine->fb.init = nv40_fb_init;
  265. engine->fb.takedown = nv40_fb_takedown;
  266. engine->fb.set_region_tiling = nv40_fb_set_region_tiling;
  267. engine->graph.grclass = nv40_graph_grclass;
  268. engine->graph.init = nv40_graph_init;
  269. engine->graph.takedown = nv40_graph_takedown;
  270. engine->graph.fifo_access = nv04_graph_fifo_access;
  271. engine->graph.channel = nv40_graph_channel;
  272. engine->graph.create_context = nv40_graph_create_context;
  273. engine->graph.destroy_context = nv40_graph_destroy_context;
  274. engine->graph.load_context = nv40_graph_load_context;
  275. engine->graph.unload_context = nv40_graph_unload_context;
  276. engine->graph.set_region_tiling = nv40_graph_set_region_tiling;
  277. engine->fifo.channels = 32;
  278. engine->fifo.init = nv40_fifo_init;
  279. engine->fifo.takedown = nouveau_stub_takedown;
  280. engine->fifo.disable = nv04_fifo_disable;
  281. engine->fifo.enable = nv04_fifo_enable;
  282. engine->fifo.reassign = nv04_fifo_reassign;
  283. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  284. engine->fifo.channel_id = nv10_fifo_channel_id;
  285. engine->fifo.create_context = nv40_fifo_create_context;
  286. engine->fifo.destroy_context = nv40_fifo_destroy_context;
  287. engine->fifo.load_context = nv40_fifo_load_context;
  288. engine->fifo.unload_context = nv40_fifo_unload_context;
  289. engine->display.early_init = nv04_display_early_init;
  290. engine->display.late_takedown = nv04_display_late_takedown;
  291. engine->display.create = nv04_display_create;
  292. engine->display.init = nv04_display_init;
  293. engine->display.destroy = nv04_display_destroy;
  294. engine->gpio.init = nouveau_stub_init;
  295. engine->gpio.takedown = nouveau_stub_takedown;
  296. engine->gpio.get = nv10_gpio_get;
  297. engine->gpio.set = nv10_gpio_set;
  298. engine->gpio.irq_enable = NULL;
  299. break;
  300. case 0x50:
  301. case 0x80: /* gotta love NVIDIA's consistency.. */
  302. case 0x90:
  303. case 0xA0:
  304. engine->instmem.init = nv50_instmem_init;
  305. engine->instmem.takedown = nv50_instmem_takedown;
  306. engine->instmem.suspend = nv50_instmem_suspend;
  307. engine->instmem.resume = nv50_instmem_resume;
  308. engine->instmem.populate = nv50_instmem_populate;
  309. engine->instmem.clear = nv50_instmem_clear;
  310. engine->instmem.bind = nv50_instmem_bind;
  311. engine->instmem.unbind = nv50_instmem_unbind;
  312. if (dev_priv->chipset == 0x50)
  313. engine->instmem.flush = nv50_instmem_flush;
  314. else
  315. engine->instmem.flush = nv84_instmem_flush;
  316. engine->mc.init = nv50_mc_init;
  317. engine->mc.takedown = nv50_mc_takedown;
  318. engine->timer.init = nv04_timer_init;
  319. engine->timer.read = nv04_timer_read;
  320. engine->timer.takedown = nv04_timer_takedown;
  321. engine->fb.init = nv50_fb_init;
  322. engine->fb.takedown = nv50_fb_takedown;
  323. engine->graph.grclass = nv50_graph_grclass;
  324. engine->graph.init = nv50_graph_init;
  325. engine->graph.takedown = nv50_graph_takedown;
  326. engine->graph.fifo_access = nv50_graph_fifo_access;
  327. engine->graph.channel = nv50_graph_channel;
  328. engine->graph.create_context = nv50_graph_create_context;
  329. engine->graph.destroy_context = nv50_graph_destroy_context;
  330. engine->graph.load_context = nv50_graph_load_context;
  331. engine->graph.unload_context = nv50_graph_unload_context;
  332. engine->fifo.channels = 128;
  333. engine->fifo.init = nv50_fifo_init;
  334. engine->fifo.takedown = nv50_fifo_takedown;
  335. engine->fifo.disable = nv04_fifo_disable;
  336. engine->fifo.enable = nv04_fifo_enable;
  337. engine->fifo.reassign = nv04_fifo_reassign;
  338. engine->fifo.channel_id = nv50_fifo_channel_id;
  339. engine->fifo.create_context = nv50_fifo_create_context;
  340. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  341. engine->fifo.load_context = nv50_fifo_load_context;
  342. engine->fifo.unload_context = nv50_fifo_unload_context;
  343. engine->display.early_init = nv50_display_early_init;
  344. engine->display.late_takedown = nv50_display_late_takedown;
  345. engine->display.create = nv50_display_create;
  346. engine->display.init = nv50_display_init;
  347. engine->display.destroy = nv50_display_destroy;
  348. engine->gpio.init = nv50_gpio_init;
  349. engine->gpio.takedown = nouveau_stub_takedown;
  350. engine->gpio.get = nv50_gpio_get;
  351. engine->gpio.set = nv50_gpio_set;
  352. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  353. engine->pm.clock_get = nv50_pm_clock_get;
  354. engine->pm.clock_pre = nv50_pm_clock_pre;
  355. engine->pm.clock_set = nv50_pm_clock_set;
  356. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  357. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  358. break;
  359. case 0xC0:
  360. engine->instmem.init = nvc0_instmem_init;
  361. engine->instmem.takedown = nvc0_instmem_takedown;
  362. engine->instmem.suspend = nvc0_instmem_suspend;
  363. engine->instmem.resume = nvc0_instmem_resume;
  364. engine->instmem.populate = nvc0_instmem_populate;
  365. engine->instmem.clear = nvc0_instmem_clear;
  366. engine->instmem.bind = nvc0_instmem_bind;
  367. engine->instmem.unbind = nvc0_instmem_unbind;
  368. engine->instmem.flush = nvc0_instmem_flush;
  369. engine->mc.init = nv50_mc_init;
  370. engine->mc.takedown = nv50_mc_takedown;
  371. engine->timer.init = nv04_timer_init;
  372. engine->timer.read = nv04_timer_read;
  373. engine->timer.takedown = nv04_timer_takedown;
  374. engine->fb.init = nvc0_fb_init;
  375. engine->fb.takedown = nvc0_fb_takedown;
  376. engine->graph.grclass = NULL; //nvc0_graph_grclass;
  377. engine->graph.init = nvc0_graph_init;
  378. engine->graph.takedown = nvc0_graph_takedown;
  379. engine->graph.fifo_access = nvc0_graph_fifo_access;
  380. engine->graph.channel = nvc0_graph_channel;
  381. engine->graph.create_context = nvc0_graph_create_context;
  382. engine->graph.destroy_context = nvc0_graph_destroy_context;
  383. engine->graph.load_context = nvc0_graph_load_context;
  384. engine->graph.unload_context = nvc0_graph_unload_context;
  385. engine->fifo.channels = 128;
  386. engine->fifo.init = nvc0_fifo_init;
  387. engine->fifo.takedown = nvc0_fifo_takedown;
  388. engine->fifo.disable = nvc0_fifo_disable;
  389. engine->fifo.enable = nvc0_fifo_enable;
  390. engine->fifo.reassign = nvc0_fifo_reassign;
  391. engine->fifo.channel_id = nvc0_fifo_channel_id;
  392. engine->fifo.create_context = nvc0_fifo_create_context;
  393. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  394. engine->fifo.load_context = nvc0_fifo_load_context;
  395. engine->fifo.unload_context = nvc0_fifo_unload_context;
  396. engine->display.early_init = nv50_display_early_init;
  397. engine->display.late_takedown = nv50_display_late_takedown;
  398. engine->display.create = nv50_display_create;
  399. engine->display.init = nv50_display_init;
  400. engine->display.destroy = nv50_display_destroy;
  401. engine->gpio.init = nv50_gpio_init;
  402. engine->gpio.takedown = nouveau_stub_takedown;
  403. engine->gpio.get = nv50_gpio_get;
  404. engine->gpio.set = nv50_gpio_set;
  405. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  406. break;
  407. default:
  408. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  409. return 1;
  410. }
  411. return 0;
  412. }
  413. static unsigned int
  414. nouveau_vga_set_decode(void *priv, bool state)
  415. {
  416. struct drm_device *dev = priv;
  417. struct drm_nouveau_private *dev_priv = dev->dev_private;
  418. if (dev_priv->chipset >= 0x40)
  419. nv_wr32(dev, 0x88054, state);
  420. else
  421. nv_wr32(dev, 0x1854, state);
  422. if (state)
  423. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  424. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  425. else
  426. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  427. }
  428. static int
  429. nouveau_card_init_channel(struct drm_device *dev)
  430. {
  431. struct drm_nouveau_private *dev_priv = dev->dev_private;
  432. struct nouveau_gpuobj *gpuobj = NULL;
  433. int ret;
  434. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  435. (struct drm_file *)-2, NvDmaFB, NvDmaTT);
  436. if (ret)
  437. return ret;
  438. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  439. 0, dev_priv->vram_size,
  440. NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
  441. &gpuobj);
  442. if (ret)
  443. goto out_err;
  444. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
  445. nouveau_gpuobj_ref(NULL, &gpuobj);
  446. if (ret)
  447. goto out_err;
  448. ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
  449. dev_priv->gart_info.aper_size,
  450. NV_DMA_ACCESS_RW, &gpuobj, NULL);
  451. if (ret)
  452. goto out_err;
  453. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
  454. nouveau_gpuobj_ref(NULL, &gpuobj);
  455. if (ret)
  456. goto out_err;
  457. return 0;
  458. out_err:
  459. nouveau_channel_free(dev_priv->channel);
  460. dev_priv->channel = NULL;
  461. return ret;
  462. }
  463. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  464. enum vga_switcheroo_state state)
  465. {
  466. struct drm_device *dev = pci_get_drvdata(pdev);
  467. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  468. if (state == VGA_SWITCHEROO_ON) {
  469. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  470. nouveau_pci_resume(pdev);
  471. drm_kms_helper_poll_enable(dev);
  472. } else {
  473. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  474. drm_kms_helper_poll_disable(dev);
  475. nouveau_pci_suspend(pdev, pmm);
  476. }
  477. }
  478. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  479. {
  480. struct drm_device *dev = pci_get_drvdata(pdev);
  481. bool can_switch;
  482. spin_lock(&dev->count_lock);
  483. can_switch = (dev->open_count == 0);
  484. spin_unlock(&dev->count_lock);
  485. return can_switch;
  486. }
  487. int
  488. nouveau_card_init(struct drm_device *dev)
  489. {
  490. struct drm_nouveau_private *dev_priv = dev->dev_private;
  491. struct nouveau_engine *engine;
  492. int ret;
  493. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  494. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  495. nouveau_switcheroo_can_switch);
  496. /* Initialise internal driver API hooks */
  497. ret = nouveau_init_engine_ptrs(dev);
  498. if (ret)
  499. goto out;
  500. engine = &dev_priv->engine;
  501. spin_lock_init(&dev_priv->context_switch_lock);
  502. /* Make the CRTCs and I2C buses accessible */
  503. ret = engine->display.early_init(dev);
  504. if (ret)
  505. goto out;
  506. /* Parse BIOS tables / Run init tables if card not POSTed */
  507. ret = nouveau_bios_init(dev);
  508. if (ret)
  509. goto out_display_early;
  510. nouveau_pm_init(dev);
  511. ret = nouveau_mem_vram_init(dev);
  512. if (ret)
  513. goto out_bios;
  514. ret = nouveau_gpuobj_init(dev);
  515. if (ret)
  516. goto out_vram;
  517. ret = engine->instmem.init(dev);
  518. if (ret)
  519. goto out_gpuobj;
  520. ret = nouveau_mem_gart_init(dev);
  521. if (ret)
  522. goto out_instmem;
  523. /* PMC */
  524. ret = engine->mc.init(dev);
  525. if (ret)
  526. goto out_gart;
  527. /* PGPIO */
  528. ret = engine->gpio.init(dev);
  529. if (ret)
  530. goto out_mc;
  531. /* PTIMER */
  532. ret = engine->timer.init(dev);
  533. if (ret)
  534. goto out_gpio;
  535. /* PFB */
  536. ret = engine->fb.init(dev);
  537. if (ret)
  538. goto out_timer;
  539. if (nouveau_noaccel)
  540. engine->graph.accel_blocked = true;
  541. else {
  542. /* PGRAPH */
  543. ret = engine->graph.init(dev);
  544. if (ret)
  545. goto out_fb;
  546. /* PFIFO */
  547. ret = engine->fifo.init(dev);
  548. if (ret)
  549. goto out_graph;
  550. }
  551. ret = engine->display.create(dev);
  552. if (ret)
  553. goto out_fifo;
  554. /* this call irq_preinstall, register irq handler and
  555. * call irq_postinstall
  556. */
  557. ret = drm_irq_install(dev);
  558. if (ret)
  559. goto out_display;
  560. ret = drm_vblank_init(dev, 0);
  561. if (ret)
  562. goto out_irq;
  563. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  564. if (!engine->graph.accel_blocked) {
  565. ret = nouveau_card_init_channel(dev);
  566. if (ret)
  567. goto out_irq;
  568. }
  569. ret = nouveau_backlight_init(dev);
  570. if (ret)
  571. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  572. nouveau_fbcon_init(dev);
  573. drm_kms_helper_poll_init(dev);
  574. return 0;
  575. out_irq:
  576. drm_irq_uninstall(dev);
  577. out_display:
  578. engine->display.destroy(dev);
  579. out_fifo:
  580. if (!nouveau_noaccel)
  581. engine->fifo.takedown(dev);
  582. out_graph:
  583. if (!nouveau_noaccel)
  584. engine->graph.takedown(dev);
  585. out_fb:
  586. engine->fb.takedown(dev);
  587. out_timer:
  588. engine->timer.takedown(dev);
  589. out_gpio:
  590. engine->gpio.takedown(dev);
  591. out_mc:
  592. engine->mc.takedown(dev);
  593. out_gart:
  594. nouveau_mem_gart_fini(dev);
  595. out_instmem:
  596. engine->instmem.takedown(dev);
  597. out_gpuobj:
  598. nouveau_gpuobj_takedown(dev);
  599. out_vram:
  600. nouveau_mem_vram_fini(dev);
  601. out_bios:
  602. nouveau_pm_fini(dev);
  603. nouveau_bios_takedown(dev);
  604. out_display_early:
  605. engine->display.late_takedown(dev);
  606. out:
  607. vga_client_register(dev->pdev, NULL, NULL, NULL);
  608. return ret;
  609. }
  610. static void nouveau_card_takedown(struct drm_device *dev)
  611. {
  612. struct drm_nouveau_private *dev_priv = dev->dev_private;
  613. struct nouveau_engine *engine = &dev_priv->engine;
  614. nouveau_backlight_exit(dev);
  615. if (dev_priv->channel) {
  616. nouveau_channel_free(dev_priv->channel);
  617. dev_priv->channel = NULL;
  618. }
  619. if (!nouveau_noaccel) {
  620. engine->fifo.takedown(dev);
  621. engine->graph.takedown(dev);
  622. }
  623. engine->fb.takedown(dev);
  624. engine->timer.takedown(dev);
  625. engine->gpio.takedown(dev);
  626. engine->mc.takedown(dev);
  627. engine->display.late_takedown(dev);
  628. mutex_lock(&dev->struct_mutex);
  629. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  630. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  631. mutex_unlock(&dev->struct_mutex);
  632. nouveau_mem_gart_fini(dev);
  633. engine->instmem.takedown(dev);
  634. nouveau_gpuobj_takedown(dev);
  635. nouveau_mem_vram_fini(dev);
  636. drm_irq_uninstall(dev);
  637. nouveau_pm_fini(dev);
  638. nouveau_bios_takedown(dev);
  639. vga_client_register(dev->pdev, NULL, NULL, NULL);
  640. }
  641. /* here a client dies, release the stuff that was allocated for its
  642. * file_priv */
  643. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  644. {
  645. nouveau_channel_cleanup(dev, file_priv);
  646. }
  647. /* first module load, setup the mmio/fb mapping */
  648. /* KMS: we need mmio at load time, not when the first drm client opens. */
  649. int nouveau_firstopen(struct drm_device *dev)
  650. {
  651. return 0;
  652. }
  653. /* if we have an OF card, copy vbios to RAMIN */
  654. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  655. {
  656. #if defined(__powerpc__)
  657. int size, i;
  658. const uint32_t *bios;
  659. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  660. if (!dn) {
  661. NV_INFO(dev, "Unable to get the OF node\n");
  662. return;
  663. }
  664. bios = of_get_property(dn, "NVDA,BMP", &size);
  665. if (bios) {
  666. for (i = 0; i < size; i += 4)
  667. nv_wi32(dev, i, bios[i/4]);
  668. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  669. } else {
  670. NV_INFO(dev, "Unable to get the OF bios\n");
  671. }
  672. #endif
  673. }
  674. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  675. {
  676. struct pci_dev *pdev = dev->pdev;
  677. struct apertures_struct *aper = alloc_apertures(3);
  678. if (!aper)
  679. return NULL;
  680. aper->ranges[0].base = pci_resource_start(pdev, 1);
  681. aper->ranges[0].size = pci_resource_len(pdev, 1);
  682. aper->count = 1;
  683. if (pci_resource_len(pdev, 2)) {
  684. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  685. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  686. aper->count++;
  687. }
  688. if (pci_resource_len(pdev, 3)) {
  689. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  690. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  691. aper->count++;
  692. }
  693. return aper;
  694. }
  695. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  696. {
  697. struct drm_nouveau_private *dev_priv = dev->dev_private;
  698. bool primary = false;
  699. dev_priv->apertures = nouveau_get_apertures(dev);
  700. if (!dev_priv->apertures)
  701. return -ENOMEM;
  702. #ifdef CONFIG_X86
  703. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  704. #endif
  705. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  706. return 0;
  707. }
  708. int nouveau_load(struct drm_device *dev, unsigned long flags)
  709. {
  710. struct drm_nouveau_private *dev_priv;
  711. uint32_t reg0;
  712. resource_size_t mmio_start_offs;
  713. int ret;
  714. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  715. if (!dev_priv) {
  716. ret = -ENOMEM;
  717. goto err_out;
  718. }
  719. dev->dev_private = dev_priv;
  720. dev_priv->dev = dev;
  721. dev_priv->flags = flags & NOUVEAU_FLAGS;
  722. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  723. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  724. dev_priv->wq = create_workqueue("nouveau");
  725. if (!dev_priv->wq) {
  726. ret = -EINVAL;
  727. goto err_priv;
  728. }
  729. /* resource 0 is mmio regs */
  730. /* resource 1 is linear FB */
  731. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  732. /* resource 6 is bios */
  733. /* map the mmio regs */
  734. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  735. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  736. if (!dev_priv->mmio) {
  737. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  738. "Please report your setup to " DRIVER_EMAIL "\n");
  739. ret = -EINVAL;
  740. goto err_wq;
  741. }
  742. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  743. (unsigned long long)mmio_start_offs);
  744. #ifdef __BIG_ENDIAN
  745. /* Put the card in BE mode if it's not */
  746. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  747. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  748. DRM_MEMORYBARRIER();
  749. #endif
  750. /* Time to determine the card architecture */
  751. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  752. /* We're dealing with >=NV10 */
  753. if ((reg0 & 0x0f000000) > 0) {
  754. /* Bit 27-20 contain the architecture in hex */
  755. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  756. /* NV04 or NV05 */
  757. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  758. if (reg0 & 0x00f00000)
  759. dev_priv->chipset = 0x05;
  760. else
  761. dev_priv->chipset = 0x04;
  762. } else
  763. dev_priv->chipset = 0xff;
  764. switch (dev_priv->chipset & 0xf0) {
  765. case 0x00:
  766. case 0x10:
  767. case 0x20:
  768. case 0x30:
  769. dev_priv->card_type = dev_priv->chipset & 0xf0;
  770. break;
  771. case 0x40:
  772. case 0x60:
  773. dev_priv->card_type = NV_40;
  774. break;
  775. case 0x50:
  776. case 0x80:
  777. case 0x90:
  778. case 0xa0:
  779. dev_priv->card_type = NV_50;
  780. break;
  781. case 0xc0:
  782. dev_priv->card_type = NV_C0;
  783. break;
  784. default:
  785. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  786. ret = -EINVAL;
  787. goto err_mmio;
  788. }
  789. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  790. dev_priv->card_type, reg0);
  791. ret = nouveau_remove_conflicting_drivers(dev);
  792. if (ret)
  793. goto err_mmio;
  794. /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
  795. if (dev_priv->card_type >= NV_40) {
  796. int ramin_bar = 2;
  797. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  798. ramin_bar = 3;
  799. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  800. dev_priv->ramin =
  801. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  802. dev_priv->ramin_size);
  803. if (!dev_priv->ramin) {
  804. NV_ERROR(dev, "Failed to PRAMIN BAR");
  805. ret = -ENOMEM;
  806. goto err_mmio;
  807. }
  808. } else {
  809. dev_priv->ramin_size = 1 * 1024 * 1024;
  810. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  811. dev_priv->ramin_size);
  812. if (!dev_priv->ramin) {
  813. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  814. ret = -ENOMEM;
  815. goto err_mmio;
  816. }
  817. }
  818. nouveau_OF_copy_vbios_to_ramin(dev);
  819. /* Special flags */
  820. if (dev->pci_device == 0x01a0)
  821. dev_priv->flags |= NV_NFORCE;
  822. else if (dev->pci_device == 0x01f0)
  823. dev_priv->flags |= NV_NFORCE2;
  824. /* For kernel modesetting, init card now and bring up fbcon */
  825. ret = nouveau_card_init(dev);
  826. if (ret)
  827. goto err_ramin;
  828. return 0;
  829. err_ramin:
  830. iounmap(dev_priv->ramin);
  831. err_mmio:
  832. iounmap(dev_priv->mmio);
  833. err_wq:
  834. destroy_workqueue(dev_priv->wq);
  835. err_priv:
  836. kfree(dev_priv);
  837. dev->dev_private = NULL;
  838. err_out:
  839. return ret;
  840. }
  841. void nouveau_lastclose(struct drm_device *dev)
  842. {
  843. }
  844. int nouveau_unload(struct drm_device *dev)
  845. {
  846. struct drm_nouveau_private *dev_priv = dev->dev_private;
  847. struct nouveau_engine *engine = &dev_priv->engine;
  848. drm_kms_helper_poll_fini(dev);
  849. nouveau_fbcon_fini(dev);
  850. engine->display.destroy(dev);
  851. nouveau_card_takedown(dev);
  852. iounmap(dev_priv->mmio);
  853. iounmap(dev_priv->ramin);
  854. kfree(dev_priv);
  855. dev->dev_private = NULL;
  856. return 0;
  857. }
  858. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  859. struct drm_file *file_priv)
  860. {
  861. struct drm_nouveau_private *dev_priv = dev->dev_private;
  862. struct drm_nouveau_getparam *getparam = data;
  863. switch (getparam->param) {
  864. case NOUVEAU_GETPARAM_CHIPSET_ID:
  865. getparam->value = dev_priv->chipset;
  866. break;
  867. case NOUVEAU_GETPARAM_PCI_VENDOR:
  868. getparam->value = dev->pci_vendor;
  869. break;
  870. case NOUVEAU_GETPARAM_PCI_DEVICE:
  871. getparam->value = dev->pci_device;
  872. break;
  873. case NOUVEAU_GETPARAM_BUS_TYPE:
  874. if (drm_device_is_agp(dev))
  875. getparam->value = NV_AGP;
  876. else if (drm_device_is_pcie(dev))
  877. getparam->value = NV_PCIE;
  878. else
  879. getparam->value = NV_PCI;
  880. break;
  881. case NOUVEAU_GETPARAM_FB_PHYSICAL:
  882. getparam->value = dev_priv->fb_phys;
  883. break;
  884. case NOUVEAU_GETPARAM_AGP_PHYSICAL:
  885. getparam->value = dev_priv->gart_info.aper_base;
  886. break;
  887. case NOUVEAU_GETPARAM_PCI_PHYSICAL:
  888. if (dev->sg) {
  889. getparam->value = (unsigned long)dev->sg->virtual;
  890. } else {
  891. NV_ERROR(dev, "Requested PCIGART address, "
  892. "while no PCIGART was created\n");
  893. return -EINVAL;
  894. }
  895. break;
  896. case NOUVEAU_GETPARAM_FB_SIZE:
  897. getparam->value = dev_priv->fb_available_size;
  898. break;
  899. case NOUVEAU_GETPARAM_AGP_SIZE:
  900. getparam->value = dev_priv->gart_info.aper_size;
  901. break;
  902. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  903. getparam->value = dev_priv->vm_vram_base;
  904. break;
  905. case NOUVEAU_GETPARAM_PTIMER_TIME:
  906. getparam->value = dev_priv->engine.timer.read(dev);
  907. break;
  908. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  909. /* NV40 and NV50 versions are quite different, but register
  910. * address is the same. User is supposed to know the card
  911. * family anyway... */
  912. if (dev_priv->chipset >= 0x40) {
  913. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  914. break;
  915. }
  916. /* FALLTHRU */
  917. default:
  918. NV_ERROR(dev, "unknown parameter %lld\n", getparam->param);
  919. return -EINVAL;
  920. }
  921. return 0;
  922. }
  923. int
  924. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  925. struct drm_file *file_priv)
  926. {
  927. struct drm_nouveau_setparam *setparam = data;
  928. switch (setparam->param) {
  929. default:
  930. NV_ERROR(dev, "unknown parameter %lld\n", setparam->param);
  931. return -EINVAL;
  932. }
  933. return 0;
  934. }
  935. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  936. bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
  937. uint32_t reg, uint32_t mask, uint32_t val)
  938. {
  939. struct drm_nouveau_private *dev_priv = dev->dev_private;
  940. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  941. uint64_t start = ptimer->read(dev);
  942. do {
  943. if ((nv_rd32(dev, reg) & mask) == val)
  944. return true;
  945. } while (ptimer->read(dev) - start < timeout);
  946. return false;
  947. }
  948. /* Waits for PGRAPH to go completely idle */
  949. bool nouveau_wait_for_idle(struct drm_device *dev)
  950. {
  951. if (!nv_wait(dev, NV04_PGRAPH_STATUS, 0xffffffff, 0x00000000)) {
  952. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  953. nv_rd32(dev, NV04_PGRAPH_STATUS));
  954. return false;
  955. }
  956. return true;
  957. }