pci-quirks.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066
  1. /*
  2. * This file contains code to reset and initialize USB host controllers.
  3. * Some of it includes work-arounds for PCI hardware and BIOS quirks.
  4. * It may need to run early during booting -- before USB would normally
  5. * initialize -- to ensure that Linux doesn't use any legacy modes.
  6. *
  7. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  8. * (and others)
  9. */
  10. #include <linux/types.h>
  11. #include <linux/kconfig.h>
  12. #include <linux/kernel.h>
  13. #include <linux/pci.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/export.h>
  17. #include <linux/acpi.h>
  18. #include <linux/dmi.h>
  19. #include "pci-quirks.h"
  20. #include "xhci-ext-caps.h"
  21. #define UHCI_USBLEGSUP 0xc0 /* legacy support */
  22. #define UHCI_USBCMD 0 /* command register */
  23. #define UHCI_USBINTR 4 /* interrupt register */
  24. #define UHCI_USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
  25. #define UHCI_USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
  26. #define UHCI_USBCMD_RUN 0x0001 /* RUN/STOP bit */
  27. #define UHCI_USBCMD_HCRESET 0x0002 /* Host Controller reset */
  28. #define UHCI_USBCMD_EGSM 0x0008 /* Global Suspend Mode */
  29. #define UHCI_USBCMD_CONFIGURE 0x0040 /* Config Flag */
  30. #define UHCI_USBINTR_RESUME 0x0002 /* Resume interrupt enable */
  31. #define OHCI_CONTROL 0x04
  32. #define OHCI_CMDSTATUS 0x08
  33. #define OHCI_INTRSTATUS 0x0c
  34. #define OHCI_INTRENABLE 0x10
  35. #define OHCI_INTRDISABLE 0x14
  36. #define OHCI_FMINTERVAL 0x34
  37. #define OHCI_HCFS (3 << 6) /* hc functional state */
  38. #define OHCI_HCR (1 << 0) /* host controller reset */
  39. #define OHCI_OCR (1 << 3) /* ownership change request */
  40. #define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
  41. #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
  42. #define OHCI_INTR_OC (1 << 30) /* ownership change */
  43. #define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
  44. #define EHCI_USBCMD 0 /* command register */
  45. #define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
  46. #define EHCI_USBSTS 4 /* status register */
  47. #define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
  48. #define EHCI_USBINTR 8 /* interrupt register */
  49. #define EHCI_CONFIGFLAG 0x40 /* configured flag register */
  50. #define EHCI_USBLEGSUP 0 /* legacy support register */
  51. #define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
  52. #define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
  53. #define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
  54. #define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
  55. /* AMD quirk use */
  56. #define AB_REG_BAR_LOW 0xe0
  57. #define AB_REG_BAR_HIGH 0xe1
  58. #define AB_REG_BAR_SB700 0xf0
  59. #define AB_INDX(addr) ((addr) + 0x00)
  60. #define AB_DATA(addr) ((addr) + 0x04)
  61. #define AX_INDXC 0x30
  62. #define AX_DATAC 0x34
  63. #define NB_PCIE_INDX_ADDR 0xe0
  64. #define NB_PCIE_INDX_DATA 0xe4
  65. #define PCIE_P_CNTL 0x10040
  66. #define BIF_NB 0x10002
  67. #define NB_PIF0_PWRDOWN_0 0x01100012
  68. #define NB_PIF0_PWRDOWN_1 0x01100013
  69. #define USB_INTEL_XUSB2PR 0xD0
  70. #define USB_INTEL_USB2PRM 0xD4
  71. #define USB_INTEL_USB3_PSSEN 0xD8
  72. #define USB_INTEL_USB3PRM 0xDC
  73. /*
  74. * amd_chipset_gen values represent AMD different chipset generations
  75. */
  76. enum amd_chipset_gen {
  77. NOT_AMD_CHIPSET = 0,
  78. AMD_CHIPSET_SB600,
  79. AMD_CHIPSET_SB700,
  80. AMD_CHIPSET_SB800,
  81. AMD_CHIPSET_HUDSON2,
  82. AMD_CHIPSET_BOLTON,
  83. AMD_CHIPSET_YANGTZE,
  84. AMD_CHIPSET_UNKNOWN,
  85. };
  86. struct amd_chipset_type {
  87. enum amd_chipset_gen gen;
  88. u8 rev;
  89. };
  90. static struct amd_chipset_info {
  91. struct pci_dev *nb_dev;
  92. struct pci_dev *smbus_dev;
  93. int nb_type;
  94. struct amd_chipset_type sb_type;
  95. int isoc_reqs;
  96. int probe_count;
  97. int probe_result;
  98. } amd_chipset;
  99. static DEFINE_SPINLOCK(amd_lock);
  100. /*
  101. * amd_chipset_sb_type_init - initialize amd chipset southbridge type
  102. *
  103. * AMD FCH/SB generation and revision is identified by SMBus controller
  104. * vendor, device and revision IDs.
  105. *
  106. * Returns: 1 if it is an AMD chipset, 0 otherwise.
  107. */
  108. static int amd_chipset_sb_type_init(struct amd_chipset_info *pinfo)
  109. {
  110. u8 rev = 0;
  111. pinfo->sb_type.gen = AMD_CHIPSET_UNKNOWN;
  112. pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_ATI,
  113. PCI_DEVICE_ID_ATI_SBX00_SMBUS, NULL);
  114. if (pinfo->smbus_dev) {
  115. rev = pinfo->smbus_dev->revision;
  116. if (rev >= 0x10 && rev <= 0x1f)
  117. pinfo->sb_type.gen = AMD_CHIPSET_SB600;
  118. else if (rev >= 0x30 && rev <= 0x3f)
  119. pinfo->sb_type.gen = AMD_CHIPSET_SB700;
  120. else if (rev >= 0x40 && rev <= 0x4f)
  121. pinfo->sb_type.gen = AMD_CHIPSET_SB800;
  122. } else {
  123. pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
  124. PCI_DEVICE_ID_AMD_HUDSON2_SMBUS, NULL);
  125. if (!pinfo->smbus_dev) {
  126. pinfo->sb_type.gen = NOT_AMD_CHIPSET;
  127. return 0;
  128. }
  129. rev = pinfo->smbus_dev->revision;
  130. if (rev >= 0x11 && rev <= 0x14)
  131. pinfo->sb_type.gen = AMD_CHIPSET_HUDSON2;
  132. else if (rev >= 0x15 && rev <= 0x18)
  133. pinfo->sb_type.gen = AMD_CHIPSET_BOLTON;
  134. else if (rev >= 0x39 && rev <= 0x3a)
  135. pinfo->sb_type.gen = AMD_CHIPSET_YANGTZE;
  136. }
  137. pinfo->sb_type.rev = rev;
  138. return 1;
  139. }
  140. void sb800_prefetch(struct device *dev, int on)
  141. {
  142. u16 misc;
  143. struct pci_dev *pdev = to_pci_dev(dev);
  144. pci_read_config_word(pdev, 0x50, &misc);
  145. if (on == 0)
  146. pci_write_config_word(pdev, 0x50, misc & 0xfcff);
  147. else
  148. pci_write_config_word(pdev, 0x50, misc | 0x0300);
  149. }
  150. EXPORT_SYMBOL_GPL(sb800_prefetch);
  151. int usb_amd_find_chipset_info(void)
  152. {
  153. unsigned long flags;
  154. struct amd_chipset_info info;
  155. int ret;
  156. spin_lock_irqsave(&amd_lock, flags);
  157. /* probe only once */
  158. if (amd_chipset.probe_count > 0) {
  159. amd_chipset.probe_count++;
  160. spin_unlock_irqrestore(&amd_lock, flags);
  161. return amd_chipset.probe_result;
  162. }
  163. memset(&info, 0, sizeof(info));
  164. spin_unlock_irqrestore(&amd_lock, flags);
  165. if (!amd_chipset_sb_type_init(&info)) {
  166. ret = 0;
  167. goto commit;
  168. }
  169. /* Below chipset generations needn't enable AMD PLL quirk */
  170. if (info.sb_type.gen == AMD_CHIPSET_UNKNOWN ||
  171. info.sb_type.gen == AMD_CHIPSET_SB600 ||
  172. info.sb_type.gen == AMD_CHIPSET_YANGTZE ||
  173. (info.sb_type.gen == AMD_CHIPSET_SB700 &&
  174. info.sb_type.rev > 0x3b)) {
  175. if (info.smbus_dev) {
  176. pci_dev_put(info.smbus_dev);
  177. info.smbus_dev = NULL;
  178. }
  179. ret = 0;
  180. goto commit;
  181. }
  182. info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x9601, NULL);
  183. if (info.nb_dev) {
  184. info.nb_type = 1;
  185. } else {
  186. info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x1510, NULL);
  187. if (info.nb_dev) {
  188. info.nb_type = 2;
  189. } else {
  190. info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD,
  191. 0x9600, NULL);
  192. if (info.nb_dev)
  193. info.nb_type = 3;
  194. }
  195. }
  196. ret = info.probe_result = 1;
  197. printk(KERN_DEBUG "QUIRK: Enable AMD PLL fix\n");
  198. commit:
  199. spin_lock_irqsave(&amd_lock, flags);
  200. if (amd_chipset.probe_count > 0) {
  201. /* race - someone else was faster - drop devices */
  202. /* Mark that we where here */
  203. amd_chipset.probe_count++;
  204. ret = amd_chipset.probe_result;
  205. spin_unlock_irqrestore(&amd_lock, flags);
  206. if (info.nb_dev)
  207. pci_dev_put(info.nb_dev);
  208. if (info.smbus_dev)
  209. pci_dev_put(info.smbus_dev);
  210. } else {
  211. /* no race - commit the result */
  212. info.probe_count++;
  213. amd_chipset = info;
  214. spin_unlock_irqrestore(&amd_lock, flags);
  215. }
  216. return ret;
  217. }
  218. EXPORT_SYMBOL_GPL(usb_amd_find_chipset_info);
  219. int usb_hcd_amd_remote_wakeup_quirk(struct pci_dev *pdev)
  220. {
  221. /* Make sure amd chipset type has already been initialized */
  222. usb_amd_find_chipset_info();
  223. if (amd_chipset.sb_type.gen != AMD_CHIPSET_YANGTZE)
  224. return 0;
  225. dev_dbg(&pdev->dev, "QUIRK: Enable AMD remote wakeup fix\n");
  226. return 1;
  227. }
  228. EXPORT_SYMBOL_GPL(usb_hcd_amd_remote_wakeup_quirk);
  229. bool usb_amd_hang_symptom_quirk(void)
  230. {
  231. u8 rev;
  232. usb_amd_find_chipset_info();
  233. rev = amd_chipset.sb_type.rev;
  234. /* SB600 and old version of SB700 have hang symptom bug */
  235. return amd_chipset.sb_type.gen == AMD_CHIPSET_SB600 ||
  236. (amd_chipset.sb_type.gen == AMD_CHIPSET_SB700 &&
  237. rev >= 0x3a && rev <= 0x3b);
  238. }
  239. EXPORT_SYMBOL_GPL(usb_amd_hang_symptom_quirk);
  240. bool usb_amd_prefetch_quirk(void)
  241. {
  242. usb_amd_find_chipset_info();
  243. /* SB800 needs pre-fetch fix */
  244. return amd_chipset.sb_type.gen == AMD_CHIPSET_SB800;
  245. }
  246. EXPORT_SYMBOL_GPL(usb_amd_prefetch_quirk);
  247. /*
  248. * The hardware normally enables the A-link power management feature, which
  249. * lets the system lower the power consumption in idle states.
  250. *
  251. * This USB quirk prevents the link going into that lower power state
  252. * during isochronous transfers.
  253. *
  254. * Without this quirk, isochronous stream on OHCI/EHCI/xHCI controllers of
  255. * some AMD platforms may stutter or have breaks occasionally.
  256. */
  257. static void usb_amd_quirk_pll(int disable)
  258. {
  259. u32 addr, addr_low, addr_high, val;
  260. u32 bit = disable ? 0 : 1;
  261. unsigned long flags;
  262. spin_lock_irqsave(&amd_lock, flags);
  263. if (disable) {
  264. amd_chipset.isoc_reqs++;
  265. if (amd_chipset.isoc_reqs > 1) {
  266. spin_unlock_irqrestore(&amd_lock, flags);
  267. return;
  268. }
  269. } else {
  270. amd_chipset.isoc_reqs--;
  271. if (amd_chipset.isoc_reqs > 0) {
  272. spin_unlock_irqrestore(&amd_lock, flags);
  273. return;
  274. }
  275. }
  276. if (amd_chipset.sb_type.gen == AMD_CHIPSET_SB800 ||
  277. amd_chipset.sb_type.gen == AMD_CHIPSET_HUDSON2 ||
  278. amd_chipset.sb_type.gen == AMD_CHIPSET_BOLTON) {
  279. outb_p(AB_REG_BAR_LOW, 0xcd6);
  280. addr_low = inb_p(0xcd7);
  281. outb_p(AB_REG_BAR_HIGH, 0xcd6);
  282. addr_high = inb_p(0xcd7);
  283. addr = addr_high << 8 | addr_low;
  284. outl_p(0x30, AB_INDX(addr));
  285. outl_p(0x40, AB_DATA(addr));
  286. outl_p(0x34, AB_INDX(addr));
  287. val = inl_p(AB_DATA(addr));
  288. } else if (amd_chipset.sb_type.gen == AMD_CHIPSET_SB700 &&
  289. amd_chipset.sb_type.rev <= 0x3b) {
  290. pci_read_config_dword(amd_chipset.smbus_dev,
  291. AB_REG_BAR_SB700, &addr);
  292. outl(AX_INDXC, AB_INDX(addr));
  293. outl(0x40, AB_DATA(addr));
  294. outl(AX_DATAC, AB_INDX(addr));
  295. val = inl(AB_DATA(addr));
  296. } else {
  297. spin_unlock_irqrestore(&amd_lock, flags);
  298. return;
  299. }
  300. if (disable) {
  301. val &= ~0x08;
  302. val |= (1 << 4) | (1 << 9);
  303. } else {
  304. val |= 0x08;
  305. val &= ~((1 << 4) | (1 << 9));
  306. }
  307. outl_p(val, AB_DATA(addr));
  308. if (!amd_chipset.nb_dev) {
  309. spin_unlock_irqrestore(&amd_lock, flags);
  310. return;
  311. }
  312. if (amd_chipset.nb_type == 1 || amd_chipset.nb_type == 3) {
  313. addr = PCIE_P_CNTL;
  314. pci_write_config_dword(amd_chipset.nb_dev,
  315. NB_PCIE_INDX_ADDR, addr);
  316. pci_read_config_dword(amd_chipset.nb_dev,
  317. NB_PCIE_INDX_DATA, &val);
  318. val &= ~(1 | (1 << 3) | (1 << 4) | (1 << 9) | (1 << 12));
  319. val |= bit | (bit << 3) | (bit << 12);
  320. val |= ((!bit) << 4) | ((!bit) << 9);
  321. pci_write_config_dword(amd_chipset.nb_dev,
  322. NB_PCIE_INDX_DATA, val);
  323. addr = BIF_NB;
  324. pci_write_config_dword(amd_chipset.nb_dev,
  325. NB_PCIE_INDX_ADDR, addr);
  326. pci_read_config_dword(amd_chipset.nb_dev,
  327. NB_PCIE_INDX_DATA, &val);
  328. val &= ~(1 << 8);
  329. val |= bit << 8;
  330. pci_write_config_dword(amd_chipset.nb_dev,
  331. NB_PCIE_INDX_DATA, val);
  332. } else if (amd_chipset.nb_type == 2) {
  333. addr = NB_PIF0_PWRDOWN_0;
  334. pci_write_config_dword(amd_chipset.nb_dev,
  335. NB_PCIE_INDX_ADDR, addr);
  336. pci_read_config_dword(amd_chipset.nb_dev,
  337. NB_PCIE_INDX_DATA, &val);
  338. if (disable)
  339. val &= ~(0x3f << 7);
  340. else
  341. val |= 0x3f << 7;
  342. pci_write_config_dword(amd_chipset.nb_dev,
  343. NB_PCIE_INDX_DATA, val);
  344. addr = NB_PIF0_PWRDOWN_1;
  345. pci_write_config_dword(amd_chipset.nb_dev,
  346. NB_PCIE_INDX_ADDR, addr);
  347. pci_read_config_dword(amd_chipset.nb_dev,
  348. NB_PCIE_INDX_DATA, &val);
  349. if (disable)
  350. val &= ~(0x3f << 7);
  351. else
  352. val |= 0x3f << 7;
  353. pci_write_config_dword(amd_chipset.nb_dev,
  354. NB_PCIE_INDX_DATA, val);
  355. }
  356. spin_unlock_irqrestore(&amd_lock, flags);
  357. return;
  358. }
  359. void usb_amd_quirk_pll_disable(void)
  360. {
  361. usb_amd_quirk_pll(1);
  362. }
  363. EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_disable);
  364. void usb_amd_quirk_pll_enable(void)
  365. {
  366. usb_amd_quirk_pll(0);
  367. }
  368. EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_enable);
  369. void usb_amd_dev_put(void)
  370. {
  371. struct pci_dev *nb, *smbus;
  372. unsigned long flags;
  373. spin_lock_irqsave(&amd_lock, flags);
  374. amd_chipset.probe_count--;
  375. if (amd_chipset.probe_count > 0) {
  376. spin_unlock_irqrestore(&amd_lock, flags);
  377. return;
  378. }
  379. /* save them to pci_dev_put outside of spinlock */
  380. nb = amd_chipset.nb_dev;
  381. smbus = amd_chipset.smbus_dev;
  382. amd_chipset.nb_dev = NULL;
  383. amd_chipset.smbus_dev = NULL;
  384. amd_chipset.nb_type = 0;
  385. memset(&amd_chipset.sb_type, 0, sizeof(amd_chipset.sb_type));
  386. amd_chipset.isoc_reqs = 0;
  387. amd_chipset.probe_result = 0;
  388. spin_unlock_irqrestore(&amd_lock, flags);
  389. if (nb)
  390. pci_dev_put(nb);
  391. if (smbus)
  392. pci_dev_put(smbus);
  393. }
  394. EXPORT_SYMBOL_GPL(usb_amd_dev_put);
  395. /*
  396. * Make sure the controller is completely inactive, unable to
  397. * generate interrupts or do DMA.
  398. */
  399. void uhci_reset_hc(struct pci_dev *pdev, unsigned long base)
  400. {
  401. /* Turn off PIRQ enable and SMI enable. (This also turns off the
  402. * BIOS's USB Legacy Support.) Turn off all the R/WC bits too.
  403. */
  404. pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_RWC);
  405. /* Reset the HC - this will force us to get a
  406. * new notification of any already connected
  407. * ports due to the virtual disconnect that it
  408. * implies.
  409. */
  410. outw(UHCI_USBCMD_HCRESET, base + UHCI_USBCMD);
  411. mb();
  412. udelay(5);
  413. if (inw(base + UHCI_USBCMD) & UHCI_USBCMD_HCRESET)
  414. dev_warn(&pdev->dev, "HCRESET not completed yet!\n");
  415. /* Just to be safe, disable interrupt requests and
  416. * make sure the controller is stopped.
  417. */
  418. outw(0, base + UHCI_USBINTR);
  419. outw(0, base + UHCI_USBCMD);
  420. }
  421. EXPORT_SYMBOL_GPL(uhci_reset_hc);
  422. /*
  423. * Initialize a controller that was newly discovered or has just been
  424. * resumed. In either case we can't be sure of its previous state.
  425. *
  426. * Returns: 1 if the controller was reset, 0 otherwise.
  427. */
  428. int uhci_check_and_reset_hc(struct pci_dev *pdev, unsigned long base)
  429. {
  430. u16 legsup;
  431. unsigned int cmd, intr;
  432. /*
  433. * When restarting a suspended controller, we expect all the
  434. * settings to be the same as we left them:
  435. *
  436. * PIRQ and SMI disabled, no R/W bits set in USBLEGSUP;
  437. * Controller is stopped and configured with EGSM set;
  438. * No interrupts enabled except possibly Resume Detect.
  439. *
  440. * If any of these conditions are violated we do a complete reset.
  441. */
  442. pci_read_config_word(pdev, UHCI_USBLEGSUP, &legsup);
  443. if (legsup & ~(UHCI_USBLEGSUP_RO | UHCI_USBLEGSUP_RWC)) {
  444. dev_dbg(&pdev->dev, "%s: legsup = 0x%04x\n",
  445. __func__, legsup);
  446. goto reset_needed;
  447. }
  448. cmd = inw(base + UHCI_USBCMD);
  449. if ((cmd & UHCI_USBCMD_RUN) || !(cmd & UHCI_USBCMD_CONFIGURE) ||
  450. !(cmd & UHCI_USBCMD_EGSM)) {
  451. dev_dbg(&pdev->dev, "%s: cmd = 0x%04x\n",
  452. __func__, cmd);
  453. goto reset_needed;
  454. }
  455. intr = inw(base + UHCI_USBINTR);
  456. if (intr & (~UHCI_USBINTR_RESUME)) {
  457. dev_dbg(&pdev->dev, "%s: intr = 0x%04x\n",
  458. __func__, intr);
  459. goto reset_needed;
  460. }
  461. return 0;
  462. reset_needed:
  463. dev_dbg(&pdev->dev, "Performing full reset\n");
  464. uhci_reset_hc(pdev, base);
  465. return 1;
  466. }
  467. EXPORT_SYMBOL_GPL(uhci_check_and_reset_hc);
  468. static inline int io_type_enabled(struct pci_dev *pdev, unsigned int mask)
  469. {
  470. u16 cmd;
  471. return !pci_read_config_word(pdev, PCI_COMMAND, &cmd) && (cmd & mask);
  472. }
  473. #define pio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_IO)
  474. #define mmio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_MEMORY)
  475. static void quirk_usb_handoff_uhci(struct pci_dev *pdev)
  476. {
  477. unsigned long base = 0;
  478. int i;
  479. if (!pio_enabled(pdev))
  480. return;
  481. for (i = 0; i < PCI_ROM_RESOURCE; i++)
  482. if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) {
  483. base = pci_resource_start(pdev, i);
  484. break;
  485. }
  486. if (base)
  487. uhci_check_and_reset_hc(pdev, base);
  488. }
  489. static int mmio_resource_enabled(struct pci_dev *pdev, int idx)
  490. {
  491. return pci_resource_start(pdev, idx) && mmio_enabled(pdev);
  492. }
  493. static void quirk_usb_handoff_ohci(struct pci_dev *pdev)
  494. {
  495. void __iomem *base;
  496. u32 control;
  497. u32 fminterval;
  498. int cnt;
  499. if (!mmio_resource_enabled(pdev, 0))
  500. return;
  501. base = pci_ioremap_bar(pdev, 0);
  502. if (base == NULL)
  503. return;
  504. control = readl(base + OHCI_CONTROL);
  505. /* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
  506. #ifdef __hppa__
  507. #define OHCI_CTRL_MASK (OHCI_CTRL_RWC | OHCI_CTRL_IR)
  508. #else
  509. #define OHCI_CTRL_MASK OHCI_CTRL_RWC
  510. if (control & OHCI_CTRL_IR) {
  511. int wait_time = 500; /* arbitrary; 5 seconds */
  512. writel(OHCI_INTR_OC, base + OHCI_INTRENABLE);
  513. writel(OHCI_OCR, base + OHCI_CMDSTATUS);
  514. while (wait_time > 0 &&
  515. readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
  516. wait_time -= 10;
  517. msleep(10);
  518. }
  519. if (wait_time <= 0)
  520. dev_warn(&pdev->dev, "OHCI: BIOS handoff failed"
  521. " (BIOS bug?) %08x\n",
  522. readl(base + OHCI_CONTROL));
  523. }
  524. #endif
  525. /* disable interrupts */
  526. writel((u32) ~0, base + OHCI_INTRDISABLE);
  527. /* Reset the USB bus, if the controller isn't already in RESET */
  528. if (control & OHCI_HCFS) {
  529. /* Go into RESET, preserving RWC (and possibly IR) */
  530. writel(control & OHCI_CTRL_MASK, base + OHCI_CONTROL);
  531. readl(base + OHCI_CONTROL);
  532. /* drive bus reset for at least 50 ms (7.1.7.5) */
  533. msleep(50);
  534. }
  535. /* software reset of the controller, preserving HcFmInterval */
  536. fminterval = readl(base + OHCI_FMINTERVAL);
  537. writel(OHCI_HCR, base + OHCI_CMDSTATUS);
  538. /* reset requires max 10 us delay */
  539. for (cnt = 30; cnt > 0; --cnt) { /* ... allow extra time */
  540. if ((readl(base + OHCI_CMDSTATUS) & OHCI_HCR) == 0)
  541. break;
  542. udelay(1);
  543. }
  544. writel(fminterval, base + OHCI_FMINTERVAL);
  545. /* Now the controller is safely in SUSPEND and nothing can wake it up */
  546. iounmap(base);
  547. }
  548. static const struct dmi_system_id ehci_dmi_nohandoff_table[] = {
  549. {
  550. /* Pegatron Lucid (ExoPC) */
  551. .matches = {
  552. DMI_MATCH(DMI_BOARD_NAME, "EXOPG06411"),
  553. DMI_MATCH(DMI_BIOS_VERSION, "Lucid-CE-133"),
  554. },
  555. },
  556. {
  557. /* Pegatron Lucid (Ordissimo AIRIS) */
  558. .matches = {
  559. DMI_MATCH(DMI_BOARD_NAME, "M11JB"),
  560. DMI_MATCH(DMI_BIOS_VERSION, "Lucid-"),
  561. },
  562. },
  563. {
  564. /* Pegatron Lucid (Ordissimo) */
  565. .matches = {
  566. DMI_MATCH(DMI_BOARD_NAME, "Ordissimo"),
  567. DMI_MATCH(DMI_BIOS_VERSION, "Lucid-"),
  568. },
  569. },
  570. { }
  571. };
  572. static void ehci_bios_handoff(struct pci_dev *pdev,
  573. void __iomem *op_reg_base,
  574. u32 cap, u8 offset)
  575. {
  576. int try_handoff = 1, tried_handoff = 0;
  577. /* The Pegatron Lucid tablet sporadically waits for 98 seconds trying
  578. * the handoff on its unused controller. Skip it. */
  579. if (pdev->vendor == 0x8086 && pdev->device == 0x283a) {
  580. if (dmi_check_system(ehci_dmi_nohandoff_table))
  581. try_handoff = 0;
  582. }
  583. if (try_handoff && (cap & EHCI_USBLEGSUP_BIOS)) {
  584. dev_dbg(&pdev->dev, "EHCI: BIOS handoff\n");
  585. #if 0
  586. /* aleksey_gorelov@phoenix.com reports that some systems need SMI forced on,
  587. * but that seems dubious in general (the BIOS left it off intentionally)
  588. * and is known to prevent some systems from booting. so we won't do this
  589. * unless maybe we can determine when we're on a system that needs SMI forced.
  590. */
  591. /* BIOS workaround (?): be sure the pre-Linux code
  592. * receives the SMI
  593. */
  594. pci_read_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, &val);
  595. pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS,
  596. val | EHCI_USBLEGCTLSTS_SOOE);
  597. #endif
  598. /* some systems get upset if this semaphore is
  599. * set for any other reason than forcing a BIOS
  600. * handoff..
  601. */
  602. pci_write_config_byte(pdev, offset + 3, 1);
  603. }
  604. /* if boot firmware now owns EHCI, spin till it hands it over. */
  605. if (try_handoff) {
  606. int msec = 1000;
  607. while ((cap & EHCI_USBLEGSUP_BIOS) && (msec > 0)) {
  608. tried_handoff = 1;
  609. msleep(10);
  610. msec -= 10;
  611. pci_read_config_dword(pdev, offset, &cap);
  612. }
  613. }
  614. if (cap & EHCI_USBLEGSUP_BIOS) {
  615. /* well, possibly buggy BIOS... try to shut it down,
  616. * and hope nothing goes too wrong
  617. */
  618. if (try_handoff)
  619. dev_warn(&pdev->dev, "EHCI: BIOS handoff failed"
  620. " (BIOS bug?) %08x\n", cap);
  621. pci_write_config_byte(pdev, offset + 2, 0);
  622. }
  623. /* just in case, always disable EHCI SMIs */
  624. pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, 0);
  625. /* If the BIOS ever owned the controller then we can't expect
  626. * any power sessions to remain intact.
  627. */
  628. if (tried_handoff)
  629. writel(0, op_reg_base + EHCI_CONFIGFLAG);
  630. }
  631. static void quirk_usb_disable_ehci(struct pci_dev *pdev)
  632. {
  633. void __iomem *base, *op_reg_base;
  634. u32 hcc_params, cap, val;
  635. u8 offset, cap_length;
  636. int wait_time, count = 256/4;
  637. if (!mmio_resource_enabled(pdev, 0))
  638. return;
  639. base = pci_ioremap_bar(pdev, 0);
  640. if (base == NULL)
  641. return;
  642. cap_length = readb(base);
  643. op_reg_base = base + cap_length;
  644. /* EHCI 0.96 and later may have "extended capabilities"
  645. * spec section 5.1 explains the bios handoff, e.g. for
  646. * booting from USB disk or using a usb keyboard
  647. */
  648. hcc_params = readl(base + EHCI_HCC_PARAMS);
  649. offset = (hcc_params >> 8) & 0xff;
  650. while (offset && --count) {
  651. pci_read_config_dword(pdev, offset, &cap);
  652. switch (cap & 0xff) {
  653. case 1:
  654. ehci_bios_handoff(pdev, op_reg_base, cap, offset);
  655. break;
  656. case 0: /* Illegal reserved cap, set cap=0 so we exit */
  657. cap = 0; /* then fallthrough... */
  658. default:
  659. dev_warn(&pdev->dev, "EHCI: unrecognized capability "
  660. "%02x\n", cap & 0xff);
  661. }
  662. offset = (cap >> 8) & 0xff;
  663. }
  664. if (!count)
  665. dev_printk(KERN_DEBUG, &pdev->dev, "EHCI: capability loop?\n");
  666. /*
  667. * halt EHCI & disable its interrupts in any case
  668. */
  669. val = readl(op_reg_base + EHCI_USBSTS);
  670. if ((val & EHCI_USBSTS_HALTED) == 0) {
  671. val = readl(op_reg_base + EHCI_USBCMD);
  672. val &= ~EHCI_USBCMD_RUN;
  673. writel(val, op_reg_base + EHCI_USBCMD);
  674. wait_time = 2000;
  675. do {
  676. writel(0x3f, op_reg_base + EHCI_USBSTS);
  677. udelay(100);
  678. wait_time -= 100;
  679. val = readl(op_reg_base + EHCI_USBSTS);
  680. if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) {
  681. break;
  682. }
  683. } while (wait_time > 0);
  684. }
  685. writel(0, op_reg_base + EHCI_USBINTR);
  686. writel(0x3f, op_reg_base + EHCI_USBSTS);
  687. iounmap(base);
  688. }
  689. /*
  690. * handshake - spin reading a register until handshake completes
  691. * @ptr: address of hc register to be read
  692. * @mask: bits to look at in result of read
  693. * @done: value of those bits when handshake succeeds
  694. * @wait_usec: timeout in microseconds
  695. * @delay_usec: delay in microseconds to wait between polling
  696. *
  697. * Polls a register every delay_usec microseconds.
  698. * Returns 0 when the mask bits have the value done.
  699. * Returns -ETIMEDOUT if this condition is not true after
  700. * wait_usec microseconds have passed.
  701. */
  702. static int handshake(void __iomem *ptr, u32 mask, u32 done,
  703. int wait_usec, int delay_usec)
  704. {
  705. u32 result;
  706. do {
  707. result = readl(ptr);
  708. result &= mask;
  709. if (result == done)
  710. return 0;
  711. udelay(delay_usec);
  712. wait_usec -= delay_usec;
  713. } while (wait_usec > 0);
  714. return -ETIMEDOUT;
  715. }
  716. /*
  717. * Intel's Panther Point chipset has two host controllers (EHCI and xHCI) that
  718. * share some number of ports. These ports can be switched between either
  719. * controller. Not all of the ports under the EHCI host controller may be
  720. * switchable.
  721. *
  722. * The ports should be switched over to xHCI before PCI probes for any device
  723. * start. This avoids active devices under EHCI being disconnected during the
  724. * port switchover, which could cause loss of data on USB storage devices, or
  725. * failed boot when the root file system is on a USB mass storage device and is
  726. * enumerated under EHCI first.
  727. *
  728. * We write into the xHC's PCI configuration space in some Intel-specific
  729. * registers to switch the ports over. The USB 3.0 terminations and the USB
  730. * 2.0 data wires are switched separately. We want to enable the SuperSpeed
  731. * terminations before switching the USB 2.0 wires over, so that USB 3.0
  732. * devices connect at SuperSpeed, rather than at USB 2.0 speeds.
  733. */
  734. void usb_enable_intel_xhci_ports(struct pci_dev *xhci_pdev)
  735. {
  736. u32 ports_available;
  737. bool ehci_found = false;
  738. struct pci_dev *companion = NULL;
  739. /* make sure an intel EHCI controller exists */
  740. for_each_pci_dev(companion) {
  741. if (companion->class == PCI_CLASS_SERIAL_USB_EHCI &&
  742. companion->vendor == PCI_VENDOR_ID_INTEL) {
  743. ehci_found = true;
  744. break;
  745. }
  746. }
  747. if (!ehci_found)
  748. return;
  749. /* Don't switchover the ports if the user hasn't compiled the xHCI
  750. * driver. Otherwise they will see "dead" USB ports that don't power
  751. * the devices.
  752. */
  753. if (!IS_ENABLED(CONFIG_USB_XHCI_HCD)) {
  754. dev_warn(&xhci_pdev->dev,
  755. "CONFIG_USB_XHCI_HCD is turned off, "
  756. "defaulting to EHCI.\n");
  757. dev_warn(&xhci_pdev->dev,
  758. "USB 3.0 devices will work at USB 2.0 speeds.\n");
  759. usb_disable_xhci_ports(xhci_pdev);
  760. return;
  761. }
  762. /* Read USB3PRM, the USB 3.0 Port Routing Mask Register
  763. * Indicate the ports that can be changed from OS.
  764. */
  765. pci_read_config_dword(xhci_pdev, USB_INTEL_USB3PRM,
  766. &ports_available);
  767. dev_dbg(&xhci_pdev->dev, "Configurable ports to enable SuperSpeed: 0x%x\n",
  768. ports_available);
  769. /* Write USB3_PSSEN, the USB 3.0 Port SuperSpeed Enable
  770. * Register, to turn on SuperSpeed terminations for the
  771. * switchable ports.
  772. */
  773. pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
  774. cpu_to_le32(ports_available));
  775. pci_read_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
  776. &ports_available);
  777. dev_dbg(&xhci_pdev->dev, "USB 3.0 ports that are now enabled "
  778. "under xHCI: 0x%x\n", ports_available);
  779. /* Read XUSB2PRM, xHCI USB 2.0 Port Routing Mask Register
  780. * Indicate the USB 2.0 ports to be controlled by the xHCI host.
  781. */
  782. pci_read_config_dword(xhci_pdev, USB_INTEL_USB2PRM,
  783. &ports_available);
  784. dev_dbg(&xhci_pdev->dev, "Configurable USB 2.0 ports to hand over to xCHI: 0x%x\n",
  785. ports_available);
  786. /* Write XUSB2PR, the xHC USB 2.0 Port Routing Register, to
  787. * switch the USB 2.0 power and data lines over to the xHCI
  788. * host.
  789. */
  790. pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
  791. cpu_to_le32(ports_available));
  792. pci_read_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
  793. &ports_available);
  794. dev_dbg(&xhci_pdev->dev, "USB 2.0 ports that are now switched over "
  795. "to xHCI: 0x%x\n", ports_available);
  796. }
  797. EXPORT_SYMBOL_GPL(usb_enable_intel_xhci_ports);
  798. void usb_disable_xhci_ports(struct pci_dev *xhci_pdev)
  799. {
  800. pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN, 0x0);
  801. pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR, 0x0);
  802. }
  803. EXPORT_SYMBOL_GPL(usb_disable_xhci_ports);
  804. /**
  805. * PCI Quirks for xHCI.
  806. *
  807. * Takes care of the handoff between the Pre-OS (i.e. BIOS) and the OS.
  808. * It signals to the BIOS that the OS wants control of the host controller,
  809. * and then waits 5 seconds for the BIOS to hand over control.
  810. * If we timeout, assume the BIOS is broken and take control anyway.
  811. */
  812. static void quirk_usb_handoff_xhci(struct pci_dev *pdev)
  813. {
  814. void __iomem *base;
  815. int ext_cap_offset;
  816. void __iomem *op_reg_base;
  817. u32 val;
  818. int timeout;
  819. int len = pci_resource_len(pdev, 0);
  820. if (!mmio_resource_enabled(pdev, 0))
  821. return;
  822. base = ioremap_nocache(pci_resource_start(pdev, 0), len);
  823. if (base == NULL)
  824. return;
  825. /*
  826. * Find the Legacy Support Capability register -
  827. * this is optional for xHCI host controllers.
  828. */
  829. ext_cap_offset = xhci_find_next_cap_offset(base, XHCI_HCC_PARAMS_OFFSET);
  830. do {
  831. if ((ext_cap_offset + sizeof(val)) > len) {
  832. /* We're reading garbage from the controller */
  833. dev_warn(&pdev->dev,
  834. "xHCI controller failing to respond");
  835. return;
  836. }
  837. if (!ext_cap_offset)
  838. /* We've reached the end of the extended capabilities */
  839. goto hc_init;
  840. val = readl(base + ext_cap_offset);
  841. if (XHCI_EXT_CAPS_ID(val) == XHCI_EXT_CAPS_LEGACY)
  842. break;
  843. ext_cap_offset = xhci_find_next_cap_offset(base, ext_cap_offset);
  844. } while (1);
  845. /* If the BIOS owns the HC, signal that the OS wants it, and wait */
  846. if (val & XHCI_HC_BIOS_OWNED) {
  847. writel(val | XHCI_HC_OS_OWNED, base + ext_cap_offset);
  848. /* Wait for 5 seconds with 10 microsecond polling interval */
  849. timeout = handshake(base + ext_cap_offset, XHCI_HC_BIOS_OWNED,
  850. 0, 5000, 10);
  851. /* Assume a buggy BIOS and take HC ownership anyway */
  852. if (timeout) {
  853. dev_warn(&pdev->dev, "xHCI BIOS handoff failed"
  854. " (BIOS bug ?) %08x\n", val);
  855. writel(val & ~XHCI_HC_BIOS_OWNED, base + ext_cap_offset);
  856. }
  857. }
  858. val = readl(base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
  859. /* Mask off (turn off) any enabled SMIs */
  860. val &= XHCI_LEGACY_DISABLE_SMI;
  861. /* Mask all SMI events bits, RW1C */
  862. val |= XHCI_LEGACY_SMI_EVENTS;
  863. /* Disable any BIOS SMIs and clear all SMI events*/
  864. writel(val, base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
  865. hc_init:
  866. if (pdev->vendor == PCI_VENDOR_ID_INTEL)
  867. usb_enable_intel_xhci_ports(pdev);
  868. op_reg_base = base + XHCI_HC_LENGTH(readl(base));
  869. /* Wait for the host controller to be ready before writing any
  870. * operational or runtime registers. Wait 5 seconds and no more.
  871. */
  872. timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_CNR, 0,
  873. 5000, 10);
  874. /* Assume a buggy HC and start HC initialization anyway */
  875. if (timeout) {
  876. val = readl(op_reg_base + XHCI_STS_OFFSET);
  877. dev_warn(&pdev->dev,
  878. "xHCI HW not ready after 5 sec (HC bug?) "
  879. "status = 0x%x\n", val);
  880. }
  881. /* Send the halt and disable interrupts command */
  882. val = readl(op_reg_base + XHCI_CMD_OFFSET);
  883. val &= ~(XHCI_CMD_RUN | XHCI_IRQS);
  884. writel(val, op_reg_base + XHCI_CMD_OFFSET);
  885. /* Wait for the HC to halt - poll every 125 usec (one microframe). */
  886. timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_HALT, 1,
  887. XHCI_MAX_HALT_USEC, 125);
  888. if (timeout) {
  889. val = readl(op_reg_base + XHCI_STS_OFFSET);
  890. dev_warn(&pdev->dev,
  891. "xHCI HW did not halt within %d usec "
  892. "status = 0x%x\n", XHCI_MAX_HALT_USEC, val);
  893. }
  894. iounmap(base);
  895. }
  896. static void quirk_usb_early_handoff(struct pci_dev *pdev)
  897. {
  898. /* Skip Netlogic mips SoC's internal PCI USB controller.
  899. * This device does not need/support EHCI/OHCI handoff
  900. */
  901. if (pdev->vendor == 0x184e) /* vendor Netlogic */
  902. return;
  903. if (pdev->class != PCI_CLASS_SERIAL_USB_UHCI &&
  904. pdev->class != PCI_CLASS_SERIAL_USB_OHCI &&
  905. pdev->class != PCI_CLASS_SERIAL_USB_EHCI &&
  906. pdev->class != PCI_CLASS_SERIAL_USB_XHCI)
  907. return;
  908. if (pci_enable_device(pdev) < 0) {
  909. dev_warn(&pdev->dev, "Can't enable PCI device, "
  910. "BIOS handoff failed.\n");
  911. return;
  912. }
  913. if (pdev->class == PCI_CLASS_SERIAL_USB_UHCI)
  914. quirk_usb_handoff_uhci(pdev);
  915. else if (pdev->class == PCI_CLASS_SERIAL_USB_OHCI)
  916. quirk_usb_handoff_ohci(pdev);
  917. else if (pdev->class == PCI_CLASS_SERIAL_USB_EHCI)
  918. quirk_usb_disable_ehci(pdev);
  919. else if (pdev->class == PCI_CLASS_SERIAL_USB_XHCI)
  920. quirk_usb_handoff_xhci(pdev);
  921. pci_disable_device(pdev);
  922. }
  923. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  924. PCI_CLASS_SERIAL_USB, 8, quirk_usb_early_handoff);