davinci-i2s.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642
  1. /*
  2. * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/device.h>
  14. #include <linux/delay.h>
  15. #include <linux/io.h>
  16. #include <linux/clk.h>
  17. #include <sound/core.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/initval.h>
  21. #include <sound/soc.h>
  22. #include <mach/asp.h>
  23. #include "davinci-pcm.h"
  24. /*
  25. * NOTE: terminology here is confusing.
  26. *
  27. * - This driver supports the "Audio Serial Port" (ASP),
  28. * found on dm6446, dm355, and other DaVinci chips.
  29. *
  30. * - But it labels it a "Multi-channel Buffered Serial Port"
  31. * (McBSP) as on older chips like the dm642 ... which was
  32. * backward-compatible, possibly explaining that confusion.
  33. *
  34. * - OMAP chips have a controller called McBSP, which is
  35. * incompatible with the DaVinci flavor of McBSP.
  36. *
  37. * - Newer DaVinci chips have a controller called McASP,
  38. * incompatible with ASP and with either McBSP.
  39. *
  40. * In short: this uses ASP to implement I2S, not McBSP.
  41. * And it won't be the only DaVinci implemention of I2S.
  42. */
  43. #define DAVINCI_MCBSP_DRR_REG 0x00
  44. #define DAVINCI_MCBSP_DXR_REG 0x04
  45. #define DAVINCI_MCBSP_SPCR_REG 0x08
  46. #define DAVINCI_MCBSP_RCR_REG 0x0c
  47. #define DAVINCI_MCBSP_XCR_REG 0x10
  48. #define DAVINCI_MCBSP_SRGR_REG 0x14
  49. #define DAVINCI_MCBSP_PCR_REG 0x24
  50. #define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
  51. #define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
  52. #define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
  53. #define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
  54. #define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
  55. #define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
  56. #define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
  57. #define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
  58. #define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
  59. #define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
  60. #define DAVINCI_MCBSP_RCR_RFIG (1 << 18)
  61. #define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
  62. #define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
  63. #define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
  64. #define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
  65. #define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
  66. #define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
  67. #define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
  68. #define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
  69. #define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
  70. #define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
  71. #define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
  72. #define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
  73. #define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
  74. #define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
  75. #define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
  76. #define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
  77. #define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
  78. #define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
  79. enum {
  80. DAVINCI_MCBSP_WORD_8 = 0,
  81. DAVINCI_MCBSP_WORD_12,
  82. DAVINCI_MCBSP_WORD_16,
  83. DAVINCI_MCBSP_WORD_20,
  84. DAVINCI_MCBSP_WORD_24,
  85. DAVINCI_MCBSP_WORD_32,
  86. };
  87. static const unsigned char data_type[SNDRV_PCM_FORMAT_S32_LE + 1] = {
  88. [SNDRV_PCM_FORMAT_S8] = 1,
  89. [SNDRV_PCM_FORMAT_S16_LE] = 2,
  90. [SNDRV_PCM_FORMAT_S32_LE] = 4,
  91. };
  92. static const unsigned char asp_word_length[SNDRV_PCM_FORMAT_S32_LE + 1] = {
  93. [SNDRV_PCM_FORMAT_S8] = DAVINCI_MCBSP_WORD_8,
  94. [SNDRV_PCM_FORMAT_S16_LE] = DAVINCI_MCBSP_WORD_16,
  95. [SNDRV_PCM_FORMAT_S32_LE] = DAVINCI_MCBSP_WORD_32,
  96. };
  97. static const unsigned char double_fmt[SNDRV_PCM_FORMAT_S32_LE + 1] = {
  98. [SNDRV_PCM_FORMAT_S8] = SNDRV_PCM_FORMAT_S16_LE,
  99. [SNDRV_PCM_FORMAT_S16_LE] = SNDRV_PCM_FORMAT_S32_LE,
  100. };
  101. struct davinci_mcbsp_dev {
  102. struct davinci_pcm_dma_params dma_params[2];
  103. void __iomem *base;
  104. #define MOD_DSP_A 0
  105. #define MOD_DSP_B 1
  106. int mode;
  107. u32 pcr;
  108. struct clk *clk;
  109. /*
  110. * Combining both channels into 1 element will at least double the
  111. * amount of time between servicing the dma channel, increase
  112. * effiency, and reduce the chance of overrun/underrun. But,
  113. * it will result in the left & right channels being swapped.
  114. *
  115. * If relabeling the left and right channels is not possible,
  116. * you may want to let the codec know to swap them back.
  117. *
  118. * It may allow x10 the amount of time to service dma requests,
  119. * if the codec is master and is using an unnecessarily fast bit clock
  120. * (ie. tlvaic23b), independent of the sample rate. So, having an
  121. * entire frame at once means it can be serviced at the sample rate
  122. * instead of the bit clock rate.
  123. *
  124. * In the now unlikely case that an underrun still
  125. * occurs, both the left and right samples will be repeated
  126. * so that no pops are heard, and the left and right channels
  127. * won't end up being swapped because of the underrun.
  128. */
  129. unsigned enable_channel_combine:1;
  130. };
  131. static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
  132. int reg, u32 val)
  133. {
  134. __raw_writel(val, dev->base + reg);
  135. }
  136. static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
  137. {
  138. return __raw_readl(dev->base + reg);
  139. }
  140. static void toggle_clock(struct davinci_mcbsp_dev *dev, int playback)
  141. {
  142. u32 m = playback ? DAVINCI_MCBSP_PCR_CLKXP : DAVINCI_MCBSP_PCR_CLKRP;
  143. /* The clock needs to toggle to complete reset.
  144. * So, fake it by toggling the clk polarity.
  145. */
  146. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr ^ m);
  147. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr);
  148. }
  149. static void davinci_mcbsp_start(struct davinci_mcbsp_dev *dev,
  150. struct snd_pcm_substream *substream)
  151. {
  152. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  153. struct snd_soc_device *socdev = rtd->socdev;
  154. struct snd_soc_platform *platform = socdev->card->platform;
  155. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  156. u32 spcr;
  157. u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
  158. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  159. if (spcr & mask) {
  160. /* start off disabled */
  161. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
  162. spcr & ~mask);
  163. toggle_clock(dev, playback);
  164. }
  165. if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM |
  166. DAVINCI_MCBSP_PCR_CLKXM | DAVINCI_MCBSP_PCR_CLKRM)) {
  167. /* Start the sample generator */
  168. spcr |= DAVINCI_MCBSP_SPCR_GRST;
  169. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  170. }
  171. if (playback) {
  172. /* Stop the DMA to avoid data loss */
  173. /* while the transmitter is out of reset to handle XSYNCERR */
  174. if (platform->pcm_ops->trigger) {
  175. int ret = platform->pcm_ops->trigger(substream,
  176. SNDRV_PCM_TRIGGER_STOP);
  177. if (ret < 0)
  178. printk(KERN_DEBUG "Playback DMA stop failed\n");
  179. }
  180. /* Enable the transmitter */
  181. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  182. spcr |= DAVINCI_MCBSP_SPCR_XRST;
  183. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  184. /* wait for any unexpected frame sync error to occur */
  185. udelay(100);
  186. /* Disable the transmitter to clear any outstanding XSYNCERR */
  187. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  188. spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
  189. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  190. toggle_clock(dev, playback);
  191. /* Restart the DMA */
  192. if (platform->pcm_ops->trigger) {
  193. int ret = platform->pcm_ops->trigger(substream,
  194. SNDRV_PCM_TRIGGER_START);
  195. if (ret < 0)
  196. printk(KERN_DEBUG "Playback DMA start failed\n");
  197. }
  198. }
  199. /* Enable transmitter or receiver */
  200. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  201. spcr |= mask;
  202. if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM)) {
  203. /* Start frame sync */
  204. spcr |= DAVINCI_MCBSP_SPCR_FRST;
  205. }
  206. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  207. }
  208. static void davinci_mcbsp_stop(struct davinci_mcbsp_dev *dev, int playback)
  209. {
  210. u32 spcr;
  211. /* Reset transmitter/receiver and sample rate/frame sync generators */
  212. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  213. spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
  214. spcr &= playback ? ~DAVINCI_MCBSP_SPCR_XRST : ~DAVINCI_MCBSP_SPCR_RRST;
  215. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  216. toggle_clock(dev, playback);
  217. }
  218. #define DEFAULT_BITPERSAMPLE 16
  219. static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  220. unsigned int fmt)
  221. {
  222. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  223. unsigned int pcr;
  224. unsigned int srgr;
  225. srgr = DAVINCI_MCBSP_SRGR_FSGM |
  226. DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
  227. DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
  228. /* set master/slave audio interface */
  229. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  230. case SND_SOC_DAIFMT_CBS_CFS:
  231. /* cpu is master */
  232. pcr = DAVINCI_MCBSP_PCR_FSXM |
  233. DAVINCI_MCBSP_PCR_FSRM |
  234. DAVINCI_MCBSP_PCR_CLKXM |
  235. DAVINCI_MCBSP_PCR_CLKRM;
  236. break;
  237. case SND_SOC_DAIFMT_CBM_CFS:
  238. /* McBSP CLKR pin is the input for the Sample Rate Generator.
  239. * McBSP FSR and FSX are driven by the Sample Rate Generator. */
  240. pcr = DAVINCI_MCBSP_PCR_SCLKME |
  241. DAVINCI_MCBSP_PCR_FSXM |
  242. DAVINCI_MCBSP_PCR_FSRM;
  243. break;
  244. case SND_SOC_DAIFMT_CBM_CFM:
  245. /* codec is master */
  246. pcr = 0;
  247. break;
  248. default:
  249. printk(KERN_ERR "%s:bad master\n", __func__);
  250. return -EINVAL;
  251. }
  252. /* interface format */
  253. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  254. case SND_SOC_DAIFMT_I2S:
  255. /* Davinci doesn't support TRUE I2S, but some codecs will have
  256. * the left and right channels contiguous. This allows
  257. * dsp_a mode to be used with an inverted normal frame clk.
  258. * If your codec is master and does not have contiguous
  259. * channels, then you will have sound on only one channel.
  260. * Try using a different mode, or codec as slave.
  261. *
  262. * The TLV320AIC33 is an example of a codec where this works.
  263. * It has a variable bit clock frequency allowing it to have
  264. * valid data on every bit clock.
  265. *
  266. * The TLV320AIC23 is an example of a codec where this does not
  267. * work. It has a fixed bit clock frequency with progressively
  268. * more empty bit clock slots between channels as the sample
  269. * rate is lowered.
  270. */
  271. fmt ^= SND_SOC_DAIFMT_NB_IF;
  272. case SND_SOC_DAIFMT_DSP_A:
  273. dev->mode = MOD_DSP_A;
  274. break;
  275. case SND_SOC_DAIFMT_DSP_B:
  276. dev->mode = MOD_DSP_B;
  277. break;
  278. default:
  279. printk(KERN_ERR "%s:bad format\n", __func__);
  280. return -EINVAL;
  281. }
  282. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  283. case SND_SOC_DAIFMT_NB_NF:
  284. /* CLKRP Receive clock polarity,
  285. * 1 - sampled on rising edge of CLKR
  286. * valid on rising edge
  287. * CLKXP Transmit clock polarity,
  288. * 1 - clocked on falling edge of CLKX
  289. * valid on rising edge
  290. * FSRP Receive frame sync pol, 0 - active high
  291. * FSXP Transmit frame sync pol, 0 - active high
  292. */
  293. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
  294. break;
  295. case SND_SOC_DAIFMT_IB_IF:
  296. /* CLKRP Receive clock polarity,
  297. * 0 - sampled on falling edge of CLKR
  298. * valid on falling edge
  299. * CLKXP Transmit clock polarity,
  300. * 0 - clocked on rising edge of CLKX
  301. * valid on falling edge
  302. * FSRP Receive frame sync pol, 1 - active low
  303. * FSXP Transmit frame sync pol, 1 - active low
  304. */
  305. pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  306. break;
  307. case SND_SOC_DAIFMT_NB_IF:
  308. /* CLKRP Receive clock polarity,
  309. * 1 - sampled on rising edge of CLKR
  310. * valid on rising edge
  311. * CLKXP Transmit clock polarity,
  312. * 1 - clocked on falling edge of CLKX
  313. * valid on rising edge
  314. * FSRP Receive frame sync pol, 1 - active low
  315. * FSXP Transmit frame sync pol, 1 - active low
  316. */
  317. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
  318. DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  319. break;
  320. case SND_SOC_DAIFMT_IB_NF:
  321. /* CLKRP Receive clock polarity,
  322. * 0 - sampled on falling edge of CLKR
  323. * valid on falling edge
  324. * CLKXP Transmit clock polarity,
  325. * 0 - clocked on rising edge of CLKX
  326. * valid on falling edge
  327. * FSRP Receive frame sync pol, 0 - active high
  328. * FSXP Transmit frame sync pol, 0 - active high
  329. */
  330. break;
  331. default:
  332. return -EINVAL;
  333. }
  334. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  335. dev->pcr = pcr;
  336. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
  337. return 0;
  338. }
  339. static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
  340. struct snd_pcm_hw_params *params,
  341. struct snd_soc_dai *dai)
  342. {
  343. struct davinci_mcbsp_dev *dev = dai->private_data;
  344. struct davinci_pcm_dma_params *dma_params =
  345. &dev->dma_params[substream->stream];
  346. struct snd_interval *i = NULL;
  347. int mcbsp_word_length;
  348. unsigned int rcr, xcr, srgr;
  349. u32 spcr;
  350. snd_pcm_format_t fmt;
  351. unsigned element_cnt = 1;
  352. /* general line settings */
  353. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  354. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  355. spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  356. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  357. } else {
  358. spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  359. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  360. }
  361. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
  362. srgr = DAVINCI_MCBSP_SRGR_FSGM;
  363. srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
  364. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
  365. srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
  366. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  367. rcr = DAVINCI_MCBSP_RCR_RFIG;
  368. xcr = DAVINCI_MCBSP_XCR_XFIG;
  369. if (dev->mode == MOD_DSP_B) {
  370. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(0);
  371. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(0);
  372. } else {
  373. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
  374. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
  375. }
  376. /* Determine xfer data type */
  377. fmt = params_format(params);
  378. if ((fmt > SNDRV_PCM_FORMAT_S32_LE) || !data_type[fmt]) {
  379. printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
  380. return -EINVAL;
  381. }
  382. if (params_channels(params) == 2) {
  383. element_cnt = 2;
  384. if (double_fmt[fmt] && dev->enable_channel_combine) {
  385. element_cnt = 1;
  386. fmt = double_fmt[fmt];
  387. }
  388. }
  389. dma_params->acnt = dma_params->data_type = data_type[fmt];
  390. dma_params->fifo_level = 0;
  391. mcbsp_word_length = asp_word_length[fmt];
  392. rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(element_cnt - 1);
  393. xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(element_cnt - 1);
  394. rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
  395. DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
  396. xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
  397. DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
  398. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  399. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
  400. else
  401. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
  402. return 0;
  403. }
  404. static int davinci_i2s_prepare(struct snd_pcm_substream *substream,
  405. struct snd_soc_dai *dai)
  406. {
  407. struct davinci_mcbsp_dev *dev = dai->private_data;
  408. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  409. davinci_mcbsp_stop(dev, playback);
  410. if ((dev->pcr & DAVINCI_MCBSP_PCR_FSXM) == 0) {
  411. /* codec is master */
  412. davinci_mcbsp_start(dev, substream);
  413. }
  414. return 0;
  415. }
  416. static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  417. struct snd_soc_dai *dai)
  418. {
  419. struct davinci_mcbsp_dev *dev = dai->private_data;
  420. int ret = 0;
  421. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  422. if ((dev->pcr & DAVINCI_MCBSP_PCR_FSXM) == 0)
  423. return 0; /* return if codec is master */
  424. switch (cmd) {
  425. case SNDRV_PCM_TRIGGER_START:
  426. case SNDRV_PCM_TRIGGER_RESUME:
  427. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  428. davinci_mcbsp_start(dev, substream);
  429. break;
  430. case SNDRV_PCM_TRIGGER_STOP:
  431. case SNDRV_PCM_TRIGGER_SUSPEND:
  432. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  433. davinci_mcbsp_stop(dev, playback);
  434. break;
  435. default:
  436. ret = -EINVAL;
  437. }
  438. return ret;
  439. }
  440. static void davinci_i2s_shutdown(struct snd_pcm_substream *substream,
  441. struct snd_soc_dai *dai)
  442. {
  443. struct davinci_mcbsp_dev *dev = dai->private_data;
  444. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  445. davinci_mcbsp_stop(dev, playback);
  446. }
  447. #define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
  448. static struct snd_soc_dai_ops davinci_i2s_dai_ops = {
  449. .shutdown = davinci_i2s_shutdown,
  450. .prepare = davinci_i2s_prepare,
  451. .trigger = davinci_i2s_trigger,
  452. .hw_params = davinci_i2s_hw_params,
  453. .set_fmt = davinci_i2s_set_dai_fmt,
  454. };
  455. struct snd_soc_dai davinci_i2s_dai = {
  456. .name = "davinci-i2s",
  457. .id = 0,
  458. .playback = {
  459. .channels_min = 2,
  460. .channels_max = 2,
  461. .rates = DAVINCI_I2S_RATES,
  462. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  463. .capture = {
  464. .channels_min = 2,
  465. .channels_max = 2,
  466. .rates = DAVINCI_I2S_RATES,
  467. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  468. .ops = &davinci_i2s_dai_ops,
  469. };
  470. EXPORT_SYMBOL_GPL(davinci_i2s_dai);
  471. static int davinci_i2s_probe(struct platform_device *pdev)
  472. {
  473. struct snd_platform_data *pdata = pdev->dev.platform_data;
  474. struct davinci_mcbsp_dev *dev;
  475. struct resource *mem, *ioarea, *res;
  476. int ret;
  477. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  478. if (!mem) {
  479. dev_err(&pdev->dev, "no mem resource?\n");
  480. return -ENODEV;
  481. }
  482. ioarea = request_mem_region(mem->start, (mem->end - mem->start) + 1,
  483. pdev->name);
  484. if (!ioarea) {
  485. dev_err(&pdev->dev, "McBSP region already claimed\n");
  486. return -EBUSY;
  487. }
  488. dev = kzalloc(sizeof(struct davinci_mcbsp_dev), GFP_KERNEL);
  489. if (!dev) {
  490. ret = -ENOMEM;
  491. goto err_release_region;
  492. }
  493. if (pdata) {
  494. dev->enable_channel_combine = pdata->enable_channel_combine;
  495. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].sram_size =
  496. pdata->sram_size_playback;
  497. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].sram_size =
  498. pdata->sram_size_capture;
  499. }
  500. dev->clk = clk_get(&pdev->dev, NULL);
  501. if (IS_ERR(dev->clk)) {
  502. ret = -ENODEV;
  503. goto err_free_mem;
  504. }
  505. clk_enable(dev->clk);
  506. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  507. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].dma_addr =
  508. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DXR_REG);
  509. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].dma_addr =
  510. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DRR_REG);
  511. /* first TX, then RX */
  512. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  513. if (!res) {
  514. dev_err(&pdev->dev, "no DMA resource\n");
  515. ret = -ENXIO;
  516. goto err_free_mem;
  517. }
  518. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].channel = res->start;
  519. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  520. if (!res) {
  521. dev_err(&pdev->dev, "no DMA resource\n");
  522. ret = -ENXIO;
  523. goto err_free_mem;
  524. }
  525. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].channel = res->start;
  526. davinci_i2s_dai.private_data = dev;
  527. davinci_i2s_dai.dma_data = dev->dma_params;
  528. ret = snd_soc_register_dai(&davinci_i2s_dai);
  529. if (ret != 0)
  530. goto err_free_mem;
  531. return 0;
  532. err_free_mem:
  533. kfree(dev);
  534. err_release_region:
  535. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  536. return ret;
  537. }
  538. static int davinci_i2s_remove(struct platform_device *pdev)
  539. {
  540. struct davinci_mcbsp_dev *dev = davinci_i2s_dai.private_data;
  541. struct resource *mem;
  542. snd_soc_unregister_dai(&davinci_i2s_dai);
  543. clk_disable(dev->clk);
  544. clk_put(dev->clk);
  545. dev->clk = NULL;
  546. kfree(dev);
  547. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  548. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  549. return 0;
  550. }
  551. static struct platform_driver davinci_mcbsp_driver = {
  552. .probe = davinci_i2s_probe,
  553. .remove = davinci_i2s_remove,
  554. .driver = {
  555. .name = "davinci-asp",
  556. .owner = THIS_MODULE,
  557. },
  558. };
  559. static int __init davinci_i2s_init(void)
  560. {
  561. return platform_driver_register(&davinci_mcbsp_driver);
  562. }
  563. module_init(davinci_i2s_init);
  564. static void __exit davinci_i2s_exit(void)
  565. {
  566. platform_driver_unregister(&davinci_mcbsp_driver);
  567. }
  568. module_exit(davinci_i2s_exit);
  569. MODULE_AUTHOR("Vladimir Barinov");
  570. MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
  571. MODULE_LICENSE("GPL");