wm8580.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997
  1. /*
  2. * wm8580.c -- WM8580 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008, 2009 Wolfson Microelectronics PLC.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * Notes:
  12. * The WM8580 is a multichannel codec with S/PDIF support, featuring six
  13. * DAC channels and two ADC channels.
  14. *
  15. * Currently only the primary audio interface is supported - S/PDIF and
  16. * the secondary audio interfaces are not.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/pm.h>
  24. #include <linux/i2c.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/regulator/consumer.h>
  27. #include <sound/core.h>
  28. #include <sound/pcm.h>
  29. #include <sound/pcm_params.h>
  30. #include <sound/soc.h>
  31. #include <sound/soc-dapm.h>
  32. #include <sound/tlv.h>
  33. #include <sound/initval.h>
  34. #include <asm/div64.h>
  35. #include "wm8580.h"
  36. /* WM8580 register space */
  37. #define WM8580_PLLA1 0x00
  38. #define WM8580_PLLA2 0x01
  39. #define WM8580_PLLA3 0x02
  40. #define WM8580_PLLA4 0x03
  41. #define WM8580_PLLB1 0x04
  42. #define WM8580_PLLB2 0x05
  43. #define WM8580_PLLB3 0x06
  44. #define WM8580_PLLB4 0x07
  45. #define WM8580_CLKSEL 0x08
  46. #define WM8580_PAIF1 0x09
  47. #define WM8580_PAIF2 0x0A
  48. #define WM8580_SAIF1 0x0B
  49. #define WM8580_PAIF3 0x0C
  50. #define WM8580_PAIF4 0x0D
  51. #define WM8580_SAIF2 0x0E
  52. #define WM8580_DAC_CONTROL1 0x0F
  53. #define WM8580_DAC_CONTROL2 0x10
  54. #define WM8580_DAC_CONTROL3 0x11
  55. #define WM8580_DAC_CONTROL4 0x12
  56. #define WM8580_DAC_CONTROL5 0x13
  57. #define WM8580_DIGITAL_ATTENUATION_DACL1 0x14
  58. #define WM8580_DIGITAL_ATTENUATION_DACR1 0x15
  59. #define WM8580_DIGITAL_ATTENUATION_DACL2 0x16
  60. #define WM8580_DIGITAL_ATTENUATION_DACR2 0x17
  61. #define WM8580_DIGITAL_ATTENUATION_DACL3 0x18
  62. #define WM8580_DIGITAL_ATTENUATION_DACR3 0x19
  63. #define WM8580_MASTER_DIGITAL_ATTENUATION 0x1C
  64. #define WM8580_ADC_CONTROL1 0x1D
  65. #define WM8580_SPDTXCHAN0 0x1E
  66. #define WM8580_SPDTXCHAN1 0x1F
  67. #define WM8580_SPDTXCHAN2 0x20
  68. #define WM8580_SPDTXCHAN3 0x21
  69. #define WM8580_SPDTXCHAN4 0x22
  70. #define WM8580_SPDTXCHAN5 0x23
  71. #define WM8580_SPDMODE 0x24
  72. #define WM8580_INTMASK 0x25
  73. #define WM8580_GPO1 0x26
  74. #define WM8580_GPO2 0x27
  75. #define WM8580_GPO3 0x28
  76. #define WM8580_GPO4 0x29
  77. #define WM8580_GPO5 0x2A
  78. #define WM8580_INTSTAT 0x2B
  79. #define WM8580_SPDRXCHAN1 0x2C
  80. #define WM8580_SPDRXCHAN2 0x2D
  81. #define WM8580_SPDRXCHAN3 0x2E
  82. #define WM8580_SPDRXCHAN4 0x2F
  83. #define WM8580_SPDRXCHAN5 0x30
  84. #define WM8580_SPDSTAT 0x31
  85. #define WM8580_PWRDN1 0x32
  86. #define WM8580_PWRDN2 0x33
  87. #define WM8580_READBACK 0x34
  88. #define WM8580_RESET 0x35
  89. #define WM8580_MAX_REGISTER 0x35
  90. /* PLLB4 (register 7h) */
  91. #define WM8580_PLLB4_MCLKOUTSRC_MASK 0x60
  92. #define WM8580_PLLB4_MCLKOUTSRC_PLLA 0x20
  93. #define WM8580_PLLB4_MCLKOUTSRC_PLLB 0x40
  94. #define WM8580_PLLB4_MCLKOUTSRC_OSC 0x60
  95. #define WM8580_PLLB4_CLKOUTSRC_MASK 0x180
  96. #define WM8580_PLLB4_CLKOUTSRC_PLLACLK 0x080
  97. #define WM8580_PLLB4_CLKOUTSRC_PLLBCLK 0x100
  98. #define WM8580_PLLB4_CLKOUTSRC_OSCCLK 0x180
  99. /* CLKSEL (register 8h) */
  100. #define WM8580_CLKSEL_DAC_CLKSEL_MASK 0x03
  101. #define WM8580_CLKSEL_DAC_CLKSEL_PLLA 0x01
  102. #define WM8580_CLKSEL_DAC_CLKSEL_PLLB 0x02
  103. /* AIF control 1 (registers 9h-bh) */
  104. #define WM8580_AIF_RATE_MASK 0x7
  105. #define WM8580_AIF_RATE_128 0x0
  106. #define WM8580_AIF_RATE_192 0x1
  107. #define WM8580_AIF_RATE_256 0x2
  108. #define WM8580_AIF_RATE_384 0x3
  109. #define WM8580_AIF_RATE_512 0x4
  110. #define WM8580_AIF_RATE_768 0x5
  111. #define WM8580_AIF_RATE_1152 0x6
  112. #define WM8580_AIF_BCLKSEL_MASK 0x18
  113. #define WM8580_AIF_BCLKSEL_64 0x00
  114. #define WM8580_AIF_BCLKSEL_128 0x08
  115. #define WM8580_AIF_BCLKSEL_256 0x10
  116. #define WM8580_AIF_BCLKSEL_SYSCLK 0x18
  117. #define WM8580_AIF_MS 0x20
  118. #define WM8580_AIF_CLKSRC_MASK 0xc0
  119. #define WM8580_AIF_CLKSRC_PLLA 0x40
  120. #define WM8580_AIF_CLKSRC_PLLB 0x40
  121. #define WM8580_AIF_CLKSRC_MCLK 0xc0
  122. /* AIF control 2 (registers ch-eh) */
  123. #define WM8580_AIF_FMT_MASK 0x03
  124. #define WM8580_AIF_FMT_RIGHTJ 0x00
  125. #define WM8580_AIF_FMT_LEFTJ 0x01
  126. #define WM8580_AIF_FMT_I2S 0x02
  127. #define WM8580_AIF_FMT_DSP 0x03
  128. #define WM8580_AIF_LENGTH_MASK 0x0c
  129. #define WM8580_AIF_LENGTH_16 0x00
  130. #define WM8580_AIF_LENGTH_20 0x04
  131. #define WM8580_AIF_LENGTH_24 0x08
  132. #define WM8580_AIF_LENGTH_32 0x0c
  133. #define WM8580_AIF_LRP 0x10
  134. #define WM8580_AIF_BCP 0x20
  135. /* Powerdown Register 1 (register 32h) */
  136. #define WM8580_PWRDN1_PWDN 0x001
  137. #define WM8580_PWRDN1_ALLDACPD 0x040
  138. /* Powerdown Register 2 (register 33h) */
  139. #define WM8580_PWRDN2_OSSCPD 0x001
  140. #define WM8580_PWRDN2_PLLAPD 0x002
  141. #define WM8580_PWRDN2_PLLBPD 0x004
  142. #define WM8580_PWRDN2_SPDIFPD 0x008
  143. #define WM8580_PWRDN2_SPDIFTXD 0x010
  144. #define WM8580_PWRDN2_SPDIFRXD 0x020
  145. #define WM8580_DAC_CONTROL5_MUTEALL 0x10
  146. /*
  147. * wm8580 register cache
  148. * We can't read the WM8580 register space when we
  149. * are using 2 wire for device control, so we cache them instead.
  150. */
  151. static const u16 wm8580_reg[] = {
  152. 0x0121, 0x017e, 0x007d, 0x0014, /*R3*/
  153. 0x0121, 0x017e, 0x007d, 0x0194, /*R7*/
  154. 0x001c, 0x0002, 0x0002, 0x00c2, /*R11*/
  155. 0x0182, 0x0082, 0x000a, 0x0024, /*R15*/
  156. 0x0009, 0x0000, 0x00ff, 0x0000, /*R19*/
  157. 0x00ff, 0x00ff, 0x00ff, 0x00ff, /*R23*/
  158. 0x00ff, 0x00ff, 0x00ff, 0x00ff, /*R27*/
  159. 0x01f0, 0x0040, 0x0000, 0x0000, /*R31(0x1F)*/
  160. 0x0000, 0x0000, 0x0031, 0x000b, /*R35*/
  161. 0x0039, 0x0000, 0x0010, 0x0032, /*R39*/
  162. 0x0054, 0x0076, 0x0098, 0x0000, /*R43(0x2B)*/
  163. 0x0000, 0x0000, 0x0000, 0x0000, /*R47*/
  164. 0x0000, 0x0000, 0x005e, 0x003e, /*R51(0x33)*/
  165. 0x0000, 0x0000 /*R53*/
  166. };
  167. struct pll_state {
  168. unsigned int in;
  169. unsigned int out;
  170. };
  171. #define WM8580_NUM_SUPPLIES 3
  172. static const char *wm8580_supply_names[WM8580_NUM_SUPPLIES] = {
  173. "AVDD",
  174. "DVDD",
  175. "PVDD",
  176. };
  177. /* codec private data */
  178. struct wm8580_priv {
  179. struct snd_soc_codec codec;
  180. struct regulator_bulk_data supplies[WM8580_NUM_SUPPLIES];
  181. u16 reg_cache[WM8580_MAX_REGISTER + 1];
  182. struct pll_state a;
  183. struct pll_state b;
  184. };
  185. static const DECLARE_TLV_DB_SCALE(dac_tlv, -12750, 50, 1);
  186. static int wm8580_out_vu(struct snd_kcontrol *kcontrol,
  187. struct snd_ctl_elem_value *ucontrol)
  188. {
  189. struct soc_mixer_control *mc =
  190. (struct soc_mixer_control *)kcontrol->private_value;
  191. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  192. u16 *reg_cache = codec->reg_cache;
  193. unsigned int reg = mc->reg;
  194. unsigned int reg2 = mc->rreg;
  195. int ret;
  196. /* Clear the register cache so we write without VU set */
  197. reg_cache[reg] = 0;
  198. reg_cache[reg2] = 0;
  199. ret = snd_soc_put_volsw_2r(kcontrol, ucontrol);
  200. if (ret < 0)
  201. return ret;
  202. /* Now write again with the volume update bit set */
  203. snd_soc_update_bits(codec, reg, 0x100, 0x100);
  204. snd_soc_update_bits(codec, reg2, 0x100, 0x100);
  205. return 0;
  206. }
  207. #define SOC_WM8580_OUT_DOUBLE_R_TLV(xname, reg_left, reg_right, xshift, xmax, \
  208. xinvert, tlv_array) \
  209. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  210. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  211. SNDRV_CTL_ELEM_ACCESS_READWRITE, \
  212. .tlv.p = (tlv_array), \
  213. .info = snd_soc_info_volsw_2r, \
  214. .get = snd_soc_get_volsw_2r, .put = wm8580_out_vu, \
  215. .private_value = (unsigned long)&(struct soc_mixer_control) \
  216. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  217. .max = xmax, .invert = xinvert} }
  218. static const struct snd_kcontrol_new wm8580_snd_controls[] = {
  219. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC1 Playback Volume",
  220. WM8580_DIGITAL_ATTENUATION_DACL1,
  221. WM8580_DIGITAL_ATTENUATION_DACR1,
  222. 0, 0xff, 0, dac_tlv),
  223. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC2 Playback Volume",
  224. WM8580_DIGITAL_ATTENUATION_DACL2,
  225. WM8580_DIGITAL_ATTENUATION_DACR2,
  226. 0, 0xff, 0, dac_tlv),
  227. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC3 Playback Volume",
  228. WM8580_DIGITAL_ATTENUATION_DACL3,
  229. WM8580_DIGITAL_ATTENUATION_DACR3,
  230. 0, 0xff, 0, dac_tlv),
  231. SOC_SINGLE("DAC1 Deemphasis Switch", WM8580_DAC_CONTROL3, 0, 1, 0),
  232. SOC_SINGLE("DAC2 Deemphasis Switch", WM8580_DAC_CONTROL3, 1, 1, 0),
  233. SOC_SINGLE("DAC3 Deemphasis Switch", WM8580_DAC_CONTROL3, 2, 1, 0),
  234. SOC_DOUBLE("DAC1 Invert Switch", WM8580_DAC_CONTROL4, 0, 1, 1, 0),
  235. SOC_DOUBLE("DAC2 Invert Switch", WM8580_DAC_CONTROL4, 2, 3, 1, 0),
  236. SOC_DOUBLE("DAC3 Invert Switch", WM8580_DAC_CONTROL4, 4, 5, 1, 0),
  237. SOC_SINGLE("DAC ZC Switch", WM8580_DAC_CONTROL5, 5, 1, 0),
  238. SOC_SINGLE("DAC1 Switch", WM8580_DAC_CONTROL5, 0, 1, 0),
  239. SOC_SINGLE("DAC2 Switch", WM8580_DAC_CONTROL5, 1, 1, 0),
  240. SOC_SINGLE("DAC3 Switch", WM8580_DAC_CONTROL5, 2, 1, 0),
  241. SOC_DOUBLE("ADC Mute Switch", WM8580_ADC_CONTROL1, 0, 1, 1, 0),
  242. SOC_SINGLE("ADC High-Pass Filter Switch", WM8580_ADC_CONTROL1, 4, 1, 0),
  243. };
  244. static const struct snd_soc_dapm_widget wm8580_dapm_widgets[] = {
  245. SND_SOC_DAPM_DAC("DAC1", "Playback", WM8580_PWRDN1, 2, 1),
  246. SND_SOC_DAPM_DAC("DAC2", "Playback", WM8580_PWRDN1, 3, 1),
  247. SND_SOC_DAPM_DAC("DAC3", "Playback", WM8580_PWRDN1, 4, 1),
  248. SND_SOC_DAPM_OUTPUT("VOUT1L"),
  249. SND_SOC_DAPM_OUTPUT("VOUT1R"),
  250. SND_SOC_DAPM_OUTPUT("VOUT2L"),
  251. SND_SOC_DAPM_OUTPUT("VOUT2R"),
  252. SND_SOC_DAPM_OUTPUT("VOUT3L"),
  253. SND_SOC_DAPM_OUTPUT("VOUT3R"),
  254. SND_SOC_DAPM_ADC("ADC", "Capture", WM8580_PWRDN1, 1, 1),
  255. SND_SOC_DAPM_INPUT("AINL"),
  256. SND_SOC_DAPM_INPUT("AINR"),
  257. };
  258. static const struct snd_soc_dapm_route audio_map[] = {
  259. { "VOUT1L", NULL, "DAC1" },
  260. { "VOUT1R", NULL, "DAC1" },
  261. { "VOUT2L", NULL, "DAC2" },
  262. { "VOUT2R", NULL, "DAC2" },
  263. { "VOUT3L", NULL, "DAC3" },
  264. { "VOUT3R", NULL, "DAC3" },
  265. { "ADC", NULL, "AINL" },
  266. { "ADC", NULL, "AINR" },
  267. };
  268. static int wm8580_add_widgets(struct snd_soc_codec *codec)
  269. {
  270. snd_soc_dapm_new_controls(codec, wm8580_dapm_widgets,
  271. ARRAY_SIZE(wm8580_dapm_widgets));
  272. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  273. return 0;
  274. }
  275. /* PLL divisors */
  276. struct _pll_div {
  277. u32 prescale:1;
  278. u32 postscale:1;
  279. u32 freqmode:2;
  280. u32 n:4;
  281. u32 k:24;
  282. };
  283. /* The size in bits of the pll divide */
  284. #define FIXED_PLL_SIZE (1 << 22)
  285. /* PLL rate to output rate divisions */
  286. static struct {
  287. unsigned int div;
  288. unsigned int freqmode;
  289. unsigned int postscale;
  290. } post_table[] = {
  291. { 2, 0, 0 },
  292. { 4, 0, 1 },
  293. { 4, 1, 0 },
  294. { 8, 1, 1 },
  295. { 8, 2, 0 },
  296. { 16, 2, 1 },
  297. { 12, 3, 0 },
  298. { 24, 3, 1 }
  299. };
  300. static int pll_factors(struct _pll_div *pll_div, unsigned int target,
  301. unsigned int source)
  302. {
  303. u64 Kpart;
  304. unsigned int K, Ndiv, Nmod;
  305. int i;
  306. pr_debug("wm8580: PLL %uHz->%uHz\n", source, target);
  307. /* Scale the output frequency up; the PLL should run in the
  308. * region of 90-100MHz.
  309. */
  310. for (i = 0; i < ARRAY_SIZE(post_table); i++) {
  311. if (target * post_table[i].div >= 90000000 &&
  312. target * post_table[i].div <= 100000000) {
  313. pll_div->freqmode = post_table[i].freqmode;
  314. pll_div->postscale = post_table[i].postscale;
  315. target *= post_table[i].div;
  316. break;
  317. }
  318. }
  319. if (i == ARRAY_SIZE(post_table)) {
  320. printk(KERN_ERR "wm8580: Unable to scale output frequency "
  321. "%u\n", target);
  322. return -EINVAL;
  323. }
  324. Ndiv = target / source;
  325. if (Ndiv < 5) {
  326. source /= 2;
  327. pll_div->prescale = 1;
  328. Ndiv = target / source;
  329. } else
  330. pll_div->prescale = 0;
  331. if ((Ndiv < 5) || (Ndiv > 13)) {
  332. printk(KERN_ERR
  333. "WM8580 N=%u outside supported range\n", Ndiv);
  334. return -EINVAL;
  335. }
  336. pll_div->n = Ndiv;
  337. Nmod = target % source;
  338. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  339. do_div(Kpart, source);
  340. K = Kpart & 0xFFFFFFFF;
  341. pll_div->k = K;
  342. pr_debug("PLL %x.%x prescale %d freqmode %d postscale %d\n",
  343. pll_div->n, pll_div->k, pll_div->prescale, pll_div->freqmode,
  344. pll_div->postscale);
  345. return 0;
  346. }
  347. static int wm8580_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  348. int source, unsigned int freq_in, unsigned int freq_out)
  349. {
  350. int offset;
  351. struct snd_soc_codec *codec = codec_dai->codec;
  352. struct wm8580_priv *wm8580 = codec->private_data;
  353. struct pll_state *state;
  354. struct _pll_div pll_div;
  355. unsigned int reg;
  356. unsigned int pwr_mask;
  357. int ret;
  358. /* GCC isn't able to work out the ifs below for initialising/using
  359. * pll_div so suppress warnings.
  360. */
  361. memset(&pll_div, 0, sizeof(pll_div));
  362. switch (pll_id) {
  363. case WM8580_PLLA:
  364. state = &wm8580->a;
  365. offset = 0;
  366. pwr_mask = WM8580_PWRDN2_PLLAPD;
  367. break;
  368. case WM8580_PLLB:
  369. state = &wm8580->b;
  370. offset = 4;
  371. pwr_mask = WM8580_PWRDN2_PLLBPD;
  372. break;
  373. default:
  374. return -ENODEV;
  375. }
  376. if (freq_in && freq_out) {
  377. ret = pll_factors(&pll_div, freq_out, freq_in);
  378. if (ret != 0)
  379. return ret;
  380. }
  381. state->in = freq_in;
  382. state->out = freq_out;
  383. /* Always disable the PLL - it is not safe to leave it running
  384. * while reprogramming it.
  385. */
  386. reg = snd_soc_read(codec, WM8580_PWRDN2);
  387. snd_soc_write(codec, WM8580_PWRDN2, reg | pwr_mask);
  388. if (!freq_in || !freq_out)
  389. return 0;
  390. snd_soc_write(codec, WM8580_PLLA1 + offset, pll_div.k & 0x1ff);
  391. snd_soc_write(codec, WM8580_PLLA2 + offset, (pll_div.k >> 9) & 0x1ff);
  392. snd_soc_write(codec, WM8580_PLLA3 + offset,
  393. (pll_div.k >> 18 & 0xf) | (pll_div.n << 4));
  394. reg = snd_soc_read(codec, WM8580_PLLA4 + offset);
  395. reg &= ~0x1b;
  396. reg |= pll_div.prescale | pll_div.postscale << 1 |
  397. pll_div.freqmode << 3;
  398. snd_soc_write(codec, WM8580_PLLA4 + offset, reg);
  399. /* All done, turn it on */
  400. reg = snd_soc_read(codec, WM8580_PWRDN2);
  401. snd_soc_write(codec, WM8580_PWRDN2, reg & ~pwr_mask);
  402. return 0;
  403. }
  404. /*
  405. * Set PCM DAI bit size and sample rate.
  406. */
  407. static int wm8580_paif_hw_params(struct snd_pcm_substream *substream,
  408. struct snd_pcm_hw_params *params,
  409. struct snd_soc_dai *dai)
  410. {
  411. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  412. struct snd_soc_device *socdev = rtd->socdev;
  413. struct snd_soc_codec *codec = socdev->card->codec;
  414. u16 paifb = snd_soc_read(codec, WM8580_PAIF3 + dai->id);
  415. paifb &= ~WM8580_AIF_LENGTH_MASK;
  416. /* bit size */
  417. switch (params_format(params)) {
  418. case SNDRV_PCM_FORMAT_S16_LE:
  419. break;
  420. case SNDRV_PCM_FORMAT_S20_3LE:
  421. paifb |= WM8580_AIF_LENGTH_20;
  422. break;
  423. case SNDRV_PCM_FORMAT_S24_LE:
  424. paifb |= WM8580_AIF_LENGTH_24;
  425. break;
  426. case SNDRV_PCM_FORMAT_S32_LE:
  427. paifb |= WM8580_AIF_LENGTH_24;
  428. break;
  429. default:
  430. return -EINVAL;
  431. }
  432. snd_soc_write(codec, WM8580_PAIF3 + dai->id, paifb);
  433. return 0;
  434. }
  435. static int wm8580_set_paif_dai_fmt(struct snd_soc_dai *codec_dai,
  436. unsigned int fmt)
  437. {
  438. struct snd_soc_codec *codec = codec_dai->codec;
  439. unsigned int aifa;
  440. unsigned int aifb;
  441. int can_invert_lrclk;
  442. aifa = snd_soc_read(codec, WM8580_PAIF1 + codec_dai->id);
  443. aifb = snd_soc_read(codec, WM8580_PAIF3 + codec_dai->id);
  444. aifb &= ~(WM8580_AIF_FMT_MASK | WM8580_AIF_LRP | WM8580_AIF_BCP);
  445. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  446. case SND_SOC_DAIFMT_CBS_CFS:
  447. aifa &= ~WM8580_AIF_MS;
  448. break;
  449. case SND_SOC_DAIFMT_CBM_CFM:
  450. aifa |= WM8580_AIF_MS;
  451. break;
  452. default:
  453. return -EINVAL;
  454. }
  455. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  456. case SND_SOC_DAIFMT_I2S:
  457. can_invert_lrclk = 1;
  458. aifb |= WM8580_AIF_FMT_I2S;
  459. break;
  460. case SND_SOC_DAIFMT_RIGHT_J:
  461. can_invert_lrclk = 1;
  462. aifb |= WM8580_AIF_FMT_RIGHTJ;
  463. break;
  464. case SND_SOC_DAIFMT_LEFT_J:
  465. can_invert_lrclk = 1;
  466. aifb |= WM8580_AIF_FMT_LEFTJ;
  467. break;
  468. case SND_SOC_DAIFMT_DSP_A:
  469. can_invert_lrclk = 0;
  470. aifb |= WM8580_AIF_FMT_DSP;
  471. break;
  472. case SND_SOC_DAIFMT_DSP_B:
  473. can_invert_lrclk = 0;
  474. aifb |= WM8580_AIF_FMT_DSP;
  475. aifb |= WM8580_AIF_LRP;
  476. break;
  477. default:
  478. return -EINVAL;
  479. }
  480. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  481. case SND_SOC_DAIFMT_NB_NF:
  482. break;
  483. case SND_SOC_DAIFMT_IB_IF:
  484. if (!can_invert_lrclk)
  485. return -EINVAL;
  486. aifb |= WM8580_AIF_BCP;
  487. aifb |= WM8580_AIF_LRP;
  488. break;
  489. case SND_SOC_DAIFMT_IB_NF:
  490. aifb |= WM8580_AIF_BCP;
  491. break;
  492. case SND_SOC_DAIFMT_NB_IF:
  493. if (!can_invert_lrclk)
  494. return -EINVAL;
  495. aifb |= WM8580_AIF_LRP;
  496. break;
  497. default:
  498. return -EINVAL;
  499. }
  500. snd_soc_write(codec, WM8580_PAIF1 + codec_dai->id, aifa);
  501. snd_soc_write(codec, WM8580_PAIF3 + codec_dai->id, aifb);
  502. return 0;
  503. }
  504. static int wm8580_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  505. int div_id, int div)
  506. {
  507. struct snd_soc_codec *codec = codec_dai->codec;
  508. unsigned int reg;
  509. switch (div_id) {
  510. case WM8580_MCLK:
  511. reg = snd_soc_read(codec, WM8580_PLLB4);
  512. reg &= ~WM8580_PLLB4_MCLKOUTSRC_MASK;
  513. switch (div) {
  514. case WM8580_CLKSRC_MCLK:
  515. /* Input */
  516. break;
  517. case WM8580_CLKSRC_PLLA:
  518. reg |= WM8580_PLLB4_MCLKOUTSRC_PLLA;
  519. break;
  520. case WM8580_CLKSRC_PLLB:
  521. reg |= WM8580_PLLB4_MCLKOUTSRC_PLLB;
  522. break;
  523. case WM8580_CLKSRC_OSC:
  524. reg |= WM8580_PLLB4_MCLKOUTSRC_OSC;
  525. break;
  526. default:
  527. return -EINVAL;
  528. }
  529. snd_soc_write(codec, WM8580_PLLB4, reg);
  530. break;
  531. case WM8580_DAC_CLKSEL:
  532. reg = snd_soc_read(codec, WM8580_CLKSEL);
  533. reg &= ~WM8580_CLKSEL_DAC_CLKSEL_MASK;
  534. switch (div) {
  535. case WM8580_CLKSRC_MCLK:
  536. break;
  537. case WM8580_CLKSRC_PLLA:
  538. reg |= WM8580_CLKSEL_DAC_CLKSEL_PLLA;
  539. break;
  540. case WM8580_CLKSRC_PLLB:
  541. reg |= WM8580_CLKSEL_DAC_CLKSEL_PLLB;
  542. break;
  543. default:
  544. return -EINVAL;
  545. }
  546. snd_soc_write(codec, WM8580_CLKSEL, reg);
  547. break;
  548. case WM8580_CLKOUTSRC:
  549. reg = snd_soc_read(codec, WM8580_PLLB4);
  550. reg &= ~WM8580_PLLB4_CLKOUTSRC_MASK;
  551. switch (div) {
  552. case WM8580_CLKSRC_NONE:
  553. break;
  554. case WM8580_CLKSRC_PLLA:
  555. reg |= WM8580_PLLB4_CLKOUTSRC_PLLACLK;
  556. break;
  557. case WM8580_CLKSRC_PLLB:
  558. reg |= WM8580_PLLB4_CLKOUTSRC_PLLBCLK;
  559. break;
  560. case WM8580_CLKSRC_OSC:
  561. reg |= WM8580_PLLB4_CLKOUTSRC_OSCCLK;
  562. break;
  563. default:
  564. return -EINVAL;
  565. }
  566. snd_soc_write(codec, WM8580_PLLB4, reg);
  567. break;
  568. default:
  569. return -EINVAL;
  570. }
  571. return 0;
  572. }
  573. static int wm8580_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  574. {
  575. struct snd_soc_codec *codec = codec_dai->codec;
  576. unsigned int reg;
  577. reg = snd_soc_read(codec, WM8580_DAC_CONTROL5);
  578. if (mute)
  579. reg |= WM8580_DAC_CONTROL5_MUTEALL;
  580. else
  581. reg &= ~WM8580_DAC_CONTROL5_MUTEALL;
  582. snd_soc_write(codec, WM8580_DAC_CONTROL5, reg);
  583. return 0;
  584. }
  585. static int wm8580_set_bias_level(struct snd_soc_codec *codec,
  586. enum snd_soc_bias_level level)
  587. {
  588. u16 reg;
  589. switch (level) {
  590. case SND_SOC_BIAS_ON:
  591. case SND_SOC_BIAS_PREPARE:
  592. break;
  593. case SND_SOC_BIAS_STANDBY:
  594. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  595. /* Power up and get individual control of the DACs */
  596. reg = snd_soc_read(codec, WM8580_PWRDN1);
  597. reg &= ~(WM8580_PWRDN1_PWDN | WM8580_PWRDN1_ALLDACPD);
  598. snd_soc_write(codec, WM8580_PWRDN1, reg);
  599. /* Make VMID high impedence */
  600. reg = snd_soc_read(codec, WM8580_ADC_CONTROL1);
  601. reg &= ~0x100;
  602. snd_soc_write(codec, WM8580_ADC_CONTROL1, reg);
  603. }
  604. break;
  605. case SND_SOC_BIAS_OFF:
  606. reg = snd_soc_read(codec, WM8580_PWRDN1);
  607. snd_soc_write(codec, WM8580_PWRDN1, reg | WM8580_PWRDN1_PWDN);
  608. break;
  609. }
  610. codec->bias_level = level;
  611. return 0;
  612. }
  613. #define WM8580_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  614. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  615. static struct snd_soc_dai_ops wm8580_dai_ops_playback = {
  616. .hw_params = wm8580_paif_hw_params,
  617. .set_fmt = wm8580_set_paif_dai_fmt,
  618. .set_clkdiv = wm8580_set_dai_clkdiv,
  619. .set_pll = wm8580_set_dai_pll,
  620. .digital_mute = wm8580_digital_mute,
  621. };
  622. static struct snd_soc_dai_ops wm8580_dai_ops_capture = {
  623. .hw_params = wm8580_paif_hw_params,
  624. .set_fmt = wm8580_set_paif_dai_fmt,
  625. .set_clkdiv = wm8580_set_dai_clkdiv,
  626. .set_pll = wm8580_set_dai_pll,
  627. };
  628. struct snd_soc_dai wm8580_dai[] = {
  629. {
  630. .name = "WM8580 PAIFRX",
  631. .id = 0,
  632. .playback = {
  633. .stream_name = "Playback",
  634. .channels_min = 1,
  635. .channels_max = 6,
  636. .rates = SNDRV_PCM_RATE_8000_192000,
  637. .formats = WM8580_FORMATS,
  638. },
  639. .ops = &wm8580_dai_ops_playback,
  640. },
  641. {
  642. .name = "WM8580 PAIFTX",
  643. .id = 1,
  644. .capture = {
  645. .stream_name = "Capture",
  646. .channels_min = 2,
  647. .channels_max = 2,
  648. .rates = SNDRV_PCM_RATE_8000_192000,
  649. .formats = WM8580_FORMATS,
  650. },
  651. .ops = &wm8580_dai_ops_capture,
  652. },
  653. };
  654. EXPORT_SYMBOL_GPL(wm8580_dai);
  655. static struct snd_soc_codec *wm8580_codec;
  656. static int wm8580_probe(struct platform_device *pdev)
  657. {
  658. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  659. struct snd_soc_codec *codec;
  660. int ret = 0;
  661. if (wm8580_codec == NULL) {
  662. dev_err(&pdev->dev, "Codec device not registered\n");
  663. return -ENODEV;
  664. }
  665. socdev->card->codec = wm8580_codec;
  666. codec = wm8580_codec;
  667. /* register pcms */
  668. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  669. if (ret < 0) {
  670. dev_err(codec->dev, "failed to create pcms: %d\n", ret);
  671. goto pcm_err;
  672. }
  673. snd_soc_add_controls(codec, wm8580_snd_controls,
  674. ARRAY_SIZE(wm8580_snd_controls));
  675. wm8580_add_widgets(codec);
  676. return ret;
  677. pcm_err:
  678. return ret;
  679. }
  680. /* power down chip */
  681. static int wm8580_remove(struct platform_device *pdev)
  682. {
  683. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  684. snd_soc_free_pcms(socdev);
  685. snd_soc_dapm_free(socdev);
  686. return 0;
  687. }
  688. struct snd_soc_codec_device soc_codec_dev_wm8580 = {
  689. .probe = wm8580_probe,
  690. .remove = wm8580_remove,
  691. };
  692. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8580);
  693. static int wm8580_register(struct wm8580_priv *wm8580,
  694. enum snd_soc_control_type control)
  695. {
  696. int ret, i;
  697. struct snd_soc_codec *codec = &wm8580->codec;
  698. if (wm8580_codec) {
  699. dev_err(codec->dev, "Another WM8580 is registered\n");
  700. ret = -EINVAL;
  701. goto err;
  702. }
  703. mutex_init(&codec->mutex);
  704. INIT_LIST_HEAD(&codec->dapm_widgets);
  705. INIT_LIST_HEAD(&codec->dapm_paths);
  706. codec->private_data = wm8580;
  707. codec->name = "WM8580";
  708. codec->owner = THIS_MODULE;
  709. codec->bias_level = SND_SOC_BIAS_OFF;
  710. codec->set_bias_level = wm8580_set_bias_level;
  711. codec->dai = wm8580_dai;
  712. codec->num_dai = ARRAY_SIZE(wm8580_dai);
  713. codec->reg_cache_size = ARRAY_SIZE(wm8580->reg_cache);
  714. codec->reg_cache = &wm8580->reg_cache;
  715. memcpy(codec->reg_cache, wm8580_reg, sizeof(wm8580_reg));
  716. ret = snd_soc_codec_set_cache_io(codec, 7, 9, control);
  717. if (ret < 0) {
  718. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  719. goto err;
  720. }
  721. for (i = 0; i < ARRAY_SIZE(wm8580->supplies); i++)
  722. wm8580->supplies[i].supply = wm8580_supply_names[i];
  723. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8580->supplies),
  724. wm8580->supplies);
  725. if (ret != 0) {
  726. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  727. goto err;
  728. }
  729. ret = regulator_bulk_enable(ARRAY_SIZE(wm8580->supplies),
  730. wm8580->supplies);
  731. if (ret != 0) {
  732. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  733. goto err_regulator_get;
  734. }
  735. /* Get the codec into a known state */
  736. ret = snd_soc_write(codec, WM8580_RESET, 0);
  737. if (ret != 0) {
  738. dev_err(codec->dev, "Failed to reset codec: %d\n", ret);
  739. goto err_regulator_enable;
  740. }
  741. for (i = 0; i < ARRAY_SIZE(wm8580_dai); i++)
  742. wm8580_dai[i].dev = codec->dev;
  743. wm8580_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  744. wm8580_codec = codec;
  745. ret = snd_soc_register_codec(codec);
  746. if (ret != 0) {
  747. dev_err(codec->dev, "Failed to register codec: %d\n", ret);
  748. goto err_regulator_enable;
  749. }
  750. ret = snd_soc_register_dais(wm8580_dai, ARRAY_SIZE(wm8580_dai));
  751. if (ret != 0) {
  752. dev_err(codec->dev, "Failed to register DAI: %d\n", ret);
  753. goto err_codec;
  754. }
  755. return 0;
  756. err_codec:
  757. snd_soc_unregister_codec(codec);
  758. err_regulator_enable:
  759. regulator_bulk_disable(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  760. err_regulator_get:
  761. regulator_bulk_free(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  762. err:
  763. kfree(wm8580);
  764. return ret;
  765. }
  766. static void wm8580_unregister(struct wm8580_priv *wm8580)
  767. {
  768. wm8580_set_bias_level(&wm8580->codec, SND_SOC_BIAS_OFF);
  769. snd_soc_unregister_dais(wm8580_dai, ARRAY_SIZE(wm8580_dai));
  770. snd_soc_unregister_codec(&wm8580->codec);
  771. regulator_bulk_disable(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  772. regulator_bulk_free(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  773. kfree(wm8580);
  774. wm8580_codec = NULL;
  775. }
  776. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  777. static int wm8580_i2c_probe(struct i2c_client *i2c,
  778. const struct i2c_device_id *id)
  779. {
  780. struct wm8580_priv *wm8580;
  781. struct snd_soc_codec *codec;
  782. wm8580 = kzalloc(sizeof(struct wm8580_priv), GFP_KERNEL);
  783. if (wm8580 == NULL)
  784. return -ENOMEM;
  785. codec = &wm8580->codec;
  786. i2c_set_clientdata(i2c, wm8580);
  787. codec->control_data = i2c;
  788. codec->dev = &i2c->dev;
  789. return wm8580_register(wm8580, SND_SOC_I2C);
  790. }
  791. static int wm8580_i2c_remove(struct i2c_client *client)
  792. {
  793. struct wm8580_priv *wm8580 = i2c_get_clientdata(client);
  794. wm8580_unregister(wm8580);
  795. return 0;
  796. }
  797. static const struct i2c_device_id wm8580_i2c_id[] = {
  798. { "wm8580", 0 },
  799. { }
  800. };
  801. MODULE_DEVICE_TABLE(i2c, wm8580_i2c_id);
  802. static struct i2c_driver wm8580_i2c_driver = {
  803. .driver = {
  804. .name = "wm8580",
  805. .owner = THIS_MODULE,
  806. },
  807. .probe = wm8580_i2c_probe,
  808. .remove = wm8580_i2c_remove,
  809. .id_table = wm8580_i2c_id,
  810. };
  811. #endif
  812. static int __init wm8580_modinit(void)
  813. {
  814. int ret;
  815. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  816. ret = i2c_add_driver(&wm8580_i2c_driver);
  817. if (ret != 0) {
  818. pr_err("Failed to register WM8580 I2C driver: %d\n", ret);
  819. }
  820. #endif
  821. return 0;
  822. }
  823. module_init(wm8580_modinit);
  824. static void __exit wm8580_exit(void)
  825. {
  826. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  827. i2c_del_driver(&wm8580_i2c_driver);
  828. #endif
  829. }
  830. module_exit(wm8580_exit);
  831. MODULE_DESCRIPTION("ASoC WM8580 driver");
  832. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  833. MODULE_LICENSE("GPL");